1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2010 Matt Turner.
4*4882a593Smuzhiyun * Copyright 2012 Red Hat
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Authors: Matthew Garrett
7*4882a593Smuzhiyun * Matt Turner
8*4882a593Smuzhiyun * Dave Airlie
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun #ifndef __MGAG200_DRV_H__
11*4882a593Smuzhiyun #define __MGAG200_DRV_H__
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/i2c-algo-bit.h>
14*4882a593Smuzhiyun #include <linux/i2c.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <video/vga.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <drm/drm_encoder.h>
19*4882a593Smuzhiyun #include <drm/drm_fb_helper.h>
20*4882a593Smuzhiyun #include <drm/drm_gem.h>
21*4882a593Smuzhiyun #include <drm/drm_gem_shmem_helper.h>
22*4882a593Smuzhiyun #include <drm/drm_simple_kms_helper.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "mgag200_reg.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define DRIVER_AUTHOR "Matthew Garrett"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define DRIVER_NAME "mgag200"
29*4882a593Smuzhiyun #define DRIVER_DESC "MGA G200 SE"
30*4882a593Smuzhiyun #define DRIVER_DATE "20110418"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define DRIVER_MAJOR 1
33*4882a593Smuzhiyun #define DRIVER_MINOR 0
34*4882a593Smuzhiyun #define DRIVER_PATCHLEVEL 0
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define RREG8(reg) ioread8(((void __iomem *)mdev->rmmio) + (reg))
37*4882a593Smuzhiyun #define WREG8(reg, v) iowrite8(v, ((void __iomem *)mdev->rmmio) + (reg))
38*4882a593Smuzhiyun #define RREG32(reg) ioread32(((void __iomem *)mdev->rmmio) + (reg))
39*4882a593Smuzhiyun #define WREG32(reg, v) iowrite32(v, ((void __iomem *)mdev->rmmio) + (reg))
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define MGA_BIOS_OFFSET 0x7ffc
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define ATTR_INDEX 0x1fc0
44*4882a593Smuzhiyun #define ATTR_DATA 0x1fc1
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define WREG_MISC(v) \
47*4882a593Smuzhiyun WREG8(MGA_MISC_OUT, v)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define RREG_MISC(v) \
50*4882a593Smuzhiyun ((v) = RREG8(MGA_MISC_IN))
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define WREG_MISC_MASKED(v, mask) \
53*4882a593Smuzhiyun do { \
54*4882a593Smuzhiyun u8 misc_; \
55*4882a593Smuzhiyun u8 mask_ = (mask); \
56*4882a593Smuzhiyun RREG_MISC(misc_); \
57*4882a593Smuzhiyun misc_ &= ~mask_; \
58*4882a593Smuzhiyun misc_ |= ((v) & mask_); \
59*4882a593Smuzhiyun WREG_MISC(misc_); \
60*4882a593Smuzhiyun } while (0)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define WREG_ATTR(reg, v) \
63*4882a593Smuzhiyun do { \
64*4882a593Smuzhiyun RREG8(0x1fda); \
65*4882a593Smuzhiyun WREG8(ATTR_INDEX, reg); \
66*4882a593Smuzhiyun WREG8(ATTR_DATA, v); \
67*4882a593Smuzhiyun } while (0) \
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define RREG_SEQ(reg, v) \
70*4882a593Smuzhiyun do { \
71*4882a593Smuzhiyun WREG8(MGAREG_SEQ_INDEX, reg); \
72*4882a593Smuzhiyun v = RREG8(MGAREG_SEQ_DATA); \
73*4882a593Smuzhiyun } while (0) \
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define WREG_SEQ(reg, v) \
76*4882a593Smuzhiyun do { \
77*4882a593Smuzhiyun WREG8(MGAREG_SEQ_INDEX, reg); \
78*4882a593Smuzhiyun WREG8(MGAREG_SEQ_DATA, v); \
79*4882a593Smuzhiyun } while (0) \
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define RREG_CRT(reg, v) \
82*4882a593Smuzhiyun do { \
83*4882a593Smuzhiyun WREG8(MGAREG_CRTC_INDEX, reg); \
84*4882a593Smuzhiyun v = RREG8(MGAREG_CRTC_DATA); \
85*4882a593Smuzhiyun } while (0) \
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define WREG_CRT(reg, v) \
88*4882a593Smuzhiyun do { \
89*4882a593Smuzhiyun WREG8(MGAREG_CRTC_INDEX, reg); \
90*4882a593Smuzhiyun WREG8(MGAREG_CRTC_DATA, v); \
91*4882a593Smuzhiyun } while (0) \
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define RREG_ECRT(reg, v) \
94*4882a593Smuzhiyun do { \
95*4882a593Smuzhiyun WREG8(MGAREG_CRTCEXT_INDEX, reg); \
96*4882a593Smuzhiyun v = RREG8(MGAREG_CRTCEXT_DATA); \
97*4882a593Smuzhiyun } while (0) \
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define WREG_ECRT(reg, v) \
100*4882a593Smuzhiyun do { \
101*4882a593Smuzhiyun WREG8(MGAREG_CRTCEXT_INDEX, reg); \
102*4882a593Smuzhiyun WREG8(MGAREG_CRTCEXT_DATA, v); \
103*4882a593Smuzhiyun } while (0) \
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define GFX_INDEX 0x1fce
106*4882a593Smuzhiyun #define GFX_DATA 0x1fcf
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define WREG_GFX(reg, v) \
109*4882a593Smuzhiyun do { \
110*4882a593Smuzhiyun WREG8(GFX_INDEX, reg); \
111*4882a593Smuzhiyun WREG8(GFX_DATA, v); \
112*4882a593Smuzhiyun } while (0) \
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #define DAC_INDEX 0x3c00
115*4882a593Smuzhiyun #define DAC_DATA 0x3c0a
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define WREG_DAC(reg, v) \
118*4882a593Smuzhiyun do { \
119*4882a593Smuzhiyun WREG8(DAC_INDEX, reg); \
120*4882a593Smuzhiyun WREG8(DAC_DATA, v); \
121*4882a593Smuzhiyun } while (0) \
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define MGA_MISC_OUT 0x1fc2
124*4882a593Smuzhiyun #define MGA_MISC_IN 0x1fcc
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #define MGAG200_MAX_FB_HEIGHT 4096
127*4882a593Smuzhiyun #define MGAG200_MAX_FB_WIDTH 4096
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define to_mga_connector(x) container_of(x, struct mga_connector, base)
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun struct mga_i2c_chan {
132*4882a593Smuzhiyun struct i2c_adapter adapter;
133*4882a593Smuzhiyun struct drm_device *dev;
134*4882a593Smuzhiyun struct i2c_algo_bit_data bit;
135*4882a593Smuzhiyun int data, clock;
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun struct mga_connector {
139*4882a593Smuzhiyun struct drm_connector base;
140*4882a593Smuzhiyun struct mga_i2c_chan *i2c;
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun struct mga_mc {
144*4882a593Smuzhiyun resource_size_t vram_size;
145*4882a593Smuzhiyun resource_size_t vram_base;
146*4882a593Smuzhiyun resource_size_t vram_window;
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun enum mga_type {
150*4882a593Smuzhiyun G200_PCI,
151*4882a593Smuzhiyun G200_AGP,
152*4882a593Smuzhiyun G200_SE_A,
153*4882a593Smuzhiyun G200_SE_B,
154*4882a593Smuzhiyun G200_WB,
155*4882a593Smuzhiyun G200_EV,
156*4882a593Smuzhiyun G200_EH,
157*4882a593Smuzhiyun G200_EH3,
158*4882a593Smuzhiyun G200_ER,
159*4882a593Smuzhiyun G200_EW3,
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* HW does not handle 'startadd' field correct. */
163*4882a593Smuzhiyun #define MGAG200_FLAG_HW_BUG_NO_STARTADD (1ul << 8)
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun #define MGAG200_TYPE_MASK (0x000000ff)
166*4882a593Smuzhiyun #define MGAG200_FLAG_MASK (0x00ffff00)
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun #define IS_G200_SE(mdev) (mdev->type == G200_SE_A || mdev->type == G200_SE_B)
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun struct mga_device {
171*4882a593Smuzhiyun struct drm_device base;
172*4882a593Smuzhiyun unsigned long flags;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun resource_size_t rmmio_base;
175*4882a593Smuzhiyun resource_size_t rmmio_size;
176*4882a593Smuzhiyun void __iomem *rmmio;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun struct mga_mc mc;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun void __iomem *vram;
181*4882a593Smuzhiyun size_t vram_fb_available;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun enum mga_type type;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun int bpp_shifts[4];
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun int fb_mtrr;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun union {
190*4882a593Smuzhiyun struct {
191*4882a593Smuzhiyun long ref_clk;
192*4882a593Smuzhiyun long pclk_min;
193*4882a593Smuzhiyun long pclk_max;
194*4882a593Smuzhiyun } g200;
195*4882a593Smuzhiyun struct {
196*4882a593Smuzhiyun /* SE model number stored in reg 0x1e24 */
197*4882a593Smuzhiyun u32 unique_rev_id;
198*4882a593Smuzhiyun } g200se;
199*4882a593Smuzhiyun } model;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun struct mga_connector connector;
203*4882a593Smuzhiyun struct drm_simple_display_pipe display_pipe;
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
to_mga_device(struct drm_device * dev)206*4882a593Smuzhiyun static inline struct mga_device *to_mga_device(struct drm_device *dev)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun return container_of(dev, struct mga_device, base);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun static inline enum mga_type
mgag200_type_from_driver_data(kernel_ulong_t driver_data)212*4882a593Smuzhiyun mgag200_type_from_driver_data(kernel_ulong_t driver_data)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun return (enum mga_type)(driver_data & MGAG200_TYPE_MASK);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun static inline unsigned long
mgag200_flags_from_driver_data(kernel_ulong_t driver_data)218*4882a593Smuzhiyun mgag200_flags_from_driver_data(kernel_ulong_t driver_data)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun return driver_data & MGAG200_FLAG_MASK;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* mgag200_mode.c */
224*4882a593Smuzhiyun int mgag200_modeset_init(struct mga_device *mdev);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* mgag200_i2c.c */
227*4882a593Smuzhiyun struct mga_i2c_chan *mgag200_i2c_create(struct drm_device *dev);
228*4882a593Smuzhiyun void mgag200_i2c_destroy(struct mga_i2c_chan *i2c);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /* mgag200_mm.c */
231*4882a593Smuzhiyun int mgag200_mm_init(struct mga_device *mdev);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun #endif /* __MGAG200_DRV_H__ */
234