xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/mgag200/mgag200_drv.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2012 Red Hat
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Authors: Matthew Garrett
6*4882a593Smuzhiyun  *          Dave Airlie
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/console.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/pci.h>
12*4882a593Smuzhiyun #include <linux/vmalloc.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <drm/drm_drv.h>
15*4882a593Smuzhiyun #include <drm/drm_file.h>
16*4882a593Smuzhiyun #include <drm/drm_ioctl.h>
17*4882a593Smuzhiyun #include <drm/drm_pciids.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "mgag200_drv.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun int mgag200_modeset = -1;
22*4882a593Smuzhiyun MODULE_PARM_DESC(modeset, "Disable/Enable modesetting");
23*4882a593Smuzhiyun module_param_named(modeset, mgag200_modeset, int, 0400);
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun  * DRM driver
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun DEFINE_DRM_GEM_FOPS(mgag200_driver_fops);
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static struct drm_driver mgag200_driver = {
32*4882a593Smuzhiyun 	.driver_features = DRIVER_ATOMIC | DRIVER_GEM | DRIVER_MODESET,
33*4882a593Smuzhiyun 	.fops = &mgag200_driver_fops,
34*4882a593Smuzhiyun 	.name = DRIVER_NAME,
35*4882a593Smuzhiyun 	.desc = DRIVER_DESC,
36*4882a593Smuzhiyun 	.date = DRIVER_DATE,
37*4882a593Smuzhiyun 	.major = DRIVER_MAJOR,
38*4882a593Smuzhiyun 	.minor = DRIVER_MINOR,
39*4882a593Smuzhiyun 	.patchlevel = DRIVER_PATCHLEVEL,
40*4882a593Smuzhiyun 	.gem_create_object = drm_gem_shmem_create_object_cached,
41*4882a593Smuzhiyun 	DRM_GEM_SHMEM_DRIVER_OPS,
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun  * DRM device
46*4882a593Smuzhiyun  */
47*4882a593Smuzhiyun 
mgag200_has_sgram(struct mga_device * mdev)48*4882a593Smuzhiyun static bool mgag200_has_sgram(struct mga_device *mdev)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	struct drm_device *dev = &mdev->base;
51*4882a593Smuzhiyun 	u32 option;
52*4882a593Smuzhiyun 	int ret;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	ret = pci_read_config_dword(dev->pdev, PCI_MGA_OPTION, &option);
55*4882a593Smuzhiyun 	if (drm_WARN(dev, ret, "failed to read PCI config dword: %d\n", ret))
56*4882a593Smuzhiyun 		return false;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	return !!(option & PCI_MGA_OPTION_HARDPWMSK);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
mgag200_regs_init(struct mga_device * mdev)61*4882a593Smuzhiyun static int mgag200_regs_init(struct mga_device *mdev)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	struct drm_device *dev = &mdev->base;
64*4882a593Smuzhiyun 	u32 option, option2;
65*4882a593Smuzhiyun 	u8 crtcext3;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	switch (mdev->type) {
68*4882a593Smuzhiyun 	case G200_PCI:
69*4882a593Smuzhiyun 	case G200_AGP:
70*4882a593Smuzhiyun 		if (mgag200_has_sgram(mdev))
71*4882a593Smuzhiyun 			option = 0x4049cd21;
72*4882a593Smuzhiyun 		else
73*4882a593Smuzhiyun 			option = 0x40499121;
74*4882a593Smuzhiyun 		option2 = 0x00008000;
75*4882a593Smuzhiyun 		break;
76*4882a593Smuzhiyun 	case G200_SE_A:
77*4882a593Smuzhiyun 	case G200_SE_B:
78*4882a593Smuzhiyun 		option = 0x40049120;
79*4882a593Smuzhiyun 		if (mgag200_has_sgram(mdev))
80*4882a593Smuzhiyun 			option |= PCI_MGA_OPTION_HARDPWMSK;
81*4882a593Smuzhiyun 		option2 = 0x00008000;
82*4882a593Smuzhiyun 		break;
83*4882a593Smuzhiyun 	case G200_WB:
84*4882a593Smuzhiyun 	case G200_EW3:
85*4882a593Smuzhiyun 		option = 0x41049120;
86*4882a593Smuzhiyun 		option2 = 0x0000b000;
87*4882a593Smuzhiyun 		break;
88*4882a593Smuzhiyun 	case G200_EV:
89*4882a593Smuzhiyun 		option = 0x00000120;
90*4882a593Smuzhiyun 		option2 = 0x0000b000;
91*4882a593Smuzhiyun 		break;
92*4882a593Smuzhiyun 	case G200_EH:
93*4882a593Smuzhiyun 	case G200_EH3:
94*4882a593Smuzhiyun 		option = 0x00000120;
95*4882a593Smuzhiyun 		option2 = 0x0000b000;
96*4882a593Smuzhiyun 		break;
97*4882a593Smuzhiyun 	default:
98*4882a593Smuzhiyun 		option = 0;
99*4882a593Smuzhiyun 		option2 = 0;
100*4882a593Smuzhiyun 	}
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	if (option)
103*4882a593Smuzhiyun 		pci_write_config_dword(dev->pdev, PCI_MGA_OPTION, option);
104*4882a593Smuzhiyun 	if (option2)
105*4882a593Smuzhiyun 		pci_write_config_dword(dev->pdev, PCI_MGA_OPTION2, option2);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/* BAR 1 contains registers */
108*4882a593Smuzhiyun 	mdev->rmmio_base = pci_resource_start(dev->pdev, 1);
109*4882a593Smuzhiyun 	mdev->rmmio_size = pci_resource_len(dev->pdev, 1);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	if (!devm_request_mem_region(dev->dev, mdev->rmmio_base,
112*4882a593Smuzhiyun 				     mdev->rmmio_size, "mgadrmfb_mmio")) {
113*4882a593Smuzhiyun 		drm_err(dev, "can't reserve mmio registers\n");
114*4882a593Smuzhiyun 		return -ENOMEM;
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	mdev->rmmio = pcim_iomap(dev->pdev, 1, 0);
118*4882a593Smuzhiyun 	if (mdev->rmmio == NULL)
119*4882a593Smuzhiyun 		return -ENOMEM;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	RREG_ECRT(0x03, crtcext3);
122*4882a593Smuzhiyun 	crtcext3 |= MGAREG_CRTCEXT3_MGAMODE;
123*4882a593Smuzhiyun 	WREG_ECRT(0x03, crtcext3);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
mgag200_g200_interpret_bios(struct mga_device * mdev,const unsigned char * bios,size_t size)128*4882a593Smuzhiyun static void mgag200_g200_interpret_bios(struct mga_device *mdev,
129*4882a593Smuzhiyun 					const unsigned char *bios,
130*4882a593Smuzhiyun 					size_t size)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	static const char matrox[] = {'M', 'A', 'T', 'R', 'O', 'X'};
133*4882a593Smuzhiyun 	static const unsigned int expected_length[6] = {
134*4882a593Smuzhiyun 		0, 64, 64, 64, 128, 128
135*4882a593Smuzhiyun 	};
136*4882a593Smuzhiyun 	struct drm_device *dev = &mdev->base;
137*4882a593Smuzhiyun 	const unsigned char *pins;
138*4882a593Smuzhiyun 	unsigned int pins_len, version;
139*4882a593Smuzhiyun 	int offset;
140*4882a593Smuzhiyun 	int tmp;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/* Test for MATROX string. */
143*4882a593Smuzhiyun 	if (size < 45 + sizeof(matrox))
144*4882a593Smuzhiyun 		return;
145*4882a593Smuzhiyun 	if (memcmp(&bios[45], matrox, sizeof(matrox)) != 0)
146*4882a593Smuzhiyun 		return;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/* Get the PInS offset. */
149*4882a593Smuzhiyun 	if (size < MGA_BIOS_OFFSET + 2)
150*4882a593Smuzhiyun 		return;
151*4882a593Smuzhiyun 	offset = (bios[MGA_BIOS_OFFSET + 1] << 8) | bios[MGA_BIOS_OFFSET];
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	/* Get PInS data structure. */
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	if (size < offset + 6)
156*4882a593Smuzhiyun 		return;
157*4882a593Smuzhiyun 	pins = bios + offset;
158*4882a593Smuzhiyun 	if (pins[0] == 0x2e && pins[1] == 0x41) {
159*4882a593Smuzhiyun 		version = pins[5];
160*4882a593Smuzhiyun 		pins_len = pins[2];
161*4882a593Smuzhiyun 	} else {
162*4882a593Smuzhiyun 		version = 1;
163*4882a593Smuzhiyun 		pins_len = pins[0] + (pins[1] << 8);
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	if (version < 1 || version > 5) {
167*4882a593Smuzhiyun 		drm_warn(dev, "Unknown BIOS PInS version: %d\n", version);
168*4882a593Smuzhiyun 		return;
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun 	if (pins_len != expected_length[version]) {
171*4882a593Smuzhiyun 		drm_warn(dev, "Unexpected BIOS PInS size: %d expected: %d\n",
172*4882a593Smuzhiyun 			 pins_len, expected_length[version]);
173*4882a593Smuzhiyun 		return;
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun 	if (size < offset + pins_len)
176*4882a593Smuzhiyun 		return;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	drm_dbg_kms(dev, "MATROX BIOS PInS version %d size: %d found\n",
179*4882a593Smuzhiyun 		    version, pins_len);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/* Extract the clock values */
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	switch (version) {
184*4882a593Smuzhiyun 	case 1:
185*4882a593Smuzhiyun 		tmp = pins[24] + (pins[25] << 8);
186*4882a593Smuzhiyun 		if (tmp)
187*4882a593Smuzhiyun 			mdev->model.g200.pclk_max = tmp * 10;
188*4882a593Smuzhiyun 		break;
189*4882a593Smuzhiyun 	case 2:
190*4882a593Smuzhiyun 		if (pins[41] != 0xff)
191*4882a593Smuzhiyun 			mdev->model.g200.pclk_max = (pins[41] + 100) * 1000;
192*4882a593Smuzhiyun 		break;
193*4882a593Smuzhiyun 	case 3:
194*4882a593Smuzhiyun 		if (pins[36] != 0xff)
195*4882a593Smuzhiyun 			mdev->model.g200.pclk_max = (pins[36] + 100) * 1000;
196*4882a593Smuzhiyun 		if (pins[52] & 0x20)
197*4882a593Smuzhiyun 			mdev->model.g200.ref_clk = 14318;
198*4882a593Smuzhiyun 		break;
199*4882a593Smuzhiyun 	case 4:
200*4882a593Smuzhiyun 		if (pins[39] != 0xff)
201*4882a593Smuzhiyun 			mdev->model.g200.pclk_max = pins[39] * 4 * 1000;
202*4882a593Smuzhiyun 		if (pins[92] & 0x01)
203*4882a593Smuzhiyun 			mdev->model.g200.ref_clk = 14318;
204*4882a593Smuzhiyun 		break;
205*4882a593Smuzhiyun 	case 5:
206*4882a593Smuzhiyun 		tmp = pins[4] ? 8000 : 6000;
207*4882a593Smuzhiyun 		if (pins[123] != 0xff)
208*4882a593Smuzhiyun 			mdev->model.g200.pclk_min = pins[123] * tmp;
209*4882a593Smuzhiyun 		if (pins[38] != 0xff)
210*4882a593Smuzhiyun 			mdev->model.g200.pclk_max = pins[38] * tmp;
211*4882a593Smuzhiyun 		if (pins[110] & 0x01)
212*4882a593Smuzhiyun 			mdev->model.g200.ref_clk = 14318;
213*4882a593Smuzhiyun 		break;
214*4882a593Smuzhiyun 	default:
215*4882a593Smuzhiyun 		break;
216*4882a593Smuzhiyun 	}
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
mgag200_g200_init_refclk(struct mga_device * mdev)219*4882a593Smuzhiyun static void mgag200_g200_init_refclk(struct mga_device *mdev)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	struct drm_device *dev = &mdev->base;
222*4882a593Smuzhiyun 	unsigned char __iomem *rom;
223*4882a593Smuzhiyun 	unsigned char *bios;
224*4882a593Smuzhiyun 	size_t size;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	mdev->model.g200.pclk_min = 50000;
227*4882a593Smuzhiyun 	mdev->model.g200.pclk_max = 230000;
228*4882a593Smuzhiyun 	mdev->model.g200.ref_clk = 27050;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	rom = pci_map_rom(dev->pdev, &size);
231*4882a593Smuzhiyun 	if (!rom)
232*4882a593Smuzhiyun 		return;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	bios = vmalloc(size);
235*4882a593Smuzhiyun 	if (!bios)
236*4882a593Smuzhiyun 		goto out;
237*4882a593Smuzhiyun 	memcpy_fromio(bios, rom, size);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	if (size != 0 && bios[0] == 0x55 && bios[1] == 0xaa)
240*4882a593Smuzhiyun 		mgag200_g200_interpret_bios(mdev, bios, size);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	drm_dbg_kms(dev, "pclk_min: %ld pclk_max: %ld ref_clk: %ld\n",
243*4882a593Smuzhiyun 		    mdev->model.g200.pclk_min, mdev->model.g200.pclk_max,
244*4882a593Smuzhiyun 		    mdev->model.g200.ref_clk);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	vfree(bios);
247*4882a593Smuzhiyun out:
248*4882a593Smuzhiyun 	pci_unmap_rom(dev->pdev, rom);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
mgag200_g200se_init_unique_id(struct mga_device * mdev)251*4882a593Smuzhiyun static void mgag200_g200se_init_unique_id(struct mga_device *mdev)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	struct drm_device *dev = &mdev->base;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	/* stash G200 SE model number for later use */
256*4882a593Smuzhiyun 	mdev->model.g200se.unique_rev_id = RREG32(0x1e24);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	drm_dbg(dev, "G200 SE unique revision id is 0x%x\n",
259*4882a593Smuzhiyun 		mdev->model.g200se.unique_rev_id);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
mgag200_device_init(struct mga_device * mdev,unsigned long flags)262*4882a593Smuzhiyun static int mgag200_device_init(struct mga_device *mdev, unsigned long flags)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	struct drm_device *dev = &mdev->base;
265*4882a593Smuzhiyun 	int ret;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	mdev->flags = mgag200_flags_from_driver_data(flags);
268*4882a593Smuzhiyun 	mdev->type = mgag200_type_from_driver_data(flags);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	ret = mgag200_regs_init(mdev);
271*4882a593Smuzhiyun 	if (ret)
272*4882a593Smuzhiyun 		return ret;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	if (mdev->type == G200_PCI || mdev->type == G200_AGP)
275*4882a593Smuzhiyun 		mgag200_g200_init_refclk(mdev);
276*4882a593Smuzhiyun 	else if (IS_G200_SE(mdev))
277*4882a593Smuzhiyun 		mgag200_g200se_init_unique_id(mdev);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	ret = mgag200_mm_init(mdev);
280*4882a593Smuzhiyun 	if (ret)
281*4882a593Smuzhiyun 		return ret;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	ret = mgag200_modeset_init(mdev);
284*4882a593Smuzhiyun 	if (ret) {
285*4882a593Smuzhiyun 		drm_err(dev, "Fatal error during modeset init: %d\n", ret);
286*4882a593Smuzhiyun 		return ret;
287*4882a593Smuzhiyun 	}
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	return 0;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun static struct mga_device *
mgag200_device_create(struct pci_dev * pdev,unsigned long flags)293*4882a593Smuzhiyun mgag200_device_create(struct pci_dev *pdev, unsigned long flags)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	struct drm_device *dev;
296*4882a593Smuzhiyun 	struct mga_device *mdev;
297*4882a593Smuzhiyun 	int ret;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	mdev = devm_drm_dev_alloc(&pdev->dev, &mgag200_driver,
300*4882a593Smuzhiyun 				  struct mga_device, base);
301*4882a593Smuzhiyun 	if (IS_ERR(mdev))
302*4882a593Smuzhiyun 		return mdev;
303*4882a593Smuzhiyun 	dev = &mdev->base;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	dev->pdev = pdev;
306*4882a593Smuzhiyun 	pci_set_drvdata(pdev, dev);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	ret = mgag200_device_init(mdev, flags);
309*4882a593Smuzhiyun 	if (ret)
310*4882a593Smuzhiyun 		return ERR_PTR(ret);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	return mdev;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun /*
316*4882a593Smuzhiyun  * PCI driver
317*4882a593Smuzhiyun  */
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun static const struct pci_device_id mgag200_pciidlist[] = {
320*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_MATROX, 0x520, PCI_ANY_ID, PCI_ANY_ID, 0, 0, G200_PCI },
321*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_MATROX, 0x521, PCI_ANY_ID, PCI_ANY_ID, 0, 0, G200_AGP },
322*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_MATROX, 0x522, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
323*4882a593Smuzhiyun 		G200_SE_A | MGAG200_FLAG_HW_BUG_NO_STARTADD},
324*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_MATROX, 0x524, PCI_ANY_ID, PCI_ANY_ID, 0, 0, G200_SE_B },
325*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_MATROX, 0x530, PCI_ANY_ID, PCI_ANY_ID, 0, 0, G200_EV },
326*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_MATROX, 0x532, PCI_ANY_ID, PCI_ANY_ID, 0, 0, G200_WB },
327*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_MATROX, 0x533, PCI_ANY_ID, PCI_ANY_ID, 0, 0, G200_EH },
328*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_MATROX, 0x534, PCI_ANY_ID, PCI_ANY_ID, 0, 0, G200_ER },
329*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_MATROX, 0x536, PCI_ANY_ID, PCI_ANY_ID, 0, 0, G200_EW3 },
330*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_MATROX, 0x538, PCI_ANY_ID, PCI_ANY_ID, 0, 0, G200_EH3 },
331*4882a593Smuzhiyun 	{0,}
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, mgag200_pciidlist);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun static int
mgag200_pci_probe(struct pci_dev * pdev,const struct pci_device_id * ent)337*4882a593Smuzhiyun mgag200_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun 	struct mga_device *mdev;
340*4882a593Smuzhiyun 	struct drm_device *dev;
341*4882a593Smuzhiyun 	int ret;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, "mgag200drmfb");
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	ret = pcim_enable_device(pdev);
346*4882a593Smuzhiyun 	if (ret)
347*4882a593Smuzhiyun 		return ret;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	mdev = mgag200_device_create(pdev, ent->driver_data);
350*4882a593Smuzhiyun 	if (IS_ERR(mdev))
351*4882a593Smuzhiyun 		return PTR_ERR(mdev);
352*4882a593Smuzhiyun 	dev = &mdev->base;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	ret = drm_dev_register(dev, ent->driver_data);
355*4882a593Smuzhiyun 	if (ret)
356*4882a593Smuzhiyun 		return ret;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	drm_fbdev_generic_setup(dev, 0);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	return 0;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
mgag200_pci_remove(struct pci_dev * pdev)363*4882a593Smuzhiyun static void mgag200_pci_remove(struct pci_dev *pdev)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	struct drm_device *dev = pci_get_drvdata(pdev);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	drm_dev_unregister(dev);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun static struct pci_driver mgag200_pci_driver = {
371*4882a593Smuzhiyun 	.name = DRIVER_NAME,
372*4882a593Smuzhiyun 	.id_table = mgag200_pciidlist,
373*4882a593Smuzhiyun 	.probe = mgag200_pci_probe,
374*4882a593Smuzhiyun 	.remove = mgag200_pci_remove,
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun 
mgag200_init(void)377*4882a593Smuzhiyun static int __init mgag200_init(void)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	if (vgacon_text_force() && mgag200_modeset == -1)
380*4882a593Smuzhiyun 		return -EINVAL;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	if (mgag200_modeset == 0)
383*4882a593Smuzhiyun 		return -EINVAL;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	return pci_register_driver(&mgag200_pci_driver);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
mgag200_exit(void)388*4882a593Smuzhiyun static void __exit mgag200_exit(void)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	pci_unregister_driver(&mgag200_pci_driver);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun module_init(mgag200_init);
394*4882a593Smuzhiyun module_exit(mgag200_exit);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun MODULE_AUTHOR(DRIVER_AUTHOR);
397*4882a593Smuzhiyun MODULE_DESCRIPTION(DRIVER_DESC);
398*4882a593Smuzhiyun MODULE_LICENSE("GPL");
399