xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/mga/mga_state.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* mga_state.c -- State support for MGA G200/G400 -*- linux-c -*-
2*4882a593Smuzhiyun  * Created: Thu Jan 27 02:53:43 2000 by jhartmann@precisioninsight.com
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
5*4882a593Smuzhiyun  * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
6*4882a593Smuzhiyun  * All Rights Reserved.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
9*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
10*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
11*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
13*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the next
16*4882a593Smuzhiyun  * paragraph) shall be included in all copies or substantial portions of the
17*4882a593Smuzhiyun  * Software.
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
22*4882a593Smuzhiyun  * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
23*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
24*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
25*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  * Authors:
28*4882a593Smuzhiyun  *    Jeff Hartmann <jhartmann@valinux.com>
29*4882a593Smuzhiyun  *    Keith Whitwell <keith@tungstengraphics.com>
30*4882a593Smuzhiyun  *
31*4882a593Smuzhiyun  * Rewritten by:
32*4882a593Smuzhiyun  *    Gareth Hughes <gareth@valinux.com>
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include "mga_drv.h"
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* ================================================================
38*4882a593Smuzhiyun  * DMA hardware state programming functions
39*4882a593Smuzhiyun  */
40*4882a593Smuzhiyun 
mga_emit_clip_rect(drm_mga_private_t * dev_priv,struct drm_clip_rect * box)41*4882a593Smuzhiyun static void mga_emit_clip_rect(drm_mga_private_t *dev_priv,
42*4882a593Smuzhiyun 			       struct drm_clip_rect *box)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
45*4882a593Smuzhiyun 	drm_mga_context_regs_t *ctx = &sarea_priv->context_state;
46*4882a593Smuzhiyun 	unsigned int pitch = dev_priv->front_pitch;
47*4882a593Smuzhiyun 	DMA_LOCALS;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	BEGIN_DMA(2);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	/* Force reset of DWGCTL on G400 (eliminates clip disable bit).
52*4882a593Smuzhiyun 	 */
53*4882a593Smuzhiyun 	if (dev_priv->chipset >= MGA_CARD_TYPE_G400) {
54*4882a593Smuzhiyun 		DMA_BLOCK(MGA_DWGCTL, ctx->dwgctl,
55*4882a593Smuzhiyun 			  MGA_LEN + MGA_EXEC, 0x80000000,
56*4882a593Smuzhiyun 			  MGA_DWGCTL, ctx->dwgctl,
57*4882a593Smuzhiyun 			  MGA_LEN + MGA_EXEC, 0x80000000);
58*4882a593Smuzhiyun 	}
59*4882a593Smuzhiyun 	DMA_BLOCK(MGA_DMAPAD, 0x00000000,
60*4882a593Smuzhiyun 		  MGA_CXBNDRY, ((box->x2 - 1) << 16) | box->x1,
61*4882a593Smuzhiyun 		  MGA_YTOP, box->y1 * pitch, MGA_YBOT, (box->y2 - 1) * pitch);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	ADVANCE_DMA();
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
mga_g200_emit_context(drm_mga_private_t * dev_priv)66*4882a593Smuzhiyun static __inline__ void mga_g200_emit_context(drm_mga_private_t *dev_priv)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
69*4882a593Smuzhiyun 	drm_mga_context_regs_t *ctx = &sarea_priv->context_state;
70*4882a593Smuzhiyun 	DMA_LOCALS;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	BEGIN_DMA(3);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	DMA_BLOCK(MGA_DSTORG, ctx->dstorg,
75*4882a593Smuzhiyun 		  MGA_MACCESS, ctx->maccess,
76*4882a593Smuzhiyun 		  MGA_PLNWT, ctx->plnwt, MGA_DWGCTL, ctx->dwgctl);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	DMA_BLOCK(MGA_ALPHACTRL, ctx->alphactrl,
79*4882a593Smuzhiyun 		  MGA_FOGCOL, ctx->fogcolor,
80*4882a593Smuzhiyun 		  MGA_WFLAG, ctx->wflag, MGA_ZORG, dev_priv->depth_offset);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	DMA_BLOCK(MGA_FCOL, ctx->fcol,
83*4882a593Smuzhiyun 		  MGA_DMAPAD, 0x00000000,
84*4882a593Smuzhiyun 		  MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	ADVANCE_DMA();
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
mga_g400_emit_context(drm_mga_private_t * dev_priv)89*4882a593Smuzhiyun static __inline__ void mga_g400_emit_context(drm_mga_private_t *dev_priv)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
92*4882a593Smuzhiyun 	drm_mga_context_regs_t *ctx = &sarea_priv->context_state;
93*4882a593Smuzhiyun 	DMA_LOCALS;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	BEGIN_DMA(4);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	DMA_BLOCK(MGA_DSTORG, ctx->dstorg,
98*4882a593Smuzhiyun 		  MGA_MACCESS, ctx->maccess,
99*4882a593Smuzhiyun 		  MGA_PLNWT, ctx->plnwt, MGA_DWGCTL, ctx->dwgctl);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	DMA_BLOCK(MGA_ALPHACTRL, ctx->alphactrl,
102*4882a593Smuzhiyun 		  MGA_FOGCOL, ctx->fogcolor,
103*4882a593Smuzhiyun 		  MGA_WFLAG, ctx->wflag, MGA_ZORG, dev_priv->depth_offset);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	DMA_BLOCK(MGA_WFLAG1, ctx->wflag,
106*4882a593Smuzhiyun 		  MGA_TDUALSTAGE0, ctx->tdualstage0,
107*4882a593Smuzhiyun 		  MGA_TDUALSTAGE1, ctx->tdualstage1, MGA_FCOL, ctx->fcol);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	DMA_BLOCK(MGA_STENCIL, ctx->stencil,
110*4882a593Smuzhiyun 		  MGA_STENCILCTL, ctx->stencilctl,
111*4882a593Smuzhiyun 		  MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	ADVANCE_DMA();
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
mga_g200_emit_tex0(drm_mga_private_t * dev_priv)116*4882a593Smuzhiyun static __inline__ void mga_g200_emit_tex0(drm_mga_private_t *dev_priv)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
119*4882a593Smuzhiyun 	drm_mga_texture_regs_t *tex = &sarea_priv->tex_state[0];
120*4882a593Smuzhiyun 	DMA_LOCALS;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	BEGIN_DMA(4);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	DMA_BLOCK(MGA_TEXCTL2, tex->texctl2,
125*4882a593Smuzhiyun 		  MGA_TEXCTL, tex->texctl,
126*4882a593Smuzhiyun 		  MGA_TEXFILTER, tex->texfilter,
127*4882a593Smuzhiyun 		  MGA_TEXBORDERCOL, tex->texbordercol);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	DMA_BLOCK(MGA_TEXORG, tex->texorg,
130*4882a593Smuzhiyun 		  MGA_TEXORG1, tex->texorg1,
131*4882a593Smuzhiyun 		  MGA_TEXORG2, tex->texorg2, MGA_TEXORG3, tex->texorg3);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	DMA_BLOCK(MGA_TEXORG4, tex->texorg4,
134*4882a593Smuzhiyun 		  MGA_TEXWIDTH, tex->texwidth,
135*4882a593Smuzhiyun 		  MGA_TEXHEIGHT, tex->texheight, MGA_WR24, tex->texwidth);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	DMA_BLOCK(MGA_WR34, tex->texheight,
138*4882a593Smuzhiyun 		  MGA_TEXTRANS, 0x0000ffff,
139*4882a593Smuzhiyun 		  MGA_TEXTRANSHIGH, 0x0000ffff, MGA_DMAPAD, 0x00000000);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	ADVANCE_DMA();
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
mga_g400_emit_tex0(drm_mga_private_t * dev_priv)144*4882a593Smuzhiyun static __inline__ void mga_g400_emit_tex0(drm_mga_private_t *dev_priv)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
147*4882a593Smuzhiyun 	drm_mga_texture_regs_t *tex = &sarea_priv->tex_state[0];
148*4882a593Smuzhiyun 	DMA_LOCALS;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /*	printk("mga_g400_emit_tex0 %x %x %x\n", tex->texorg, */
151*4882a593Smuzhiyun /*	       tex->texctl, tex->texctl2); */
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	BEGIN_DMA(6);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	DMA_BLOCK(MGA_TEXCTL2, tex->texctl2 | MGA_G400_TC2_MAGIC,
156*4882a593Smuzhiyun 		  MGA_TEXCTL, tex->texctl,
157*4882a593Smuzhiyun 		  MGA_TEXFILTER, tex->texfilter,
158*4882a593Smuzhiyun 		  MGA_TEXBORDERCOL, tex->texbordercol);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	DMA_BLOCK(MGA_TEXORG, tex->texorg,
161*4882a593Smuzhiyun 		  MGA_TEXORG1, tex->texorg1,
162*4882a593Smuzhiyun 		  MGA_TEXORG2, tex->texorg2, MGA_TEXORG3, tex->texorg3);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	DMA_BLOCK(MGA_TEXORG4, tex->texorg4,
165*4882a593Smuzhiyun 		  MGA_TEXWIDTH, tex->texwidth,
166*4882a593Smuzhiyun 		  MGA_TEXHEIGHT, tex->texheight, MGA_WR49, 0x00000000);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	DMA_BLOCK(MGA_WR57, 0x00000000,
169*4882a593Smuzhiyun 		  MGA_WR53, 0x00000000,
170*4882a593Smuzhiyun 		  MGA_WR61, 0x00000000, MGA_WR52, MGA_G400_WR_MAGIC);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	DMA_BLOCK(MGA_WR60, MGA_G400_WR_MAGIC,
173*4882a593Smuzhiyun 		  MGA_WR54, tex->texwidth | MGA_G400_WR_MAGIC,
174*4882a593Smuzhiyun 		  MGA_WR62, tex->texheight | MGA_G400_WR_MAGIC,
175*4882a593Smuzhiyun 		  MGA_DMAPAD, 0x00000000);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	DMA_BLOCK(MGA_DMAPAD, 0x00000000,
178*4882a593Smuzhiyun 		  MGA_DMAPAD, 0x00000000,
179*4882a593Smuzhiyun 		  MGA_TEXTRANS, 0x0000ffff, MGA_TEXTRANSHIGH, 0x0000ffff);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	ADVANCE_DMA();
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
mga_g400_emit_tex1(drm_mga_private_t * dev_priv)184*4882a593Smuzhiyun static __inline__ void mga_g400_emit_tex1(drm_mga_private_t *dev_priv)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
187*4882a593Smuzhiyun 	drm_mga_texture_regs_t *tex = &sarea_priv->tex_state[1];
188*4882a593Smuzhiyun 	DMA_LOCALS;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /*	printk("mga_g400_emit_tex1 %x %x %x\n", tex->texorg,  */
191*4882a593Smuzhiyun /*	       tex->texctl, tex->texctl2); */
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	BEGIN_DMA(5);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	DMA_BLOCK(MGA_TEXCTL2, (tex->texctl2 |
196*4882a593Smuzhiyun 				MGA_MAP1_ENABLE |
197*4882a593Smuzhiyun 				MGA_G400_TC2_MAGIC),
198*4882a593Smuzhiyun 		  MGA_TEXCTL, tex->texctl,
199*4882a593Smuzhiyun 		  MGA_TEXFILTER, tex->texfilter,
200*4882a593Smuzhiyun 		  MGA_TEXBORDERCOL, tex->texbordercol);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	DMA_BLOCK(MGA_TEXORG, tex->texorg,
203*4882a593Smuzhiyun 		  MGA_TEXORG1, tex->texorg1,
204*4882a593Smuzhiyun 		  MGA_TEXORG2, tex->texorg2, MGA_TEXORG3, tex->texorg3);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	DMA_BLOCK(MGA_TEXORG4, tex->texorg4,
207*4882a593Smuzhiyun 		  MGA_TEXWIDTH, tex->texwidth,
208*4882a593Smuzhiyun 		  MGA_TEXHEIGHT, tex->texheight, MGA_WR49, 0x00000000);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	DMA_BLOCK(MGA_WR57, 0x00000000,
211*4882a593Smuzhiyun 		  MGA_WR53, 0x00000000,
212*4882a593Smuzhiyun 		  MGA_WR61, 0x00000000,
213*4882a593Smuzhiyun 		  MGA_WR52, tex->texwidth | MGA_G400_WR_MAGIC);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	DMA_BLOCK(MGA_WR60, tex->texheight | MGA_G400_WR_MAGIC,
216*4882a593Smuzhiyun 		  MGA_TEXTRANS, 0x0000ffff,
217*4882a593Smuzhiyun 		  MGA_TEXTRANSHIGH, 0x0000ffff,
218*4882a593Smuzhiyun 		  MGA_TEXCTL2, tex->texctl2 | MGA_G400_TC2_MAGIC);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	ADVANCE_DMA();
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
mga_g200_emit_pipe(drm_mga_private_t * dev_priv)223*4882a593Smuzhiyun static __inline__ void mga_g200_emit_pipe(drm_mga_private_t *dev_priv)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
226*4882a593Smuzhiyun 	unsigned int pipe = sarea_priv->warp_pipe;
227*4882a593Smuzhiyun 	DMA_LOCALS;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	BEGIN_DMA(3);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	DMA_BLOCK(MGA_WIADDR, MGA_WMODE_SUSPEND,
232*4882a593Smuzhiyun 		  MGA_WVRTXSZ, 0x00000007,
233*4882a593Smuzhiyun 		  MGA_WFLAG, 0x00000000, MGA_WR24, 0x00000000);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	DMA_BLOCK(MGA_WR25, 0x00000100,
236*4882a593Smuzhiyun 		  MGA_WR34, 0x00000000,
237*4882a593Smuzhiyun 		  MGA_WR42, 0x0000ffff, MGA_WR60, 0x0000ffff);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	/* Padding required due to hardware bug.
240*4882a593Smuzhiyun 	 */
241*4882a593Smuzhiyun 	DMA_BLOCK(MGA_DMAPAD, 0xffffffff,
242*4882a593Smuzhiyun 		  MGA_DMAPAD, 0xffffffff,
243*4882a593Smuzhiyun 		  MGA_DMAPAD, 0xffffffff,
244*4882a593Smuzhiyun 		  MGA_WIADDR, (dev_priv->warp_pipe_phys[pipe] |
245*4882a593Smuzhiyun 			       MGA_WMODE_START | dev_priv->wagp_enable));
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	ADVANCE_DMA();
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
mga_g400_emit_pipe(drm_mga_private_t * dev_priv)250*4882a593Smuzhiyun static __inline__ void mga_g400_emit_pipe(drm_mga_private_t *dev_priv)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
253*4882a593Smuzhiyun 	unsigned int pipe = sarea_priv->warp_pipe;
254*4882a593Smuzhiyun 	DMA_LOCALS;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun /*	printk("mga_g400_emit_pipe %x\n", pipe); */
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	BEGIN_DMA(10);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	DMA_BLOCK(MGA_WIADDR2, MGA_WMODE_SUSPEND,
261*4882a593Smuzhiyun 		  MGA_DMAPAD, 0x00000000,
262*4882a593Smuzhiyun 		  MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	if (pipe & MGA_T2) {
265*4882a593Smuzhiyun 		DMA_BLOCK(MGA_WVRTXSZ, 0x00001e09,
266*4882a593Smuzhiyun 			  MGA_DMAPAD, 0x00000000,
267*4882a593Smuzhiyun 			  MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 		DMA_BLOCK(MGA_WACCEPTSEQ, 0x00000000,
270*4882a593Smuzhiyun 			  MGA_WACCEPTSEQ, 0x00000000,
271*4882a593Smuzhiyun 			  MGA_WACCEPTSEQ, 0x00000000,
272*4882a593Smuzhiyun 			  MGA_WACCEPTSEQ, 0x1e000000);
273*4882a593Smuzhiyun 	} else {
274*4882a593Smuzhiyun 		if (dev_priv->warp_pipe & MGA_T2) {
275*4882a593Smuzhiyun 			/* Flush the WARP pipe */
276*4882a593Smuzhiyun 			DMA_BLOCK(MGA_YDST, 0x00000000,
277*4882a593Smuzhiyun 				  MGA_FXLEFT, 0x00000000,
278*4882a593Smuzhiyun 				  MGA_FXRIGHT, 0x00000001,
279*4882a593Smuzhiyun 				  MGA_DWGCTL, MGA_DWGCTL_FLUSH);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 			DMA_BLOCK(MGA_LEN + MGA_EXEC, 0x00000001,
282*4882a593Smuzhiyun 				  MGA_DWGSYNC, 0x00007000,
283*4882a593Smuzhiyun 				  MGA_TEXCTL2, MGA_G400_TC2_MAGIC,
284*4882a593Smuzhiyun 				  MGA_LEN + MGA_EXEC, 0x00000000);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 			DMA_BLOCK(MGA_TEXCTL2, (MGA_DUALTEX |
287*4882a593Smuzhiyun 						MGA_G400_TC2_MAGIC),
288*4882a593Smuzhiyun 				  MGA_LEN + MGA_EXEC, 0x00000000,
289*4882a593Smuzhiyun 				  MGA_TEXCTL2, MGA_G400_TC2_MAGIC,
290*4882a593Smuzhiyun 				  MGA_DMAPAD, 0x00000000);
291*4882a593Smuzhiyun 		}
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 		DMA_BLOCK(MGA_WVRTXSZ, 0x00001807,
294*4882a593Smuzhiyun 			  MGA_DMAPAD, 0x00000000,
295*4882a593Smuzhiyun 			  MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 		DMA_BLOCK(MGA_WACCEPTSEQ, 0x00000000,
298*4882a593Smuzhiyun 			  MGA_WACCEPTSEQ, 0x00000000,
299*4882a593Smuzhiyun 			  MGA_WACCEPTSEQ, 0x00000000,
300*4882a593Smuzhiyun 			  MGA_WACCEPTSEQ, 0x18000000);
301*4882a593Smuzhiyun 	}
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	DMA_BLOCK(MGA_WFLAG, 0x00000000,
304*4882a593Smuzhiyun 		  MGA_WFLAG1, 0x00000000,
305*4882a593Smuzhiyun 		  MGA_WR56, MGA_G400_WR56_MAGIC, MGA_DMAPAD, 0x00000000);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	DMA_BLOCK(MGA_WR49, 0x00000000,	/* tex0              */
308*4882a593Smuzhiyun 		  MGA_WR57, 0x00000000,	/* tex0              */
309*4882a593Smuzhiyun 		  MGA_WR53, 0x00000000,	/* tex1              */
310*4882a593Smuzhiyun 		  MGA_WR61, 0x00000000);	/* tex1              */
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	DMA_BLOCK(MGA_WR54, MGA_G400_WR_MAGIC,	/* tex0 width        */
313*4882a593Smuzhiyun 		  MGA_WR62, MGA_G400_WR_MAGIC,	/* tex0 height       */
314*4882a593Smuzhiyun 		  MGA_WR52, MGA_G400_WR_MAGIC,	/* tex1 width        */
315*4882a593Smuzhiyun 		  MGA_WR60, MGA_G400_WR_MAGIC);	/* tex1 height       */
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	/* Padding required due to hardware bug */
318*4882a593Smuzhiyun 	DMA_BLOCK(MGA_DMAPAD, 0xffffffff,
319*4882a593Smuzhiyun 		  MGA_DMAPAD, 0xffffffff,
320*4882a593Smuzhiyun 		  MGA_DMAPAD, 0xffffffff,
321*4882a593Smuzhiyun 		  MGA_WIADDR2, (dev_priv->warp_pipe_phys[pipe] |
322*4882a593Smuzhiyun 				MGA_WMODE_START | dev_priv->wagp_enable));
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	ADVANCE_DMA();
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
mga_g200_emit_state(drm_mga_private_t * dev_priv)327*4882a593Smuzhiyun static void mga_g200_emit_state(drm_mga_private_t *dev_priv)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
330*4882a593Smuzhiyun 	unsigned int dirty = sarea_priv->dirty;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	if (sarea_priv->warp_pipe != dev_priv->warp_pipe) {
333*4882a593Smuzhiyun 		mga_g200_emit_pipe(dev_priv);
334*4882a593Smuzhiyun 		dev_priv->warp_pipe = sarea_priv->warp_pipe;
335*4882a593Smuzhiyun 	}
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	if (dirty & MGA_UPLOAD_CONTEXT) {
338*4882a593Smuzhiyun 		mga_g200_emit_context(dev_priv);
339*4882a593Smuzhiyun 		sarea_priv->dirty &= ~MGA_UPLOAD_CONTEXT;
340*4882a593Smuzhiyun 	}
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	if (dirty & MGA_UPLOAD_TEX0) {
343*4882a593Smuzhiyun 		mga_g200_emit_tex0(dev_priv);
344*4882a593Smuzhiyun 		sarea_priv->dirty &= ~MGA_UPLOAD_TEX0;
345*4882a593Smuzhiyun 	}
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
mga_g400_emit_state(drm_mga_private_t * dev_priv)348*4882a593Smuzhiyun static void mga_g400_emit_state(drm_mga_private_t *dev_priv)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
351*4882a593Smuzhiyun 	unsigned int dirty = sarea_priv->dirty;
352*4882a593Smuzhiyun 	int multitex = sarea_priv->warp_pipe & MGA_T2;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	if (sarea_priv->warp_pipe != dev_priv->warp_pipe) {
355*4882a593Smuzhiyun 		mga_g400_emit_pipe(dev_priv);
356*4882a593Smuzhiyun 		dev_priv->warp_pipe = sarea_priv->warp_pipe;
357*4882a593Smuzhiyun 	}
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	if (dirty & MGA_UPLOAD_CONTEXT) {
360*4882a593Smuzhiyun 		mga_g400_emit_context(dev_priv);
361*4882a593Smuzhiyun 		sarea_priv->dirty &= ~MGA_UPLOAD_CONTEXT;
362*4882a593Smuzhiyun 	}
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	if (dirty & MGA_UPLOAD_TEX0) {
365*4882a593Smuzhiyun 		mga_g400_emit_tex0(dev_priv);
366*4882a593Smuzhiyun 		sarea_priv->dirty &= ~MGA_UPLOAD_TEX0;
367*4882a593Smuzhiyun 	}
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	if ((dirty & MGA_UPLOAD_TEX1) && multitex) {
370*4882a593Smuzhiyun 		mga_g400_emit_tex1(dev_priv);
371*4882a593Smuzhiyun 		sarea_priv->dirty &= ~MGA_UPLOAD_TEX1;
372*4882a593Smuzhiyun 	}
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun /* ================================================================
376*4882a593Smuzhiyun  * SAREA state verification
377*4882a593Smuzhiyun  */
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun /* Disallow all write destinations except the front and backbuffer.
380*4882a593Smuzhiyun  */
mga_verify_context(drm_mga_private_t * dev_priv)381*4882a593Smuzhiyun static int mga_verify_context(drm_mga_private_t *dev_priv)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun 	drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
384*4882a593Smuzhiyun 	drm_mga_context_regs_t *ctx = &sarea_priv->context_state;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	if (ctx->dstorg != dev_priv->front_offset &&
387*4882a593Smuzhiyun 	    ctx->dstorg != dev_priv->back_offset) {
388*4882a593Smuzhiyun 		DRM_ERROR("*** bad DSTORG: %x (front %x, back %x)\n\n",
389*4882a593Smuzhiyun 			  ctx->dstorg, dev_priv->front_offset,
390*4882a593Smuzhiyun 			  dev_priv->back_offset);
391*4882a593Smuzhiyun 		ctx->dstorg = 0;
392*4882a593Smuzhiyun 		return -EINVAL;
393*4882a593Smuzhiyun 	}
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	return 0;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun /* Disallow texture reads from PCI space.
399*4882a593Smuzhiyun  */
mga_verify_tex(drm_mga_private_t * dev_priv,int unit)400*4882a593Smuzhiyun static int mga_verify_tex(drm_mga_private_t *dev_priv, int unit)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
403*4882a593Smuzhiyun 	drm_mga_texture_regs_t *tex = &sarea_priv->tex_state[unit];
404*4882a593Smuzhiyun 	unsigned int org;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	org = tex->texorg & (MGA_TEXORGMAP_MASK | MGA_TEXORGACC_MASK);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	if (org == (MGA_TEXORGMAP_SYSMEM | MGA_TEXORGACC_PCI)) {
409*4882a593Smuzhiyun 		DRM_ERROR("*** bad TEXORG: 0x%x, unit %d\n", tex->texorg, unit);
410*4882a593Smuzhiyun 		tex->texorg = 0;
411*4882a593Smuzhiyun 		return -EINVAL;
412*4882a593Smuzhiyun 	}
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	return 0;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
mga_verify_state(drm_mga_private_t * dev_priv)417*4882a593Smuzhiyun static int mga_verify_state(drm_mga_private_t *dev_priv)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun 	drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
420*4882a593Smuzhiyun 	unsigned int dirty = sarea_priv->dirty;
421*4882a593Smuzhiyun 	int ret = 0;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	if (sarea_priv->nbox > MGA_NR_SAREA_CLIPRECTS)
424*4882a593Smuzhiyun 		sarea_priv->nbox = MGA_NR_SAREA_CLIPRECTS;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	if (dirty & MGA_UPLOAD_CONTEXT)
427*4882a593Smuzhiyun 		ret |= mga_verify_context(dev_priv);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	if (dirty & MGA_UPLOAD_TEX0)
430*4882a593Smuzhiyun 		ret |= mga_verify_tex(dev_priv, 0);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	if (dev_priv->chipset >= MGA_CARD_TYPE_G400) {
433*4882a593Smuzhiyun 		if (dirty & MGA_UPLOAD_TEX1)
434*4882a593Smuzhiyun 			ret |= mga_verify_tex(dev_priv, 1);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 		if (dirty & MGA_UPLOAD_PIPE)
437*4882a593Smuzhiyun 			ret |= (sarea_priv->warp_pipe > MGA_MAX_G400_PIPES);
438*4882a593Smuzhiyun 	} else {
439*4882a593Smuzhiyun 		if (dirty & MGA_UPLOAD_PIPE)
440*4882a593Smuzhiyun 			ret |= (sarea_priv->warp_pipe > MGA_MAX_G200_PIPES);
441*4882a593Smuzhiyun 	}
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	return (ret == 0);
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
mga_verify_iload(drm_mga_private_t * dev_priv,unsigned int dstorg,unsigned int length)446*4882a593Smuzhiyun static int mga_verify_iload(drm_mga_private_t *dev_priv,
447*4882a593Smuzhiyun 			    unsigned int dstorg, unsigned int length)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun 	if (dstorg < dev_priv->texture_offset ||
450*4882a593Smuzhiyun 	    dstorg + length > (dev_priv->texture_offset +
451*4882a593Smuzhiyun 			       dev_priv->texture_size)) {
452*4882a593Smuzhiyun 		DRM_ERROR("*** bad iload DSTORG: 0x%x\n", dstorg);
453*4882a593Smuzhiyun 		return -EINVAL;
454*4882a593Smuzhiyun 	}
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	if (length & MGA_ILOAD_MASK) {
457*4882a593Smuzhiyun 		DRM_ERROR("*** bad iload length: 0x%x\n",
458*4882a593Smuzhiyun 			  length & MGA_ILOAD_MASK);
459*4882a593Smuzhiyun 		return -EINVAL;
460*4882a593Smuzhiyun 	}
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	return 0;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun 
mga_verify_blit(drm_mga_private_t * dev_priv,unsigned int srcorg,unsigned int dstorg)465*4882a593Smuzhiyun static int mga_verify_blit(drm_mga_private_t *dev_priv,
466*4882a593Smuzhiyun 			   unsigned int srcorg, unsigned int dstorg)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun 	if ((srcorg & 0x3) == (MGA_SRCACC_PCI | MGA_SRCMAP_SYSMEM) ||
469*4882a593Smuzhiyun 	    (dstorg & 0x3) == (MGA_SRCACC_PCI | MGA_SRCMAP_SYSMEM)) {
470*4882a593Smuzhiyun 		DRM_ERROR("*** bad blit: src=0x%x dst=0x%x\n", srcorg, dstorg);
471*4882a593Smuzhiyun 		return -EINVAL;
472*4882a593Smuzhiyun 	}
473*4882a593Smuzhiyun 	return 0;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun /* ================================================================
477*4882a593Smuzhiyun  *
478*4882a593Smuzhiyun  */
479*4882a593Smuzhiyun 
mga_dma_dispatch_clear(struct drm_device * dev,drm_mga_clear_t * clear)480*4882a593Smuzhiyun static void mga_dma_dispatch_clear(struct drm_device *dev, drm_mga_clear_t *clear)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun 	drm_mga_private_t *dev_priv = dev->dev_private;
483*4882a593Smuzhiyun 	drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
484*4882a593Smuzhiyun 	drm_mga_context_regs_t *ctx = &sarea_priv->context_state;
485*4882a593Smuzhiyun 	struct drm_clip_rect *pbox = sarea_priv->boxes;
486*4882a593Smuzhiyun 	int nbox = sarea_priv->nbox;
487*4882a593Smuzhiyun 	int i;
488*4882a593Smuzhiyun 	DMA_LOCALS;
489*4882a593Smuzhiyun 	DRM_DEBUG("\n");
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	BEGIN_DMA(1);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	DMA_BLOCK(MGA_DMAPAD, 0x00000000,
494*4882a593Smuzhiyun 		  MGA_DMAPAD, 0x00000000,
495*4882a593Smuzhiyun 		  MGA_DWGSYNC, 0x00007100, MGA_DWGSYNC, 0x00007000);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	ADVANCE_DMA();
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	for (i = 0; i < nbox; i++) {
500*4882a593Smuzhiyun 		struct drm_clip_rect *box = &pbox[i];
501*4882a593Smuzhiyun 		u32 height = box->y2 - box->y1;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 		DRM_DEBUG("   from=%d,%d to=%d,%d\n",
504*4882a593Smuzhiyun 			  box->x1, box->y1, box->x2, box->y2);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 		if (clear->flags & MGA_FRONT) {
507*4882a593Smuzhiyun 			BEGIN_DMA(2);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 			DMA_BLOCK(MGA_DMAPAD, 0x00000000,
510*4882a593Smuzhiyun 				  MGA_PLNWT, clear->color_mask,
511*4882a593Smuzhiyun 				  MGA_YDSTLEN, (box->y1 << 16) | height,
512*4882a593Smuzhiyun 				  MGA_FXBNDRY, (box->x2 << 16) | box->x1);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 			DMA_BLOCK(MGA_DMAPAD, 0x00000000,
515*4882a593Smuzhiyun 				  MGA_FCOL, clear->clear_color,
516*4882a593Smuzhiyun 				  MGA_DSTORG, dev_priv->front_offset,
517*4882a593Smuzhiyun 				  MGA_DWGCTL + MGA_EXEC, dev_priv->clear_cmd);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 			ADVANCE_DMA();
520*4882a593Smuzhiyun 		}
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 		if (clear->flags & MGA_BACK) {
523*4882a593Smuzhiyun 			BEGIN_DMA(2);
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 			DMA_BLOCK(MGA_DMAPAD, 0x00000000,
526*4882a593Smuzhiyun 				  MGA_PLNWT, clear->color_mask,
527*4882a593Smuzhiyun 				  MGA_YDSTLEN, (box->y1 << 16) | height,
528*4882a593Smuzhiyun 				  MGA_FXBNDRY, (box->x2 << 16) | box->x1);
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 			DMA_BLOCK(MGA_DMAPAD, 0x00000000,
531*4882a593Smuzhiyun 				  MGA_FCOL, clear->clear_color,
532*4882a593Smuzhiyun 				  MGA_DSTORG, dev_priv->back_offset,
533*4882a593Smuzhiyun 				  MGA_DWGCTL + MGA_EXEC, dev_priv->clear_cmd);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 			ADVANCE_DMA();
536*4882a593Smuzhiyun 		}
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 		if (clear->flags & MGA_DEPTH) {
539*4882a593Smuzhiyun 			BEGIN_DMA(2);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 			DMA_BLOCK(MGA_DMAPAD, 0x00000000,
542*4882a593Smuzhiyun 				  MGA_PLNWT, clear->depth_mask,
543*4882a593Smuzhiyun 				  MGA_YDSTLEN, (box->y1 << 16) | height,
544*4882a593Smuzhiyun 				  MGA_FXBNDRY, (box->x2 << 16) | box->x1);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 			DMA_BLOCK(MGA_DMAPAD, 0x00000000,
547*4882a593Smuzhiyun 				  MGA_FCOL, clear->clear_depth,
548*4882a593Smuzhiyun 				  MGA_DSTORG, dev_priv->depth_offset,
549*4882a593Smuzhiyun 				  MGA_DWGCTL + MGA_EXEC, dev_priv->clear_cmd);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 			ADVANCE_DMA();
552*4882a593Smuzhiyun 		}
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	BEGIN_DMA(1);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	/* Force reset of DWGCTL */
559*4882a593Smuzhiyun 	DMA_BLOCK(MGA_DMAPAD, 0x00000000,
560*4882a593Smuzhiyun 		  MGA_DMAPAD, 0x00000000,
561*4882a593Smuzhiyun 		  MGA_PLNWT, ctx->plnwt, MGA_DWGCTL, ctx->dwgctl);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	ADVANCE_DMA();
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	FLUSH_DMA();
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun 
mga_dma_dispatch_swap(struct drm_device * dev)568*4882a593Smuzhiyun static void mga_dma_dispatch_swap(struct drm_device *dev)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun 	drm_mga_private_t *dev_priv = dev->dev_private;
571*4882a593Smuzhiyun 	drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
572*4882a593Smuzhiyun 	drm_mga_context_regs_t *ctx = &sarea_priv->context_state;
573*4882a593Smuzhiyun 	struct drm_clip_rect *pbox = sarea_priv->boxes;
574*4882a593Smuzhiyun 	int nbox = sarea_priv->nbox;
575*4882a593Smuzhiyun 	int i;
576*4882a593Smuzhiyun 	DMA_LOCALS;
577*4882a593Smuzhiyun 	DRM_DEBUG("\n");
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	sarea_priv->last_frame.head = dev_priv->prim.tail;
580*4882a593Smuzhiyun 	sarea_priv->last_frame.wrap = dev_priv->prim.last_wrap;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	BEGIN_DMA(4 + nbox);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	DMA_BLOCK(MGA_DMAPAD, 0x00000000,
585*4882a593Smuzhiyun 		  MGA_DMAPAD, 0x00000000,
586*4882a593Smuzhiyun 		  MGA_DWGSYNC, 0x00007100, MGA_DWGSYNC, 0x00007000);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	DMA_BLOCK(MGA_DSTORG, dev_priv->front_offset,
589*4882a593Smuzhiyun 		  MGA_MACCESS, dev_priv->maccess,
590*4882a593Smuzhiyun 		  MGA_SRCORG, dev_priv->back_offset,
591*4882a593Smuzhiyun 		  MGA_AR5, dev_priv->front_pitch);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	DMA_BLOCK(MGA_DMAPAD, 0x00000000,
594*4882a593Smuzhiyun 		  MGA_DMAPAD, 0x00000000,
595*4882a593Smuzhiyun 		  MGA_PLNWT, 0xffffffff, MGA_DWGCTL, MGA_DWGCTL_COPY);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	for (i = 0; i < nbox; i++) {
598*4882a593Smuzhiyun 		struct drm_clip_rect *box = &pbox[i];
599*4882a593Smuzhiyun 		u32 height = box->y2 - box->y1;
600*4882a593Smuzhiyun 		u32 start = box->y1 * dev_priv->front_pitch;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 		DRM_DEBUG("   from=%d,%d to=%d,%d\n",
603*4882a593Smuzhiyun 			  box->x1, box->y1, box->x2, box->y2);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 		DMA_BLOCK(MGA_AR0, start + box->x2 - 1,
606*4882a593Smuzhiyun 			  MGA_AR3, start + box->x1,
607*4882a593Smuzhiyun 			  MGA_FXBNDRY, ((box->x2 - 1) << 16) | box->x1,
608*4882a593Smuzhiyun 			  MGA_YDSTLEN + MGA_EXEC, (box->y1 << 16) | height);
609*4882a593Smuzhiyun 	}
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	DMA_BLOCK(MGA_DMAPAD, 0x00000000,
612*4882a593Smuzhiyun 		  MGA_PLNWT, ctx->plnwt,
613*4882a593Smuzhiyun 		  MGA_SRCORG, dev_priv->front_offset, MGA_DWGCTL, ctx->dwgctl);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	ADVANCE_DMA();
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	FLUSH_DMA();
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	DRM_DEBUG("... done.\n");
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun 
mga_dma_dispatch_vertex(struct drm_device * dev,struct drm_buf * buf)622*4882a593Smuzhiyun static void mga_dma_dispatch_vertex(struct drm_device *dev, struct drm_buf *buf)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun 	drm_mga_private_t *dev_priv = dev->dev_private;
625*4882a593Smuzhiyun 	drm_mga_buf_priv_t *buf_priv = buf->dev_private;
626*4882a593Smuzhiyun 	drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
627*4882a593Smuzhiyun 	u32 address = (u32) buf->bus_address;
628*4882a593Smuzhiyun 	u32 length = (u32) buf->used;
629*4882a593Smuzhiyun 	int i = 0;
630*4882a593Smuzhiyun 	DMA_LOCALS;
631*4882a593Smuzhiyun 	DRM_DEBUG("buf=%d used=%d\n", buf->idx, buf->used);
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	if (buf->used) {
634*4882a593Smuzhiyun 		buf_priv->dispatched = 1;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 		MGA_EMIT_STATE(dev_priv, sarea_priv->dirty);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 		do {
639*4882a593Smuzhiyun 			if (i < sarea_priv->nbox) {
640*4882a593Smuzhiyun 				mga_emit_clip_rect(dev_priv,
641*4882a593Smuzhiyun 						   &sarea_priv->boxes[i]);
642*4882a593Smuzhiyun 			}
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 			BEGIN_DMA(1);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 			DMA_BLOCK(MGA_DMAPAD, 0x00000000,
647*4882a593Smuzhiyun 				  MGA_DMAPAD, 0x00000000,
648*4882a593Smuzhiyun 				  MGA_SECADDRESS, (address |
649*4882a593Smuzhiyun 						   MGA_DMA_VERTEX),
650*4882a593Smuzhiyun 				  MGA_SECEND, ((address + length) |
651*4882a593Smuzhiyun 					       dev_priv->dma_access));
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 			ADVANCE_DMA();
654*4882a593Smuzhiyun 		} while (++i < sarea_priv->nbox);
655*4882a593Smuzhiyun 	}
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	if (buf_priv->discard) {
658*4882a593Smuzhiyun 		AGE_BUFFER(buf_priv);
659*4882a593Smuzhiyun 		buf->pending = 0;
660*4882a593Smuzhiyun 		buf->used = 0;
661*4882a593Smuzhiyun 		buf_priv->dispatched = 0;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 		mga_freelist_put(dev, buf);
664*4882a593Smuzhiyun 	}
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	FLUSH_DMA();
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun 
mga_dma_dispatch_indices(struct drm_device * dev,struct drm_buf * buf,unsigned int start,unsigned int end)669*4882a593Smuzhiyun static void mga_dma_dispatch_indices(struct drm_device *dev, struct drm_buf *buf,
670*4882a593Smuzhiyun 				     unsigned int start, unsigned int end)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun 	drm_mga_private_t *dev_priv = dev->dev_private;
673*4882a593Smuzhiyun 	drm_mga_buf_priv_t *buf_priv = buf->dev_private;
674*4882a593Smuzhiyun 	drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
675*4882a593Smuzhiyun 	u32 address = (u32) buf->bus_address;
676*4882a593Smuzhiyun 	int i = 0;
677*4882a593Smuzhiyun 	DMA_LOCALS;
678*4882a593Smuzhiyun 	DRM_DEBUG("buf=%d start=%d end=%d\n", buf->idx, start, end);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	if (start != end) {
681*4882a593Smuzhiyun 		buf_priv->dispatched = 1;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 		MGA_EMIT_STATE(dev_priv, sarea_priv->dirty);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 		do {
686*4882a593Smuzhiyun 			if (i < sarea_priv->nbox) {
687*4882a593Smuzhiyun 				mga_emit_clip_rect(dev_priv,
688*4882a593Smuzhiyun 						   &sarea_priv->boxes[i]);
689*4882a593Smuzhiyun 			}
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 			BEGIN_DMA(1);
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 			DMA_BLOCK(MGA_DMAPAD, 0x00000000,
694*4882a593Smuzhiyun 				  MGA_DMAPAD, 0x00000000,
695*4882a593Smuzhiyun 				  MGA_SETUPADDRESS, address + start,
696*4882a593Smuzhiyun 				  MGA_SETUPEND, ((address + end) |
697*4882a593Smuzhiyun 						 dev_priv->dma_access));
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 			ADVANCE_DMA();
700*4882a593Smuzhiyun 		} while (++i < sarea_priv->nbox);
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	if (buf_priv->discard) {
704*4882a593Smuzhiyun 		AGE_BUFFER(buf_priv);
705*4882a593Smuzhiyun 		buf->pending = 0;
706*4882a593Smuzhiyun 		buf->used = 0;
707*4882a593Smuzhiyun 		buf_priv->dispatched = 0;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 		mga_freelist_put(dev, buf);
710*4882a593Smuzhiyun 	}
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	FLUSH_DMA();
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun /* This copies a 64 byte aligned agp region to the frambuffer with a
716*4882a593Smuzhiyun  * standard blit, the ioctl needs to do checking.
717*4882a593Smuzhiyun  */
mga_dma_dispatch_iload(struct drm_device * dev,struct drm_buf * buf,unsigned int dstorg,unsigned int length)718*4882a593Smuzhiyun static void mga_dma_dispatch_iload(struct drm_device *dev, struct drm_buf *buf,
719*4882a593Smuzhiyun 				   unsigned int dstorg, unsigned int length)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun 	drm_mga_private_t *dev_priv = dev->dev_private;
722*4882a593Smuzhiyun 	drm_mga_buf_priv_t *buf_priv = buf->dev_private;
723*4882a593Smuzhiyun 	drm_mga_context_regs_t *ctx = &dev_priv->sarea_priv->context_state;
724*4882a593Smuzhiyun 	u32 srcorg =
725*4882a593Smuzhiyun 	    buf->bus_address | dev_priv->dma_access | MGA_SRCMAP_SYSMEM;
726*4882a593Smuzhiyun 	u32 y2;
727*4882a593Smuzhiyun 	DMA_LOCALS;
728*4882a593Smuzhiyun 	DRM_DEBUG("buf=%d used=%d\n", buf->idx, buf->used);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	y2 = length / 64;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	BEGIN_DMA(5);
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	DMA_BLOCK(MGA_DMAPAD, 0x00000000,
735*4882a593Smuzhiyun 		  MGA_DMAPAD, 0x00000000,
736*4882a593Smuzhiyun 		  MGA_DWGSYNC, 0x00007100, MGA_DWGSYNC, 0x00007000);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	DMA_BLOCK(MGA_DSTORG, dstorg,
739*4882a593Smuzhiyun 		  MGA_MACCESS, 0x00000000, MGA_SRCORG, srcorg, MGA_AR5, 64);
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	DMA_BLOCK(MGA_PITCH, 64,
742*4882a593Smuzhiyun 		  MGA_PLNWT, 0xffffffff,
743*4882a593Smuzhiyun 		  MGA_DMAPAD, 0x00000000, MGA_DWGCTL, MGA_DWGCTL_COPY);
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	DMA_BLOCK(MGA_AR0, 63,
746*4882a593Smuzhiyun 		  MGA_AR3, 0,
747*4882a593Smuzhiyun 		  MGA_FXBNDRY, (63 << 16) | 0, MGA_YDSTLEN + MGA_EXEC, y2);
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	DMA_BLOCK(MGA_PLNWT, ctx->plnwt,
750*4882a593Smuzhiyun 		  MGA_SRCORG, dev_priv->front_offset,
751*4882a593Smuzhiyun 		  MGA_PITCH, dev_priv->front_pitch, MGA_DWGSYNC, 0x00007000);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	ADVANCE_DMA();
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	AGE_BUFFER(buf_priv);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	buf->pending = 0;
758*4882a593Smuzhiyun 	buf->used = 0;
759*4882a593Smuzhiyun 	buf_priv->dispatched = 0;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	mga_freelist_put(dev, buf);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	FLUSH_DMA();
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun 
mga_dma_dispatch_blit(struct drm_device * dev,drm_mga_blit_t * blit)766*4882a593Smuzhiyun static void mga_dma_dispatch_blit(struct drm_device *dev, drm_mga_blit_t *blit)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun 	drm_mga_private_t *dev_priv = dev->dev_private;
769*4882a593Smuzhiyun 	drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
770*4882a593Smuzhiyun 	drm_mga_context_regs_t *ctx = &sarea_priv->context_state;
771*4882a593Smuzhiyun 	struct drm_clip_rect *pbox = sarea_priv->boxes;
772*4882a593Smuzhiyun 	int nbox = sarea_priv->nbox;
773*4882a593Smuzhiyun 	u32 scandir = 0, i;
774*4882a593Smuzhiyun 	DMA_LOCALS;
775*4882a593Smuzhiyun 	DRM_DEBUG("\n");
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	BEGIN_DMA(4 + nbox);
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	DMA_BLOCK(MGA_DMAPAD, 0x00000000,
780*4882a593Smuzhiyun 		  MGA_DMAPAD, 0x00000000,
781*4882a593Smuzhiyun 		  MGA_DWGSYNC, 0x00007100, MGA_DWGSYNC, 0x00007000);
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	DMA_BLOCK(MGA_DWGCTL, MGA_DWGCTL_COPY,
784*4882a593Smuzhiyun 		  MGA_PLNWT, blit->planemask,
785*4882a593Smuzhiyun 		  MGA_SRCORG, blit->srcorg, MGA_DSTORG, blit->dstorg);
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	DMA_BLOCK(MGA_SGN, scandir,
788*4882a593Smuzhiyun 		  MGA_MACCESS, dev_priv->maccess,
789*4882a593Smuzhiyun 		  MGA_AR5, blit->ydir * blit->src_pitch,
790*4882a593Smuzhiyun 		  MGA_PITCH, blit->dst_pitch);
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	for (i = 0; i < nbox; i++) {
793*4882a593Smuzhiyun 		int srcx = pbox[i].x1 + blit->delta_sx;
794*4882a593Smuzhiyun 		int srcy = pbox[i].y1 + blit->delta_sy;
795*4882a593Smuzhiyun 		int dstx = pbox[i].x1 + blit->delta_dx;
796*4882a593Smuzhiyun 		int dsty = pbox[i].y1 + blit->delta_dy;
797*4882a593Smuzhiyun 		int h = pbox[i].y2 - pbox[i].y1;
798*4882a593Smuzhiyun 		int w = pbox[i].x2 - pbox[i].x1 - 1;
799*4882a593Smuzhiyun 		int start;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 		if (blit->ydir == -1)
802*4882a593Smuzhiyun 			srcy = blit->height - srcy - 1;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 		start = srcy * blit->src_pitch + srcx;
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 		DMA_BLOCK(MGA_AR0, start + w,
807*4882a593Smuzhiyun 			  MGA_AR3, start,
808*4882a593Smuzhiyun 			  MGA_FXBNDRY, ((dstx + w) << 16) | (dstx & 0xffff),
809*4882a593Smuzhiyun 			  MGA_YDSTLEN + MGA_EXEC, (dsty << 16) | h);
810*4882a593Smuzhiyun 	}
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	/* Do something to flush AGP?
813*4882a593Smuzhiyun 	 */
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	/* Force reset of DWGCTL */
816*4882a593Smuzhiyun 	DMA_BLOCK(MGA_DMAPAD, 0x00000000,
817*4882a593Smuzhiyun 		  MGA_PLNWT, ctx->plnwt,
818*4882a593Smuzhiyun 		  MGA_PITCH, dev_priv->front_pitch, MGA_DWGCTL, ctx->dwgctl);
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	ADVANCE_DMA();
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun /* ================================================================
824*4882a593Smuzhiyun  *
825*4882a593Smuzhiyun  */
826*4882a593Smuzhiyun 
mga_dma_clear(struct drm_device * dev,void * data,struct drm_file * file_priv)827*4882a593Smuzhiyun static int mga_dma_clear(struct drm_device *dev, void *data, struct drm_file *file_priv)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun 	drm_mga_private_t *dev_priv = dev->dev_private;
830*4882a593Smuzhiyun 	drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
831*4882a593Smuzhiyun 	drm_mga_clear_t *clear = data;
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	LOCK_TEST_WITH_RETURN(dev, file_priv);
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	if (sarea_priv->nbox > MGA_NR_SAREA_CLIPRECTS)
836*4882a593Smuzhiyun 		sarea_priv->nbox = MGA_NR_SAREA_CLIPRECTS;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	WRAP_TEST_WITH_RETURN(dev_priv);
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	mga_dma_dispatch_clear(dev, clear);
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	/* Make sure we restore the 3D state next time.
843*4882a593Smuzhiyun 	 */
844*4882a593Smuzhiyun 	dev_priv->sarea_priv->dirty |= MGA_UPLOAD_CONTEXT;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	return 0;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun 
mga_dma_swap(struct drm_device * dev,void * data,struct drm_file * file_priv)849*4882a593Smuzhiyun static int mga_dma_swap(struct drm_device *dev, void *data, struct drm_file *file_priv)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun 	drm_mga_private_t *dev_priv = dev->dev_private;
852*4882a593Smuzhiyun 	drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	LOCK_TEST_WITH_RETURN(dev, file_priv);
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	if (sarea_priv->nbox > MGA_NR_SAREA_CLIPRECTS)
857*4882a593Smuzhiyun 		sarea_priv->nbox = MGA_NR_SAREA_CLIPRECTS;
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	WRAP_TEST_WITH_RETURN(dev_priv);
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	mga_dma_dispatch_swap(dev);
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	/* Make sure we restore the 3D state next time.
864*4882a593Smuzhiyun 	 */
865*4882a593Smuzhiyun 	dev_priv->sarea_priv->dirty |= MGA_UPLOAD_CONTEXT;
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	return 0;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun 
mga_dma_vertex(struct drm_device * dev,void * data,struct drm_file * file_priv)870*4882a593Smuzhiyun static int mga_dma_vertex(struct drm_device *dev, void *data, struct drm_file *file_priv)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun 	drm_mga_private_t *dev_priv = dev->dev_private;
873*4882a593Smuzhiyun 	struct drm_device_dma *dma = dev->dma;
874*4882a593Smuzhiyun 	struct drm_buf *buf;
875*4882a593Smuzhiyun 	drm_mga_buf_priv_t *buf_priv;
876*4882a593Smuzhiyun 	drm_mga_vertex_t *vertex = data;
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	LOCK_TEST_WITH_RETURN(dev, file_priv);
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	if (vertex->idx < 0 || vertex->idx > dma->buf_count)
881*4882a593Smuzhiyun 		return -EINVAL;
882*4882a593Smuzhiyun 	buf = dma->buflist[vertex->idx];
883*4882a593Smuzhiyun 	buf_priv = buf->dev_private;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	buf->used = vertex->used;
886*4882a593Smuzhiyun 	buf_priv->discard = vertex->discard;
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	if (!mga_verify_state(dev_priv)) {
889*4882a593Smuzhiyun 		if (vertex->discard) {
890*4882a593Smuzhiyun 			if (buf_priv->dispatched == 1)
891*4882a593Smuzhiyun 				AGE_BUFFER(buf_priv);
892*4882a593Smuzhiyun 			buf_priv->dispatched = 0;
893*4882a593Smuzhiyun 			mga_freelist_put(dev, buf);
894*4882a593Smuzhiyun 		}
895*4882a593Smuzhiyun 		return -EINVAL;
896*4882a593Smuzhiyun 	}
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	WRAP_TEST_WITH_RETURN(dev_priv);
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	mga_dma_dispatch_vertex(dev, buf);
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	return 0;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun 
mga_dma_indices(struct drm_device * dev,void * data,struct drm_file * file_priv)905*4882a593Smuzhiyun static int mga_dma_indices(struct drm_device *dev, void *data, struct drm_file *file_priv)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun 	drm_mga_private_t *dev_priv = dev->dev_private;
908*4882a593Smuzhiyun 	struct drm_device_dma *dma = dev->dma;
909*4882a593Smuzhiyun 	struct drm_buf *buf;
910*4882a593Smuzhiyun 	drm_mga_buf_priv_t *buf_priv;
911*4882a593Smuzhiyun 	drm_mga_indices_t *indices = data;
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	LOCK_TEST_WITH_RETURN(dev, file_priv);
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	if (indices->idx < 0 || indices->idx > dma->buf_count)
916*4882a593Smuzhiyun 		return -EINVAL;
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	buf = dma->buflist[indices->idx];
919*4882a593Smuzhiyun 	buf_priv = buf->dev_private;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	buf_priv->discard = indices->discard;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	if (!mga_verify_state(dev_priv)) {
924*4882a593Smuzhiyun 		if (indices->discard) {
925*4882a593Smuzhiyun 			if (buf_priv->dispatched == 1)
926*4882a593Smuzhiyun 				AGE_BUFFER(buf_priv);
927*4882a593Smuzhiyun 			buf_priv->dispatched = 0;
928*4882a593Smuzhiyun 			mga_freelist_put(dev, buf);
929*4882a593Smuzhiyun 		}
930*4882a593Smuzhiyun 		return -EINVAL;
931*4882a593Smuzhiyun 	}
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	WRAP_TEST_WITH_RETURN(dev_priv);
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	mga_dma_dispatch_indices(dev, buf, indices->start, indices->end);
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	return 0;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun 
mga_dma_iload(struct drm_device * dev,void * data,struct drm_file * file_priv)940*4882a593Smuzhiyun static int mga_dma_iload(struct drm_device *dev, void *data, struct drm_file *file_priv)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun 	struct drm_device_dma *dma = dev->dma;
943*4882a593Smuzhiyun 	drm_mga_private_t *dev_priv = dev->dev_private;
944*4882a593Smuzhiyun 	struct drm_buf *buf;
945*4882a593Smuzhiyun 	drm_mga_buf_priv_t *buf_priv;
946*4882a593Smuzhiyun 	drm_mga_iload_t *iload = data;
947*4882a593Smuzhiyun 	DRM_DEBUG("\n");
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	LOCK_TEST_WITH_RETURN(dev, file_priv);
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun #if 0
952*4882a593Smuzhiyun 	if (mga_do_wait_for_idle(dev_priv) < 0) {
953*4882a593Smuzhiyun 		if (MGA_DMA_DEBUG)
954*4882a593Smuzhiyun 			DRM_INFO("-EBUSY\n");
955*4882a593Smuzhiyun 		return -EBUSY;
956*4882a593Smuzhiyun 	}
957*4882a593Smuzhiyun #endif
958*4882a593Smuzhiyun 	if (iload->idx < 0 || iload->idx > dma->buf_count)
959*4882a593Smuzhiyun 		return -EINVAL;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	buf = dma->buflist[iload->idx];
962*4882a593Smuzhiyun 	buf_priv = buf->dev_private;
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	if (mga_verify_iload(dev_priv, iload->dstorg, iload->length)) {
965*4882a593Smuzhiyun 		mga_freelist_put(dev, buf);
966*4882a593Smuzhiyun 		return -EINVAL;
967*4882a593Smuzhiyun 	}
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	WRAP_TEST_WITH_RETURN(dev_priv);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	mga_dma_dispatch_iload(dev, buf, iload->dstorg, iload->length);
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	/* Make sure we restore the 3D state next time.
974*4882a593Smuzhiyun 	 */
975*4882a593Smuzhiyun 	dev_priv->sarea_priv->dirty |= MGA_UPLOAD_CONTEXT;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	return 0;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun 
mga_dma_blit(struct drm_device * dev,void * data,struct drm_file * file_priv)980*4882a593Smuzhiyun static int mga_dma_blit(struct drm_device *dev, void *data, struct drm_file *file_priv)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun 	drm_mga_private_t *dev_priv = dev->dev_private;
983*4882a593Smuzhiyun 	drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
984*4882a593Smuzhiyun 	drm_mga_blit_t *blit = data;
985*4882a593Smuzhiyun 	DRM_DEBUG("\n");
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	LOCK_TEST_WITH_RETURN(dev, file_priv);
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	if (sarea_priv->nbox > MGA_NR_SAREA_CLIPRECTS)
990*4882a593Smuzhiyun 		sarea_priv->nbox = MGA_NR_SAREA_CLIPRECTS;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	if (mga_verify_blit(dev_priv, blit->srcorg, blit->dstorg))
993*4882a593Smuzhiyun 		return -EINVAL;
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	WRAP_TEST_WITH_RETURN(dev_priv);
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	mga_dma_dispatch_blit(dev, blit);
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	/* Make sure we restore the 3D state next time.
1000*4882a593Smuzhiyun 	 */
1001*4882a593Smuzhiyun 	dev_priv->sarea_priv->dirty |= MGA_UPLOAD_CONTEXT;
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	return 0;
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun 
mga_getparam(struct drm_device * dev,void * data,struct drm_file * file_priv)1006*4882a593Smuzhiyun int mga_getparam(struct drm_device *dev, void *data, struct drm_file *file_priv)
1007*4882a593Smuzhiyun {
1008*4882a593Smuzhiyun 	drm_mga_private_t *dev_priv = dev->dev_private;
1009*4882a593Smuzhiyun 	drm_mga_getparam_t *param = data;
1010*4882a593Smuzhiyun 	int value;
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	if (!dev_priv) {
1013*4882a593Smuzhiyun 		DRM_ERROR("called with no initialization\n");
1014*4882a593Smuzhiyun 		return -EINVAL;
1015*4882a593Smuzhiyun 	}
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	DRM_DEBUG("pid=%d\n", task_pid_nr(current));
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	switch (param->param) {
1020*4882a593Smuzhiyun 	case MGA_PARAM_IRQ_NR:
1021*4882a593Smuzhiyun 		value = dev->pdev->irq;
1022*4882a593Smuzhiyun 		break;
1023*4882a593Smuzhiyun 	case MGA_PARAM_CARD_TYPE:
1024*4882a593Smuzhiyun 		value = dev_priv->chipset;
1025*4882a593Smuzhiyun 		break;
1026*4882a593Smuzhiyun 	default:
1027*4882a593Smuzhiyun 		return -EINVAL;
1028*4882a593Smuzhiyun 	}
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	if (copy_to_user(param->value, &value, sizeof(int))) {
1031*4882a593Smuzhiyun 		DRM_ERROR("copy_to_user\n");
1032*4882a593Smuzhiyun 		return -EFAULT;
1033*4882a593Smuzhiyun 	}
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	return 0;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun 
mga_set_fence(struct drm_device * dev,void * data,struct drm_file * file_priv)1038*4882a593Smuzhiyun static int mga_set_fence(struct drm_device *dev, void *data, struct drm_file *file_priv)
1039*4882a593Smuzhiyun {
1040*4882a593Smuzhiyun 	drm_mga_private_t *dev_priv = dev->dev_private;
1041*4882a593Smuzhiyun 	u32 *fence = data;
1042*4882a593Smuzhiyun 	DMA_LOCALS;
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	if (!dev_priv) {
1045*4882a593Smuzhiyun 		DRM_ERROR("called with no initialization\n");
1046*4882a593Smuzhiyun 		return -EINVAL;
1047*4882a593Smuzhiyun 	}
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	DRM_DEBUG("pid=%d\n", task_pid_nr(current));
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	/* I would normal do this assignment in the declaration of fence,
1052*4882a593Smuzhiyun 	 * but dev_priv may be NULL.
1053*4882a593Smuzhiyun 	 */
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	*fence = dev_priv->next_fence_to_post;
1056*4882a593Smuzhiyun 	dev_priv->next_fence_to_post++;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	BEGIN_DMA(1);
1059*4882a593Smuzhiyun 	DMA_BLOCK(MGA_DMAPAD, 0x00000000,
1060*4882a593Smuzhiyun 		  MGA_DMAPAD, 0x00000000,
1061*4882a593Smuzhiyun 		  MGA_DMAPAD, 0x00000000, MGA_SOFTRAP, 0x00000000);
1062*4882a593Smuzhiyun 	ADVANCE_DMA();
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	return 0;
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun 
mga_wait_fence(struct drm_device * dev,void * data,struct drm_file * file_priv)1067*4882a593Smuzhiyun static int mga_wait_fence(struct drm_device *dev, void *data, struct drm_file *
1068*4882a593Smuzhiyun file_priv)
1069*4882a593Smuzhiyun {
1070*4882a593Smuzhiyun 	drm_mga_private_t *dev_priv = dev->dev_private;
1071*4882a593Smuzhiyun 	u32 *fence = data;
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	if (!dev_priv) {
1074*4882a593Smuzhiyun 		DRM_ERROR("called with no initialization\n");
1075*4882a593Smuzhiyun 		return -EINVAL;
1076*4882a593Smuzhiyun 	}
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	DRM_DEBUG("pid=%d\n", task_pid_nr(current));
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	mga_driver_fence_wait(dev, fence);
1081*4882a593Smuzhiyun 	return 0;
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun const struct drm_ioctl_desc mga_ioctls[] = {
1085*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MGA_INIT, mga_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1086*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MGA_FLUSH, mga_dma_flush, DRM_AUTH),
1087*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MGA_RESET, mga_dma_reset, DRM_AUTH),
1088*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MGA_SWAP, mga_dma_swap, DRM_AUTH),
1089*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MGA_CLEAR, mga_dma_clear, DRM_AUTH),
1090*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MGA_VERTEX, mga_dma_vertex, DRM_AUTH),
1091*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MGA_INDICES, mga_dma_indices, DRM_AUTH),
1092*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MGA_ILOAD, mga_dma_iload, DRM_AUTH),
1093*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MGA_BLIT, mga_dma_blit, DRM_AUTH),
1094*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MGA_GETPARAM, mga_getparam, DRM_AUTH),
1095*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MGA_SET_FENCE, mga_set_fence, DRM_AUTH),
1096*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MGA_WAIT_FENCE, mga_wait_fence, DRM_AUTH),
1097*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MGA_DMA_BOOTSTRAP, mga_dma_bootstrap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1098*4882a593Smuzhiyun };
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun int mga_max_ioctl = ARRAY_SIZE(mga_ioctls);
1101