1*4882a593Smuzhiyun /* mga_dma.c -- DMA support for mga g200/g400 -*- linux-c -*-
2*4882a593Smuzhiyun * Created: Mon Dec 13 01:50:01 1999 by jhartmann@precisioninsight.com
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
5*4882a593Smuzhiyun * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
6*4882a593Smuzhiyun * All Rights Reserved.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
9*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
10*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
11*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
13*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the next
16*4882a593Smuzhiyun * paragraph) shall be included in all copies or substantial portions of the
17*4882a593Smuzhiyun * Software.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22*4882a593Smuzhiyun * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
23*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
24*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
25*4882a593Smuzhiyun * DEALINGS IN THE SOFTWARE.
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /**
29*4882a593Smuzhiyun * \file mga_dma.c
30*4882a593Smuzhiyun * DMA support for MGA G200 / G400.
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun * \author Rickard E. (Rik) Faith <faith@valinux.com>
33*4882a593Smuzhiyun * \author Jeff Hartmann <jhartmann@valinux.com>
34*4882a593Smuzhiyun * \author Keith Whitwell <keith@tungstengraphics.com>
35*4882a593Smuzhiyun * \author Gareth Hughes <gareth@valinux.com>
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include <linux/delay.h>
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #include "mga_drv.h"
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define MGA_DEFAULT_USEC_TIMEOUT 10000
43*4882a593Smuzhiyun #define MGA_FREELIST_DEBUG 0
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define MINIMAL_CLEANUP 0
46*4882a593Smuzhiyun #define FULL_CLEANUP 1
47*4882a593Smuzhiyun static int mga_do_cleanup_dma(struct drm_device *dev, int full_cleanup);
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* ================================================================
50*4882a593Smuzhiyun * Engine control
51*4882a593Smuzhiyun */
52*4882a593Smuzhiyun
mga_do_wait_for_idle(drm_mga_private_t * dev_priv)53*4882a593Smuzhiyun int mga_do_wait_for_idle(drm_mga_private_t *dev_priv)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun u32 status = 0;
56*4882a593Smuzhiyun int i;
57*4882a593Smuzhiyun DRM_DEBUG("\n");
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun for (i = 0; i < dev_priv->usec_timeout; i++) {
60*4882a593Smuzhiyun status = MGA_READ(MGA_STATUS) & MGA_ENGINE_IDLE_MASK;
61*4882a593Smuzhiyun if (status == MGA_ENDPRDMASTS) {
62*4882a593Smuzhiyun MGA_WRITE8(MGA_CRTC_INDEX, 0);
63*4882a593Smuzhiyun return 0;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun udelay(1);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #if MGA_DMA_DEBUG
69*4882a593Smuzhiyun DRM_ERROR("failed!\n");
70*4882a593Smuzhiyun DRM_INFO(" status=0x%08x\n", status);
71*4882a593Smuzhiyun #endif
72*4882a593Smuzhiyun return -EBUSY;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
mga_do_dma_reset(drm_mga_private_t * dev_priv)75*4882a593Smuzhiyun static int mga_do_dma_reset(drm_mga_private_t *dev_priv)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
78*4882a593Smuzhiyun drm_mga_primary_buffer_t *primary = &dev_priv->prim;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun DRM_DEBUG("\n");
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* The primary DMA stream should look like new right about now.
83*4882a593Smuzhiyun */
84*4882a593Smuzhiyun primary->tail = 0;
85*4882a593Smuzhiyun primary->space = primary->size;
86*4882a593Smuzhiyun primary->last_flush = 0;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun sarea_priv->last_wrap = 0;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* FIXME: Reset counters, buffer ages etc...
91*4882a593Smuzhiyun */
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* FIXME: What else do we need to reinitialize? WARP stuff?
94*4882a593Smuzhiyun */
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun return 0;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* ================================================================
100*4882a593Smuzhiyun * Primary DMA stream
101*4882a593Smuzhiyun */
102*4882a593Smuzhiyun
mga_do_dma_flush(drm_mga_private_t * dev_priv)103*4882a593Smuzhiyun void mga_do_dma_flush(drm_mga_private_t *dev_priv)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun drm_mga_primary_buffer_t *primary = &dev_priv->prim;
106*4882a593Smuzhiyun u32 head, tail;
107*4882a593Smuzhiyun u32 status = 0;
108*4882a593Smuzhiyun int i;
109*4882a593Smuzhiyun DMA_LOCALS;
110*4882a593Smuzhiyun DRM_DEBUG("\n");
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* We need to wait so that we can do an safe flush */
113*4882a593Smuzhiyun for (i = 0; i < dev_priv->usec_timeout; i++) {
114*4882a593Smuzhiyun status = MGA_READ(MGA_STATUS) & MGA_ENGINE_IDLE_MASK;
115*4882a593Smuzhiyun if (status == MGA_ENDPRDMASTS)
116*4882a593Smuzhiyun break;
117*4882a593Smuzhiyun udelay(1);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun if (primary->tail == primary->last_flush) {
121*4882a593Smuzhiyun DRM_DEBUG(" bailing out...\n");
122*4882a593Smuzhiyun return;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun tail = primary->tail + dev_priv->primary->offset;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* We need to pad the stream between flushes, as the card
128*4882a593Smuzhiyun * actually (partially?) reads the first of these commands.
129*4882a593Smuzhiyun * See page 4-16 in the G400 manual, middle of the page or so.
130*4882a593Smuzhiyun */
131*4882a593Smuzhiyun BEGIN_DMA(1);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun DMA_BLOCK(MGA_DMAPAD, 0x00000000,
134*4882a593Smuzhiyun MGA_DMAPAD, 0x00000000,
135*4882a593Smuzhiyun MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun ADVANCE_DMA();
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun primary->last_flush = primary->tail;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun head = MGA_READ(MGA_PRIMADDRESS);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (head <= tail)
144*4882a593Smuzhiyun primary->space = primary->size - primary->tail;
145*4882a593Smuzhiyun else
146*4882a593Smuzhiyun primary->space = head - tail;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun DRM_DEBUG(" head = 0x%06lx\n", (unsigned long)(head - dev_priv->primary->offset));
149*4882a593Smuzhiyun DRM_DEBUG(" tail = 0x%06lx\n", (unsigned long)(tail - dev_priv->primary->offset));
150*4882a593Smuzhiyun DRM_DEBUG(" space = 0x%06x\n", primary->space);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun mga_flush_write_combine();
153*4882a593Smuzhiyun MGA_WRITE(MGA_PRIMEND, tail | dev_priv->dma_access);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun DRM_DEBUG("done.\n");
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
mga_do_dma_wrap_start(drm_mga_private_t * dev_priv)158*4882a593Smuzhiyun void mga_do_dma_wrap_start(drm_mga_private_t *dev_priv)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun drm_mga_primary_buffer_t *primary = &dev_priv->prim;
161*4882a593Smuzhiyun u32 head, tail;
162*4882a593Smuzhiyun DMA_LOCALS;
163*4882a593Smuzhiyun DRM_DEBUG("\n");
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun BEGIN_DMA_WRAP();
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun DMA_BLOCK(MGA_DMAPAD, 0x00000000,
168*4882a593Smuzhiyun MGA_DMAPAD, 0x00000000,
169*4882a593Smuzhiyun MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun ADVANCE_DMA();
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun tail = primary->tail + dev_priv->primary->offset;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun primary->tail = 0;
176*4882a593Smuzhiyun primary->last_flush = 0;
177*4882a593Smuzhiyun primary->last_wrap++;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun head = MGA_READ(MGA_PRIMADDRESS);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (head == dev_priv->primary->offset)
182*4882a593Smuzhiyun primary->space = primary->size;
183*4882a593Smuzhiyun else
184*4882a593Smuzhiyun primary->space = head - dev_priv->primary->offset;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun DRM_DEBUG(" head = 0x%06lx\n", (unsigned long)(head - dev_priv->primary->offset));
187*4882a593Smuzhiyun DRM_DEBUG(" tail = 0x%06x\n", primary->tail);
188*4882a593Smuzhiyun DRM_DEBUG(" wrap = %d\n", primary->last_wrap);
189*4882a593Smuzhiyun DRM_DEBUG(" space = 0x%06x\n", primary->space);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun mga_flush_write_combine();
192*4882a593Smuzhiyun MGA_WRITE(MGA_PRIMEND, tail | dev_priv->dma_access);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun set_bit(0, &primary->wrapped);
195*4882a593Smuzhiyun DRM_DEBUG("done.\n");
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
mga_do_dma_wrap_end(drm_mga_private_t * dev_priv)198*4882a593Smuzhiyun void mga_do_dma_wrap_end(drm_mga_private_t *dev_priv)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun drm_mga_primary_buffer_t *primary = &dev_priv->prim;
201*4882a593Smuzhiyun drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
202*4882a593Smuzhiyun u32 head = dev_priv->primary->offset;
203*4882a593Smuzhiyun DRM_DEBUG("\n");
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun sarea_priv->last_wrap++;
206*4882a593Smuzhiyun DRM_DEBUG(" wrap = %d\n", sarea_priv->last_wrap);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun mga_flush_write_combine();
209*4882a593Smuzhiyun MGA_WRITE(MGA_PRIMADDRESS, head | MGA_DMA_GENERAL);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun clear_bit(0, &primary->wrapped);
212*4882a593Smuzhiyun DRM_DEBUG("done.\n");
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* ================================================================
216*4882a593Smuzhiyun * Freelist management
217*4882a593Smuzhiyun */
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun #define MGA_BUFFER_USED (~0)
220*4882a593Smuzhiyun #define MGA_BUFFER_FREE 0
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun #if MGA_FREELIST_DEBUG
mga_freelist_print(struct drm_device * dev)223*4882a593Smuzhiyun static void mga_freelist_print(struct drm_device *dev)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun drm_mga_private_t *dev_priv = dev->dev_private;
226*4882a593Smuzhiyun drm_mga_freelist_t *entry;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun DRM_INFO("\n");
229*4882a593Smuzhiyun DRM_INFO("current dispatch: last=0x%x done=0x%x\n",
230*4882a593Smuzhiyun dev_priv->sarea_priv->last_dispatch,
231*4882a593Smuzhiyun (unsigned int)(MGA_READ(MGA_PRIMADDRESS) -
232*4882a593Smuzhiyun dev_priv->primary->offset));
233*4882a593Smuzhiyun DRM_INFO("current freelist:\n");
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun for (entry = dev_priv->head->next; entry; entry = entry->next) {
236*4882a593Smuzhiyun DRM_INFO(" %p idx=%2d age=0x%x 0x%06lx\n",
237*4882a593Smuzhiyun entry, entry->buf->idx, entry->age.head,
238*4882a593Smuzhiyun (unsigned long)(entry->age.head - dev_priv->primary->offset));
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun DRM_INFO("\n");
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun #endif
243*4882a593Smuzhiyun
mga_freelist_init(struct drm_device * dev,drm_mga_private_t * dev_priv)244*4882a593Smuzhiyun static int mga_freelist_init(struct drm_device *dev, drm_mga_private_t *dev_priv)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun struct drm_device_dma *dma = dev->dma;
247*4882a593Smuzhiyun struct drm_buf *buf;
248*4882a593Smuzhiyun drm_mga_buf_priv_t *buf_priv;
249*4882a593Smuzhiyun drm_mga_freelist_t *entry;
250*4882a593Smuzhiyun int i;
251*4882a593Smuzhiyun DRM_DEBUG("count=%d\n", dma->buf_count);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun dev_priv->head = kzalloc(sizeof(drm_mga_freelist_t), GFP_KERNEL);
254*4882a593Smuzhiyun if (dev_priv->head == NULL)
255*4882a593Smuzhiyun return -ENOMEM;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun SET_AGE(&dev_priv->head->age, MGA_BUFFER_USED, 0);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun for (i = 0; i < dma->buf_count; i++) {
260*4882a593Smuzhiyun buf = dma->buflist[i];
261*4882a593Smuzhiyun buf_priv = buf->dev_private;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun entry = kzalloc(sizeof(drm_mga_freelist_t), GFP_KERNEL);
264*4882a593Smuzhiyun if (entry == NULL)
265*4882a593Smuzhiyun return -ENOMEM;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun entry->next = dev_priv->head->next;
268*4882a593Smuzhiyun entry->prev = dev_priv->head;
269*4882a593Smuzhiyun SET_AGE(&entry->age, MGA_BUFFER_FREE, 0);
270*4882a593Smuzhiyun entry->buf = buf;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if (dev_priv->head->next != NULL)
273*4882a593Smuzhiyun dev_priv->head->next->prev = entry;
274*4882a593Smuzhiyun if (entry->next == NULL)
275*4882a593Smuzhiyun dev_priv->tail = entry;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun buf_priv->list_entry = entry;
278*4882a593Smuzhiyun buf_priv->discard = 0;
279*4882a593Smuzhiyun buf_priv->dispatched = 0;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun dev_priv->head->next = entry;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun return 0;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
mga_freelist_cleanup(struct drm_device * dev)287*4882a593Smuzhiyun static void mga_freelist_cleanup(struct drm_device *dev)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun drm_mga_private_t *dev_priv = dev->dev_private;
290*4882a593Smuzhiyun drm_mga_freelist_t *entry;
291*4882a593Smuzhiyun drm_mga_freelist_t *next;
292*4882a593Smuzhiyun DRM_DEBUG("\n");
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun entry = dev_priv->head;
295*4882a593Smuzhiyun while (entry) {
296*4882a593Smuzhiyun next = entry->next;
297*4882a593Smuzhiyun kfree(entry);
298*4882a593Smuzhiyun entry = next;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun dev_priv->head = dev_priv->tail = NULL;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun #if 0
305*4882a593Smuzhiyun /* FIXME: Still needed?
306*4882a593Smuzhiyun */
307*4882a593Smuzhiyun static void mga_freelist_reset(struct drm_device *dev)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun struct drm_device_dma *dma = dev->dma;
310*4882a593Smuzhiyun struct drm_buf *buf;
311*4882a593Smuzhiyun drm_mga_buf_priv_t *buf_priv;
312*4882a593Smuzhiyun int i;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun for (i = 0; i < dma->buf_count; i++) {
315*4882a593Smuzhiyun buf = dma->buflist[i];
316*4882a593Smuzhiyun buf_priv = buf->dev_private;
317*4882a593Smuzhiyun SET_AGE(&buf_priv->list_entry->age, MGA_BUFFER_FREE, 0);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun #endif
321*4882a593Smuzhiyun
mga_freelist_get(struct drm_device * dev)322*4882a593Smuzhiyun static struct drm_buf *mga_freelist_get(struct drm_device * dev)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun drm_mga_private_t *dev_priv = dev->dev_private;
325*4882a593Smuzhiyun drm_mga_freelist_t *next;
326*4882a593Smuzhiyun drm_mga_freelist_t *prev;
327*4882a593Smuzhiyun drm_mga_freelist_t *tail = dev_priv->tail;
328*4882a593Smuzhiyun u32 head, wrap;
329*4882a593Smuzhiyun DRM_DEBUG("\n");
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun head = MGA_READ(MGA_PRIMADDRESS);
332*4882a593Smuzhiyun wrap = dev_priv->sarea_priv->last_wrap;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun DRM_DEBUG(" tail=0x%06lx %d\n",
335*4882a593Smuzhiyun tail->age.head ?
336*4882a593Smuzhiyun (unsigned long)(tail->age.head - dev_priv->primary->offset) : 0,
337*4882a593Smuzhiyun tail->age.wrap);
338*4882a593Smuzhiyun DRM_DEBUG(" head=0x%06lx %d\n",
339*4882a593Smuzhiyun (unsigned long)(head - dev_priv->primary->offset), wrap);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (TEST_AGE(&tail->age, head, wrap)) {
342*4882a593Smuzhiyun prev = dev_priv->tail->prev;
343*4882a593Smuzhiyun next = dev_priv->tail;
344*4882a593Smuzhiyun prev->next = NULL;
345*4882a593Smuzhiyun next->prev = next->next = NULL;
346*4882a593Smuzhiyun dev_priv->tail = prev;
347*4882a593Smuzhiyun SET_AGE(&next->age, MGA_BUFFER_USED, 0);
348*4882a593Smuzhiyun return next->buf;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun DRM_DEBUG("returning NULL!\n");
352*4882a593Smuzhiyun return NULL;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
mga_freelist_put(struct drm_device * dev,struct drm_buf * buf)355*4882a593Smuzhiyun int mga_freelist_put(struct drm_device *dev, struct drm_buf *buf)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun drm_mga_private_t *dev_priv = dev->dev_private;
358*4882a593Smuzhiyun drm_mga_buf_priv_t *buf_priv = buf->dev_private;
359*4882a593Smuzhiyun drm_mga_freelist_t *head, *entry, *prev;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun DRM_DEBUG("age=0x%06lx wrap=%d\n",
362*4882a593Smuzhiyun (unsigned long)(buf_priv->list_entry->age.head -
363*4882a593Smuzhiyun dev_priv->primary->offset),
364*4882a593Smuzhiyun buf_priv->list_entry->age.wrap);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun entry = buf_priv->list_entry;
367*4882a593Smuzhiyun head = dev_priv->head;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun if (buf_priv->list_entry->age.head == MGA_BUFFER_USED) {
370*4882a593Smuzhiyun SET_AGE(&entry->age, MGA_BUFFER_FREE, 0);
371*4882a593Smuzhiyun prev = dev_priv->tail;
372*4882a593Smuzhiyun prev->next = entry;
373*4882a593Smuzhiyun entry->prev = prev;
374*4882a593Smuzhiyun entry->next = NULL;
375*4882a593Smuzhiyun } else {
376*4882a593Smuzhiyun prev = head->next;
377*4882a593Smuzhiyun head->next = entry;
378*4882a593Smuzhiyun prev->prev = entry;
379*4882a593Smuzhiyun entry->prev = head;
380*4882a593Smuzhiyun entry->next = prev;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun return 0;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /* ================================================================
387*4882a593Smuzhiyun * DMA initialization, cleanup
388*4882a593Smuzhiyun */
389*4882a593Smuzhiyun
mga_driver_load(struct drm_device * dev,unsigned long flags)390*4882a593Smuzhiyun int mga_driver_load(struct drm_device *dev, unsigned long flags)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun drm_mga_private_t *dev_priv;
393*4882a593Smuzhiyun int ret;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun /* There are PCI versions of the G450. These cards have the
396*4882a593Smuzhiyun * same PCI ID as the AGP G450, but have an additional PCI-to-PCI
397*4882a593Smuzhiyun * bridge chip. We detect these cards, which are not currently
398*4882a593Smuzhiyun * supported by this driver, by looking at the device ID of the
399*4882a593Smuzhiyun * bus the "card" is on. If vendor is 0x3388 (Hint Corp) and the
400*4882a593Smuzhiyun * device is 0x0021 (HB6 Universal PCI-PCI bridge), we reject the
401*4882a593Smuzhiyun * device.
402*4882a593Smuzhiyun */
403*4882a593Smuzhiyun if ((dev->pdev->device == 0x0525) && dev->pdev->bus->self
404*4882a593Smuzhiyun && (dev->pdev->bus->self->vendor == 0x3388)
405*4882a593Smuzhiyun && (dev->pdev->bus->self->device == 0x0021)
406*4882a593Smuzhiyun && dev->agp) {
407*4882a593Smuzhiyun /* FIXME: This should be quirked in the pci core, but oh well
408*4882a593Smuzhiyun * the hw probably stopped existing. */
409*4882a593Smuzhiyun arch_phys_wc_del(dev->agp->agp_mtrr);
410*4882a593Smuzhiyun kfree(dev->agp);
411*4882a593Smuzhiyun dev->agp = NULL;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun dev_priv = kzalloc(sizeof(drm_mga_private_t), GFP_KERNEL);
414*4882a593Smuzhiyun if (!dev_priv)
415*4882a593Smuzhiyun return -ENOMEM;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun dev->dev_private = (void *)dev_priv;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun dev_priv->usec_timeout = MGA_DEFAULT_USEC_TIMEOUT;
420*4882a593Smuzhiyun dev_priv->chipset = flags;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun pci_set_master(dev->pdev);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun dev_priv->mmio_base = pci_resource_start(dev->pdev, 1);
425*4882a593Smuzhiyun dev_priv->mmio_size = pci_resource_len(dev->pdev, 1);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun ret = drm_vblank_init(dev, 1);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun if (ret) {
430*4882a593Smuzhiyun (void) mga_driver_unload(dev);
431*4882a593Smuzhiyun return ret;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun return 0;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_AGP)
438*4882a593Smuzhiyun /**
439*4882a593Smuzhiyun * Bootstrap the driver for AGP DMA.
440*4882a593Smuzhiyun *
441*4882a593Smuzhiyun * \todo
442*4882a593Smuzhiyun * Investigate whether there is any benefit to storing the WARP microcode in
443*4882a593Smuzhiyun * AGP memory. If not, the microcode may as well always be put in PCI
444*4882a593Smuzhiyun * memory.
445*4882a593Smuzhiyun *
446*4882a593Smuzhiyun * \todo
447*4882a593Smuzhiyun * This routine needs to set dma_bs->agp_mode to the mode actually configured
448*4882a593Smuzhiyun * in the hardware. Looking just at the Linux AGP driver code, I don't see
449*4882a593Smuzhiyun * an easy way to determine this.
450*4882a593Smuzhiyun *
451*4882a593Smuzhiyun * \sa mga_do_dma_bootstrap, mga_do_pci_dma_bootstrap
452*4882a593Smuzhiyun */
mga_do_agp_dma_bootstrap(struct drm_device * dev,drm_mga_dma_bootstrap_t * dma_bs)453*4882a593Smuzhiyun static int mga_do_agp_dma_bootstrap(struct drm_device *dev,
454*4882a593Smuzhiyun drm_mga_dma_bootstrap_t *dma_bs)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun drm_mga_private_t *const dev_priv =
457*4882a593Smuzhiyun (drm_mga_private_t *) dev->dev_private;
458*4882a593Smuzhiyun unsigned int warp_size = MGA_WARP_UCODE_SIZE;
459*4882a593Smuzhiyun int err;
460*4882a593Smuzhiyun unsigned offset;
461*4882a593Smuzhiyun const unsigned secondary_size = dma_bs->secondary_bin_count
462*4882a593Smuzhiyun * dma_bs->secondary_bin_size;
463*4882a593Smuzhiyun const unsigned agp_size = (dma_bs->agp_size << 20);
464*4882a593Smuzhiyun struct drm_buf_desc req;
465*4882a593Smuzhiyun struct drm_agp_mode mode;
466*4882a593Smuzhiyun struct drm_agp_info info;
467*4882a593Smuzhiyun struct drm_agp_buffer agp_req;
468*4882a593Smuzhiyun struct drm_agp_binding bind_req;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /* Acquire AGP. */
471*4882a593Smuzhiyun err = drm_agp_acquire(dev);
472*4882a593Smuzhiyun if (err) {
473*4882a593Smuzhiyun DRM_ERROR("Unable to acquire AGP: %d\n", err);
474*4882a593Smuzhiyun return err;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun err = drm_agp_info(dev, &info);
478*4882a593Smuzhiyun if (err) {
479*4882a593Smuzhiyun DRM_ERROR("Unable to get AGP info: %d\n", err);
480*4882a593Smuzhiyun return err;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun mode.mode = (info.mode & ~0x07) | dma_bs->agp_mode;
484*4882a593Smuzhiyun err = drm_agp_enable(dev, mode);
485*4882a593Smuzhiyun if (err) {
486*4882a593Smuzhiyun DRM_ERROR("Unable to enable AGP (mode = 0x%lx)\n", mode.mode);
487*4882a593Smuzhiyun return err;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* In addition to the usual AGP mode configuration, the G200 AGP cards
491*4882a593Smuzhiyun * need to have the AGP mode "manually" set.
492*4882a593Smuzhiyun */
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun if (dev_priv->chipset == MGA_CARD_TYPE_G200) {
495*4882a593Smuzhiyun if (mode.mode & 0x02)
496*4882a593Smuzhiyun MGA_WRITE(MGA_AGP_PLL, MGA_AGP2XPLL_ENABLE);
497*4882a593Smuzhiyun else
498*4882a593Smuzhiyun MGA_WRITE(MGA_AGP_PLL, MGA_AGP2XPLL_DISABLE);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* Allocate and bind AGP memory. */
502*4882a593Smuzhiyun agp_req.size = agp_size;
503*4882a593Smuzhiyun agp_req.type = 0;
504*4882a593Smuzhiyun err = drm_agp_alloc(dev, &agp_req);
505*4882a593Smuzhiyun if (err) {
506*4882a593Smuzhiyun dev_priv->agp_size = 0;
507*4882a593Smuzhiyun DRM_ERROR("Unable to allocate %uMB AGP memory\n",
508*4882a593Smuzhiyun dma_bs->agp_size);
509*4882a593Smuzhiyun return err;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun dev_priv->agp_size = agp_size;
513*4882a593Smuzhiyun dev_priv->agp_handle = agp_req.handle;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun bind_req.handle = agp_req.handle;
516*4882a593Smuzhiyun bind_req.offset = 0;
517*4882a593Smuzhiyun err = drm_agp_bind(dev, &bind_req);
518*4882a593Smuzhiyun if (err) {
519*4882a593Smuzhiyun DRM_ERROR("Unable to bind AGP memory: %d\n", err);
520*4882a593Smuzhiyun return err;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /* Make drm_legacy_addbufs happy by not trying to create a mapping for
524*4882a593Smuzhiyun * less than a page.
525*4882a593Smuzhiyun */
526*4882a593Smuzhiyun if (warp_size < PAGE_SIZE)
527*4882a593Smuzhiyun warp_size = PAGE_SIZE;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun offset = 0;
530*4882a593Smuzhiyun err = drm_legacy_addmap(dev, offset, warp_size,
531*4882a593Smuzhiyun _DRM_AGP, _DRM_READ_ONLY, &dev_priv->warp);
532*4882a593Smuzhiyun if (err) {
533*4882a593Smuzhiyun DRM_ERROR("Unable to map WARP microcode: %d\n", err);
534*4882a593Smuzhiyun return err;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun offset += warp_size;
538*4882a593Smuzhiyun err = drm_legacy_addmap(dev, offset, dma_bs->primary_size,
539*4882a593Smuzhiyun _DRM_AGP, _DRM_READ_ONLY, &dev_priv->primary);
540*4882a593Smuzhiyun if (err) {
541*4882a593Smuzhiyun DRM_ERROR("Unable to map primary DMA region: %d\n", err);
542*4882a593Smuzhiyun return err;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun offset += dma_bs->primary_size;
546*4882a593Smuzhiyun err = drm_legacy_addmap(dev, offset, secondary_size,
547*4882a593Smuzhiyun _DRM_AGP, 0, &dev->agp_buffer_map);
548*4882a593Smuzhiyun if (err) {
549*4882a593Smuzhiyun DRM_ERROR("Unable to map secondary DMA region: %d\n", err);
550*4882a593Smuzhiyun return err;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun (void)memset(&req, 0, sizeof(req));
554*4882a593Smuzhiyun req.count = dma_bs->secondary_bin_count;
555*4882a593Smuzhiyun req.size = dma_bs->secondary_bin_size;
556*4882a593Smuzhiyun req.flags = _DRM_AGP_BUFFER;
557*4882a593Smuzhiyun req.agp_start = offset;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun err = drm_legacy_addbufs_agp(dev, &req);
560*4882a593Smuzhiyun if (err) {
561*4882a593Smuzhiyun DRM_ERROR("Unable to add secondary DMA buffers: %d\n", err);
562*4882a593Smuzhiyun return err;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun struct drm_map_list *_entry;
567*4882a593Smuzhiyun unsigned long agp_token = 0;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun list_for_each_entry(_entry, &dev->maplist, head) {
570*4882a593Smuzhiyun if (_entry->map == dev->agp_buffer_map)
571*4882a593Smuzhiyun agp_token = _entry->user_token;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun if (!agp_token)
574*4882a593Smuzhiyun return -EFAULT;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun dev->agp_buffer_token = agp_token;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun offset += secondary_size;
580*4882a593Smuzhiyun err = drm_legacy_addmap(dev, offset, agp_size - offset,
581*4882a593Smuzhiyun _DRM_AGP, 0, &dev_priv->agp_textures);
582*4882a593Smuzhiyun if (err) {
583*4882a593Smuzhiyun DRM_ERROR("Unable to map AGP texture region %d\n", err);
584*4882a593Smuzhiyun return err;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun drm_legacy_ioremap(dev_priv->warp, dev);
588*4882a593Smuzhiyun drm_legacy_ioremap(dev_priv->primary, dev);
589*4882a593Smuzhiyun drm_legacy_ioremap(dev->agp_buffer_map, dev);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun if (!dev_priv->warp->handle ||
592*4882a593Smuzhiyun !dev_priv->primary->handle || !dev->agp_buffer_map->handle) {
593*4882a593Smuzhiyun DRM_ERROR("failed to ioremap agp regions! (%p, %p, %p)\n",
594*4882a593Smuzhiyun dev_priv->warp->handle, dev_priv->primary->handle,
595*4882a593Smuzhiyun dev->agp_buffer_map->handle);
596*4882a593Smuzhiyun return -ENOMEM;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun dev_priv->dma_access = MGA_PAGPXFER;
600*4882a593Smuzhiyun dev_priv->wagp_enable = MGA_WAGP_ENABLE;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun DRM_INFO("Initialized card for AGP DMA.\n");
603*4882a593Smuzhiyun return 0;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun #else
mga_do_agp_dma_bootstrap(struct drm_device * dev,drm_mga_dma_bootstrap_t * dma_bs)606*4882a593Smuzhiyun static int mga_do_agp_dma_bootstrap(struct drm_device *dev,
607*4882a593Smuzhiyun drm_mga_dma_bootstrap_t *dma_bs)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun return -EINVAL;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun #endif
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /**
614*4882a593Smuzhiyun * Bootstrap the driver for PCI DMA.
615*4882a593Smuzhiyun *
616*4882a593Smuzhiyun * \todo
617*4882a593Smuzhiyun * The algorithm for decreasing the size of the primary DMA buffer could be
618*4882a593Smuzhiyun * better. The size should be rounded up to the nearest page size, then
619*4882a593Smuzhiyun * decrease the request size by a single page each pass through the loop.
620*4882a593Smuzhiyun *
621*4882a593Smuzhiyun * \todo
622*4882a593Smuzhiyun * Determine whether the maximum address passed to drm_pci_alloc is correct.
623*4882a593Smuzhiyun * The same goes for drm_legacy_addbufs_pci.
624*4882a593Smuzhiyun *
625*4882a593Smuzhiyun * \sa mga_do_dma_bootstrap, mga_do_agp_dma_bootstrap
626*4882a593Smuzhiyun */
mga_do_pci_dma_bootstrap(struct drm_device * dev,drm_mga_dma_bootstrap_t * dma_bs)627*4882a593Smuzhiyun static int mga_do_pci_dma_bootstrap(struct drm_device *dev,
628*4882a593Smuzhiyun drm_mga_dma_bootstrap_t *dma_bs)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun drm_mga_private_t *const dev_priv =
631*4882a593Smuzhiyun (drm_mga_private_t *) dev->dev_private;
632*4882a593Smuzhiyun unsigned int warp_size = MGA_WARP_UCODE_SIZE;
633*4882a593Smuzhiyun unsigned int primary_size;
634*4882a593Smuzhiyun unsigned int bin_count;
635*4882a593Smuzhiyun int err;
636*4882a593Smuzhiyun struct drm_buf_desc req;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun if (dev->dma == NULL) {
639*4882a593Smuzhiyun DRM_ERROR("dev->dma is NULL\n");
640*4882a593Smuzhiyun return -EFAULT;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /* Make drm_legacy_addbufs happy by not trying to create a mapping for
644*4882a593Smuzhiyun * less than a page.
645*4882a593Smuzhiyun */
646*4882a593Smuzhiyun if (warp_size < PAGE_SIZE)
647*4882a593Smuzhiyun warp_size = PAGE_SIZE;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /* The proper alignment is 0x100 for this mapping */
650*4882a593Smuzhiyun err = drm_legacy_addmap(dev, 0, warp_size, _DRM_CONSISTENT,
651*4882a593Smuzhiyun _DRM_READ_ONLY, &dev_priv->warp);
652*4882a593Smuzhiyun if (err != 0) {
653*4882a593Smuzhiyun DRM_ERROR("Unable to create mapping for WARP microcode: %d\n",
654*4882a593Smuzhiyun err);
655*4882a593Smuzhiyun return err;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun /* Other than the bottom two bits being used to encode other
659*4882a593Smuzhiyun * information, there don't appear to be any restrictions on the
660*4882a593Smuzhiyun * alignment of the primary or secondary DMA buffers.
661*4882a593Smuzhiyun */
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun for (primary_size = dma_bs->primary_size; primary_size != 0;
664*4882a593Smuzhiyun primary_size >>= 1) {
665*4882a593Smuzhiyun /* The proper alignment for this mapping is 0x04 */
666*4882a593Smuzhiyun err = drm_legacy_addmap(dev, 0, primary_size, _DRM_CONSISTENT,
667*4882a593Smuzhiyun _DRM_READ_ONLY, &dev_priv->primary);
668*4882a593Smuzhiyun if (!err)
669*4882a593Smuzhiyun break;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun if (err != 0) {
673*4882a593Smuzhiyun DRM_ERROR("Unable to allocate primary DMA region: %d\n", err);
674*4882a593Smuzhiyun return -ENOMEM;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun if (dev_priv->primary->size != dma_bs->primary_size) {
678*4882a593Smuzhiyun DRM_INFO("Primary DMA buffer size reduced from %u to %u.\n",
679*4882a593Smuzhiyun dma_bs->primary_size,
680*4882a593Smuzhiyun (unsigned)dev_priv->primary->size);
681*4882a593Smuzhiyun dma_bs->primary_size = dev_priv->primary->size;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun for (bin_count = dma_bs->secondary_bin_count; bin_count > 0;
685*4882a593Smuzhiyun bin_count--) {
686*4882a593Smuzhiyun (void)memset(&req, 0, sizeof(req));
687*4882a593Smuzhiyun req.count = bin_count;
688*4882a593Smuzhiyun req.size = dma_bs->secondary_bin_size;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun err = drm_legacy_addbufs_pci(dev, &req);
691*4882a593Smuzhiyun if (!err)
692*4882a593Smuzhiyun break;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun if (bin_count == 0) {
696*4882a593Smuzhiyun DRM_ERROR("Unable to add secondary DMA buffers: %d\n", err);
697*4882a593Smuzhiyun return err;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun if (bin_count != dma_bs->secondary_bin_count) {
701*4882a593Smuzhiyun DRM_INFO("Secondary PCI DMA buffer bin count reduced from %u "
702*4882a593Smuzhiyun "to %u.\n", dma_bs->secondary_bin_count, bin_count);
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun dma_bs->secondary_bin_count = bin_count;
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun dev_priv->dma_access = 0;
708*4882a593Smuzhiyun dev_priv->wagp_enable = 0;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun dma_bs->agp_mode = 0;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun DRM_INFO("Initialized card for PCI DMA.\n");
713*4882a593Smuzhiyun return 0;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
mga_do_dma_bootstrap(struct drm_device * dev,drm_mga_dma_bootstrap_t * dma_bs)716*4882a593Smuzhiyun static int mga_do_dma_bootstrap(struct drm_device *dev,
717*4882a593Smuzhiyun drm_mga_dma_bootstrap_t *dma_bs)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun const int is_agp = (dma_bs->agp_mode != 0) && dev->agp;
720*4882a593Smuzhiyun int err;
721*4882a593Smuzhiyun drm_mga_private_t *const dev_priv =
722*4882a593Smuzhiyun (drm_mga_private_t *) dev->dev_private;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun dev_priv->used_new_dma_init = 1;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun /* The first steps are the same for both PCI and AGP based DMA. Map
727*4882a593Smuzhiyun * the cards MMIO registers and map a status page.
728*4882a593Smuzhiyun */
729*4882a593Smuzhiyun err = drm_legacy_addmap(dev, dev_priv->mmio_base, dev_priv->mmio_size,
730*4882a593Smuzhiyun _DRM_REGISTERS, _DRM_READ_ONLY,
731*4882a593Smuzhiyun &dev_priv->mmio);
732*4882a593Smuzhiyun if (err) {
733*4882a593Smuzhiyun DRM_ERROR("Unable to map MMIO region: %d\n", err);
734*4882a593Smuzhiyun return err;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun err = drm_legacy_addmap(dev, 0, SAREA_MAX, _DRM_SHM,
738*4882a593Smuzhiyun _DRM_READ_ONLY | _DRM_LOCKED | _DRM_KERNEL,
739*4882a593Smuzhiyun &dev_priv->status);
740*4882a593Smuzhiyun if (err) {
741*4882a593Smuzhiyun DRM_ERROR("Unable to map status region: %d\n", err);
742*4882a593Smuzhiyun return err;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun /* The DMA initialization procedure is slightly different for PCI and
746*4882a593Smuzhiyun * AGP cards. AGP cards just allocate a large block of AGP memory and
747*4882a593Smuzhiyun * carve off portions of it for internal uses. The remaining memory
748*4882a593Smuzhiyun * is returned to user-mode to be used for AGP textures.
749*4882a593Smuzhiyun */
750*4882a593Smuzhiyun if (is_agp)
751*4882a593Smuzhiyun err = mga_do_agp_dma_bootstrap(dev, dma_bs);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /* If we attempted to initialize the card for AGP DMA but failed,
754*4882a593Smuzhiyun * clean-up any mess that may have been created.
755*4882a593Smuzhiyun */
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun if (err)
758*4882a593Smuzhiyun mga_do_cleanup_dma(dev, MINIMAL_CLEANUP);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /* Not only do we want to try and initialized PCI cards for PCI DMA,
761*4882a593Smuzhiyun * but we also try to initialized AGP cards that could not be
762*4882a593Smuzhiyun * initialized for AGP DMA. This covers the case where we have an AGP
763*4882a593Smuzhiyun * card in a system with an unsupported AGP chipset. In that case the
764*4882a593Smuzhiyun * card will be detected as AGP, but we won't be able to allocate any
765*4882a593Smuzhiyun * AGP memory, etc.
766*4882a593Smuzhiyun */
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun if (!is_agp || err)
769*4882a593Smuzhiyun err = mga_do_pci_dma_bootstrap(dev, dma_bs);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun return err;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
mga_dma_bootstrap(struct drm_device * dev,void * data,struct drm_file * file_priv)774*4882a593Smuzhiyun int mga_dma_bootstrap(struct drm_device *dev, void *data,
775*4882a593Smuzhiyun struct drm_file *file_priv)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun drm_mga_dma_bootstrap_t *bootstrap = data;
778*4882a593Smuzhiyun int err;
779*4882a593Smuzhiyun static const int modes[] = { 0, 1, 2, 2, 4, 4, 4, 4 };
780*4882a593Smuzhiyun const drm_mga_private_t *const dev_priv =
781*4882a593Smuzhiyun (drm_mga_private_t *) dev->dev_private;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun err = mga_do_dma_bootstrap(dev, bootstrap);
784*4882a593Smuzhiyun if (err) {
785*4882a593Smuzhiyun mga_do_cleanup_dma(dev, FULL_CLEANUP);
786*4882a593Smuzhiyun return err;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun if (dev_priv->agp_textures != NULL) {
790*4882a593Smuzhiyun bootstrap->texture_handle = dev_priv->agp_textures->offset;
791*4882a593Smuzhiyun bootstrap->texture_size = dev_priv->agp_textures->size;
792*4882a593Smuzhiyun } else {
793*4882a593Smuzhiyun bootstrap->texture_handle = 0;
794*4882a593Smuzhiyun bootstrap->texture_size = 0;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun bootstrap->agp_mode = modes[bootstrap->agp_mode & 0x07];
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun return err;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
mga_do_init_dma(struct drm_device * dev,drm_mga_init_t * init)802*4882a593Smuzhiyun static int mga_do_init_dma(struct drm_device *dev, drm_mga_init_t *init)
803*4882a593Smuzhiyun {
804*4882a593Smuzhiyun drm_mga_private_t *dev_priv;
805*4882a593Smuzhiyun int ret;
806*4882a593Smuzhiyun DRM_DEBUG("\n");
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun dev_priv = dev->dev_private;
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun if (init->sgram)
811*4882a593Smuzhiyun dev_priv->clear_cmd = MGA_DWGCTL_CLEAR | MGA_ATYPE_BLK;
812*4882a593Smuzhiyun else
813*4882a593Smuzhiyun dev_priv->clear_cmd = MGA_DWGCTL_CLEAR | MGA_ATYPE_RSTR;
814*4882a593Smuzhiyun dev_priv->maccess = init->maccess;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun dev_priv->fb_cpp = init->fb_cpp;
817*4882a593Smuzhiyun dev_priv->front_offset = init->front_offset;
818*4882a593Smuzhiyun dev_priv->front_pitch = init->front_pitch;
819*4882a593Smuzhiyun dev_priv->back_offset = init->back_offset;
820*4882a593Smuzhiyun dev_priv->back_pitch = init->back_pitch;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun dev_priv->depth_cpp = init->depth_cpp;
823*4882a593Smuzhiyun dev_priv->depth_offset = init->depth_offset;
824*4882a593Smuzhiyun dev_priv->depth_pitch = init->depth_pitch;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /* FIXME: Need to support AGP textures...
827*4882a593Smuzhiyun */
828*4882a593Smuzhiyun dev_priv->texture_offset = init->texture_offset[0];
829*4882a593Smuzhiyun dev_priv->texture_size = init->texture_size[0];
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun dev_priv->sarea = drm_legacy_getsarea(dev);
832*4882a593Smuzhiyun if (!dev_priv->sarea) {
833*4882a593Smuzhiyun DRM_ERROR("failed to find sarea!\n");
834*4882a593Smuzhiyun return -EINVAL;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun if (!dev_priv->used_new_dma_init) {
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun dev_priv->dma_access = MGA_PAGPXFER;
840*4882a593Smuzhiyun dev_priv->wagp_enable = MGA_WAGP_ENABLE;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun dev_priv->status = drm_legacy_findmap(dev, init->status_offset);
843*4882a593Smuzhiyun if (!dev_priv->status) {
844*4882a593Smuzhiyun DRM_ERROR("failed to find status page!\n");
845*4882a593Smuzhiyun return -EINVAL;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun dev_priv->mmio = drm_legacy_findmap(dev, init->mmio_offset);
848*4882a593Smuzhiyun if (!dev_priv->mmio) {
849*4882a593Smuzhiyun DRM_ERROR("failed to find mmio region!\n");
850*4882a593Smuzhiyun return -EINVAL;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun dev_priv->warp = drm_legacy_findmap(dev, init->warp_offset);
853*4882a593Smuzhiyun if (!dev_priv->warp) {
854*4882a593Smuzhiyun DRM_ERROR("failed to find warp microcode region!\n");
855*4882a593Smuzhiyun return -EINVAL;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun dev_priv->primary = drm_legacy_findmap(dev, init->primary_offset);
858*4882a593Smuzhiyun if (!dev_priv->primary) {
859*4882a593Smuzhiyun DRM_ERROR("failed to find primary dma region!\n");
860*4882a593Smuzhiyun return -EINVAL;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun dev->agp_buffer_token = init->buffers_offset;
863*4882a593Smuzhiyun dev->agp_buffer_map =
864*4882a593Smuzhiyun drm_legacy_findmap(dev, init->buffers_offset);
865*4882a593Smuzhiyun if (!dev->agp_buffer_map) {
866*4882a593Smuzhiyun DRM_ERROR("failed to find dma buffer region!\n");
867*4882a593Smuzhiyun return -EINVAL;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun drm_legacy_ioremap(dev_priv->warp, dev);
871*4882a593Smuzhiyun drm_legacy_ioremap(dev_priv->primary, dev);
872*4882a593Smuzhiyun drm_legacy_ioremap(dev->agp_buffer_map, dev);
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun dev_priv->sarea_priv =
876*4882a593Smuzhiyun (drm_mga_sarea_t *) ((u8 *) dev_priv->sarea->handle +
877*4882a593Smuzhiyun init->sarea_priv_offset);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun if (!dev_priv->warp->handle ||
880*4882a593Smuzhiyun !dev_priv->primary->handle ||
881*4882a593Smuzhiyun ((dev_priv->dma_access != 0) &&
882*4882a593Smuzhiyun ((dev->agp_buffer_map == NULL) ||
883*4882a593Smuzhiyun (dev->agp_buffer_map->handle == NULL)))) {
884*4882a593Smuzhiyun DRM_ERROR("failed to ioremap agp regions!\n");
885*4882a593Smuzhiyun return -ENOMEM;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun ret = mga_warp_install_microcode(dev_priv);
889*4882a593Smuzhiyun if (ret < 0) {
890*4882a593Smuzhiyun DRM_ERROR("failed to install WARP ucode!: %d\n", ret);
891*4882a593Smuzhiyun return ret;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun ret = mga_warp_init(dev_priv);
895*4882a593Smuzhiyun if (ret < 0) {
896*4882a593Smuzhiyun DRM_ERROR("failed to init WARP engine!: %d\n", ret);
897*4882a593Smuzhiyun return ret;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun dev_priv->prim.status = (u32 *) dev_priv->status->handle;
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun mga_do_wait_for_idle(dev_priv);
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun /* Init the primary DMA registers.
905*4882a593Smuzhiyun */
906*4882a593Smuzhiyun MGA_WRITE(MGA_PRIMADDRESS, dev_priv->primary->offset | MGA_DMA_GENERAL);
907*4882a593Smuzhiyun #if 0
908*4882a593Smuzhiyun MGA_WRITE(MGA_PRIMPTR, virt_to_bus((void *)dev_priv->prim.status) | MGA_PRIMPTREN0 | /* Soft trap, SECEND, SETUPEND */
909*4882a593Smuzhiyun MGA_PRIMPTREN1); /* DWGSYNC */
910*4882a593Smuzhiyun #endif
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun dev_priv->prim.start = (u8 *) dev_priv->primary->handle;
913*4882a593Smuzhiyun dev_priv->prim.end = ((u8 *) dev_priv->primary->handle
914*4882a593Smuzhiyun + dev_priv->primary->size);
915*4882a593Smuzhiyun dev_priv->prim.size = dev_priv->primary->size;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun dev_priv->prim.tail = 0;
918*4882a593Smuzhiyun dev_priv->prim.space = dev_priv->prim.size;
919*4882a593Smuzhiyun dev_priv->prim.wrapped = 0;
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun dev_priv->prim.last_flush = 0;
922*4882a593Smuzhiyun dev_priv->prim.last_wrap = 0;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun dev_priv->prim.high_mark = 256 * DMA_BLOCK_SIZE;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun dev_priv->prim.status[0] = dev_priv->primary->offset;
927*4882a593Smuzhiyun dev_priv->prim.status[1] = 0;
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun dev_priv->sarea_priv->last_wrap = 0;
930*4882a593Smuzhiyun dev_priv->sarea_priv->last_frame.head = 0;
931*4882a593Smuzhiyun dev_priv->sarea_priv->last_frame.wrap = 0;
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun if (mga_freelist_init(dev, dev_priv) < 0) {
934*4882a593Smuzhiyun DRM_ERROR("could not initialize freelist\n");
935*4882a593Smuzhiyun return -ENOMEM;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun return 0;
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun
mga_do_cleanup_dma(struct drm_device * dev,int full_cleanup)941*4882a593Smuzhiyun static int mga_do_cleanup_dma(struct drm_device *dev, int full_cleanup)
942*4882a593Smuzhiyun {
943*4882a593Smuzhiyun int err = 0;
944*4882a593Smuzhiyun DRM_DEBUG("\n");
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun /* Make sure interrupts are disabled here because the uninstall ioctl
947*4882a593Smuzhiyun * may not have been called from userspace and after dev_private
948*4882a593Smuzhiyun * is freed, it's too late.
949*4882a593Smuzhiyun */
950*4882a593Smuzhiyun if (dev->irq_enabled)
951*4882a593Smuzhiyun drm_irq_uninstall(dev);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun if (dev->dev_private) {
954*4882a593Smuzhiyun drm_mga_private_t *dev_priv = dev->dev_private;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun if ((dev_priv->warp != NULL)
957*4882a593Smuzhiyun && (dev_priv->warp->type != _DRM_CONSISTENT))
958*4882a593Smuzhiyun drm_legacy_ioremapfree(dev_priv->warp, dev);
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun if ((dev_priv->primary != NULL)
961*4882a593Smuzhiyun && (dev_priv->primary->type != _DRM_CONSISTENT))
962*4882a593Smuzhiyun drm_legacy_ioremapfree(dev_priv->primary, dev);
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun if (dev->agp_buffer_map != NULL)
965*4882a593Smuzhiyun drm_legacy_ioremapfree(dev->agp_buffer_map, dev);
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun if (dev_priv->used_new_dma_init) {
968*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_AGP)
969*4882a593Smuzhiyun if (dev_priv->agp_handle != 0) {
970*4882a593Smuzhiyun struct drm_agp_binding unbind_req;
971*4882a593Smuzhiyun struct drm_agp_buffer free_req;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun unbind_req.handle = dev_priv->agp_handle;
974*4882a593Smuzhiyun drm_agp_unbind(dev, &unbind_req);
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun free_req.handle = dev_priv->agp_handle;
977*4882a593Smuzhiyun drm_agp_free(dev, &free_req);
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun dev_priv->agp_textures = NULL;
980*4882a593Smuzhiyun dev_priv->agp_size = 0;
981*4882a593Smuzhiyun dev_priv->agp_handle = 0;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun if ((dev->agp != NULL) && dev->agp->acquired)
985*4882a593Smuzhiyun err = drm_agp_release(dev);
986*4882a593Smuzhiyun #endif
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun dev_priv->warp = NULL;
990*4882a593Smuzhiyun dev_priv->primary = NULL;
991*4882a593Smuzhiyun dev_priv->sarea = NULL;
992*4882a593Smuzhiyun dev_priv->sarea_priv = NULL;
993*4882a593Smuzhiyun dev->agp_buffer_map = NULL;
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun if (full_cleanup) {
996*4882a593Smuzhiyun dev_priv->mmio = NULL;
997*4882a593Smuzhiyun dev_priv->status = NULL;
998*4882a593Smuzhiyun dev_priv->used_new_dma_init = 0;
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun memset(&dev_priv->prim, 0, sizeof(dev_priv->prim));
1002*4882a593Smuzhiyun dev_priv->warp_pipe = 0;
1003*4882a593Smuzhiyun memset(dev_priv->warp_pipe_phys, 0,
1004*4882a593Smuzhiyun sizeof(dev_priv->warp_pipe_phys));
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun if (dev_priv->head != NULL)
1007*4882a593Smuzhiyun mga_freelist_cleanup(dev);
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun return err;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
mga_dma_init(struct drm_device * dev,void * data,struct drm_file * file_priv)1013*4882a593Smuzhiyun int mga_dma_init(struct drm_device *dev, void *data,
1014*4882a593Smuzhiyun struct drm_file *file_priv)
1015*4882a593Smuzhiyun {
1016*4882a593Smuzhiyun drm_mga_init_t *init = data;
1017*4882a593Smuzhiyun int err;
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun LOCK_TEST_WITH_RETURN(dev, file_priv);
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun switch (init->func) {
1022*4882a593Smuzhiyun case MGA_INIT_DMA:
1023*4882a593Smuzhiyun err = mga_do_init_dma(dev, init);
1024*4882a593Smuzhiyun if (err)
1025*4882a593Smuzhiyun (void)mga_do_cleanup_dma(dev, FULL_CLEANUP);
1026*4882a593Smuzhiyun return err;
1027*4882a593Smuzhiyun case MGA_CLEANUP_DMA:
1028*4882a593Smuzhiyun return mga_do_cleanup_dma(dev, FULL_CLEANUP);
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun return -EINVAL;
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun /* ================================================================
1035*4882a593Smuzhiyun * Primary DMA stream management
1036*4882a593Smuzhiyun */
1037*4882a593Smuzhiyun
mga_dma_flush(struct drm_device * dev,void * data,struct drm_file * file_priv)1038*4882a593Smuzhiyun int mga_dma_flush(struct drm_device *dev, void *data,
1039*4882a593Smuzhiyun struct drm_file *file_priv)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
1042*4882a593Smuzhiyun struct drm_lock *lock = data;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun LOCK_TEST_WITH_RETURN(dev, file_priv);
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun DRM_DEBUG("%s%s%s\n",
1047*4882a593Smuzhiyun (lock->flags & _DRM_LOCK_FLUSH) ? "flush, " : "",
1048*4882a593Smuzhiyun (lock->flags & _DRM_LOCK_FLUSH_ALL) ? "flush all, " : "",
1049*4882a593Smuzhiyun (lock->flags & _DRM_LOCK_QUIESCENT) ? "idle, " : "");
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun WRAP_WAIT_WITH_RETURN(dev_priv);
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun if (lock->flags & (_DRM_LOCK_FLUSH | _DRM_LOCK_FLUSH_ALL))
1054*4882a593Smuzhiyun mga_do_dma_flush(dev_priv);
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun if (lock->flags & _DRM_LOCK_QUIESCENT) {
1057*4882a593Smuzhiyun #if MGA_DMA_DEBUG
1058*4882a593Smuzhiyun int ret = mga_do_wait_for_idle(dev_priv);
1059*4882a593Smuzhiyun if (ret < 0)
1060*4882a593Smuzhiyun DRM_INFO("-EBUSY\n");
1061*4882a593Smuzhiyun return ret;
1062*4882a593Smuzhiyun #else
1063*4882a593Smuzhiyun return mga_do_wait_for_idle(dev_priv);
1064*4882a593Smuzhiyun #endif
1065*4882a593Smuzhiyun } else {
1066*4882a593Smuzhiyun return 0;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
mga_dma_reset(struct drm_device * dev,void * data,struct drm_file * file_priv)1070*4882a593Smuzhiyun int mga_dma_reset(struct drm_device *dev, void *data,
1071*4882a593Smuzhiyun struct drm_file *file_priv)
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun LOCK_TEST_WITH_RETURN(dev, file_priv);
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun return mga_do_dma_reset(dev_priv);
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun /* ================================================================
1081*4882a593Smuzhiyun * DMA buffer management
1082*4882a593Smuzhiyun */
1083*4882a593Smuzhiyun
mga_dma_get_buffers(struct drm_device * dev,struct drm_file * file_priv,struct drm_dma * d)1084*4882a593Smuzhiyun static int mga_dma_get_buffers(struct drm_device *dev,
1085*4882a593Smuzhiyun struct drm_file *file_priv, struct drm_dma *d)
1086*4882a593Smuzhiyun {
1087*4882a593Smuzhiyun struct drm_buf *buf;
1088*4882a593Smuzhiyun int i;
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun for (i = d->granted_count; i < d->request_count; i++) {
1091*4882a593Smuzhiyun buf = mga_freelist_get(dev);
1092*4882a593Smuzhiyun if (!buf)
1093*4882a593Smuzhiyun return -EAGAIN;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun buf->file_priv = file_priv;
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun if (copy_to_user(&d->request_indices[i],
1098*4882a593Smuzhiyun &buf->idx, sizeof(buf->idx)))
1099*4882a593Smuzhiyun return -EFAULT;
1100*4882a593Smuzhiyun if (copy_to_user(&d->request_sizes[i],
1101*4882a593Smuzhiyun &buf->total, sizeof(buf->total)))
1102*4882a593Smuzhiyun return -EFAULT;
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun d->granted_count++;
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun return 0;
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun
mga_dma_buffers(struct drm_device * dev,void * data,struct drm_file * file_priv)1109*4882a593Smuzhiyun int mga_dma_buffers(struct drm_device *dev, void *data,
1110*4882a593Smuzhiyun struct drm_file *file_priv)
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun struct drm_device_dma *dma = dev->dma;
1113*4882a593Smuzhiyun drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
1114*4882a593Smuzhiyun struct drm_dma *d = data;
1115*4882a593Smuzhiyun int ret = 0;
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun LOCK_TEST_WITH_RETURN(dev, file_priv);
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun /* Please don't send us buffers.
1120*4882a593Smuzhiyun */
1121*4882a593Smuzhiyun if (d->send_count != 0) {
1122*4882a593Smuzhiyun DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
1123*4882a593Smuzhiyun task_pid_nr(current), d->send_count);
1124*4882a593Smuzhiyun return -EINVAL;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun /* We'll send you buffers.
1128*4882a593Smuzhiyun */
1129*4882a593Smuzhiyun if (d->request_count < 0 || d->request_count > dma->buf_count) {
1130*4882a593Smuzhiyun DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
1131*4882a593Smuzhiyun task_pid_nr(current), d->request_count,
1132*4882a593Smuzhiyun dma->buf_count);
1133*4882a593Smuzhiyun return -EINVAL;
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun WRAP_TEST_WITH_RETURN(dev_priv);
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun d->granted_count = 0;
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun if (d->request_count)
1141*4882a593Smuzhiyun ret = mga_dma_get_buffers(dev, file_priv, d);
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun return ret;
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun /**
1147*4882a593Smuzhiyun * Called just before the module is unloaded.
1148*4882a593Smuzhiyun */
mga_driver_unload(struct drm_device * dev)1149*4882a593Smuzhiyun void mga_driver_unload(struct drm_device *dev)
1150*4882a593Smuzhiyun {
1151*4882a593Smuzhiyun kfree(dev->dev_private);
1152*4882a593Smuzhiyun dev->dev_private = NULL;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun /**
1156*4882a593Smuzhiyun * Called when the last opener of the device is closed.
1157*4882a593Smuzhiyun */
mga_driver_lastclose(struct drm_device * dev)1158*4882a593Smuzhiyun void mga_driver_lastclose(struct drm_device *dev)
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun mga_do_cleanup_dma(dev, FULL_CLEANUP);
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun
mga_driver_dma_quiescent(struct drm_device * dev)1163*4882a593Smuzhiyun int mga_driver_dma_quiescent(struct drm_device *dev)
1164*4882a593Smuzhiyun {
1165*4882a593Smuzhiyun drm_mga_private_t *dev_priv = dev->dev_private;
1166*4882a593Smuzhiyun return mga_do_wait_for_idle(dev_priv);
1167*4882a593Smuzhiyun }
1168