1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2016 BayLibre, SAS
4*4882a593Smuzhiyun * Author: Neil Armstrong <narmstrong@baylibre.com>
5*4882a593Smuzhiyun * Copyright (C) 2015 Amlogic, Inc. All rights reserved.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/export.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <drm/drm_modes.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "meson_drv.h"
13*4882a593Smuzhiyun #include "meson_registers.h"
14*4882a593Smuzhiyun #include "meson_venc.h"
15*4882a593Smuzhiyun #include "meson_vpp.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /**
18*4882a593Smuzhiyun * DOC: Video Encoder
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * VENC Handle the pixels encoding to the output formats.
21*4882a593Smuzhiyun * We handle the following encodings :
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * - CVBS Encoding via the ENCI encoder and VDAC digital to analog converter
24*4882a593Smuzhiyun * - TMDS/HDMI Encoding via ENCI_DIV and ENCP
25*4882a593Smuzhiyun * - Setup of more clock rates for HDMI modes
26*4882a593Smuzhiyun *
27*4882a593Smuzhiyun * What is missing :
28*4882a593Smuzhiyun *
29*4882a593Smuzhiyun * - LCD Panel encoding via ENCL
30*4882a593Smuzhiyun * - TV Panel encoding via ENCT
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun * VENC paths :
33*4882a593Smuzhiyun *
34*4882a593Smuzhiyun * .. code::
35*4882a593Smuzhiyun *
36*4882a593Smuzhiyun * _____ _____ ____________________
37*4882a593Smuzhiyun * vd1---| |-| | | VENC /---------|----VDAC
38*4882a593Smuzhiyun * vd2---| VIU |-| VPP |-|-----ENCI/-ENCI_DVI-|-|
39*4882a593Smuzhiyun * osd1--| |-| | | \ | X--HDMI-TX
40*4882a593Smuzhiyun * osd2--|_____|-|_____| | |\-ENCP--ENCP_DVI-|-|
41*4882a593Smuzhiyun * | | |
42*4882a593Smuzhiyun * | \--ENCL-----------|----LVDS
43*4882a593Smuzhiyun * |____________________|
44*4882a593Smuzhiyun *
45*4882a593Smuzhiyun * The ENCI is designed for PAl or NTSC encoding and can go through the VDAC
46*4882a593Smuzhiyun * directly for CVBS encoding or through the ENCI_DVI encoder for HDMI.
47*4882a593Smuzhiyun * The ENCP is designed for Progressive encoding but can also generate
48*4882a593Smuzhiyun * 1080i interlaced pixels, and was initialy desined to encode pixels for
49*4882a593Smuzhiyun * VDAC to output RGB ou YUV analog outputs.
50*4882a593Smuzhiyun * It's output is only used through the ENCP_DVI encoder for HDMI.
51*4882a593Smuzhiyun * The ENCL LVDS encoder is not implemented.
52*4882a593Smuzhiyun *
53*4882a593Smuzhiyun * The ENCI and ENCP encoders needs specially defined parameters for each
54*4882a593Smuzhiyun * supported mode and thus cannot be determined from standard video timings.
55*4882a593Smuzhiyun *
56*4882a593Smuzhiyun * The ENCI end ENCP DVI encoders are more generic and can generate any timings
57*4882a593Smuzhiyun * from the pixel data generated by ENCI or ENCP, so can use the standard video
58*4882a593Smuzhiyun * timings are source for HW parameters.
59*4882a593Smuzhiyun */
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* HHI Registers */
62*4882a593Smuzhiyun #define HHI_GCLK_MPEG2 0x148 /* 0x52 offset in data sheet */
63*4882a593Smuzhiyun #define HHI_VDAC_CNTL0 0x2F4 /* 0xbd offset in data sheet */
64*4882a593Smuzhiyun #define HHI_VDAC_CNTL0_G12A 0x2EC /* 0xbb offset in data sheet */
65*4882a593Smuzhiyun #define HHI_VDAC_CNTL1 0x2F8 /* 0xbe offset in data sheet */
66*4882a593Smuzhiyun #define HHI_VDAC_CNTL1_G12A 0x2F0 /* 0xbc offset in data sheet */
67*4882a593Smuzhiyun #define HHI_HDMI_PHY_CNTL0 0x3a0 /* 0xe8 offset in data sheet */
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun struct meson_cvbs_enci_mode meson_cvbs_enci_pal = {
70*4882a593Smuzhiyun .mode_tag = MESON_VENC_MODE_CVBS_PAL,
71*4882a593Smuzhiyun .hso_begin = 3,
72*4882a593Smuzhiyun .hso_end = 129,
73*4882a593Smuzhiyun .vso_even = 3,
74*4882a593Smuzhiyun .vso_odd = 260,
75*4882a593Smuzhiyun .macv_max_amp = 7,
76*4882a593Smuzhiyun .video_prog_mode = 0xff,
77*4882a593Smuzhiyun .video_mode = 0x13,
78*4882a593Smuzhiyun .sch_adjust = 0x28,
79*4882a593Smuzhiyun .yc_delay = 0x343,
80*4882a593Smuzhiyun .pixel_start = 251,
81*4882a593Smuzhiyun .pixel_end = 1691,
82*4882a593Smuzhiyun .top_field_line_start = 22,
83*4882a593Smuzhiyun .top_field_line_end = 310,
84*4882a593Smuzhiyun .bottom_field_line_start = 23,
85*4882a593Smuzhiyun .bottom_field_line_end = 311,
86*4882a593Smuzhiyun .video_saturation = 9,
87*4882a593Smuzhiyun .video_contrast = 0,
88*4882a593Smuzhiyun .video_brightness = 0,
89*4882a593Smuzhiyun .video_hue = 0,
90*4882a593Smuzhiyun .analog_sync_adj = 0x8080,
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun struct meson_cvbs_enci_mode meson_cvbs_enci_ntsc = {
94*4882a593Smuzhiyun .mode_tag = MESON_VENC_MODE_CVBS_NTSC,
95*4882a593Smuzhiyun .hso_begin = 5,
96*4882a593Smuzhiyun .hso_end = 129,
97*4882a593Smuzhiyun .vso_even = 3,
98*4882a593Smuzhiyun .vso_odd = 260,
99*4882a593Smuzhiyun .macv_max_amp = 0xb,
100*4882a593Smuzhiyun .video_prog_mode = 0xf0,
101*4882a593Smuzhiyun .video_mode = 0x8,
102*4882a593Smuzhiyun .sch_adjust = 0x20,
103*4882a593Smuzhiyun .yc_delay = 0x333,
104*4882a593Smuzhiyun .pixel_start = 227,
105*4882a593Smuzhiyun .pixel_end = 1667,
106*4882a593Smuzhiyun .top_field_line_start = 18,
107*4882a593Smuzhiyun .top_field_line_end = 258,
108*4882a593Smuzhiyun .bottom_field_line_start = 19,
109*4882a593Smuzhiyun .bottom_field_line_end = 259,
110*4882a593Smuzhiyun .video_saturation = 18,
111*4882a593Smuzhiyun .video_contrast = 3,
112*4882a593Smuzhiyun .video_brightness = 0,
113*4882a593Smuzhiyun .video_hue = 0,
114*4882a593Smuzhiyun .analog_sync_adj = 0x9c00,
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun union meson_hdmi_venc_mode {
118*4882a593Smuzhiyun struct {
119*4882a593Smuzhiyun unsigned int mode_tag;
120*4882a593Smuzhiyun unsigned int hso_begin;
121*4882a593Smuzhiyun unsigned int hso_end;
122*4882a593Smuzhiyun unsigned int vso_even;
123*4882a593Smuzhiyun unsigned int vso_odd;
124*4882a593Smuzhiyun unsigned int macv_max_amp;
125*4882a593Smuzhiyun unsigned int video_prog_mode;
126*4882a593Smuzhiyun unsigned int video_mode;
127*4882a593Smuzhiyun unsigned int sch_adjust;
128*4882a593Smuzhiyun unsigned int yc_delay;
129*4882a593Smuzhiyun unsigned int pixel_start;
130*4882a593Smuzhiyun unsigned int pixel_end;
131*4882a593Smuzhiyun unsigned int top_field_line_start;
132*4882a593Smuzhiyun unsigned int top_field_line_end;
133*4882a593Smuzhiyun unsigned int bottom_field_line_start;
134*4882a593Smuzhiyun unsigned int bottom_field_line_end;
135*4882a593Smuzhiyun } enci;
136*4882a593Smuzhiyun struct {
137*4882a593Smuzhiyun unsigned int dvi_settings;
138*4882a593Smuzhiyun unsigned int video_mode;
139*4882a593Smuzhiyun unsigned int video_mode_adv;
140*4882a593Smuzhiyun unsigned int video_prog_mode;
141*4882a593Smuzhiyun bool video_prog_mode_present;
142*4882a593Smuzhiyun unsigned int video_sync_mode;
143*4882a593Smuzhiyun bool video_sync_mode_present;
144*4882a593Smuzhiyun unsigned int video_yc_dly;
145*4882a593Smuzhiyun bool video_yc_dly_present;
146*4882a593Smuzhiyun unsigned int video_rgb_ctrl;
147*4882a593Smuzhiyun bool video_rgb_ctrl_present;
148*4882a593Smuzhiyun unsigned int video_filt_ctrl;
149*4882a593Smuzhiyun bool video_filt_ctrl_present;
150*4882a593Smuzhiyun unsigned int video_ofld_voav_ofst;
151*4882a593Smuzhiyun bool video_ofld_voav_ofst_present;
152*4882a593Smuzhiyun unsigned int yfp1_htime;
153*4882a593Smuzhiyun unsigned int yfp2_htime;
154*4882a593Smuzhiyun unsigned int max_pxcnt;
155*4882a593Smuzhiyun unsigned int hspuls_begin;
156*4882a593Smuzhiyun unsigned int hspuls_end;
157*4882a593Smuzhiyun unsigned int hspuls_switch;
158*4882a593Smuzhiyun unsigned int vspuls_begin;
159*4882a593Smuzhiyun unsigned int vspuls_end;
160*4882a593Smuzhiyun unsigned int vspuls_bline;
161*4882a593Smuzhiyun unsigned int vspuls_eline;
162*4882a593Smuzhiyun unsigned int eqpuls_begin;
163*4882a593Smuzhiyun bool eqpuls_begin_present;
164*4882a593Smuzhiyun unsigned int eqpuls_end;
165*4882a593Smuzhiyun bool eqpuls_end_present;
166*4882a593Smuzhiyun unsigned int eqpuls_bline;
167*4882a593Smuzhiyun bool eqpuls_bline_present;
168*4882a593Smuzhiyun unsigned int eqpuls_eline;
169*4882a593Smuzhiyun bool eqpuls_eline_present;
170*4882a593Smuzhiyun unsigned int havon_begin;
171*4882a593Smuzhiyun unsigned int havon_end;
172*4882a593Smuzhiyun unsigned int vavon_bline;
173*4882a593Smuzhiyun unsigned int vavon_eline;
174*4882a593Smuzhiyun unsigned int hso_begin;
175*4882a593Smuzhiyun unsigned int hso_end;
176*4882a593Smuzhiyun unsigned int vso_begin;
177*4882a593Smuzhiyun unsigned int vso_end;
178*4882a593Smuzhiyun unsigned int vso_bline;
179*4882a593Smuzhiyun unsigned int vso_eline;
180*4882a593Smuzhiyun bool vso_eline_present;
181*4882a593Smuzhiyun unsigned int sy_val;
182*4882a593Smuzhiyun bool sy_val_present;
183*4882a593Smuzhiyun unsigned int sy2_val;
184*4882a593Smuzhiyun bool sy2_val_present;
185*4882a593Smuzhiyun unsigned int max_lncnt;
186*4882a593Smuzhiyun } encp;
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun union meson_hdmi_venc_mode meson_hdmi_enci_mode_480i = {
190*4882a593Smuzhiyun .enci = {
191*4882a593Smuzhiyun .hso_begin = 5,
192*4882a593Smuzhiyun .hso_end = 129,
193*4882a593Smuzhiyun .vso_even = 3,
194*4882a593Smuzhiyun .vso_odd = 260,
195*4882a593Smuzhiyun .macv_max_amp = 0xb,
196*4882a593Smuzhiyun .video_prog_mode = 0xf0,
197*4882a593Smuzhiyun .video_mode = 0x8,
198*4882a593Smuzhiyun .sch_adjust = 0x20,
199*4882a593Smuzhiyun .yc_delay = 0,
200*4882a593Smuzhiyun .pixel_start = 227,
201*4882a593Smuzhiyun .pixel_end = 1667,
202*4882a593Smuzhiyun .top_field_line_start = 18,
203*4882a593Smuzhiyun .top_field_line_end = 258,
204*4882a593Smuzhiyun .bottom_field_line_start = 19,
205*4882a593Smuzhiyun .bottom_field_line_end = 259,
206*4882a593Smuzhiyun },
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun union meson_hdmi_venc_mode meson_hdmi_enci_mode_576i = {
210*4882a593Smuzhiyun .enci = {
211*4882a593Smuzhiyun .hso_begin = 3,
212*4882a593Smuzhiyun .hso_end = 129,
213*4882a593Smuzhiyun .vso_even = 3,
214*4882a593Smuzhiyun .vso_odd = 260,
215*4882a593Smuzhiyun .macv_max_amp = 0x7,
216*4882a593Smuzhiyun .video_prog_mode = 0xff,
217*4882a593Smuzhiyun .video_mode = 0x13,
218*4882a593Smuzhiyun .sch_adjust = 0x28,
219*4882a593Smuzhiyun .yc_delay = 0x333,
220*4882a593Smuzhiyun .pixel_start = 251,
221*4882a593Smuzhiyun .pixel_end = 1691,
222*4882a593Smuzhiyun .top_field_line_start = 22,
223*4882a593Smuzhiyun .top_field_line_end = 310,
224*4882a593Smuzhiyun .bottom_field_line_start = 23,
225*4882a593Smuzhiyun .bottom_field_line_end = 311,
226*4882a593Smuzhiyun },
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun union meson_hdmi_venc_mode meson_hdmi_encp_mode_480p = {
230*4882a593Smuzhiyun .encp = {
231*4882a593Smuzhiyun .dvi_settings = 0x21,
232*4882a593Smuzhiyun .video_mode = 0x4000,
233*4882a593Smuzhiyun .video_mode_adv = 0x9,
234*4882a593Smuzhiyun .video_prog_mode = 0,
235*4882a593Smuzhiyun .video_prog_mode_present = true,
236*4882a593Smuzhiyun .video_sync_mode = 7,
237*4882a593Smuzhiyun .video_sync_mode_present = true,
238*4882a593Smuzhiyun /* video_yc_dly */
239*4882a593Smuzhiyun /* video_rgb_ctrl */
240*4882a593Smuzhiyun .video_filt_ctrl = 0x2052,
241*4882a593Smuzhiyun .video_filt_ctrl_present = true,
242*4882a593Smuzhiyun /* video_ofld_voav_ofst */
243*4882a593Smuzhiyun .yfp1_htime = 244,
244*4882a593Smuzhiyun .yfp2_htime = 1630,
245*4882a593Smuzhiyun .max_pxcnt = 1715,
246*4882a593Smuzhiyun .hspuls_begin = 0x22,
247*4882a593Smuzhiyun .hspuls_end = 0xa0,
248*4882a593Smuzhiyun .hspuls_switch = 88,
249*4882a593Smuzhiyun .vspuls_begin = 0,
250*4882a593Smuzhiyun .vspuls_end = 1589,
251*4882a593Smuzhiyun .vspuls_bline = 0,
252*4882a593Smuzhiyun .vspuls_eline = 5,
253*4882a593Smuzhiyun .havon_begin = 249,
254*4882a593Smuzhiyun .havon_end = 1689,
255*4882a593Smuzhiyun .vavon_bline = 42,
256*4882a593Smuzhiyun .vavon_eline = 521,
257*4882a593Smuzhiyun /* eqpuls_begin */
258*4882a593Smuzhiyun /* eqpuls_end */
259*4882a593Smuzhiyun /* eqpuls_bline */
260*4882a593Smuzhiyun /* eqpuls_eline */
261*4882a593Smuzhiyun .hso_begin = 3,
262*4882a593Smuzhiyun .hso_end = 5,
263*4882a593Smuzhiyun .vso_begin = 3,
264*4882a593Smuzhiyun .vso_end = 5,
265*4882a593Smuzhiyun .vso_bline = 0,
266*4882a593Smuzhiyun /* vso_eline */
267*4882a593Smuzhiyun .sy_val = 8,
268*4882a593Smuzhiyun .sy_val_present = true,
269*4882a593Smuzhiyun .sy2_val = 0x1d8,
270*4882a593Smuzhiyun .sy2_val_present = true,
271*4882a593Smuzhiyun .max_lncnt = 524,
272*4882a593Smuzhiyun },
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun union meson_hdmi_venc_mode meson_hdmi_encp_mode_576p = {
276*4882a593Smuzhiyun .encp = {
277*4882a593Smuzhiyun .dvi_settings = 0x21,
278*4882a593Smuzhiyun .video_mode = 0x4000,
279*4882a593Smuzhiyun .video_mode_adv = 0x9,
280*4882a593Smuzhiyun .video_prog_mode = 0,
281*4882a593Smuzhiyun .video_prog_mode_present = true,
282*4882a593Smuzhiyun .video_sync_mode = 7,
283*4882a593Smuzhiyun .video_sync_mode_present = true,
284*4882a593Smuzhiyun /* video_yc_dly */
285*4882a593Smuzhiyun /* video_rgb_ctrl */
286*4882a593Smuzhiyun .video_filt_ctrl = 0x52,
287*4882a593Smuzhiyun .video_filt_ctrl_present = true,
288*4882a593Smuzhiyun /* video_ofld_voav_ofst */
289*4882a593Smuzhiyun .yfp1_htime = 235,
290*4882a593Smuzhiyun .yfp2_htime = 1674,
291*4882a593Smuzhiyun .max_pxcnt = 1727,
292*4882a593Smuzhiyun .hspuls_begin = 0,
293*4882a593Smuzhiyun .hspuls_end = 0x80,
294*4882a593Smuzhiyun .hspuls_switch = 88,
295*4882a593Smuzhiyun .vspuls_begin = 0,
296*4882a593Smuzhiyun .vspuls_end = 1599,
297*4882a593Smuzhiyun .vspuls_bline = 0,
298*4882a593Smuzhiyun .vspuls_eline = 4,
299*4882a593Smuzhiyun .havon_begin = 235,
300*4882a593Smuzhiyun .havon_end = 1674,
301*4882a593Smuzhiyun .vavon_bline = 44,
302*4882a593Smuzhiyun .vavon_eline = 619,
303*4882a593Smuzhiyun /* eqpuls_begin */
304*4882a593Smuzhiyun /* eqpuls_end */
305*4882a593Smuzhiyun /* eqpuls_bline */
306*4882a593Smuzhiyun /* eqpuls_eline */
307*4882a593Smuzhiyun .hso_begin = 0x80,
308*4882a593Smuzhiyun .hso_end = 0,
309*4882a593Smuzhiyun .vso_begin = 0,
310*4882a593Smuzhiyun .vso_end = 5,
311*4882a593Smuzhiyun .vso_bline = 0,
312*4882a593Smuzhiyun /* vso_eline */
313*4882a593Smuzhiyun .sy_val = 8,
314*4882a593Smuzhiyun .sy_val_present = true,
315*4882a593Smuzhiyun .sy2_val = 0x1d8,
316*4882a593Smuzhiyun .sy2_val_present = true,
317*4882a593Smuzhiyun .max_lncnt = 624,
318*4882a593Smuzhiyun },
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun union meson_hdmi_venc_mode meson_hdmi_encp_mode_720p60 = {
322*4882a593Smuzhiyun .encp = {
323*4882a593Smuzhiyun .dvi_settings = 0x2029,
324*4882a593Smuzhiyun .video_mode = 0x4040,
325*4882a593Smuzhiyun .video_mode_adv = 0x19,
326*4882a593Smuzhiyun /* video_prog_mode */
327*4882a593Smuzhiyun /* video_sync_mode */
328*4882a593Smuzhiyun /* video_yc_dly */
329*4882a593Smuzhiyun /* video_rgb_ctrl */
330*4882a593Smuzhiyun /* video_filt_ctrl */
331*4882a593Smuzhiyun /* video_ofld_voav_ofst */
332*4882a593Smuzhiyun .yfp1_htime = 648,
333*4882a593Smuzhiyun .yfp2_htime = 3207,
334*4882a593Smuzhiyun .max_pxcnt = 3299,
335*4882a593Smuzhiyun .hspuls_begin = 80,
336*4882a593Smuzhiyun .hspuls_end = 240,
337*4882a593Smuzhiyun .hspuls_switch = 80,
338*4882a593Smuzhiyun .vspuls_begin = 688,
339*4882a593Smuzhiyun .vspuls_end = 3248,
340*4882a593Smuzhiyun .vspuls_bline = 4,
341*4882a593Smuzhiyun .vspuls_eline = 8,
342*4882a593Smuzhiyun .havon_begin = 648,
343*4882a593Smuzhiyun .havon_end = 3207,
344*4882a593Smuzhiyun .vavon_bline = 29,
345*4882a593Smuzhiyun .vavon_eline = 748,
346*4882a593Smuzhiyun /* eqpuls_begin */
347*4882a593Smuzhiyun /* eqpuls_end */
348*4882a593Smuzhiyun /* eqpuls_bline */
349*4882a593Smuzhiyun /* eqpuls_eline */
350*4882a593Smuzhiyun .hso_begin = 256,
351*4882a593Smuzhiyun .hso_end = 168,
352*4882a593Smuzhiyun .vso_begin = 168,
353*4882a593Smuzhiyun .vso_end = 256,
354*4882a593Smuzhiyun .vso_bline = 0,
355*4882a593Smuzhiyun .vso_eline = 5,
356*4882a593Smuzhiyun .vso_eline_present = true,
357*4882a593Smuzhiyun /* sy_val */
358*4882a593Smuzhiyun /* sy2_val */
359*4882a593Smuzhiyun .max_lncnt = 749,
360*4882a593Smuzhiyun },
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun union meson_hdmi_venc_mode meson_hdmi_encp_mode_720p50 = {
364*4882a593Smuzhiyun .encp = {
365*4882a593Smuzhiyun .dvi_settings = 0x202d,
366*4882a593Smuzhiyun .video_mode = 0x4040,
367*4882a593Smuzhiyun .video_mode_adv = 0x19,
368*4882a593Smuzhiyun .video_prog_mode = 0x100,
369*4882a593Smuzhiyun .video_prog_mode_present = true,
370*4882a593Smuzhiyun .video_sync_mode = 0x407,
371*4882a593Smuzhiyun .video_sync_mode_present = true,
372*4882a593Smuzhiyun .video_yc_dly = 0,
373*4882a593Smuzhiyun .video_yc_dly_present = true,
374*4882a593Smuzhiyun /* video_rgb_ctrl */
375*4882a593Smuzhiyun /* video_filt_ctrl */
376*4882a593Smuzhiyun /* video_ofld_voav_ofst */
377*4882a593Smuzhiyun .yfp1_htime = 648,
378*4882a593Smuzhiyun .yfp2_htime = 3207,
379*4882a593Smuzhiyun .max_pxcnt = 3959,
380*4882a593Smuzhiyun .hspuls_begin = 80,
381*4882a593Smuzhiyun .hspuls_end = 240,
382*4882a593Smuzhiyun .hspuls_switch = 80,
383*4882a593Smuzhiyun .vspuls_begin = 688,
384*4882a593Smuzhiyun .vspuls_end = 3248,
385*4882a593Smuzhiyun .vspuls_bline = 4,
386*4882a593Smuzhiyun .vspuls_eline = 8,
387*4882a593Smuzhiyun .havon_begin = 648,
388*4882a593Smuzhiyun .havon_end = 3207,
389*4882a593Smuzhiyun .vavon_bline = 29,
390*4882a593Smuzhiyun .vavon_eline = 748,
391*4882a593Smuzhiyun /* eqpuls_begin */
392*4882a593Smuzhiyun /* eqpuls_end */
393*4882a593Smuzhiyun /* eqpuls_bline */
394*4882a593Smuzhiyun /* eqpuls_eline */
395*4882a593Smuzhiyun .hso_begin = 128,
396*4882a593Smuzhiyun .hso_end = 208,
397*4882a593Smuzhiyun .vso_begin = 128,
398*4882a593Smuzhiyun .vso_end = 128,
399*4882a593Smuzhiyun .vso_bline = 0,
400*4882a593Smuzhiyun .vso_eline = 5,
401*4882a593Smuzhiyun .vso_eline_present = true,
402*4882a593Smuzhiyun /* sy_val */
403*4882a593Smuzhiyun /* sy2_val */
404*4882a593Smuzhiyun .max_lncnt = 749,
405*4882a593Smuzhiyun },
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun union meson_hdmi_venc_mode meson_hdmi_encp_mode_1080i60 = {
409*4882a593Smuzhiyun .encp = {
410*4882a593Smuzhiyun .dvi_settings = 0x2029,
411*4882a593Smuzhiyun .video_mode = 0x5ffc,
412*4882a593Smuzhiyun .video_mode_adv = 0x19,
413*4882a593Smuzhiyun .video_prog_mode = 0x100,
414*4882a593Smuzhiyun .video_prog_mode_present = true,
415*4882a593Smuzhiyun .video_sync_mode = 0x207,
416*4882a593Smuzhiyun .video_sync_mode_present = true,
417*4882a593Smuzhiyun /* video_yc_dly */
418*4882a593Smuzhiyun /* video_rgb_ctrl */
419*4882a593Smuzhiyun /* video_filt_ctrl */
420*4882a593Smuzhiyun .video_ofld_voav_ofst = 0x11,
421*4882a593Smuzhiyun .video_ofld_voav_ofst_present = true,
422*4882a593Smuzhiyun .yfp1_htime = 516,
423*4882a593Smuzhiyun .yfp2_htime = 4355,
424*4882a593Smuzhiyun .max_pxcnt = 4399,
425*4882a593Smuzhiyun .hspuls_begin = 88,
426*4882a593Smuzhiyun .hspuls_end = 264,
427*4882a593Smuzhiyun .hspuls_switch = 88,
428*4882a593Smuzhiyun .vspuls_begin = 440,
429*4882a593Smuzhiyun .vspuls_end = 2200,
430*4882a593Smuzhiyun .vspuls_bline = 0,
431*4882a593Smuzhiyun .vspuls_eline = 4,
432*4882a593Smuzhiyun .havon_begin = 516,
433*4882a593Smuzhiyun .havon_end = 4355,
434*4882a593Smuzhiyun .vavon_bline = 20,
435*4882a593Smuzhiyun .vavon_eline = 559,
436*4882a593Smuzhiyun .eqpuls_begin = 2288,
437*4882a593Smuzhiyun .eqpuls_begin_present = true,
438*4882a593Smuzhiyun .eqpuls_end = 2464,
439*4882a593Smuzhiyun .eqpuls_end_present = true,
440*4882a593Smuzhiyun .eqpuls_bline = 0,
441*4882a593Smuzhiyun .eqpuls_bline_present = true,
442*4882a593Smuzhiyun .eqpuls_eline = 4,
443*4882a593Smuzhiyun .eqpuls_eline_present = true,
444*4882a593Smuzhiyun .hso_begin = 264,
445*4882a593Smuzhiyun .hso_end = 176,
446*4882a593Smuzhiyun .vso_begin = 88,
447*4882a593Smuzhiyun .vso_end = 88,
448*4882a593Smuzhiyun .vso_bline = 0,
449*4882a593Smuzhiyun .vso_eline = 5,
450*4882a593Smuzhiyun .vso_eline_present = true,
451*4882a593Smuzhiyun /* sy_val */
452*4882a593Smuzhiyun /* sy2_val */
453*4882a593Smuzhiyun .max_lncnt = 1124,
454*4882a593Smuzhiyun },
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun union meson_hdmi_venc_mode meson_hdmi_encp_mode_1080i50 = {
458*4882a593Smuzhiyun .encp = {
459*4882a593Smuzhiyun .dvi_settings = 0x202d,
460*4882a593Smuzhiyun .video_mode = 0x5ffc,
461*4882a593Smuzhiyun .video_mode_adv = 0x19,
462*4882a593Smuzhiyun .video_prog_mode = 0x100,
463*4882a593Smuzhiyun .video_prog_mode_present = true,
464*4882a593Smuzhiyun .video_sync_mode = 0x7,
465*4882a593Smuzhiyun .video_sync_mode_present = true,
466*4882a593Smuzhiyun /* video_yc_dly */
467*4882a593Smuzhiyun /* video_rgb_ctrl */
468*4882a593Smuzhiyun /* video_filt_ctrl */
469*4882a593Smuzhiyun .video_ofld_voav_ofst = 0x11,
470*4882a593Smuzhiyun .video_ofld_voav_ofst_present = true,
471*4882a593Smuzhiyun .yfp1_htime = 526,
472*4882a593Smuzhiyun .yfp2_htime = 4365,
473*4882a593Smuzhiyun .max_pxcnt = 5279,
474*4882a593Smuzhiyun .hspuls_begin = 88,
475*4882a593Smuzhiyun .hspuls_end = 264,
476*4882a593Smuzhiyun .hspuls_switch = 88,
477*4882a593Smuzhiyun .vspuls_begin = 440,
478*4882a593Smuzhiyun .vspuls_end = 2200,
479*4882a593Smuzhiyun .vspuls_bline = 0,
480*4882a593Smuzhiyun .vspuls_eline = 4,
481*4882a593Smuzhiyun .havon_begin = 526,
482*4882a593Smuzhiyun .havon_end = 4365,
483*4882a593Smuzhiyun .vavon_bline = 20,
484*4882a593Smuzhiyun .vavon_eline = 559,
485*4882a593Smuzhiyun .eqpuls_begin = 2288,
486*4882a593Smuzhiyun .eqpuls_begin_present = true,
487*4882a593Smuzhiyun .eqpuls_end = 2464,
488*4882a593Smuzhiyun .eqpuls_end_present = true,
489*4882a593Smuzhiyun .eqpuls_bline = 0,
490*4882a593Smuzhiyun .eqpuls_bline_present = true,
491*4882a593Smuzhiyun .eqpuls_eline = 4,
492*4882a593Smuzhiyun .eqpuls_eline_present = true,
493*4882a593Smuzhiyun .hso_begin = 142,
494*4882a593Smuzhiyun .hso_end = 230,
495*4882a593Smuzhiyun .vso_begin = 142,
496*4882a593Smuzhiyun .vso_end = 142,
497*4882a593Smuzhiyun .vso_bline = 0,
498*4882a593Smuzhiyun .vso_eline = 5,
499*4882a593Smuzhiyun .vso_eline_present = true,
500*4882a593Smuzhiyun /* sy_val */
501*4882a593Smuzhiyun /* sy2_val */
502*4882a593Smuzhiyun .max_lncnt = 1124,
503*4882a593Smuzhiyun },
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun union meson_hdmi_venc_mode meson_hdmi_encp_mode_1080p24 = {
507*4882a593Smuzhiyun .encp = {
508*4882a593Smuzhiyun .dvi_settings = 0xd,
509*4882a593Smuzhiyun .video_mode = 0x4040,
510*4882a593Smuzhiyun .video_mode_adv = 0x18,
511*4882a593Smuzhiyun .video_prog_mode = 0x100,
512*4882a593Smuzhiyun .video_prog_mode_present = true,
513*4882a593Smuzhiyun .video_sync_mode = 0x7,
514*4882a593Smuzhiyun .video_sync_mode_present = true,
515*4882a593Smuzhiyun .video_yc_dly = 0,
516*4882a593Smuzhiyun .video_yc_dly_present = true,
517*4882a593Smuzhiyun .video_rgb_ctrl = 2,
518*4882a593Smuzhiyun .video_rgb_ctrl_present = true,
519*4882a593Smuzhiyun .video_filt_ctrl = 0x1052,
520*4882a593Smuzhiyun .video_filt_ctrl_present = true,
521*4882a593Smuzhiyun /* video_ofld_voav_ofst */
522*4882a593Smuzhiyun .yfp1_htime = 271,
523*4882a593Smuzhiyun .yfp2_htime = 2190,
524*4882a593Smuzhiyun .max_pxcnt = 2749,
525*4882a593Smuzhiyun .hspuls_begin = 44,
526*4882a593Smuzhiyun .hspuls_end = 132,
527*4882a593Smuzhiyun .hspuls_switch = 44,
528*4882a593Smuzhiyun .vspuls_begin = 220,
529*4882a593Smuzhiyun .vspuls_end = 2140,
530*4882a593Smuzhiyun .vspuls_bline = 0,
531*4882a593Smuzhiyun .vspuls_eline = 4,
532*4882a593Smuzhiyun .havon_begin = 271,
533*4882a593Smuzhiyun .havon_end = 2190,
534*4882a593Smuzhiyun .vavon_bline = 41,
535*4882a593Smuzhiyun .vavon_eline = 1120,
536*4882a593Smuzhiyun /* eqpuls_begin */
537*4882a593Smuzhiyun /* eqpuls_end */
538*4882a593Smuzhiyun .eqpuls_bline = 0,
539*4882a593Smuzhiyun .eqpuls_bline_present = true,
540*4882a593Smuzhiyun .eqpuls_eline = 4,
541*4882a593Smuzhiyun .eqpuls_eline_present = true,
542*4882a593Smuzhiyun .hso_begin = 79,
543*4882a593Smuzhiyun .hso_end = 123,
544*4882a593Smuzhiyun .vso_begin = 79,
545*4882a593Smuzhiyun .vso_end = 79,
546*4882a593Smuzhiyun .vso_bline = 0,
547*4882a593Smuzhiyun .vso_eline = 5,
548*4882a593Smuzhiyun .vso_eline_present = true,
549*4882a593Smuzhiyun /* sy_val */
550*4882a593Smuzhiyun /* sy2_val */
551*4882a593Smuzhiyun .max_lncnt = 1124,
552*4882a593Smuzhiyun },
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun union meson_hdmi_venc_mode meson_hdmi_encp_mode_1080p30 = {
556*4882a593Smuzhiyun .encp = {
557*4882a593Smuzhiyun .dvi_settings = 0x1,
558*4882a593Smuzhiyun .video_mode = 0x4040,
559*4882a593Smuzhiyun .video_mode_adv = 0x18,
560*4882a593Smuzhiyun .video_prog_mode = 0x100,
561*4882a593Smuzhiyun .video_prog_mode_present = true,
562*4882a593Smuzhiyun /* video_sync_mode */
563*4882a593Smuzhiyun /* video_yc_dly */
564*4882a593Smuzhiyun /* video_rgb_ctrl */
565*4882a593Smuzhiyun .video_filt_ctrl = 0x1052,
566*4882a593Smuzhiyun .video_filt_ctrl_present = true,
567*4882a593Smuzhiyun /* video_ofld_voav_ofst */
568*4882a593Smuzhiyun .yfp1_htime = 140,
569*4882a593Smuzhiyun .yfp2_htime = 2060,
570*4882a593Smuzhiyun .max_pxcnt = 2199,
571*4882a593Smuzhiyun .hspuls_begin = 2156,
572*4882a593Smuzhiyun .hspuls_end = 44,
573*4882a593Smuzhiyun .hspuls_switch = 44,
574*4882a593Smuzhiyun .vspuls_begin = 140,
575*4882a593Smuzhiyun .vspuls_end = 2059,
576*4882a593Smuzhiyun .vspuls_bline = 0,
577*4882a593Smuzhiyun .vspuls_eline = 4,
578*4882a593Smuzhiyun .havon_begin = 148,
579*4882a593Smuzhiyun .havon_end = 2067,
580*4882a593Smuzhiyun .vavon_bline = 41,
581*4882a593Smuzhiyun .vavon_eline = 1120,
582*4882a593Smuzhiyun /* eqpuls_begin */
583*4882a593Smuzhiyun /* eqpuls_end */
584*4882a593Smuzhiyun /* eqpuls_bline */
585*4882a593Smuzhiyun /* eqpuls_eline */
586*4882a593Smuzhiyun .hso_begin = 44,
587*4882a593Smuzhiyun .hso_end = 2156,
588*4882a593Smuzhiyun .vso_begin = 2100,
589*4882a593Smuzhiyun .vso_end = 2164,
590*4882a593Smuzhiyun .vso_bline = 0,
591*4882a593Smuzhiyun .vso_eline = 5,
592*4882a593Smuzhiyun .vso_eline_present = true,
593*4882a593Smuzhiyun /* sy_val */
594*4882a593Smuzhiyun /* sy2_val */
595*4882a593Smuzhiyun .max_lncnt = 1124,
596*4882a593Smuzhiyun },
597*4882a593Smuzhiyun };
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun union meson_hdmi_venc_mode meson_hdmi_encp_mode_1080p50 = {
600*4882a593Smuzhiyun .encp = {
601*4882a593Smuzhiyun .dvi_settings = 0xd,
602*4882a593Smuzhiyun .video_mode = 0x4040,
603*4882a593Smuzhiyun .video_mode_adv = 0x18,
604*4882a593Smuzhiyun .video_prog_mode = 0x100,
605*4882a593Smuzhiyun .video_prog_mode_present = true,
606*4882a593Smuzhiyun .video_sync_mode = 0x7,
607*4882a593Smuzhiyun .video_sync_mode_present = true,
608*4882a593Smuzhiyun .video_yc_dly = 0,
609*4882a593Smuzhiyun .video_yc_dly_present = true,
610*4882a593Smuzhiyun .video_rgb_ctrl = 2,
611*4882a593Smuzhiyun .video_rgb_ctrl_present = true,
612*4882a593Smuzhiyun /* video_filt_ctrl */
613*4882a593Smuzhiyun /* video_ofld_voav_ofst */
614*4882a593Smuzhiyun .yfp1_htime = 271,
615*4882a593Smuzhiyun .yfp2_htime = 2190,
616*4882a593Smuzhiyun .max_pxcnt = 2639,
617*4882a593Smuzhiyun .hspuls_begin = 44,
618*4882a593Smuzhiyun .hspuls_end = 132,
619*4882a593Smuzhiyun .hspuls_switch = 44,
620*4882a593Smuzhiyun .vspuls_begin = 220,
621*4882a593Smuzhiyun .vspuls_end = 2140,
622*4882a593Smuzhiyun .vspuls_bline = 0,
623*4882a593Smuzhiyun .vspuls_eline = 4,
624*4882a593Smuzhiyun .havon_begin = 271,
625*4882a593Smuzhiyun .havon_end = 2190,
626*4882a593Smuzhiyun .vavon_bline = 41,
627*4882a593Smuzhiyun .vavon_eline = 1120,
628*4882a593Smuzhiyun /* eqpuls_begin */
629*4882a593Smuzhiyun /* eqpuls_end */
630*4882a593Smuzhiyun .eqpuls_bline = 0,
631*4882a593Smuzhiyun .eqpuls_bline_present = true,
632*4882a593Smuzhiyun .eqpuls_eline = 4,
633*4882a593Smuzhiyun .eqpuls_eline_present = true,
634*4882a593Smuzhiyun .hso_begin = 79,
635*4882a593Smuzhiyun .hso_end = 123,
636*4882a593Smuzhiyun .vso_begin = 79,
637*4882a593Smuzhiyun .vso_end = 79,
638*4882a593Smuzhiyun .vso_bline = 0,
639*4882a593Smuzhiyun .vso_eline = 5,
640*4882a593Smuzhiyun .vso_eline_present = true,
641*4882a593Smuzhiyun /* sy_val */
642*4882a593Smuzhiyun /* sy2_val */
643*4882a593Smuzhiyun .max_lncnt = 1124,
644*4882a593Smuzhiyun },
645*4882a593Smuzhiyun };
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun union meson_hdmi_venc_mode meson_hdmi_encp_mode_1080p60 = {
648*4882a593Smuzhiyun .encp = {
649*4882a593Smuzhiyun .dvi_settings = 0x1,
650*4882a593Smuzhiyun .video_mode = 0x4040,
651*4882a593Smuzhiyun .video_mode_adv = 0x18,
652*4882a593Smuzhiyun .video_prog_mode = 0x100,
653*4882a593Smuzhiyun .video_prog_mode_present = true,
654*4882a593Smuzhiyun /* video_sync_mode */
655*4882a593Smuzhiyun /* video_yc_dly */
656*4882a593Smuzhiyun /* video_rgb_ctrl */
657*4882a593Smuzhiyun .video_filt_ctrl = 0x1052,
658*4882a593Smuzhiyun .video_filt_ctrl_present = true,
659*4882a593Smuzhiyun /* video_ofld_voav_ofst */
660*4882a593Smuzhiyun .yfp1_htime = 140,
661*4882a593Smuzhiyun .yfp2_htime = 2060,
662*4882a593Smuzhiyun .max_pxcnt = 2199,
663*4882a593Smuzhiyun .hspuls_begin = 2156,
664*4882a593Smuzhiyun .hspuls_end = 44,
665*4882a593Smuzhiyun .hspuls_switch = 44,
666*4882a593Smuzhiyun .vspuls_begin = 140,
667*4882a593Smuzhiyun .vspuls_end = 2059,
668*4882a593Smuzhiyun .vspuls_bline = 0,
669*4882a593Smuzhiyun .vspuls_eline = 4,
670*4882a593Smuzhiyun .havon_begin = 148,
671*4882a593Smuzhiyun .havon_end = 2067,
672*4882a593Smuzhiyun .vavon_bline = 41,
673*4882a593Smuzhiyun .vavon_eline = 1120,
674*4882a593Smuzhiyun /* eqpuls_begin */
675*4882a593Smuzhiyun /* eqpuls_end */
676*4882a593Smuzhiyun /* eqpuls_bline */
677*4882a593Smuzhiyun /* eqpuls_eline */
678*4882a593Smuzhiyun .hso_begin = 44,
679*4882a593Smuzhiyun .hso_end = 2156,
680*4882a593Smuzhiyun .vso_begin = 2100,
681*4882a593Smuzhiyun .vso_end = 2164,
682*4882a593Smuzhiyun .vso_bline = 0,
683*4882a593Smuzhiyun .vso_eline = 5,
684*4882a593Smuzhiyun .vso_eline_present = true,
685*4882a593Smuzhiyun /* sy_val */
686*4882a593Smuzhiyun /* sy2_val */
687*4882a593Smuzhiyun .max_lncnt = 1124,
688*4882a593Smuzhiyun },
689*4882a593Smuzhiyun };
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun union meson_hdmi_venc_mode meson_hdmi_encp_mode_2160p24 = {
692*4882a593Smuzhiyun .encp = {
693*4882a593Smuzhiyun .dvi_settings = 0x1,
694*4882a593Smuzhiyun .video_mode = 0x4040,
695*4882a593Smuzhiyun .video_mode_adv = 0x8,
696*4882a593Smuzhiyun /* video_sync_mode */
697*4882a593Smuzhiyun /* video_yc_dly */
698*4882a593Smuzhiyun /* video_rgb_ctrl */
699*4882a593Smuzhiyun .video_filt_ctrl = 0x1000,
700*4882a593Smuzhiyun .video_filt_ctrl_present = true,
701*4882a593Smuzhiyun /* video_ofld_voav_ofst */
702*4882a593Smuzhiyun .yfp1_htime = 140,
703*4882a593Smuzhiyun .yfp2_htime = 140+3840,
704*4882a593Smuzhiyun .max_pxcnt = 3840+1660-1,
705*4882a593Smuzhiyun .hspuls_begin = 2156+1920,
706*4882a593Smuzhiyun .hspuls_end = 44,
707*4882a593Smuzhiyun .hspuls_switch = 44,
708*4882a593Smuzhiyun .vspuls_begin = 140,
709*4882a593Smuzhiyun .vspuls_end = 2059+1920,
710*4882a593Smuzhiyun .vspuls_bline = 0,
711*4882a593Smuzhiyun .vspuls_eline = 4,
712*4882a593Smuzhiyun .havon_begin = 148,
713*4882a593Smuzhiyun .havon_end = 3987,
714*4882a593Smuzhiyun .vavon_bline = 89,
715*4882a593Smuzhiyun .vavon_eline = 2248,
716*4882a593Smuzhiyun /* eqpuls_begin */
717*4882a593Smuzhiyun /* eqpuls_end */
718*4882a593Smuzhiyun /* eqpuls_bline */
719*4882a593Smuzhiyun /* eqpuls_eline */
720*4882a593Smuzhiyun .hso_begin = 44,
721*4882a593Smuzhiyun .hso_end = 2156+1920,
722*4882a593Smuzhiyun .vso_begin = 2100+1920,
723*4882a593Smuzhiyun .vso_end = 2164+1920,
724*4882a593Smuzhiyun .vso_bline = 51,
725*4882a593Smuzhiyun .vso_eline = 53,
726*4882a593Smuzhiyun .vso_eline_present = true,
727*4882a593Smuzhiyun /* sy_val */
728*4882a593Smuzhiyun /* sy2_val */
729*4882a593Smuzhiyun .max_lncnt = 2249,
730*4882a593Smuzhiyun },
731*4882a593Smuzhiyun };
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun union meson_hdmi_venc_mode meson_hdmi_encp_mode_2160p25 = {
734*4882a593Smuzhiyun .encp = {
735*4882a593Smuzhiyun .dvi_settings = 0x1,
736*4882a593Smuzhiyun .video_mode = 0x4040,
737*4882a593Smuzhiyun .video_mode_adv = 0x8,
738*4882a593Smuzhiyun /* video_sync_mode */
739*4882a593Smuzhiyun /* video_yc_dly */
740*4882a593Smuzhiyun /* video_rgb_ctrl */
741*4882a593Smuzhiyun .video_filt_ctrl = 0x1000,
742*4882a593Smuzhiyun .video_filt_ctrl_present = true,
743*4882a593Smuzhiyun /* video_ofld_voav_ofst */
744*4882a593Smuzhiyun .yfp1_htime = 140,
745*4882a593Smuzhiyun .yfp2_htime = 140+3840,
746*4882a593Smuzhiyun .max_pxcnt = 3840+1440-1,
747*4882a593Smuzhiyun .hspuls_begin = 2156+1920,
748*4882a593Smuzhiyun .hspuls_end = 44,
749*4882a593Smuzhiyun .hspuls_switch = 44,
750*4882a593Smuzhiyun .vspuls_begin = 140,
751*4882a593Smuzhiyun .vspuls_end = 2059+1920,
752*4882a593Smuzhiyun .vspuls_bline = 0,
753*4882a593Smuzhiyun .vspuls_eline = 4,
754*4882a593Smuzhiyun .havon_begin = 148,
755*4882a593Smuzhiyun .havon_end = 3987,
756*4882a593Smuzhiyun .vavon_bline = 89,
757*4882a593Smuzhiyun .vavon_eline = 2248,
758*4882a593Smuzhiyun /* eqpuls_begin */
759*4882a593Smuzhiyun /* eqpuls_end */
760*4882a593Smuzhiyun /* eqpuls_bline */
761*4882a593Smuzhiyun /* eqpuls_eline */
762*4882a593Smuzhiyun .hso_begin = 44,
763*4882a593Smuzhiyun .hso_end = 2156+1920,
764*4882a593Smuzhiyun .vso_begin = 2100+1920,
765*4882a593Smuzhiyun .vso_end = 2164+1920,
766*4882a593Smuzhiyun .vso_bline = 51,
767*4882a593Smuzhiyun .vso_eline = 53,
768*4882a593Smuzhiyun .vso_eline_present = true,
769*4882a593Smuzhiyun /* sy_val */
770*4882a593Smuzhiyun /* sy2_val */
771*4882a593Smuzhiyun .max_lncnt = 2249,
772*4882a593Smuzhiyun },
773*4882a593Smuzhiyun };
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun union meson_hdmi_venc_mode meson_hdmi_encp_mode_2160p30 = {
776*4882a593Smuzhiyun .encp = {
777*4882a593Smuzhiyun .dvi_settings = 0x1,
778*4882a593Smuzhiyun .video_mode = 0x4040,
779*4882a593Smuzhiyun .video_mode_adv = 0x8,
780*4882a593Smuzhiyun /* video_sync_mode */
781*4882a593Smuzhiyun /* video_yc_dly */
782*4882a593Smuzhiyun /* video_rgb_ctrl */
783*4882a593Smuzhiyun .video_filt_ctrl = 0x1000,
784*4882a593Smuzhiyun .video_filt_ctrl_present = true,
785*4882a593Smuzhiyun /* video_ofld_voav_ofst */
786*4882a593Smuzhiyun .yfp1_htime = 140,
787*4882a593Smuzhiyun .yfp2_htime = 140+3840,
788*4882a593Smuzhiyun .max_pxcnt = 3840+560-1,
789*4882a593Smuzhiyun .hspuls_begin = 2156+1920,
790*4882a593Smuzhiyun .hspuls_end = 44,
791*4882a593Smuzhiyun .hspuls_switch = 44,
792*4882a593Smuzhiyun .vspuls_begin = 140,
793*4882a593Smuzhiyun .vspuls_end = 2059+1920,
794*4882a593Smuzhiyun .vspuls_bline = 0,
795*4882a593Smuzhiyun .vspuls_eline = 4,
796*4882a593Smuzhiyun .havon_begin = 148,
797*4882a593Smuzhiyun .havon_end = 3987,
798*4882a593Smuzhiyun .vavon_bline = 89,
799*4882a593Smuzhiyun .vavon_eline = 2248,
800*4882a593Smuzhiyun /* eqpuls_begin */
801*4882a593Smuzhiyun /* eqpuls_end */
802*4882a593Smuzhiyun /* eqpuls_bline */
803*4882a593Smuzhiyun /* eqpuls_eline */
804*4882a593Smuzhiyun .hso_begin = 44,
805*4882a593Smuzhiyun .hso_end = 2156+1920,
806*4882a593Smuzhiyun .vso_begin = 2100+1920,
807*4882a593Smuzhiyun .vso_end = 2164+1920,
808*4882a593Smuzhiyun .vso_bline = 51,
809*4882a593Smuzhiyun .vso_eline = 53,
810*4882a593Smuzhiyun .vso_eline_present = true,
811*4882a593Smuzhiyun /* sy_val */
812*4882a593Smuzhiyun /* sy2_val */
813*4882a593Smuzhiyun .max_lncnt = 2249,
814*4882a593Smuzhiyun },
815*4882a593Smuzhiyun };
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun struct meson_hdmi_venc_vic_mode {
818*4882a593Smuzhiyun unsigned int vic;
819*4882a593Smuzhiyun union meson_hdmi_venc_mode *mode;
820*4882a593Smuzhiyun } meson_hdmi_venc_vic_modes[] = {
821*4882a593Smuzhiyun { 6, &meson_hdmi_enci_mode_480i },
822*4882a593Smuzhiyun { 7, &meson_hdmi_enci_mode_480i },
823*4882a593Smuzhiyun { 21, &meson_hdmi_enci_mode_576i },
824*4882a593Smuzhiyun { 22, &meson_hdmi_enci_mode_576i },
825*4882a593Smuzhiyun { 2, &meson_hdmi_encp_mode_480p },
826*4882a593Smuzhiyun { 3, &meson_hdmi_encp_mode_480p },
827*4882a593Smuzhiyun { 17, &meson_hdmi_encp_mode_576p },
828*4882a593Smuzhiyun { 18, &meson_hdmi_encp_mode_576p },
829*4882a593Smuzhiyun { 4, &meson_hdmi_encp_mode_720p60 },
830*4882a593Smuzhiyun { 19, &meson_hdmi_encp_mode_720p50 },
831*4882a593Smuzhiyun { 5, &meson_hdmi_encp_mode_1080i60 },
832*4882a593Smuzhiyun { 20, &meson_hdmi_encp_mode_1080i50 },
833*4882a593Smuzhiyun { 32, &meson_hdmi_encp_mode_1080p24 },
834*4882a593Smuzhiyun { 33, &meson_hdmi_encp_mode_1080p50 },
835*4882a593Smuzhiyun { 34, &meson_hdmi_encp_mode_1080p30 },
836*4882a593Smuzhiyun { 31, &meson_hdmi_encp_mode_1080p50 },
837*4882a593Smuzhiyun { 16, &meson_hdmi_encp_mode_1080p60 },
838*4882a593Smuzhiyun { 93, &meson_hdmi_encp_mode_2160p24 },
839*4882a593Smuzhiyun { 94, &meson_hdmi_encp_mode_2160p25 },
840*4882a593Smuzhiyun { 95, &meson_hdmi_encp_mode_2160p30 },
841*4882a593Smuzhiyun { 96, &meson_hdmi_encp_mode_2160p25 },
842*4882a593Smuzhiyun { 97, &meson_hdmi_encp_mode_2160p30 },
843*4882a593Smuzhiyun { 0, NULL}, /* sentinel */
844*4882a593Smuzhiyun };
845*4882a593Smuzhiyun
to_signed(unsigned int a)846*4882a593Smuzhiyun static signed int to_signed(unsigned int a)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun if (a <= 7)
849*4882a593Smuzhiyun return a;
850*4882a593Smuzhiyun else
851*4882a593Smuzhiyun return a - 16;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
modulo(unsigned long a,unsigned long b)854*4882a593Smuzhiyun static unsigned long modulo(unsigned long a, unsigned long b)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun if (a >= b)
857*4882a593Smuzhiyun return a - b;
858*4882a593Smuzhiyun else
859*4882a593Smuzhiyun return a;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun enum drm_mode_status
meson_venc_hdmi_supported_mode(const struct drm_display_mode * mode)863*4882a593Smuzhiyun meson_venc_hdmi_supported_mode(const struct drm_display_mode *mode)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun if (mode->flags & ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC |
866*4882a593Smuzhiyun DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC))
867*4882a593Smuzhiyun return MODE_BAD;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun if (mode->hdisplay < 640 || mode->hdisplay > 1920)
870*4882a593Smuzhiyun return MODE_BAD_HVALUE;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun if (mode->vdisplay < 480 || mode->vdisplay > 1200)
873*4882a593Smuzhiyun return MODE_BAD_VVALUE;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun return MODE_OK;
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(meson_venc_hdmi_supported_mode);
878*4882a593Smuzhiyun
meson_venc_hdmi_supported_vic(int vic)879*4882a593Smuzhiyun bool meson_venc_hdmi_supported_vic(int vic)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun struct meson_hdmi_venc_vic_mode *vmode = meson_hdmi_venc_vic_modes;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun while (vmode->vic && vmode->mode) {
884*4882a593Smuzhiyun if (vmode->vic == vic)
885*4882a593Smuzhiyun return true;
886*4882a593Smuzhiyun vmode++;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun return false;
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(meson_venc_hdmi_supported_vic);
892*4882a593Smuzhiyun
meson_venc_hdmi_get_dmt_vmode(const struct drm_display_mode * mode,union meson_hdmi_venc_mode * dmt_mode)893*4882a593Smuzhiyun void meson_venc_hdmi_get_dmt_vmode(const struct drm_display_mode *mode,
894*4882a593Smuzhiyun union meson_hdmi_venc_mode *dmt_mode)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun memset(dmt_mode, 0, sizeof(*dmt_mode));
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun dmt_mode->encp.dvi_settings = 0x21;
899*4882a593Smuzhiyun dmt_mode->encp.video_mode = 0x4040;
900*4882a593Smuzhiyun dmt_mode->encp.video_mode_adv = 0x18;
901*4882a593Smuzhiyun dmt_mode->encp.max_pxcnt = mode->htotal - 1;
902*4882a593Smuzhiyun dmt_mode->encp.havon_begin = mode->htotal - mode->hsync_start;
903*4882a593Smuzhiyun dmt_mode->encp.havon_end = dmt_mode->encp.havon_begin +
904*4882a593Smuzhiyun mode->hdisplay - 1;
905*4882a593Smuzhiyun dmt_mode->encp.vavon_bline = mode->vtotal - mode->vsync_start;
906*4882a593Smuzhiyun dmt_mode->encp.vavon_eline = dmt_mode->encp.vavon_bline +
907*4882a593Smuzhiyun mode->vdisplay - 1;
908*4882a593Smuzhiyun dmt_mode->encp.hso_begin = 0;
909*4882a593Smuzhiyun dmt_mode->encp.hso_end = mode->hsync_end - mode->hsync_start;
910*4882a593Smuzhiyun dmt_mode->encp.vso_begin = 30;
911*4882a593Smuzhiyun dmt_mode->encp.vso_end = 50;
912*4882a593Smuzhiyun dmt_mode->encp.vso_bline = 0;
913*4882a593Smuzhiyun dmt_mode->encp.vso_eline = mode->vsync_end - mode->vsync_start;
914*4882a593Smuzhiyun dmt_mode->encp.vso_eline_present = true;
915*4882a593Smuzhiyun dmt_mode->encp.max_lncnt = mode->vtotal - 1;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
meson_venc_hdmi_get_vic_vmode(int vic)918*4882a593Smuzhiyun static union meson_hdmi_venc_mode *meson_venc_hdmi_get_vic_vmode(int vic)
919*4882a593Smuzhiyun {
920*4882a593Smuzhiyun struct meson_hdmi_venc_vic_mode *vmode = meson_hdmi_venc_vic_modes;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun while (vmode->vic && vmode->mode) {
923*4882a593Smuzhiyun if (vmode->vic == vic)
924*4882a593Smuzhiyun return vmode->mode;
925*4882a593Smuzhiyun vmode++;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun return NULL;
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun
meson_venc_hdmi_venc_repeat(int vic)931*4882a593Smuzhiyun bool meson_venc_hdmi_venc_repeat(int vic)
932*4882a593Smuzhiyun {
933*4882a593Smuzhiyun /* Repeat VENC pixels for 480/576i/p, 720p50/60 and 1080p50/60 */
934*4882a593Smuzhiyun if (vic == 6 || vic == 7 || /* 480i */
935*4882a593Smuzhiyun vic == 21 || vic == 22 || /* 576i */
936*4882a593Smuzhiyun vic == 17 || vic == 18 || /* 576p */
937*4882a593Smuzhiyun vic == 2 || vic == 3 || /* 480p */
938*4882a593Smuzhiyun vic == 4 || /* 720p60 */
939*4882a593Smuzhiyun vic == 19 || /* 720p50 */
940*4882a593Smuzhiyun vic == 5 || /* 1080i60 */
941*4882a593Smuzhiyun vic == 20) /* 1080i50 */
942*4882a593Smuzhiyun return true;
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun return false;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(meson_venc_hdmi_venc_repeat);
947*4882a593Smuzhiyun
meson_venc_hdmi_mode_set(struct meson_drm * priv,int vic,unsigned int ycrcb_map,bool yuv420_mode,const struct drm_display_mode * mode)948*4882a593Smuzhiyun void meson_venc_hdmi_mode_set(struct meson_drm *priv, int vic,
949*4882a593Smuzhiyun unsigned int ycrcb_map,
950*4882a593Smuzhiyun bool yuv420_mode,
951*4882a593Smuzhiyun const struct drm_display_mode *mode)
952*4882a593Smuzhiyun {
953*4882a593Smuzhiyun union meson_hdmi_venc_mode *vmode = NULL;
954*4882a593Smuzhiyun union meson_hdmi_venc_mode vmode_dmt;
955*4882a593Smuzhiyun bool use_enci = false;
956*4882a593Smuzhiyun bool venc_repeat = false;
957*4882a593Smuzhiyun bool hdmi_repeat = false;
958*4882a593Smuzhiyun unsigned int venc_hdmi_latency = 2;
959*4882a593Smuzhiyun unsigned long total_pixels_venc = 0;
960*4882a593Smuzhiyun unsigned long active_pixels_venc = 0;
961*4882a593Smuzhiyun unsigned long front_porch_venc = 0;
962*4882a593Smuzhiyun unsigned long hsync_pixels_venc = 0;
963*4882a593Smuzhiyun unsigned long de_h_begin = 0;
964*4882a593Smuzhiyun unsigned long de_h_end = 0;
965*4882a593Smuzhiyun unsigned long de_v_begin_even = 0;
966*4882a593Smuzhiyun unsigned long de_v_end_even = 0;
967*4882a593Smuzhiyun unsigned long de_v_begin_odd = 0;
968*4882a593Smuzhiyun unsigned long de_v_end_odd = 0;
969*4882a593Smuzhiyun unsigned long hs_begin = 0;
970*4882a593Smuzhiyun unsigned long hs_end = 0;
971*4882a593Smuzhiyun unsigned long vs_adjust = 0;
972*4882a593Smuzhiyun unsigned long vs_bline_evn = 0;
973*4882a593Smuzhiyun unsigned long vs_eline_evn = 0;
974*4882a593Smuzhiyun unsigned long vs_bline_odd = 0;
975*4882a593Smuzhiyun unsigned long vs_eline_odd = 0;
976*4882a593Smuzhiyun unsigned long vso_begin_evn = 0;
977*4882a593Smuzhiyun unsigned long vso_begin_odd = 0;
978*4882a593Smuzhiyun unsigned int eof_lines;
979*4882a593Smuzhiyun unsigned int sof_lines;
980*4882a593Smuzhiyun unsigned int vsync_lines;
981*4882a593Smuzhiyun u32 reg;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun /* Use VENCI for 480i and 576i and double HDMI pixels */
984*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_DBLCLK) {
985*4882a593Smuzhiyun hdmi_repeat = true;
986*4882a593Smuzhiyun use_enci = true;
987*4882a593Smuzhiyun venc_hdmi_latency = 1;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun if (meson_venc_hdmi_supported_vic(vic)) {
991*4882a593Smuzhiyun vmode = meson_venc_hdmi_get_vic_vmode(vic);
992*4882a593Smuzhiyun if (!vmode) {
993*4882a593Smuzhiyun dev_err(priv->dev, "%s: Fatal Error, unsupported mode "
994*4882a593Smuzhiyun DRM_MODE_FMT "\n", __func__,
995*4882a593Smuzhiyun DRM_MODE_ARG(mode));
996*4882a593Smuzhiyun return;
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun } else {
999*4882a593Smuzhiyun meson_venc_hdmi_get_dmt_vmode(mode, &vmode_dmt);
1000*4882a593Smuzhiyun vmode = &vmode_dmt;
1001*4882a593Smuzhiyun use_enci = false;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun /* Repeat VENC pixels for 480/576i/p, 720p50/60 and 1080p50/60 */
1005*4882a593Smuzhiyun if (meson_venc_hdmi_venc_repeat(vic))
1006*4882a593Smuzhiyun venc_repeat = true;
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun eof_lines = mode->vsync_start - mode->vdisplay;
1009*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1010*4882a593Smuzhiyun eof_lines /= 2;
1011*4882a593Smuzhiyun sof_lines = mode->vtotal - mode->vsync_end;
1012*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1013*4882a593Smuzhiyun sof_lines /= 2;
1014*4882a593Smuzhiyun vsync_lines = mode->vsync_end - mode->vsync_start;
1015*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1016*4882a593Smuzhiyun vsync_lines /= 2;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun total_pixels_venc = mode->htotal;
1019*4882a593Smuzhiyun if (hdmi_repeat)
1020*4882a593Smuzhiyun total_pixels_venc /= 2;
1021*4882a593Smuzhiyun if (venc_repeat)
1022*4882a593Smuzhiyun total_pixels_venc *= 2;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun active_pixels_venc = mode->hdisplay;
1025*4882a593Smuzhiyun if (hdmi_repeat)
1026*4882a593Smuzhiyun active_pixels_venc /= 2;
1027*4882a593Smuzhiyun if (venc_repeat)
1028*4882a593Smuzhiyun active_pixels_venc *= 2;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun front_porch_venc = (mode->hsync_start - mode->hdisplay);
1031*4882a593Smuzhiyun if (hdmi_repeat)
1032*4882a593Smuzhiyun front_porch_venc /= 2;
1033*4882a593Smuzhiyun if (venc_repeat)
1034*4882a593Smuzhiyun front_porch_venc *= 2;
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun hsync_pixels_venc = (mode->hsync_end - mode->hsync_start);
1037*4882a593Smuzhiyun if (hdmi_repeat)
1038*4882a593Smuzhiyun hsync_pixels_venc /= 2;
1039*4882a593Smuzhiyun if (venc_repeat)
1040*4882a593Smuzhiyun hsync_pixels_venc *= 2;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun /* Disable VDACs */
1043*4882a593Smuzhiyun writel_bits_relaxed(0xff, 0xff,
1044*4882a593Smuzhiyun priv->io_base + _REG(VENC_VDAC_SETTING));
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(ENCI_VIDEO_EN));
1047*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(ENCP_VIDEO_EN));
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun if (use_enci) {
1050*4882a593Smuzhiyun unsigned int lines_f0;
1051*4882a593Smuzhiyun unsigned int lines_f1;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun /* CVBS Filter settings */
1054*4882a593Smuzhiyun writel_relaxed(ENCI_CFILT_CMPT_SEL_HIGH | 0x10,
1055*4882a593Smuzhiyun priv->io_base + _REG(ENCI_CFILT_CTRL));
1056*4882a593Smuzhiyun writel_relaxed(ENCI_CFILT_CMPT_CR_DLY(2) |
1057*4882a593Smuzhiyun ENCI_CFILT_CMPT_CB_DLY(1),
1058*4882a593Smuzhiyun priv->io_base + _REG(ENCI_CFILT_CTRL2));
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun /* Digital Video Select : Interlace, clk27 clk, external */
1061*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(VENC_DVI_SETTING));
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun /* Reset Video Mode */
1064*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(ENCI_VIDEO_MODE));
1065*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(ENCI_VIDEO_MODE_ADV));
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun /* Horizontal sync signal output */
1068*4882a593Smuzhiyun writel_relaxed(vmode->enci.hso_begin,
1069*4882a593Smuzhiyun priv->io_base + _REG(ENCI_SYNC_HSO_BEGIN));
1070*4882a593Smuzhiyun writel_relaxed(vmode->enci.hso_end,
1071*4882a593Smuzhiyun priv->io_base + _REG(ENCI_SYNC_HSO_END));
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun /* Vertical Sync lines */
1074*4882a593Smuzhiyun writel_relaxed(vmode->enci.vso_even,
1075*4882a593Smuzhiyun priv->io_base + _REG(ENCI_SYNC_VSO_EVNLN));
1076*4882a593Smuzhiyun writel_relaxed(vmode->enci.vso_odd,
1077*4882a593Smuzhiyun priv->io_base + _REG(ENCI_SYNC_VSO_ODDLN));
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun /* Macrovision max amplitude change */
1080*4882a593Smuzhiyun writel_relaxed(ENCI_MACV_MAX_AMP_ENABLE_CHANGE |
1081*4882a593Smuzhiyun ENCI_MACV_MAX_AMP_VAL(vmode->enci.macv_max_amp),
1082*4882a593Smuzhiyun priv->io_base + _REG(ENCI_MACV_MAX_AMP));
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun /* Video mode */
1085*4882a593Smuzhiyun writel_relaxed(vmode->enci.video_prog_mode,
1086*4882a593Smuzhiyun priv->io_base + _REG(VENC_VIDEO_PROG_MODE));
1087*4882a593Smuzhiyun writel_relaxed(vmode->enci.video_mode,
1088*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VIDEO_MODE));
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun /*
1091*4882a593Smuzhiyun * Advanced Video Mode :
1092*4882a593Smuzhiyun * Demux shifting 0x2
1093*4882a593Smuzhiyun * Blank line end at line17/22
1094*4882a593Smuzhiyun * High bandwidth Luma Filter
1095*4882a593Smuzhiyun * Low bandwidth Chroma Filter
1096*4882a593Smuzhiyun * Bypass luma low pass filter
1097*4882a593Smuzhiyun * No macrovision on CSYNC
1098*4882a593Smuzhiyun */
1099*4882a593Smuzhiyun writel_relaxed(ENCI_VIDEO_MODE_ADV_DMXMD(2) |
1100*4882a593Smuzhiyun ENCI_VIDEO_MODE_ADV_VBICTL_LINE_17_22 |
1101*4882a593Smuzhiyun ENCI_VIDEO_MODE_ADV_YBW_HIGH,
1102*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VIDEO_MODE_ADV));
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun writel(vmode->enci.sch_adjust,
1105*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VIDEO_SCH));
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun /* Sync mode : MASTER Master mode, free run, send HSO/VSO out */
1108*4882a593Smuzhiyun writel_relaxed(0x07, priv->io_base + _REG(ENCI_SYNC_MODE));
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun if (vmode->enci.yc_delay)
1111*4882a593Smuzhiyun writel_relaxed(vmode->enci.yc_delay,
1112*4882a593Smuzhiyun priv->io_base + _REG(ENCI_YC_DELAY));
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun /* UNreset Interlaced TV Encoder */
1116*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(ENCI_DBG_PX_RST));
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun /*
1119*4882a593Smuzhiyun * Enable Vfifo2vd and set Y_Cb_Y_Cr:
1120*4882a593Smuzhiyun * Corresponding value:
1121*4882a593Smuzhiyun * Y => 00 or 10
1122*4882a593Smuzhiyun * Cb => 01
1123*4882a593Smuzhiyun * Cr => 11
1124*4882a593Smuzhiyun * Ex: 0x4e => 01001110 would mean Cb/Y/Cr/Y
1125*4882a593Smuzhiyun */
1126*4882a593Smuzhiyun writel_relaxed(ENCI_VFIFO2VD_CTL_ENABLE |
1127*4882a593Smuzhiyun ENCI_VFIFO2VD_CTL_VD_SEL(0x4e),
1128*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VFIFO2VD_CTL));
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun /* Timings */
1131*4882a593Smuzhiyun writel_relaxed(vmode->enci.pixel_start,
1132*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VFIFO2VD_PIXEL_START));
1133*4882a593Smuzhiyun writel_relaxed(vmode->enci.pixel_end,
1134*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VFIFO2VD_PIXEL_END));
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun writel_relaxed(vmode->enci.top_field_line_start,
1137*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VFIFO2VD_LINE_TOP_START));
1138*4882a593Smuzhiyun writel_relaxed(vmode->enci.top_field_line_end,
1139*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VFIFO2VD_LINE_TOP_END));
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun writel_relaxed(vmode->enci.bottom_field_line_start,
1142*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VFIFO2VD_LINE_BOT_START));
1143*4882a593Smuzhiyun writel_relaxed(vmode->enci.bottom_field_line_end,
1144*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VFIFO2VD_LINE_BOT_END));
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun /* Select ENCI for VIU */
1147*4882a593Smuzhiyun meson_vpp_setup_mux(priv, MESON_VIU_VPP_MUX_ENCI);
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun /* Interlace video enable */
1150*4882a593Smuzhiyun writel_relaxed(ENCI_VIDEO_EN_ENABLE,
1151*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VIDEO_EN));
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun lines_f0 = mode->vtotal >> 1;
1154*4882a593Smuzhiyun lines_f1 = lines_f0 + 1;
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun de_h_begin = modulo(readl_relaxed(priv->io_base +
1157*4882a593Smuzhiyun _REG(ENCI_VFIFO2VD_PIXEL_START))
1158*4882a593Smuzhiyun + venc_hdmi_latency,
1159*4882a593Smuzhiyun total_pixels_venc);
1160*4882a593Smuzhiyun de_h_end = modulo(de_h_begin + active_pixels_venc,
1161*4882a593Smuzhiyun total_pixels_venc);
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun writel_relaxed(de_h_begin,
1164*4882a593Smuzhiyun priv->io_base + _REG(ENCI_DE_H_BEGIN));
1165*4882a593Smuzhiyun writel_relaxed(de_h_end,
1166*4882a593Smuzhiyun priv->io_base + _REG(ENCI_DE_H_END));
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun de_v_begin_even = readl_relaxed(priv->io_base +
1169*4882a593Smuzhiyun _REG(ENCI_VFIFO2VD_LINE_TOP_START));
1170*4882a593Smuzhiyun de_v_end_even = de_v_begin_even + mode->vdisplay;
1171*4882a593Smuzhiyun de_v_begin_odd = readl_relaxed(priv->io_base +
1172*4882a593Smuzhiyun _REG(ENCI_VFIFO2VD_LINE_BOT_START));
1173*4882a593Smuzhiyun de_v_end_odd = de_v_begin_odd + mode->vdisplay;
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun writel_relaxed(de_v_begin_even,
1176*4882a593Smuzhiyun priv->io_base + _REG(ENCI_DE_V_BEGIN_EVEN));
1177*4882a593Smuzhiyun writel_relaxed(de_v_end_even,
1178*4882a593Smuzhiyun priv->io_base + _REG(ENCI_DE_V_END_EVEN));
1179*4882a593Smuzhiyun writel_relaxed(de_v_begin_odd,
1180*4882a593Smuzhiyun priv->io_base + _REG(ENCI_DE_V_BEGIN_ODD));
1181*4882a593Smuzhiyun writel_relaxed(de_v_end_odd,
1182*4882a593Smuzhiyun priv->io_base + _REG(ENCI_DE_V_END_ODD));
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun /* Program Hsync timing */
1185*4882a593Smuzhiyun hs_begin = de_h_end + front_porch_venc;
1186*4882a593Smuzhiyun if (de_h_end + front_porch_venc >= total_pixels_venc) {
1187*4882a593Smuzhiyun hs_begin -= total_pixels_venc;
1188*4882a593Smuzhiyun vs_adjust = 1;
1189*4882a593Smuzhiyun } else {
1190*4882a593Smuzhiyun hs_begin = de_h_end + front_porch_venc;
1191*4882a593Smuzhiyun vs_adjust = 0;
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun hs_end = modulo(hs_begin + hsync_pixels_venc,
1195*4882a593Smuzhiyun total_pixels_venc);
1196*4882a593Smuzhiyun writel_relaxed(hs_begin,
1197*4882a593Smuzhiyun priv->io_base + _REG(ENCI_DVI_HSO_BEGIN));
1198*4882a593Smuzhiyun writel_relaxed(hs_end,
1199*4882a593Smuzhiyun priv->io_base + _REG(ENCI_DVI_HSO_END));
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun /* Program Vsync timing for even field */
1202*4882a593Smuzhiyun if (((de_v_end_odd - 1) + eof_lines + vs_adjust) >= lines_f1) {
1203*4882a593Smuzhiyun vs_bline_evn = (de_v_end_odd - 1)
1204*4882a593Smuzhiyun + eof_lines
1205*4882a593Smuzhiyun + vs_adjust
1206*4882a593Smuzhiyun - lines_f1;
1207*4882a593Smuzhiyun vs_eline_evn = vs_bline_evn + vsync_lines;
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun writel_relaxed(vs_bline_evn,
1210*4882a593Smuzhiyun priv->io_base + _REG(ENCI_DVI_VSO_BLINE_EVN));
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun writel_relaxed(vs_eline_evn,
1213*4882a593Smuzhiyun priv->io_base + _REG(ENCI_DVI_VSO_ELINE_EVN));
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun writel_relaxed(hs_begin,
1216*4882a593Smuzhiyun priv->io_base + _REG(ENCI_DVI_VSO_BEGIN_EVN));
1217*4882a593Smuzhiyun writel_relaxed(hs_begin,
1218*4882a593Smuzhiyun priv->io_base + _REG(ENCI_DVI_VSO_END_EVN));
1219*4882a593Smuzhiyun } else {
1220*4882a593Smuzhiyun vs_bline_odd = (de_v_end_odd - 1)
1221*4882a593Smuzhiyun + eof_lines
1222*4882a593Smuzhiyun + vs_adjust;
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun writel_relaxed(vs_bline_odd,
1225*4882a593Smuzhiyun priv->io_base + _REG(ENCI_DVI_VSO_BLINE_ODD));
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun writel_relaxed(hs_begin,
1228*4882a593Smuzhiyun priv->io_base + _REG(ENCI_DVI_VSO_BEGIN_ODD));
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun if ((vs_bline_odd + vsync_lines) >= lines_f1) {
1231*4882a593Smuzhiyun vs_eline_evn = vs_bline_odd
1232*4882a593Smuzhiyun + vsync_lines
1233*4882a593Smuzhiyun - lines_f1;
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun writel_relaxed(vs_eline_evn, priv->io_base
1236*4882a593Smuzhiyun + _REG(ENCI_DVI_VSO_ELINE_EVN));
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun writel_relaxed(hs_begin, priv->io_base
1239*4882a593Smuzhiyun + _REG(ENCI_DVI_VSO_END_EVN));
1240*4882a593Smuzhiyun } else {
1241*4882a593Smuzhiyun vs_eline_odd = vs_bline_odd
1242*4882a593Smuzhiyun + vsync_lines;
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun writel_relaxed(vs_eline_odd, priv->io_base
1245*4882a593Smuzhiyun + _REG(ENCI_DVI_VSO_ELINE_ODD));
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun writel_relaxed(hs_begin, priv->io_base
1248*4882a593Smuzhiyun + _REG(ENCI_DVI_VSO_END_ODD));
1249*4882a593Smuzhiyun }
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun /* Program Vsync timing for odd field */
1253*4882a593Smuzhiyun if (((de_v_end_even - 1) + (eof_lines + 1)) >= lines_f0) {
1254*4882a593Smuzhiyun vs_bline_odd = (de_v_end_even - 1)
1255*4882a593Smuzhiyun + (eof_lines + 1)
1256*4882a593Smuzhiyun - lines_f0;
1257*4882a593Smuzhiyun vs_eline_odd = vs_bline_odd + vsync_lines;
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun writel_relaxed(vs_bline_odd,
1260*4882a593Smuzhiyun priv->io_base + _REG(ENCI_DVI_VSO_BLINE_ODD));
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun writel_relaxed(vs_eline_odd,
1263*4882a593Smuzhiyun priv->io_base + _REG(ENCI_DVI_VSO_ELINE_ODD));
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun vso_begin_odd = modulo(hs_begin
1266*4882a593Smuzhiyun + (total_pixels_venc >> 1),
1267*4882a593Smuzhiyun total_pixels_venc);
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun writel_relaxed(vso_begin_odd,
1270*4882a593Smuzhiyun priv->io_base + _REG(ENCI_DVI_VSO_BEGIN_ODD));
1271*4882a593Smuzhiyun writel_relaxed(vso_begin_odd,
1272*4882a593Smuzhiyun priv->io_base + _REG(ENCI_DVI_VSO_END_ODD));
1273*4882a593Smuzhiyun } else {
1274*4882a593Smuzhiyun vs_bline_evn = (de_v_end_even - 1)
1275*4882a593Smuzhiyun + (eof_lines + 1);
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun writel_relaxed(vs_bline_evn,
1278*4882a593Smuzhiyun priv->io_base + _REG(ENCI_DVI_VSO_BLINE_EVN));
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun vso_begin_evn = modulo(hs_begin
1281*4882a593Smuzhiyun + (total_pixels_venc >> 1),
1282*4882a593Smuzhiyun total_pixels_venc);
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun writel_relaxed(vso_begin_evn, priv->io_base
1285*4882a593Smuzhiyun + _REG(ENCI_DVI_VSO_BEGIN_EVN));
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun if (vs_bline_evn + vsync_lines >= lines_f0) {
1288*4882a593Smuzhiyun vs_eline_odd = vs_bline_evn
1289*4882a593Smuzhiyun + vsync_lines
1290*4882a593Smuzhiyun - lines_f0;
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun writel_relaxed(vs_eline_odd, priv->io_base
1293*4882a593Smuzhiyun + _REG(ENCI_DVI_VSO_ELINE_ODD));
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun writel_relaxed(vso_begin_evn, priv->io_base
1296*4882a593Smuzhiyun + _REG(ENCI_DVI_VSO_END_ODD));
1297*4882a593Smuzhiyun } else {
1298*4882a593Smuzhiyun vs_eline_evn = vs_bline_evn + vsync_lines;
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun writel_relaxed(vs_eline_evn, priv->io_base
1301*4882a593Smuzhiyun + _REG(ENCI_DVI_VSO_ELINE_EVN));
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun writel_relaxed(vso_begin_evn, priv->io_base
1304*4882a593Smuzhiyun + _REG(ENCI_DVI_VSO_END_EVN));
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun } else {
1308*4882a593Smuzhiyun writel_relaxed(vmode->encp.dvi_settings,
1309*4882a593Smuzhiyun priv->io_base + _REG(VENC_DVI_SETTING));
1310*4882a593Smuzhiyun writel_relaxed(vmode->encp.video_mode,
1311*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_MODE));
1312*4882a593Smuzhiyun writel_relaxed(vmode->encp.video_mode_adv,
1313*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_MODE_ADV));
1314*4882a593Smuzhiyun if (vmode->encp.video_prog_mode_present)
1315*4882a593Smuzhiyun writel_relaxed(vmode->encp.video_prog_mode,
1316*4882a593Smuzhiyun priv->io_base + _REG(VENC_VIDEO_PROG_MODE));
1317*4882a593Smuzhiyun if (vmode->encp.video_sync_mode_present)
1318*4882a593Smuzhiyun writel_relaxed(vmode->encp.video_sync_mode,
1319*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_SYNC_MODE));
1320*4882a593Smuzhiyun if (vmode->encp.video_yc_dly_present)
1321*4882a593Smuzhiyun writel_relaxed(vmode->encp.video_yc_dly,
1322*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_YC_DLY));
1323*4882a593Smuzhiyun if (vmode->encp.video_rgb_ctrl_present)
1324*4882a593Smuzhiyun writel_relaxed(vmode->encp.video_rgb_ctrl,
1325*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_RGB_CTRL));
1326*4882a593Smuzhiyun if (vmode->encp.video_filt_ctrl_present)
1327*4882a593Smuzhiyun writel_relaxed(vmode->encp.video_filt_ctrl,
1328*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_FILT_CTRL));
1329*4882a593Smuzhiyun if (vmode->encp.video_ofld_voav_ofst_present)
1330*4882a593Smuzhiyun writel_relaxed(vmode->encp.video_ofld_voav_ofst,
1331*4882a593Smuzhiyun priv->io_base
1332*4882a593Smuzhiyun + _REG(ENCP_VIDEO_OFLD_VOAV_OFST));
1333*4882a593Smuzhiyun writel_relaxed(vmode->encp.yfp1_htime,
1334*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_YFP1_HTIME));
1335*4882a593Smuzhiyun writel_relaxed(vmode->encp.yfp2_htime,
1336*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_YFP2_HTIME));
1337*4882a593Smuzhiyun writel_relaxed(vmode->encp.max_pxcnt,
1338*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_MAX_PXCNT));
1339*4882a593Smuzhiyun writel_relaxed(vmode->encp.hspuls_begin,
1340*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_HSPULS_BEGIN));
1341*4882a593Smuzhiyun writel_relaxed(vmode->encp.hspuls_end,
1342*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_HSPULS_END));
1343*4882a593Smuzhiyun writel_relaxed(vmode->encp.hspuls_switch,
1344*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_HSPULS_SWITCH));
1345*4882a593Smuzhiyun writel_relaxed(vmode->encp.vspuls_begin,
1346*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_VSPULS_BEGIN));
1347*4882a593Smuzhiyun writel_relaxed(vmode->encp.vspuls_end,
1348*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_VSPULS_END));
1349*4882a593Smuzhiyun writel_relaxed(vmode->encp.vspuls_bline,
1350*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_VSPULS_BLINE));
1351*4882a593Smuzhiyun writel_relaxed(vmode->encp.vspuls_eline,
1352*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_VSPULS_ELINE));
1353*4882a593Smuzhiyun if (vmode->encp.eqpuls_begin_present)
1354*4882a593Smuzhiyun writel_relaxed(vmode->encp.eqpuls_begin,
1355*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_EQPULS_BEGIN));
1356*4882a593Smuzhiyun if (vmode->encp.eqpuls_end_present)
1357*4882a593Smuzhiyun writel_relaxed(vmode->encp.eqpuls_end,
1358*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_EQPULS_END));
1359*4882a593Smuzhiyun if (vmode->encp.eqpuls_bline_present)
1360*4882a593Smuzhiyun writel_relaxed(vmode->encp.eqpuls_bline,
1361*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_EQPULS_BLINE));
1362*4882a593Smuzhiyun if (vmode->encp.eqpuls_eline_present)
1363*4882a593Smuzhiyun writel_relaxed(vmode->encp.eqpuls_eline,
1364*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_EQPULS_ELINE));
1365*4882a593Smuzhiyun writel_relaxed(vmode->encp.havon_begin,
1366*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_HAVON_BEGIN));
1367*4882a593Smuzhiyun writel_relaxed(vmode->encp.havon_end,
1368*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_HAVON_END));
1369*4882a593Smuzhiyun writel_relaxed(vmode->encp.vavon_bline,
1370*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_VAVON_BLINE));
1371*4882a593Smuzhiyun writel_relaxed(vmode->encp.vavon_eline,
1372*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_VAVON_ELINE));
1373*4882a593Smuzhiyun writel_relaxed(vmode->encp.hso_begin,
1374*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_HSO_BEGIN));
1375*4882a593Smuzhiyun writel_relaxed(vmode->encp.hso_end,
1376*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_HSO_END));
1377*4882a593Smuzhiyun writel_relaxed(vmode->encp.vso_begin,
1378*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_VSO_BEGIN));
1379*4882a593Smuzhiyun writel_relaxed(vmode->encp.vso_end,
1380*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_VSO_END));
1381*4882a593Smuzhiyun writel_relaxed(vmode->encp.vso_bline,
1382*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_VSO_BLINE));
1383*4882a593Smuzhiyun if (vmode->encp.vso_eline_present)
1384*4882a593Smuzhiyun writel_relaxed(vmode->encp.vso_eline,
1385*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_VSO_ELINE));
1386*4882a593Smuzhiyun if (vmode->encp.sy_val_present)
1387*4882a593Smuzhiyun writel_relaxed(vmode->encp.sy_val,
1388*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_SY_VAL));
1389*4882a593Smuzhiyun if (vmode->encp.sy2_val_present)
1390*4882a593Smuzhiyun writel_relaxed(vmode->encp.sy2_val,
1391*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_SY2_VAL));
1392*4882a593Smuzhiyun writel_relaxed(vmode->encp.max_lncnt,
1393*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_MAX_LNCNT));
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun writel_relaxed(1, priv->io_base + _REG(ENCP_VIDEO_EN));
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun /* Set DE signal’s polarity is active high */
1398*4882a593Smuzhiyun writel_bits_relaxed(ENCP_VIDEO_MODE_DE_V_HIGH,
1399*4882a593Smuzhiyun ENCP_VIDEO_MODE_DE_V_HIGH,
1400*4882a593Smuzhiyun priv->io_base + _REG(ENCP_VIDEO_MODE));
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun /* Program DE timing */
1403*4882a593Smuzhiyun de_h_begin = modulo(readl_relaxed(priv->io_base +
1404*4882a593Smuzhiyun _REG(ENCP_VIDEO_HAVON_BEGIN))
1405*4882a593Smuzhiyun + venc_hdmi_latency,
1406*4882a593Smuzhiyun total_pixels_venc);
1407*4882a593Smuzhiyun de_h_end = modulo(de_h_begin + active_pixels_venc,
1408*4882a593Smuzhiyun total_pixels_venc);
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun writel_relaxed(de_h_begin,
1411*4882a593Smuzhiyun priv->io_base + _REG(ENCP_DE_H_BEGIN));
1412*4882a593Smuzhiyun writel_relaxed(de_h_end,
1413*4882a593Smuzhiyun priv->io_base + _REG(ENCP_DE_H_END));
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun /* Program DE timing for even field */
1416*4882a593Smuzhiyun de_v_begin_even = readl_relaxed(priv->io_base
1417*4882a593Smuzhiyun + _REG(ENCP_VIDEO_VAVON_BLINE));
1418*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1419*4882a593Smuzhiyun de_v_end_even = de_v_begin_even +
1420*4882a593Smuzhiyun (mode->vdisplay / 2);
1421*4882a593Smuzhiyun else
1422*4882a593Smuzhiyun de_v_end_even = de_v_begin_even + mode->vdisplay;
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun writel_relaxed(de_v_begin_even,
1425*4882a593Smuzhiyun priv->io_base + _REG(ENCP_DE_V_BEGIN_EVEN));
1426*4882a593Smuzhiyun writel_relaxed(de_v_end_even,
1427*4882a593Smuzhiyun priv->io_base + _REG(ENCP_DE_V_END_EVEN));
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun /* Program DE timing for odd field if needed */
1430*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1431*4882a593Smuzhiyun unsigned int ofld_voav_ofst =
1432*4882a593Smuzhiyun readl_relaxed(priv->io_base +
1433*4882a593Smuzhiyun _REG(ENCP_VIDEO_OFLD_VOAV_OFST));
1434*4882a593Smuzhiyun de_v_begin_odd = to_signed((ofld_voav_ofst & 0xf0) >> 4)
1435*4882a593Smuzhiyun + de_v_begin_even
1436*4882a593Smuzhiyun + ((mode->vtotal - 1) / 2);
1437*4882a593Smuzhiyun de_v_end_odd = de_v_begin_odd + (mode->vdisplay / 2);
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun writel_relaxed(de_v_begin_odd,
1440*4882a593Smuzhiyun priv->io_base + _REG(ENCP_DE_V_BEGIN_ODD));
1441*4882a593Smuzhiyun writel_relaxed(de_v_end_odd,
1442*4882a593Smuzhiyun priv->io_base + _REG(ENCP_DE_V_END_ODD));
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun /* Program Hsync timing */
1446*4882a593Smuzhiyun if ((de_h_end + front_porch_venc) >= total_pixels_venc) {
1447*4882a593Smuzhiyun hs_begin = de_h_end
1448*4882a593Smuzhiyun + front_porch_venc
1449*4882a593Smuzhiyun - total_pixels_venc;
1450*4882a593Smuzhiyun vs_adjust = 1;
1451*4882a593Smuzhiyun } else {
1452*4882a593Smuzhiyun hs_begin = de_h_end
1453*4882a593Smuzhiyun + front_porch_venc;
1454*4882a593Smuzhiyun vs_adjust = 0;
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun hs_end = modulo(hs_begin + hsync_pixels_venc,
1458*4882a593Smuzhiyun total_pixels_venc);
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun writel_relaxed(hs_begin,
1461*4882a593Smuzhiyun priv->io_base + _REG(ENCP_DVI_HSO_BEGIN));
1462*4882a593Smuzhiyun writel_relaxed(hs_end,
1463*4882a593Smuzhiyun priv->io_base + _REG(ENCP_DVI_HSO_END));
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun /* Program Vsync timing for even field */
1466*4882a593Smuzhiyun if (de_v_begin_even >=
1467*4882a593Smuzhiyun (sof_lines + vsync_lines + (1 - vs_adjust)))
1468*4882a593Smuzhiyun vs_bline_evn = de_v_begin_even
1469*4882a593Smuzhiyun - sof_lines
1470*4882a593Smuzhiyun - vsync_lines
1471*4882a593Smuzhiyun - (1 - vs_adjust);
1472*4882a593Smuzhiyun else
1473*4882a593Smuzhiyun vs_bline_evn = mode->vtotal
1474*4882a593Smuzhiyun + de_v_begin_even
1475*4882a593Smuzhiyun - sof_lines
1476*4882a593Smuzhiyun - vsync_lines
1477*4882a593Smuzhiyun - (1 - vs_adjust);
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun vs_eline_evn = modulo(vs_bline_evn + vsync_lines,
1480*4882a593Smuzhiyun mode->vtotal);
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun writel_relaxed(vs_bline_evn,
1483*4882a593Smuzhiyun priv->io_base + _REG(ENCP_DVI_VSO_BLINE_EVN));
1484*4882a593Smuzhiyun writel_relaxed(vs_eline_evn,
1485*4882a593Smuzhiyun priv->io_base + _REG(ENCP_DVI_VSO_ELINE_EVN));
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun vso_begin_evn = hs_begin;
1488*4882a593Smuzhiyun writel_relaxed(vso_begin_evn,
1489*4882a593Smuzhiyun priv->io_base + _REG(ENCP_DVI_VSO_BEGIN_EVN));
1490*4882a593Smuzhiyun writel_relaxed(vso_begin_evn,
1491*4882a593Smuzhiyun priv->io_base + _REG(ENCP_DVI_VSO_END_EVN));
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun /* Program Vsync timing for odd field if needed */
1494*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1495*4882a593Smuzhiyun vs_bline_odd = (de_v_begin_odd - 1)
1496*4882a593Smuzhiyun - sof_lines
1497*4882a593Smuzhiyun - vsync_lines;
1498*4882a593Smuzhiyun vs_eline_odd = (de_v_begin_odd - 1)
1499*4882a593Smuzhiyun - vsync_lines;
1500*4882a593Smuzhiyun vso_begin_odd = modulo(hs_begin
1501*4882a593Smuzhiyun + (total_pixels_venc >> 1),
1502*4882a593Smuzhiyun total_pixels_venc);
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun writel_relaxed(vs_bline_odd,
1505*4882a593Smuzhiyun priv->io_base + _REG(ENCP_DVI_VSO_BLINE_ODD));
1506*4882a593Smuzhiyun writel_relaxed(vs_eline_odd,
1507*4882a593Smuzhiyun priv->io_base + _REG(ENCP_DVI_VSO_ELINE_ODD));
1508*4882a593Smuzhiyun writel_relaxed(vso_begin_odd,
1509*4882a593Smuzhiyun priv->io_base + _REG(ENCP_DVI_VSO_BEGIN_ODD));
1510*4882a593Smuzhiyun writel_relaxed(vso_begin_odd,
1511*4882a593Smuzhiyun priv->io_base + _REG(ENCP_DVI_VSO_END_ODD));
1512*4882a593Smuzhiyun }
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun /* Select ENCP for VIU */
1515*4882a593Smuzhiyun meson_vpp_setup_mux(priv, MESON_VIU_VPP_MUX_ENCP);
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun /* Set VPU HDMI setting */
1519*4882a593Smuzhiyun /* Select ENCP or ENCI data to HDMI */
1520*4882a593Smuzhiyun if (use_enci)
1521*4882a593Smuzhiyun reg = VPU_HDMI_ENCI_DATA_TO_HDMI;
1522*4882a593Smuzhiyun else
1523*4882a593Smuzhiyun reg = VPU_HDMI_ENCP_DATA_TO_HDMI;
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun /* Invert polarity of HSYNC from VENC */
1526*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_PHSYNC)
1527*4882a593Smuzhiyun reg |= VPU_HDMI_INV_HSYNC;
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun /* Invert polarity of VSYNC from VENC */
1530*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_PVSYNC)
1531*4882a593Smuzhiyun reg |= VPU_HDMI_INV_VSYNC;
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun /* Output data format */
1534*4882a593Smuzhiyun reg |= ycrcb_map;
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun /*
1537*4882a593Smuzhiyun * Write rate to the async FIFO between VENC and HDMI.
1538*4882a593Smuzhiyun * One write every 2 wr_clk.
1539*4882a593Smuzhiyun */
1540*4882a593Smuzhiyun if (venc_repeat || yuv420_mode)
1541*4882a593Smuzhiyun reg |= VPU_HDMI_WR_RATE(2);
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun /*
1544*4882a593Smuzhiyun * Read rate to the async FIFO between VENC and HDMI.
1545*4882a593Smuzhiyun * One read every 2 wr_clk.
1546*4882a593Smuzhiyun */
1547*4882a593Smuzhiyun if (hdmi_repeat)
1548*4882a593Smuzhiyun reg |= VPU_HDMI_RD_RATE(2);
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun writel_relaxed(reg, priv->io_base + _REG(VPU_HDMI_SETTING));
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun priv->venc.hdmi_repeat = hdmi_repeat;
1553*4882a593Smuzhiyun priv->venc.venc_repeat = venc_repeat;
1554*4882a593Smuzhiyun priv->venc.hdmi_use_enci = use_enci;
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun priv->venc.current_mode = MESON_VENC_MODE_HDMI;
1557*4882a593Smuzhiyun }
1558*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(meson_venc_hdmi_mode_set);
1559*4882a593Smuzhiyun
meson_venci_cvbs_mode_set(struct meson_drm * priv,struct meson_cvbs_enci_mode * mode)1560*4882a593Smuzhiyun void meson_venci_cvbs_mode_set(struct meson_drm *priv,
1561*4882a593Smuzhiyun struct meson_cvbs_enci_mode *mode)
1562*4882a593Smuzhiyun {
1563*4882a593Smuzhiyun u32 reg;
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun if (mode->mode_tag == priv->venc.current_mode)
1566*4882a593Smuzhiyun return;
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun /* CVBS Filter settings */
1569*4882a593Smuzhiyun writel_relaxed(ENCI_CFILT_CMPT_SEL_HIGH | 0x10,
1570*4882a593Smuzhiyun priv->io_base + _REG(ENCI_CFILT_CTRL));
1571*4882a593Smuzhiyun writel_relaxed(ENCI_CFILT_CMPT_CR_DLY(2) |
1572*4882a593Smuzhiyun ENCI_CFILT_CMPT_CB_DLY(1),
1573*4882a593Smuzhiyun priv->io_base + _REG(ENCI_CFILT_CTRL2));
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun /* Digital Video Select : Interlace, clk27 clk, external */
1576*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(VENC_DVI_SETTING));
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun /* Reset Video Mode */
1579*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(ENCI_VIDEO_MODE));
1580*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(ENCI_VIDEO_MODE_ADV));
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun /* Horizontal sync signal output */
1583*4882a593Smuzhiyun writel_relaxed(mode->hso_begin,
1584*4882a593Smuzhiyun priv->io_base + _REG(ENCI_SYNC_HSO_BEGIN));
1585*4882a593Smuzhiyun writel_relaxed(mode->hso_end,
1586*4882a593Smuzhiyun priv->io_base + _REG(ENCI_SYNC_HSO_END));
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun /* Vertical Sync lines */
1589*4882a593Smuzhiyun writel_relaxed(mode->vso_even,
1590*4882a593Smuzhiyun priv->io_base + _REG(ENCI_SYNC_VSO_EVNLN));
1591*4882a593Smuzhiyun writel_relaxed(mode->vso_odd,
1592*4882a593Smuzhiyun priv->io_base + _REG(ENCI_SYNC_VSO_ODDLN));
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun /* Macrovision max amplitude change */
1595*4882a593Smuzhiyun writel_relaxed(ENCI_MACV_MAX_AMP_ENABLE_CHANGE |
1596*4882a593Smuzhiyun ENCI_MACV_MAX_AMP_VAL(mode->macv_max_amp),
1597*4882a593Smuzhiyun priv->io_base + _REG(ENCI_MACV_MAX_AMP));
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun /* Video mode */
1600*4882a593Smuzhiyun writel_relaxed(mode->video_prog_mode,
1601*4882a593Smuzhiyun priv->io_base + _REG(VENC_VIDEO_PROG_MODE));
1602*4882a593Smuzhiyun writel_relaxed(mode->video_mode,
1603*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VIDEO_MODE));
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun /*
1606*4882a593Smuzhiyun * Advanced Video Mode :
1607*4882a593Smuzhiyun * Demux shifting 0x2
1608*4882a593Smuzhiyun * Blank line end at line17/22
1609*4882a593Smuzhiyun * High bandwidth Luma Filter
1610*4882a593Smuzhiyun * Low bandwidth Chroma Filter
1611*4882a593Smuzhiyun * Bypass luma low pass filter
1612*4882a593Smuzhiyun * No macrovision on CSYNC
1613*4882a593Smuzhiyun */
1614*4882a593Smuzhiyun writel_relaxed(ENCI_VIDEO_MODE_ADV_DMXMD(2) |
1615*4882a593Smuzhiyun ENCI_VIDEO_MODE_ADV_VBICTL_LINE_17_22 |
1616*4882a593Smuzhiyun ENCI_VIDEO_MODE_ADV_YBW_HIGH,
1617*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VIDEO_MODE_ADV));
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun writel(mode->sch_adjust, priv->io_base + _REG(ENCI_VIDEO_SCH));
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun /* Sync mode : MASTER Master mode, free run, send HSO/VSO out */
1622*4882a593Smuzhiyun writel_relaxed(0x07, priv->io_base + _REG(ENCI_SYNC_MODE));
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun /* 0x3 Y, C, and Component Y delay */
1625*4882a593Smuzhiyun writel_relaxed(mode->yc_delay, priv->io_base + _REG(ENCI_YC_DELAY));
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun /* Timings */
1628*4882a593Smuzhiyun writel_relaxed(mode->pixel_start,
1629*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VFIFO2VD_PIXEL_START));
1630*4882a593Smuzhiyun writel_relaxed(mode->pixel_end,
1631*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VFIFO2VD_PIXEL_END));
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun writel_relaxed(mode->top_field_line_start,
1634*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VFIFO2VD_LINE_TOP_START));
1635*4882a593Smuzhiyun writel_relaxed(mode->top_field_line_end,
1636*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VFIFO2VD_LINE_TOP_END));
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun writel_relaxed(mode->bottom_field_line_start,
1639*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VFIFO2VD_LINE_BOT_START));
1640*4882a593Smuzhiyun writel_relaxed(mode->bottom_field_line_end,
1641*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VFIFO2VD_LINE_BOT_END));
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun /* Internal Venc, Internal VIU Sync, Internal Vencoder */
1644*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(VENC_SYNC_ROUTE));
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun /* UNreset Interlaced TV Encoder */
1647*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(ENCI_DBG_PX_RST));
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun /*
1650*4882a593Smuzhiyun * Enable Vfifo2vd and set Y_Cb_Y_Cr:
1651*4882a593Smuzhiyun * Corresponding value:
1652*4882a593Smuzhiyun * Y => 00 or 10
1653*4882a593Smuzhiyun * Cb => 01
1654*4882a593Smuzhiyun * Cr => 11
1655*4882a593Smuzhiyun * Ex: 0x4e => 01001110 would mean Cb/Y/Cr/Y
1656*4882a593Smuzhiyun */
1657*4882a593Smuzhiyun writel_relaxed(ENCI_VFIFO2VD_CTL_ENABLE |
1658*4882a593Smuzhiyun ENCI_VFIFO2VD_CTL_VD_SEL(0x4e),
1659*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VFIFO2VD_CTL));
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun /* Power UP Dacs */
1662*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(VENC_VDAC_SETTING));
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun /* Video Upsampling */
1665*4882a593Smuzhiyun /*
1666*4882a593Smuzhiyun * CTRL0, CTRL1 and CTRL2:
1667*4882a593Smuzhiyun * Filter0: input data sample every 2 cloks
1668*4882a593Smuzhiyun * Filter1: filtering and upsample enable
1669*4882a593Smuzhiyun */
1670*4882a593Smuzhiyun reg = VENC_UPSAMPLE_CTRL_F0_2_CLK_RATIO | VENC_UPSAMPLE_CTRL_F1_EN |
1671*4882a593Smuzhiyun VENC_UPSAMPLE_CTRL_F1_UPSAMPLE_EN;
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun /*
1674*4882a593Smuzhiyun * Upsample CTRL0:
1675*4882a593Smuzhiyun * Interlace High Bandwidth Luma
1676*4882a593Smuzhiyun */
1677*4882a593Smuzhiyun writel_relaxed(VENC_UPSAMPLE_CTRL_INTERLACE_HIGH_LUMA | reg,
1678*4882a593Smuzhiyun priv->io_base + _REG(VENC_UPSAMPLE_CTRL0));
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun /*
1681*4882a593Smuzhiyun * Upsample CTRL1:
1682*4882a593Smuzhiyun * Interlace Pb
1683*4882a593Smuzhiyun */
1684*4882a593Smuzhiyun writel_relaxed(VENC_UPSAMPLE_CTRL_INTERLACE_PB | reg,
1685*4882a593Smuzhiyun priv->io_base + _REG(VENC_UPSAMPLE_CTRL1));
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun /*
1688*4882a593Smuzhiyun * Upsample CTRL2:
1689*4882a593Smuzhiyun * Interlace R
1690*4882a593Smuzhiyun */
1691*4882a593Smuzhiyun writel_relaxed(VENC_UPSAMPLE_CTRL_INTERLACE_PR | reg,
1692*4882a593Smuzhiyun priv->io_base + _REG(VENC_UPSAMPLE_CTRL2));
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun /* Select Interlace Y DACs */
1695*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(VENC_VDAC_DACSEL0));
1696*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(VENC_VDAC_DACSEL1));
1697*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(VENC_VDAC_DACSEL2));
1698*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(VENC_VDAC_DACSEL3));
1699*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(VENC_VDAC_DACSEL4));
1700*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(VENC_VDAC_DACSEL5));
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun /* Select ENCI for VIU */
1703*4882a593Smuzhiyun meson_vpp_setup_mux(priv, MESON_VIU_VPP_MUX_ENCI);
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun /* Enable ENCI FIFO */
1706*4882a593Smuzhiyun writel_relaxed(VENC_VDAC_FIFO_EN_ENCI_ENABLE,
1707*4882a593Smuzhiyun priv->io_base + _REG(VENC_VDAC_FIFO_CTRL));
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun /* Select ENCI DACs 0, 1, 4, and 5 */
1710*4882a593Smuzhiyun writel_relaxed(0x11, priv->io_base + _REG(ENCI_DACSEL_0));
1711*4882a593Smuzhiyun writel_relaxed(0x11, priv->io_base + _REG(ENCI_DACSEL_1));
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun /* Interlace video enable */
1714*4882a593Smuzhiyun writel_relaxed(ENCI_VIDEO_EN_ENABLE,
1715*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VIDEO_EN));
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun /* Configure Video Saturation / Contrast / Brightness / Hue */
1718*4882a593Smuzhiyun writel_relaxed(mode->video_saturation,
1719*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VIDEO_SAT));
1720*4882a593Smuzhiyun writel_relaxed(mode->video_contrast,
1721*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VIDEO_CONT));
1722*4882a593Smuzhiyun writel_relaxed(mode->video_brightness,
1723*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VIDEO_BRIGHT));
1724*4882a593Smuzhiyun writel_relaxed(mode->video_hue,
1725*4882a593Smuzhiyun priv->io_base + _REG(ENCI_VIDEO_HUE));
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun /* Enable DAC0 Filter */
1728*4882a593Smuzhiyun writel_relaxed(VENC_VDAC_DAC0_FILT_CTRL0_EN,
1729*4882a593Smuzhiyun priv->io_base + _REG(VENC_VDAC_DAC0_FILT_CTRL0));
1730*4882a593Smuzhiyun writel_relaxed(0xfc48, priv->io_base + _REG(VENC_VDAC_DAC0_FILT_CTRL1));
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun /* 0 in Macrovision register 0 */
1733*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(ENCI_MACV_N0));
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun /* Analog Synchronization and color burst value adjust */
1736*4882a593Smuzhiyun writel_relaxed(mode->analog_sync_adj,
1737*4882a593Smuzhiyun priv->io_base + _REG(ENCI_SYNC_ADJ));
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun priv->venc.current_mode = mode->mode_tag;
1740*4882a593Smuzhiyun }
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun /* Returns the current ENCI field polarity */
meson_venci_get_field(struct meson_drm * priv)1743*4882a593Smuzhiyun unsigned int meson_venci_get_field(struct meson_drm *priv)
1744*4882a593Smuzhiyun {
1745*4882a593Smuzhiyun return readl_relaxed(priv->io_base + _REG(ENCI_INFO_READ)) & BIT(29);
1746*4882a593Smuzhiyun }
1747*4882a593Smuzhiyun
meson_venc_enable_vsync(struct meson_drm * priv)1748*4882a593Smuzhiyun void meson_venc_enable_vsync(struct meson_drm *priv)
1749*4882a593Smuzhiyun {
1750*4882a593Smuzhiyun writel_relaxed(VENC_INTCTRL_ENCI_LNRST_INT_EN,
1751*4882a593Smuzhiyun priv->io_base + _REG(VENC_INTCTRL));
1752*4882a593Smuzhiyun regmap_update_bits(priv->hhi, HHI_GCLK_MPEG2, BIT(25), BIT(25));
1753*4882a593Smuzhiyun }
1754*4882a593Smuzhiyun
meson_venc_disable_vsync(struct meson_drm * priv)1755*4882a593Smuzhiyun void meson_venc_disable_vsync(struct meson_drm *priv)
1756*4882a593Smuzhiyun {
1757*4882a593Smuzhiyun regmap_update_bits(priv->hhi, HHI_GCLK_MPEG2, BIT(25), 0);
1758*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(VENC_INTCTRL));
1759*4882a593Smuzhiyun }
1760*4882a593Smuzhiyun
meson_venc_init(struct meson_drm * priv)1761*4882a593Smuzhiyun void meson_venc_init(struct meson_drm *priv)
1762*4882a593Smuzhiyun {
1763*4882a593Smuzhiyun /* Disable CVBS VDAC */
1764*4882a593Smuzhiyun if (meson_vpu_is_compatible(priv, VPU_COMPATIBLE_G12A)) {
1765*4882a593Smuzhiyun regmap_write(priv->hhi, HHI_VDAC_CNTL0_G12A, 0);
1766*4882a593Smuzhiyun regmap_write(priv->hhi, HHI_VDAC_CNTL1_G12A, 8);
1767*4882a593Smuzhiyun } else {
1768*4882a593Smuzhiyun regmap_write(priv->hhi, HHI_VDAC_CNTL0, 0);
1769*4882a593Smuzhiyun regmap_write(priv->hhi, HHI_VDAC_CNTL1, 8);
1770*4882a593Smuzhiyun }
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun /* Power Down Dacs */
1773*4882a593Smuzhiyun writel_relaxed(0xff, priv->io_base + _REG(VENC_VDAC_SETTING));
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun /* Disable HDMI PHY */
1776*4882a593Smuzhiyun regmap_write(priv->hhi, HHI_HDMI_PHY_CNTL0, 0);
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun /* Disable HDMI */
1779*4882a593Smuzhiyun writel_bits_relaxed(VPU_HDMI_ENCI_DATA_TO_HDMI |
1780*4882a593Smuzhiyun VPU_HDMI_ENCP_DATA_TO_HDMI, 0,
1781*4882a593Smuzhiyun priv->io_base + _REG(VPU_HDMI_SETTING));
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun /* Disable all encoders */
1784*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(ENCI_VIDEO_EN));
1785*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(ENCP_VIDEO_EN));
1786*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(ENCL_VIDEO_EN));
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun /* Disable VSync IRQ */
1789*4882a593Smuzhiyun meson_venc_disable_vsync(priv);
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun priv->venc.current_mode = MESON_VENC_MODE_NONE;
1792*4882a593Smuzhiyun }
1793