1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2018 BayLibre, SAS
4*4882a593Smuzhiyun * Author: Neil Armstrong <narmstrong@baylibre.com>
5*4882a593Smuzhiyun * Copyright (C) 2015 Amlogic, Inc. All rights reserved.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/bitfield.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <drm/drm_atomic.h>
11*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
12*4882a593Smuzhiyun #include <drm/drm_device.h>
13*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
14*4882a593Smuzhiyun #include <drm/drm_plane_helper.h>
15*4882a593Smuzhiyun #include <drm/drm_gem_cma_helper.h>
16*4882a593Smuzhiyun #include <drm/drm_fb_cma_helper.h>
17*4882a593Smuzhiyun #include <drm/drm_gem_framebuffer_helper.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "meson_overlay.h"
20*4882a593Smuzhiyun #include "meson_registers.h"
21*4882a593Smuzhiyun #include "meson_viu.h"
22*4882a593Smuzhiyun #include "meson_vpp.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* VD1_IF0_GEN_REG */
25*4882a593Smuzhiyun #define VD_URGENT_CHROMA BIT(28)
26*4882a593Smuzhiyun #define VD_URGENT_LUMA BIT(27)
27*4882a593Smuzhiyun #define VD_HOLD_LINES(lines) FIELD_PREP(GENMASK(24, 19), lines)
28*4882a593Smuzhiyun #define VD_DEMUX_MODE_RGB BIT(16)
29*4882a593Smuzhiyun #define VD_BYTES_PER_PIXEL(val) FIELD_PREP(GENMASK(15, 14), val)
30*4882a593Smuzhiyun #define VD_CHRO_RPT_LASTL_CTRL BIT(6)
31*4882a593Smuzhiyun #define VD_LITTLE_ENDIAN BIT(4)
32*4882a593Smuzhiyun #define VD_SEPARATE_EN BIT(1)
33*4882a593Smuzhiyun #define VD_ENABLE BIT(0)
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* VD1_IF0_CANVAS0 */
36*4882a593Smuzhiyun #define CANVAS_ADDR2(addr) FIELD_PREP(GENMASK(23, 16), addr)
37*4882a593Smuzhiyun #define CANVAS_ADDR1(addr) FIELD_PREP(GENMASK(15, 8), addr)
38*4882a593Smuzhiyun #define CANVAS_ADDR0(addr) FIELD_PREP(GENMASK(7, 0), addr)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* VD1_IF0_LUMA_X0 VD1_IF0_CHROMA_X0 */
41*4882a593Smuzhiyun #define VD_X_START(value) FIELD_PREP(GENMASK(14, 0), value)
42*4882a593Smuzhiyun #define VD_X_END(value) FIELD_PREP(GENMASK(30, 16), value)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* VD1_IF0_LUMA_Y0 VD1_IF0_CHROMA_Y0 */
45*4882a593Smuzhiyun #define VD_Y_START(value) FIELD_PREP(GENMASK(12, 0), value)
46*4882a593Smuzhiyun #define VD_Y_END(value) FIELD_PREP(GENMASK(28, 16), value)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* VD1_IF0_GEN_REG2 */
49*4882a593Smuzhiyun #define VD_COLOR_MAP(value) FIELD_PREP(GENMASK(1, 0), value)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* VIU_VD1_FMT_CTRL */
52*4882a593Smuzhiyun #define VD_HORZ_Y_C_RATIO(value) FIELD_PREP(GENMASK(22, 21), value)
53*4882a593Smuzhiyun #define VD_HORZ_FMT_EN BIT(20)
54*4882a593Smuzhiyun #define VD_VERT_RPT_LINE0 BIT(16)
55*4882a593Smuzhiyun #define VD_VERT_INITIAL_PHASE(value) FIELD_PREP(GENMASK(11, 8), value)
56*4882a593Smuzhiyun #define VD_VERT_PHASE_STEP(value) FIELD_PREP(GENMASK(7, 1), value)
57*4882a593Smuzhiyun #define VD_VERT_FMT_EN BIT(0)
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* VPP_POSTBLEND_VD1_H_START_END */
60*4882a593Smuzhiyun #define VD_H_END(value) FIELD_PREP(GENMASK(11, 0), value)
61*4882a593Smuzhiyun #define VD_H_START(value) FIELD_PREP(GENMASK(27, 16), \
62*4882a593Smuzhiyun ((value) & GENMASK(13, 0)))
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* VPP_POSTBLEND_VD1_V_START_END */
65*4882a593Smuzhiyun #define VD_V_END(value) FIELD_PREP(GENMASK(11, 0), value)
66*4882a593Smuzhiyun #define VD_V_START(value) FIELD_PREP(GENMASK(27, 16), value)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* VPP_BLEND_VD2_V_START_END */
69*4882a593Smuzhiyun #define VD2_V_END(value) FIELD_PREP(GENMASK(11, 0), value)
70*4882a593Smuzhiyun #define VD2_V_START(value) FIELD_PREP(GENMASK(27, 16), value)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* VIU_VD1_FMT_W */
73*4882a593Smuzhiyun #define VD_V_WIDTH(value) FIELD_PREP(GENMASK(11, 0), value)
74*4882a593Smuzhiyun #define VD_H_WIDTH(value) FIELD_PREP(GENMASK(27, 16), value)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* VPP_HSC_REGION12_STARTP VPP_HSC_REGION34_STARTP */
77*4882a593Smuzhiyun #define VD_REGION24_START(value) FIELD_PREP(GENMASK(11, 0), value)
78*4882a593Smuzhiyun #define VD_REGION13_END(value) FIELD_PREP(GENMASK(27, 16), value)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* AFBC_ENABLE */
81*4882a593Smuzhiyun #define AFBC_DEC_ENABLE BIT(8)
82*4882a593Smuzhiyun #define AFBC_FRM_START BIT(0)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* AFBC_MODE */
85*4882a593Smuzhiyun #define AFBC_HORZ_SKIP_UV(value) FIELD_PREP(GENMASK(1, 0), value)
86*4882a593Smuzhiyun #define AFBC_VERT_SKIP_UV(value) FIELD_PREP(GENMASK(3, 2), value)
87*4882a593Smuzhiyun #define AFBC_HORZ_SKIP_Y(value) FIELD_PREP(GENMASK(5, 4), value)
88*4882a593Smuzhiyun #define AFBC_VERT_SKIP_Y(value) FIELD_PREP(GENMASK(7, 6), value)
89*4882a593Smuzhiyun #define AFBC_COMPBITS_YUV(value) FIELD_PREP(GENMASK(13, 8), value)
90*4882a593Smuzhiyun #define AFBC_COMPBITS_8BIT 0
91*4882a593Smuzhiyun #define AFBC_COMPBITS_10BIT (2 | (2 << 2) | (2 << 4))
92*4882a593Smuzhiyun #define AFBC_BURST_LEN(value) FIELD_PREP(GENMASK(15, 14), value)
93*4882a593Smuzhiyun #define AFBC_HOLD_LINE_NUM(value) FIELD_PREP(GENMASK(22, 16), value)
94*4882a593Smuzhiyun #define AFBC_MIF_URGENT(value) FIELD_PREP(GENMASK(25, 24), value)
95*4882a593Smuzhiyun #define AFBC_REV_MODE(value) FIELD_PREP(GENMASK(27, 26), value)
96*4882a593Smuzhiyun #define AFBC_BLK_MEM_MODE BIT(28)
97*4882a593Smuzhiyun #define AFBC_SCATTER_MODE BIT(29)
98*4882a593Smuzhiyun #define AFBC_SOFT_RESET BIT(31)
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* AFBC_SIZE_IN */
101*4882a593Smuzhiyun #define AFBC_HSIZE_IN(value) FIELD_PREP(GENMASK(28, 16), value)
102*4882a593Smuzhiyun #define AFBC_VSIZE_IN(value) FIELD_PREP(GENMASK(12, 0), value)
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* AFBC_DEC_DEF_COLOR */
105*4882a593Smuzhiyun #define AFBC_DEF_COLOR_Y(value) FIELD_PREP(GENMASK(29, 20), value)
106*4882a593Smuzhiyun #define AFBC_DEF_COLOR_U(value) FIELD_PREP(GENMASK(19, 10), value)
107*4882a593Smuzhiyun #define AFBC_DEF_COLOR_V(value) FIELD_PREP(GENMASK(9, 0), value)
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* AFBC_CONV_CTRL */
110*4882a593Smuzhiyun #define AFBC_CONV_LBUF_LEN(value) FIELD_PREP(GENMASK(11, 0), value)
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* AFBC_LBUF_DEPTH */
113*4882a593Smuzhiyun #define AFBC_DEC_LBUF_DEPTH(value) FIELD_PREP(GENMASK(27, 16), value)
114*4882a593Smuzhiyun #define AFBC_MIF_LBUF_DEPTH(value) FIELD_PREP(GENMASK(11, 0), value)
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* AFBC_OUT_XSCOPE/AFBC_SIZE_OUT */
117*4882a593Smuzhiyun #define AFBC_HSIZE_OUT(value) FIELD_PREP(GENMASK(28, 16), value)
118*4882a593Smuzhiyun #define AFBC_VSIZE_OUT(value) FIELD_PREP(GENMASK(12, 0), value)
119*4882a593Smuzhiyun #define AFBC_OUT_HORZ_BGN(value) FIELD_PREP(GENMASK(28, 16), value)
120*4882a593Smuzhiyun #define AFBC_OUT_HORZ_END(value) FIELD_PREP(GENMASK(12, 0), value)
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* AFBC_OUT_YSCOPE */
123*4882a593Smuzhiyun #define AFBC_OUT_VERT_BGN(value) FIELD_PREP(GENMASK(28, 16), value)
124*4882a593Smuzhiyun #define AFBC_OUT_VERT_END(value) FIELD_PREP(GENMASK(12, 0), value)
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* AFBC_VD_CFMT_CTRL */
127*4882a593Smuzhiyun #define AFBC_HORZ_RPT_PIXEL0 BIT(23)
128*4882a593Smuzhiyun #define AFBC_HORZ_Y_C_RATIO(value) FIELD_PREP(GENMASK(22, 21), value)
129*4882a593Smuzhiyun #define AFBC_HORZ_FMT_EN BIT(20)
130*4882a593Smuzhiyun #define AFBC_VERT_RPT_LINE0 BIT(16)
131*4882a593Smuzhiyun #define AFBC_VERT_INITIAL_PHASE(value) FIELD_PREP(GENMASK(11, 8), value)
132*4882a593Smuzhiyun #define AFBC_VERT_PHASE_STEP(value) FIELD_PREP(GENMASK(7, 1), value)
133*4882a593Smuzhiyun #define AFBC_VERT_FMT_EN BIT(0)
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* AFBC_VD_CFMT_W */
136*4882a593Smuzhiyun #define AFBC_VD_V_WIDTH(value) FIELD_PREP(GENMASK(11, 0), value)
137*4882a593Smuzhiyun #define AFBC_VD_H_WIDTH(value) FIELD_PREP(GENMASK(27, 16), value)
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* AFBC_MIF_HOR_SCOPE */
140*4882a593Smuzhiyun #define AFBC_MIF_BLK_BGN_H(value) FIELD_PREP(GENMASK(25, 16), value)
141*4882a593Smuzhiyun #define AFBC_MIF_BLK_END_H(value) FIELD_PREP(GENMASK(9, 0), value)
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* AFBC_MIF_VER_SCOPE */
144*4882a593Smuzhiyun #define AFBC_MIF_BLK_BGN_V(value) FIELD_PREP(GENMASK(27, 16), value)
145*4882a593Smuzhiyun #define AFBC_MIF_BLK_END_V(value) FIELD_PREP(GENMASK(11, 0), value)
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* AFBC_PIXEL_HOR_SCOPE */
148*4882a593Smuzhiyun #define AFBC_DEC_PIXEL_BGN_H(value) FIELD_PREP(GENMASK(28, 16), \
149*4882a593Smuzhiyun ((value) & GENMASK(12, 0)))
150*4882a593Smuzhiyun #define AFBC_DEC_PIXEL_END_H(value) FIELD_PREP(GENMASK(12, 0), value)
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* AFBC_PIXEL_VER_SCOPE */
153*4882a593Smuzhiyun #define AFBC_DEC_PIXEL_BGN_V(value) FIELD_PREP(GENMASK(28, 16), value)
154*4882a593Smuzhiyun #define AFBC_DEC_PIXEL_END_V(value) FIELD_PREP(GENMASK(12, 0), value)
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* AFBC_VD_CFMT_H */
157*4882a593Smuzhiyun #define AFBC_VD_HEIGHT(value) FIELD_PREP(GENMASK(12, 0), value)
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun struct meson_overlay {
160*4882a593Smuzhiyun struct drm_plane base;
161*4882a593Smuzhiyun struct meson_drm *priv;
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun #define to_meson_overlay(x) container_of(x, struct meson_overlay, base)
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun #define FRAC_16_16(mult, div) (((mult) << 16) / (div))
166*4882a593Smuzhiyun
meson_overlay_atomic_check(struct drm_plane * plane,struct drm_plane_state * state)167*4882a593Smuzhiyun static int meson_overlay_atomic_check(struct drm_plane *plane,
168*4882a593Smuzhiyun struct drm_plane_state *state)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun struct drm_crtc_state *crtc_state;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun if (!state->crtc)
173*4882a593Smuzhiyun return 0;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun crtc_state = drm_atomic_get_crtc_state(state->state, state->crtc);
176*4882a593Smuzhiyun if (IS_ERR(crtc_state))
177*4882a593Smuzhiyun return PTR_ERR(crtc_state);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun return drm_atomic_helper_check_plane_state(state, crtc_state,
180*4882a593Smuzhiyun FRAC_16_16(1, 5),
181*4882a593Smuzhiyun FRAC_16_16(5, 1),
182*4882a593Smuzhiyun true, true);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* Takes a fixed 16.16 number and converts it to integer. */
fixed16_to_int(int64_t value)186*4882a593Smuzhiyun static inline int64_t fixed16_to_int(int64_t value)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun return value >> 16;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun static const uint8_t skip_tab[6] = {
192*4882a593Smuzhiyun 0x24, 0x04, 0x68, 0x48, 0x28, 0x08,
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
meson_overlay_get_vertical_phase(unsigned int ratio_y,int * phase,int * repeat,bool interlace)195*4882a593Smuzhiyun static void meson_overlay_get_vertical_phase(unsigned int ratio_y, int *phase,
196*4882a593Smuzhiyun int *repeat, bool interlace)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun int offset_in = 0;
199*4882a593Smuzhiyun int offset_out = 0;
200*4882a593Smuzhiyun int repeat_skip = 0;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if (!interlace && ratio_y > (1 << 18))
203*4882a593Smuzhiyun offset_out = (1 * ratio_y) >> 10;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun while ((offset_in + (4 << 8)) <= offset_out) {
206*4882a593Smuzhiyun repeat_skip++;
207*4882a593Smuzhiyun offset_in += 4 << 8;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun *phase = (offset_out - offset_in) >> 2;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun if (*phase > 0x100)
213*4882a593Smuzhiyun repeat_skip++;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun *phase = *phase & 0xff;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun if (repeat_skip > 5)
218*4882a593Smuzhiyun repeat_skip = 5;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun *repeat = skip_tab[repeat_skip];
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
meson_overlay_setup_scaler_params(struct meson_drm * priv,struct drm_plane * plane,bool interlace_mode)223*4882a593Smuzhiyun static void meson_overlay_setup_scaler_params(struct meson_drm *priv,
224*4882a593Smuzhiyun struct drm_plane *plane,
225*4882a593Smuzhiyun bool interlace_mode)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun struct drm_crtc_state *crtc_state = priv->crtc->state;
228*4882a593Smuzhiyun int video_top, video_left, video_width, video_height;
229*4882a593Smuzhiyun struct drm_plane_state *state = plane->state;
230*4882a593Smuzhiyun unsigned int vd_start_lines, vd_end_lines;
231*4882a593Smuzhiyun unsigned int hd_start_lines, hd_end_lines;
232*4882a593Smuzhiyun unsigned int crtc_height, crtc_width;
233*4882a593Smuzhiyun unsigned int vsc_startp, vsc_endp;
234*4882a593Smuzhiyun unsigned int hsc_startp, hsc_endp;
235*4882a593Smuzhiyun unsigned int crop_top, crop_left;
236*4882a593Smuzhiyun int vphase, vphase_repeat_skip;
237*4882a593Smuzhiyun unsigned int ratio_x, ratio_y;
238*4882a593Smuzhiyun int temp_height, temp_width;
239*4882a593Smuzhiyun unsigned int w_in, h_in;
240*4882a593Smuzhiyun int afbc_left, afbc_right;
241*4882a593Smuzhiyun int afbc_top_src, afbc_bottom_src;
242*4882a593Smuzhiyun int afbc_top, afbc_bottom;
243*4882a593Smuzhiyun int temp, start, end;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun if (!crtc_state) {
246*4882a593Smuzhiyun DRM_ERROR("Invalid crtc_state\n");
247*4882a593Smuzhiyun return;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun crtc_height = crtc_state->mode.vdisplay;
251*4882a593Smuzhiyun crtc_width = crtc_state->mode.hdisplay;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun w_in = fixed16_to_int(state->src_w);
254*4882a593Smuzhiyun h_in = fixed16_to_int(state->src_h);
255*4882a593Smuzhiyun crop_top = fixed16_to_int(state->src_y);
256*4882a593Smuzhiyun crop_left = fixed16_to_int(state->src_x);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun video_top = state->crtc_y;
259*4882a593Smuzhiyun video_left = state->crtc_x;
260*4882a593Smuzhiyun video_width = state->crtc_w;
261*4882a593Smuzhiyun video_height = state->crtc_h;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun DRM_DEBUG("crtc_width %d crtc_height %d interlace %d\n",
264*4882a593Smuzhiyun crtc_width, crtc_height, interlace_mode);
265*4882a593Smuzhiyun DRM_DEBUG("w_in %d h_in %d crop_top %d crop_left %d\n",
266*4882a593Smuzhiyun w_in, h_in, crop_top, crop_left);
267*4882a593Smuzhiyun DRM_DEBUG("video top %d left %d width %d height %d\n",
268*4882a593Smuzhiyun video_top, video_left, video_width, video_height);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun ratio_x = (w_in << 18) / video_width;
271*4882a593Smuzhiyun ratio_y = (h_in << 18) / video_height;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun if (ratio_x * video_width < (w_in << 18))
274*4882a593Smuzhiyun ratio_x++;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun DRM_DEBUG("ratio x 0x%x y 0x%x\n", ratio_x, ratio_y);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun meson_overlay_get_vertical_phase(ratio_y, &vphase, &vphase_repeat_skip,
279*4882a593Smuzhiyun interlace_mode);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun DRM_DEBUG("vphase 0x%x skip %d\n", vphase, vphase_repeat_skip);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* Vertical */
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun start = video_top + video_height / 2 - ((h_in << 17) / ratio_y);
286*4882a593Smuzhiyun end = (h_in << 18) / ratio_y + start - 1;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun if (video_top < 0 && start < 0)
289*4882a593Smuzhiyun vd_start_lines = (-(start) * ratio_y) >> 18;
290*4882a593Smuzhiyun else if (start < video_top)
291*4882a593Smuzhiyun vd_start_lines = ((video_top - start) * ratio_y) >> 18;
292*4882a593Smuzhiyun else
293*4882a593Smuzhiyun vd_start_lines = 0;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun if (video_top < 0)
296*4882a593Smuzhiyun temp_height = min_t(unsigned int,
297*4882a593Smuzhiyun video_top + video_height - 1,
298*4882a593Smuzhiyun crtc_height - 1);
299*4882a593Smuzhiyun else
300*4882a593Smuzhiyun temp_height = min_t(unsigned int,
301*4882a593Smuzhiyun video_top + video_height - 1,
302*4882a593Smuzhiyun crtc_height - 1) - video_top + 1;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun temp = vd_start_lines + (temp_height * ratio_y >> 18);
305*4882a593Smuzhiyun vd_end_lines = (temp <= (h_in - 1)) ? temp : (h_in - 1);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun vd_start_lines += crop_left;
308*4882a593Smuzhiyun vd_end_lines += crop_left;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /*
311*4882a593Smuzhiyun * TOFIX: Input frames are handled and scaled like progressive frames,
312*4882a593Smuzhiyun * proper handling of interlaced field input frames need to be figured
313*4882a593Smuzhiyun * out using the proper framebuffer flags set by userspace.
314*4882a593Smuzhiyun */
315*4882a593Smuzhiyun if (interlace_mode) {
316*4882a593Smuzhiyun start >>= 1;
317*4882a593Smuzhiyun end >>= 1;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun vsc_startp = max_t(int, start,
321*4882a593Smuzhiyun max_t(int, 0, video_top));
322*4882a593Smuzhiyun vsc_endp = min_t(int, end,
323*4882a593Smuzhiyun min_t(int, crtc_height - 1,
324*4882a593Smuzhiyun video_top + video_height - 1));
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun DRM_DEBUG("vsc startp %d endp %d start_lines %d end_lines %d\n",
327*4882a593Smuzhiyun vsc_startp, vsc_endp, vd_start_lines, vd_end_lines);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun afbc_top = round_down(vd_start_lines, 4);
330*4882a593Smuzhiyun afbc_bottom = round_up(vd_end_lines + 1, 4);
331*4882a593Smuzhiyun afbc_top_src = 0;
332*4882a593Smuzhiyun afbc_bottom_src = round_up(h_in + 1, 4);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun DRM_DEBUG("afbc top %d (src %d) bottom %d (src %d)\n",
335*4882a593Smuzhiyun afbc_top, afbc_top_src, afbc_bottom, afbc_bottom_src);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* Horizontal */
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun start = video_left + video_width / 2 - ((w_in << 17) / ratio_x);
340*4882a593Smuzhiyun end = (w_in << 18) / ratio_x + start - 1;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun if (video_left < 0 && start < 0)
343*4882a593Smuzhiyun hd_start_lines = (-(start) * ratio_x) >> 18;
344*4882a593Smuzhiyun else if (start < video_left)
345*4882a593Smuzhiyun hd_start_lines = ((video_left - start) * ratio_x) >> 18;
346*4882a593Smuzhiyun else
347*4882a593Smuzhiyun hd_start_lines = 0;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun if (video_left < 0)
350*4882a593Smuzhiyun temp_width = min_t(unsigned int,
351*4882a593Smuzhiyun video_left + video_width - 1,
352*4882a593Smuzhiyun crtc_width - 1);
353*4882a593Smuzhiyun else
354*4882a593Smuzhiyun temp_width = min_t(unsigned int,
355*4882a593Smuzhiyun video_left + video_width - 1,
356*4882a593Smuzhiyun crtc_width - 1) - video_left + 1;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun temp = hd_start_lines + (temp_width * ratio_x >> 18);
359*4882a593Smuzhiyun hd_end_lines = (temp <= (w_in - 1)) ? temp : (w_in - 1);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun priv->viu.vpp_line_in_length = hd_end_lines - hd_start_lines + 1;
362*4882a593Smuzhiyun hsc_startp = max_t(int, start, max_t(int, 0, video_left));
363*4882a593Smuzhiyun hsc_endp = min_t(int, end, min_t(int, crtc_width - 1,
364*4882a593Smuzhiyun video_left + video_width - 1));
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun hd_start_lines += crop_top;
367*4882a593Smuzhiyun hd_end_lines += crop_top;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun DRM_DEBUG("hsc startp %d endp %d start_lines %d end_lines %d\n",
370*4882a593Smuzhiyun hsc_startp, hsc_endp, hd_start_lines, hd_end_lines);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun if (hd_start_lines > 0 || (hd_end_lines < w_in)) {
373*4882a593Smuzhiyun afbc_left = 0;
374*4882a593Smuzhiyun afbc_right = round_up(w_in, 32);
375*4882a593Smuzhiyun } else {
376*4882a593Smuzhiyun afbc_left = round_down(hd_start_lines, 32);
377*4882a593Smuzhiyun afbc_right = round_up(hd_end_lines + 1, 32);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun DRM_DEBUG("afbc left %d right %d\n", afbc_left, afbc_right);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun priv->viu.vpp_vsc_start_phase_step = ratio_y << 6;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun priv->viu.vpp_vsc_ini_phase = vphase << 8;
385*4882a593Smuzhiyun priv->viu.vpp_vsc_phase_ctrl = (1 << 13) | (4 << 8) |
386*4882a593Smuzhiyun vphase_repeat_skip;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun priv->viu.vd1_if0_luma_x0 = VD_X_START(hd_start_lines) |
389*4882a593Smuzhiyun VD_X_END(hd_end_lines);
390*4882a593Smuzhiyun priv->viu.vd1_if0_chroma_x0 = VD_X_START(hd_start_lines >> 1) |
391*4882a593Smuzhiyun VD_X_END(hd_end_lines >> 1);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun priv->viu.viu_vd1_fmt_w =
394*4882a593Smuzhiyun VD_H_WIDTH(hd_end_lines - hd_start_lines + 1) |
395*4882a593Smuzhiyun VD_V_WIDTH(hd_end_lines/2 - hd_start_lines/2 + 1);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun priv->viu.vd1_afbc_vd_cfmt_w =
398*4882a593Smuzhiyun AFBC_VD_H_WIDTH(afbc_right - afbc_left) |
399*4882a593Smuzhiyun AFBC_VD_V_WIDTH(afbc_right / 2 - afbc_left / 2);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun priv->viu.vd1_afbc_vd_cfmt_h =
402*4882a593Smuzhiyun AFBC_VD_HEIGHT((afbc_bottom - afbc_top) / 2);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun priv->viu.vd1_afbc_mif_hor_scope = AFBC_MIF_BLK_BGN_H(afbc_left / 32) |
405*4882a593Smuzhiyun AFBC_MIF_BLK_END_H((afbc_right / 32) - 1);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun priv->viu.vd1_afbc_mif_ver_scope = AFBC_MIF_BLK_BGN_V(afbc_top / 4) |
408*4882a593Smuzhiyun AFBC_MIF_BLK_END_H((afbc_bottom / 4) - 1);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun priv->viu.vd1_afbc_size_out =
411*4882a593Smuzhiyun AFBC_HSIZE_OUT(afbc_right - afbc_left) |
412*4882a593Smuzhiyun AFBC_VSIZE_OUT(afbc_bottom - afbc_top);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun priv->viu.vd1_afbc_pixel_hor_scope =
415*4882a593Smuzhiyun AFBC_DEC_PIXEL_BGN_H(hd_start_lines - afbc_left) |
416*4882a593Smuzhiyun AFBC_DEC_PIXEL_END_H(hd_end_lines - afbc_left);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun priv->viu.vd1_afbc_pixel_ver_scope =
419*4882a593Smuzhiyun AFBC_DEC_PIXEL_BGN_V(vd_start_lines - afbc_top) |
420*4882a593Smuzhiyun AFBC_DEC_PIXEL_END_V(vd_end_lines - afbc_top);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun priv->viu.vd1_afbc_size_in =
423*4882a593Smuzhiyun AFBC_HSIZE_IN(afbc_right - afbc_left) |
424*4882a593Smuzhiyun AFBC_VSIZE_IN(afbc_bottom_src - afbc_top_src);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun priv->viu.vd1_if0_luma_y0 = VD_Y_START(vd_start_lines) |
427*4882a593Smuzhiyun VD_Y_END(vd_end_lines);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun priv->viu.vd1_if0_chroma_y0 = VD_Y_START(vd_start_lines >> 1) |
430*4882a593Smuzhiyun VD_Y_END(vd_end_lines >> 1);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun priv->viu.vpp_pic_in_height = h_in;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun priv->viu.vpp_postblend_vd1_h_start_end = VD_H_START(hsc_startp) |
435*4882a593Smuzhiyun VD_H_END(hsc_endp);
436*4882a593Smuzhiyun priv->viu.vpp_blend_vd2_h_start_end = VD_H_START(hd_start_lines) |
437*4882a593Smuzhiyun VD_H_END(hd_end_lines);
438*4882a593Smuzhiyun priv->viu.vpp_hsc_region12_startp = VD_REGION13_END(0) |
439*4882a593Smuzhiyun VD_REGION24_START(hsc_startp);
440*4882a593Smuzhiyun priv->viu.vpp_hsc_region34_startp =
441*4882a593Smuzhiyun VD_REGION13_END(hsc_startp) |
442*4882a593Smuzhiyun VD_REGION24_START(hsc_endp - hsc_startp);
443*4882a593Smuzhiyun priv->viu.vpp_hsc_region4_endp = hsc_endp - hsc_startp;
444*4882a593Smuzhiyun priv->viu.vpp_hsc_start_phase_step = ratio_x << 6;
445*4882a593Smuzhiyun priv->viu.vpp_hsc_region1_phase_slope = 0;
446*4882a593Smuzhiyun priv->viu.vpp_hsc_region3_phase_slope = 0;
447*4882a593Smuzhiyun priv->viu.vpp_hsc_phase_ctrl = (1 << 21) | (4 << 16);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun priv->viu.vpp_line_in_length = hd_end_lines - hd_start_lines + 1;
450*4882a593Smuzhiyun priv->viu.vpp_preblend_h_size = hd_end_lines - hd_start_lines + 1;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun priv->viu.vpp_postblend_vd1_v_start_end = VD_V_START(vsc_startp) |
453*4882a593Smuzhiyun VD_V_END(vsc_endp);
454*4882a593Smuzhiyun priv->viu.vpp_blend_vd2_v_start_end =
455*4882a593Smuzhiyun VD2_V_START((vd_end_lines + 1) >> 1) |
456*4882a593Smuzhiyun VD2_V_END(vd_end_lines);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun priv->viu.vpp_vsc_region12_startp = 0;
459*4882a593Smuzhiyun priv->viu.vpp_vsc_region34_startp =
460*4882a593Smuzhiyun VD_REGION13_END(vsc_endp - vsc_startp) |
461*4882a593Smuzhiyun VD_REGION24_START(vsc_endp - vsc_startp);
462*4882a593Smuzhiyun priv->viu.vpp_vsc_region4_endp = vsc_endp - vsc_startp;
463*4882a593Smuzhiyun priv->viu.vpp_vsc_start_phase_step = ratio_y << 6;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
meson_overlay_atomic_update(struct drm_plane * plane,struct drm_plane_state * old_state)466*4882a593Smuzhiyun static void meson_overlay_atomic_update(struct drm_plane *plane,
467*4882a593Smuzhiyun struct drm_plane_state *old_state)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun struct meson_overlay *meson_overlay = to_meson_overlay(plane);
470*4882a593Smuzhiyun struct drm_plane_state *state = plane->state;
471*4882a593Smuzhiyun struct drm_framebuffer *fb = state->fb;
472*4882a593Smuzhiyun struct meson_drm *priv = meson_overlay->priv;
473*4882a593Smuzhiyun struct drm_gem_cma_object *gem;
474*4882a593Smuzhiyun unsigned long flags;
475*4882a593Smuzhiyun bool interlace_mode;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun DRM_DEBUG_DRIVER("\n");
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun interlace_mode = state->crtc->mode.flags & DRM_MODE_FLAG_INTERLACE;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun spin_lock_irqsave(&priv->drm->event_lock, flags);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun if ((fb->modifier & DRM_FORMAT_MOD_AMLOGIC_FBC(0, 0)) ==
484*4882a593Smuzhiyun DRM_FORMAT_MOD_AMLOGIC_FBC(0, 0)) {
485*4882a593Smuzhiyun priv->viu.vd1_afbc = true;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun priv->viu.vd1_afbc_mode = AFBC_MIF_URGENT(3) |
488*4882a593Smuzhiyun AFBC_HOLD_LINE_NUM(8) |
489*4882a593Smuzhiyun AFBC_BURST_LEN(2);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun if (fb->modifier & DRM_FORMAT_MOD_AMLOGIC_FBC(0,
492*4882a593Smuzhiyun AMLOGIC_FBC_OPTION_MEM_SAVING))
493*4882a593Smuzhiyun priv->viu.vd1_afbc_mode |= AFBC_BLK_MEM_MODE;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun if ((fb->modifier & __fourcc_mod_amlogic_layout_mask) ==
496*4882a593Smuzhiyun AMLOGIC_FBC_LAYOUT_SCATTER)
497*4882a593Smuzhiyun priv->viu.vd1_afbc_mode |= AFBC_SCATTER_MODE;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun priv->viu.vd1_afbc_en = 0x1600 | AFBC_DEC_ENABLE;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun priv->viu.vd1_afbc_conv_ctrl = AFBC_CONV_LBUF_LEN(256);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun priv->viu.vd1_afbc_dec_def_color = AFBC_DEF_COLOR_Y(1023);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun /* 420: horizontal / 2, vertical / 4 */
506*4882a593Smuzhiyun priv->viu.vd1_afbc_vd_cfmt_ctrl = AFBC_HORZ_RPT_PIXEL0 |
507*4882a593Smuzhiyun AFBC_HORZ_Y_C_RATIO(1) |
508*4882a593Smuzhiyun AFBC_HORZ_FMT_EN |
509*4882a593Smuzhiyun AFBC_VERT_RPT_LINE0 |
510*4882a593Smuzhiyun AFBC_VERT_INITIAL_PHASE(12) |
511*4882a593Smuzhiyun AFBC_VERT_PHASE_STEP(8) |
512*4882a593Smuzhiyun AFBC_VERT_FMT_EN;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun switch (fb->format->format) {
515*4882a593Smuzhiyun /* AFBC Only formats */
516*4882a593Smuzhiyun case DRM_FORMAT_YUV420_10BIT:
517*4882a593Smuzhiyun priv->viu.vd1_afbc_mode |=
518*4882a593Smuzhiyun AFBC_COMPBITS_YUV(AFBC_COMPBITS_10BIT);
519*4882a593Smuzhiyun priv->viu.vd1_afbc_dec_def_color |=
520*4882a593Smuzhiyun AFBC_DEF_COLOR_U(512) |
521*4882a593Smuzhiyun AFBC_DEF_COLOR_V(512);
522*4882a593Smuzhiyun break;
523*4882a593Smuzhiyun case DRM_FORMAT_YUV420_8BIT:
524*4882a593Smuzhiyun priv->viu.vd1_afbc_dec_def_color |=
525*4882a593Smuzhiyun AFBC_DEF_COLOR_U(128) |
526*4882a593Smuzhiyun AFBC_DEF_COLOR_V(128);
527*4882a593Smuzhiyun break;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun priv->viu.vd1_if0_gen_reg = 0;
531*4882a593Smuzhiyun priv->viu.vd1_if0_canvas0 = 0;
532*4882a593Smuzhiyun priv->viu.viu_vd1_fmt_ctrl = 0;
533*4882a593Smuzhiyun } else {
534*4882a593Smuzhiyun priv->viu.vd1_afbc = false;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun priv->viu.vd1_if0_gen_reg = VD_URGENT_CHROMA |
537*4882a593Smuzhiyun VD_URGENT_LUMA |
538*4882a593Smuzhiyun VD_HOLD_LINES(9) |
539*4882a593Smuzhiyun VD_CHRO_RPT_LASTL_CTRL |
540*4882a593Smuzhiyun VD_ENABLE;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /* Setup scaler params */
544*4882a593Smuzhiyun meson_overlay_setup_scaler_params(priv, plane, interlace_mode);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun priv->viu.vd1_if0_repeat_loop = 0;
547*4882a593Smuzhiyun priv->viu.vd1_if0_luma0_rpt_pat = interlace_mode ? 8 : 0;
548*4882a593Smuzhiyun priv->viu.vd1_if0_chroma0_rpt_pat = interlace_mode ? 8 : 0;
549*4882a593Smuzhiyun priv->viu.vd1_range_map_y = 0;
550*4882a593Smuzhiyun priv->viu.vd1_range_map_cb = 0;
551*4882a593Smuzhiyun priv->viu.vd1_range_map_cr = 0;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /* Default values for RGB888/YUV444 */
554*4882a593Smuzhiyun priv->viu.vd1_if0_gen_reg2 = 0;
555*4882a593Smuzhiyun priv->viu.viu_vd1_fmt_ctrl = 0;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /* None will match for AFBC Only formats */
558*4882a593Smuzhiyun switch (fb->format->format) {
559*4882a593Smuzhiyun /* TOFIX DRM_FORMAT_RGB888 should be supported */
560*4882a593Smuzhiyun case DRM_FORMAT_YUYV:
561*4882a593Smuzhiyun priv->viu.vd1_if0_gen_reg |= VD_BYTES_PER_PIXEL(1);
562*4882a593Smuzhiyun priv->viu.vd1_if0_canvas0 =
563*4882a593Smuzhiyun CANVAS_ADDR2(priv->canvas_id_vd1_0) |
564*4882a593Smuzhiyun CANVAS_ADDR1(priv->canvas_id_vd1_0) |
565*4882a593Smuzhiyun CANVAS_ADDR0(priv->canvas_id_vd1_0);
566*4882a593Smuzhiyun priv->viu.viu_vd1_fmt_ctrl = VD_HORZ_Y_C_RATIO(1) | /* /2 */
567*4882a593Smuzhiyun VD_HORZ_FMT_EN |
568*4882a593Smuzhiyun VD_VERT_RPT_LINE0 |
569*4882a593Smuzhiyun VD_VERT_INITIAL_PHASE(12) |
570*4882a593Smuzhiyun VD_VERT_PHASE_STEP(16) | /* /2 */
571*4882a593Smuzhiyun VD_VERT_FMT_EN;
572*4882a593Smuzhiyun break;
573*4882a593Smuzhiyun case DRM_FORMAT_NV12:
574*4882a593Smuzhiyun case DRM_FORMAT_NV21:
575*4882a593Smuzhiyun priv->viu.vd1_if0_gen_reg |= VD_SEPARATE_EN;
576*4882a593Smuzhiyun priv->viu.vd1_if0_canvas0 =
577*4882a593Smuzhiyun CANVAS_ADDR2(priv->canvas_id_vd1_1) |
578*4882a593Smuzhiyun CANVAS_ADDR1(priv->canvas_id_vd1_1) |
579*4882a593Smuzhiyun CANVAS_ADDR0(priv->canvas_id_vd1_0);
580*4882a593Smuzhiyun if (fb->format->format == DRM_FORMAT_NV12)
581*4882a593Smuzhiyun priv->viu.vd1_if0_gen_reg2 = VD_COLOR_MAP(1);
582*4882a593Smuzhiyun else
583*4882a593Smuzhiyun priv->viu.vd1_if0_gen_reg2 = VD_COLOR_MAP(2);
584*4882a593Smuzhiyun priv->viu.viu_vd1_fmt_ctrl = VD_HORZ_Y_C_RATIO(1) | /* /2 */
585*4882a593Smuzhiyun VD_HORZ_FMT_EN |
586*4882a593Smuzhiyun VD_VERT_RPT_LINE0 |
587*4882a593Smuzhiyun VD_VERT_INITIAL_PHASE(12) |
588*4882a593Smuzhiyun VD_VERT_PHASE_STEP(8) | /* /4 */
589*4882a593Smuzhiyun VD_VERT_FMT_EN;
590*4882a593Smuzhiyun break;
591*4882a593Smuzhiyun case DRM_FORMAT_YUV444:
592*4882a593Smuzhiyun case DRM_FORMAT_YUV422:
593*4882a593Smuzhiyun case DRM_FORMAT_YUV420:
594*4882a593Smuzhiyun case DRM_FORMAT_YUV411:
595*4882a593Smuzhiyun case DRM_FORMAT_YUV410:
596*4882a593Smuzhiyun priv->viu.vd1_if0_gen_reg |= VD_SEPARATE_EN;
597*4882a593Smuzhiyun priv->viu.vd1_if0_canvas0 =
598*4882a593Smuzhiyun CANVAS_ADDR2(priv->canvas_id_vd1_2) |
599*4882a593Smuzhiyun CANVAS_ADDR1(priv->canvas_id_vd1_1) |
600*4882a593Smuzhiyun CANVAS_ADDR0(priv->canvas_id_vd1_0);
601*4882a593Smuzhiyun switch (fb->format->format) {
602*4882a593Smuzhiyun case DRM_FORMAT_YUV422:
603*4882a593Smuzhiyun priv->viu.viu_vd1_fmt_ctrl =
604*4882a593Smuzhiyun VD_HORZ_Y_C_RATIO(1) | /* /2 */
605*4882a593Smuzhiyun VD_HORZ_FMT_EN |
606*4882a593Smuzhiyun VD_VERT_RPT_LINE0 |
607*4882a593Smuzhiyun VD_VERT_INITIAL_PHASE(12) |
608*4882a593Smuzhiyun VD_VERT_PHASE_STEP(16) | /* /2 */
609*4882a593Smuzhiyun VD_VERT_FMT_EN;
610*4882a593Smuzhiyun break;
611*4882a593Smuzhiyun case DRM_FORMAT_YUV420:
612*4882a593Smuzhiyun priv->viu.viu_vd1_fmt_ctrl =
613*4882a593Smuzhiyun VD_HORZ_Y_C_RATIO(1) | /* /2 */
614*4882a593Smuzhiyun VD_HORZ_FMT_EN |
615*4882a593Smuzhiyun VD_VERT_RPT_LINE0 |
616*4882a593Smuzhiyun VD_VERT_INITIAL_PHASE(12) |
617*4882a593Smuzhiyun VD_VERT_PHASE_STEP(8) | /* /4 */
618*4882a593Smuzhiyun VD_VERT_FMT_EN;
619*4882a593Smuzhiyun break;
620*4882a593Smuzhiyun case DRM_FORMAT_YUV411:
621*4882a593Smuzhiyun priv->viu.viu_vd1_fmt_ctrl =
622*4882a593Smuzhiyun VD_HORZ_Y_C_RATIO(2) | /* /4 */
623*4882a593Smuzhiyun VD_HORZ_FMT_EN |
624*4882a593Smuzhiyun VD_VERT_RPT_LINE0 |
625*4882a593Smuzhiyun VD_VERT_INITIAL_PHASE(12) |
626*4882a593Smuzhiyun VD_VERT_PHASE_STEP(16) | /* /2 */
627*4882a593Smuzhiyun VD_VERT_FMT_EN;
628*4882a593Smuzhiyun break;
629*4882a593Smuzhiyun case DRM_FORMAT_YUV410:
630*4882a593Smuzhiyun priv->viu.viu_vd1_fmt_ctrl =
631*4882a593Smuzhiyun VD_HORZ_Y_C_RATIO(2) | /* /4 */
632*4882a593Smuzhiyun VD_HORZ_FMT_EN |
633*4882a593Smuzhiyun VD_VERT_RPT_LINE0 |
634*4882a593Smuzhiyun VD_VERT_INITIAL_PHASE(12) |
635*4882a593Smuzhiyun VD_VERT_PHASE_STEP(8) | /* /4 */
636*4882a593Smuzhiyun VD_VERT_FMT_EN;
637*4882a593Smuzhiyun break;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun break;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun /* Update Canvas with buffer address */
643*4882a593Smuzhiyun priv->viu.vd1_planes = fb->format->num_planes;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun switch (priv->viu.vd1_planes) {
646*4882a593Smuzhiyun case 3:
647*4882a593Smuzhiyun gem = drm_fb_cma_get_gem_obj(fb, 2);
648*4882a593Smuzhiyun priv->viu.vd1_addr2 = gem->paddr + fb->offsets[2];
649*4882a593Smuzhiyun priv->viu.vd1_stride2 = fb->pitches[2];
650*4882a593Smuzhiyun priv->viu.vd1_height2 =
651*4882a593Smuzhiyun drm_format_info_plane_height(fb->format,
652*4882a593Smuzhiyun fb->height, 2);
653*4882a593Smuzhiyun DRM_DEBUG("plane 2 addr 0x%x stride %d height %d\n",
654*4882a593Smuzhiyun priv->viu.vd1_addr2,
655*4882a593Smuzhiyun priv->viu.vd1_stride2,
656*4882a593Smuzhiyun priv->viu.vd1_height2);
657*4882a593Smuzhiyun fallthrough;
658*4882a593Smuzhiyun case 2:
659*4882a593Smuzhiyun gem = drm_fb_cma_get_gem_obj(fb, 1);
660*4882a593Smuzhiyun priv->viu.vd1_addr1 = gem->paddr + fb->offsets[1];
661*4882a593Smuzhiyun priv->viu.vd1_stride1 = fb->pitches[1];
662*4882a593Smuzhiyun priv->viu.vd1_height1 =
663*4882a593Smuzhiyun drm_format_info_plane_height(fb->format,
664*4882a593Smuzhiyun fb->height, 1);
665*4882a593Smuzhiyun DRM_DEBUG("plane 1 addr 0x%x stride %d height %d\n",
666*4882a593Smuzhiyun priv->viu.vd1_addr1,
667*4882a593Smuzhiyun priv->viu.vd1_stride1,
668*4882a593Smuzhiyun priv->viu.vd1_height1);
669*4882a593Smuzhiyun fallthrough;
670*4882a593Smuzhiyun case 1:
671*4882a593Smuzhiyun gem = drm_fb_cma_get_gem_obj(fb, 0);
672*4882a593Smuzhiyun priv->viu.vd1_addr0 = gem->paddr + fb->offsets[0];
673*4882a593Smuzhiyun priv->viu.vd1_stride0 = fb->pitches[0];
674*4882a593Smuzhiyun priv->viu.vd1_height0 =
675*4882a593Smuzhiyun drm_format_info_plane_height(fb->format,
676*4882a593Smuzhiyun fb->height, 0);
677*4882a593Smuzhiyun DRM_DEBUG("plane 0 addr 0x%x stride %d height %d\n",
678*4882a593Smuzhiyun priv->viu.vd1_addr0,
679*4882a593Smuzhiyun priv->viu.vd1_stride0,
680*4882a593Smuzhiyun priv->viu.vd1_height0);
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun if (priv->viu.vd1_afbc) {
684*4882a593Smuzhiyun if (priv->viu.vd1_afbc_mode & AFBC_SCATTER_MODE) {
685*4882a593Smuzhiyun /*
686*4882a593Smuzhiyun * In Scatter mode, the header contains the physical
687*4882a593Smuzhiyun * body content layout, thus the body content
688*4882a593Smuzhiyun * size isn't needed.
689*4882a593Smuzhiyun */
690*4882a593Smuzhiyun priv->viu.vd1_afbc_head_addr = priv->viu.vd1_addr0 >> 4;
691*4882a593Smuzhiyun priv->viu.vd1_afbc_body_addr = 0;
692*4882a593Smuzhiyun } else {
693*4882a593Smuzhiyun /* Default mode is 4k per superblock */
694*4882a593Smuzhiyun unsigned long block_size = 4096;
695*4882a593Smuzhiyun unsigned long body_size;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun /* 8bit mem saving mode is 3072bytes per superblock */
698*4882a593Smuzhiyun if (priv->viu.vd1_afbc_mode & AFBC_BLK_MEM_MODE)
699*4882a593Smuzhiyun block_size = 3072;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun body_size = (ALIGN(priv->viu.vd1_stride0, 64) / 64) *
702*4882a593Smuzhiyun (ALIGN(priv->viu.vd1_height0, 32) / 32) *
703*4882a593Smuzhiyun block_size;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun priv->viu.vd1_afbc_body_addr = priv->viu.vd1_addr0 >> 4;
706*4882a593Smuzhiyun /* Header is after body content */
707*4882a593Smuzhiyun priv->viu.vd1_afbc_head_addr = (priv->viu.vd1_addr0 +
708*4882a593Smuzhiyun body_size) >> 4;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun priv->viu.vd1_enabled = true;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->drm->event_lock, flags);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun DRM_DEBUG_DRIVER("\n");
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
meson_overlay_atomic_disable(struct drm_plane * plane,struct drm_plane_state * old_state)719*4882a593Smuzhiyun static void meson_overlay_atomic_disable(struct drm_plane *plane,
720*4882a593Smuzhiyun struct drm_plane_state *old_state)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun struct meson_overlay *meson_overlay = to_meson_overlay(plane);
723*4882a593Smuzhiyun struct meson_drm *priv = meson_overlay->priv;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun DRM_DEBUG_DRIVER("\n");
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun priv->viu.vd1_enabled = false;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun /* Disable VD1 */
730*4882a593Smuzhiyun if (meson_vpu_is_compatible(priv, VPU_COMPATIBLE_G12A)) {
731*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(VD1_BLEND_SRC_CTRL));
732*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(VD2_BLEND_SRC_CTRL));
733*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(VD1_IF0_GEN_REG + 0x17b0));
734*4882a593Smuzhiyun writel_relaxed(0, priv->io_base + _REG(VD2_IF0_GEN_REG + 0x17b0));
735*4882a593Smuzhiyun } else
736*4882a593Smuzhiyun writel_bits_relaxed(VPP_VD1_POSTBLEND | VPP_VD1_PREBLEND, 0,
737*4882a593Smuzhiyun priv->io_base + _REG(VPP_MISC));
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun static const struct drm_plane_helper_funcs meson_overlay_helper_funcs = {
742*4882a593Smuzhiyun .atomic_check = meson_overlay_atomic_check,
743*4882a593Smuzhiyun .atomic_disable = meson_overlay_atomic_disable,
744*4882a593Smuzhiyun .atomic_update = meson_overlay_atomic_update,
745*4882a593Smuzhiyun .prepare_fb = drm_gem_fb_prepare_fb,
746*4882a593Smuzhiyun };
747*4882a593Smuzhiyun
meson_overlay_format_mod_supported(struct drm_plane * plane,u32 format,u64 modifier)748*4882a593Smuzhiyun static bool meson_overlay_format_mod_supported(struct drm_plane *plane,
749*4882a593Smuzhiyun u32 format, u64 modifier)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun if (modifier == DRM_FORMAT_MOD_LINEAR &&
752*4882a593Smuzhiyun format != DRM_FORMAT_YUV420_8BIT &&
753*4882a593Smuzhiyun format != DRM_FORMAT_YUV420_10BIT)
754*4882a593Smuzhiyun return true;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun if ((modifier & DRM_FORMAT_MOD_AMLOGIC_FBC(0, 0)) ==
757*4882a593Smuzhiyun DRM_FORMAT_MOD_AMLOGIC_FBC(0, 0)) {
758*4882a593Smuzhiyun unsigned int layout = modifier &
759*4882a593Smuzhiyun DRM_FORMAT_MOD_AMLOGIC_FBC(
760*4882a593Smuzhiyun __fourcc_mod_amlogic_layout_mask, 0);
761*4882a593Smuzhiyun unsigned int options =
762*4882a593Smuzhiyun (modifier >> __fourcc_mod_amlogic_options_shift) &
763*4882a593Smuzhiyun __fourcc_mod_amlogic_options_mask;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun if (format != DRM_FORMAT_YUV420_8BIT &&
766*4882a593Smuzhiyun format != DRM_FORMAT_YUV420_10BIT) {
767*4882a593Smuzhiyun DRM_DEBUG_KMS("%llx invalid format 0x%08x\n",
768*4882a593Smuzhiyun modifier, format);
769*4882a593Smuzhiyun return false;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun if (layout != AMLOGIC_FBC_LAYOUT_BASIC &&
773*4882a593Smuzhiyun layout != AMLOGIC_FBC_LAYOUT_SCATTER) {
774*4882a593Smuzhiyun DRM_DEBUG_KMS("%llx invalid layout %x\n",
775*4882a593Smuzhiyun modifier, layout);
776*4882a593Smuzhiyun return false;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun if (options &&
780*4882a593Smuzhiyun options != AMLOGIC_FBC_OPTION_MEM_SAVING) {
781*4882a593Smuzhiyun DRM_DEBUG_KMS("%llx invalid layout %x\n",
782*4882a593Smuzhiyun modifier, layout);
783*4882a593Smuzhiyun return false;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun return true;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun DRM_DEBUG_KMS("invalid modifier %llx for format 0x%08x\n",
790*4882a593Smuzhiyun modifier, format);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun return false;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun static const struct drm_plane_funcs meson_overlay_funcs = {
796*4882a593Smuzhiyun .update_plane = drm_atomic_helper_update_plane,
797*4882a593Smuzhiyun .disable_plane = drm_atomic_helper_disable_plane,
798*4882a593Smuzhiyun .destroy = drm_plane_cleanup,
799*4882a593Smuzhiyun .reset = drm_atomic_helper_plane_reset,
800*4882a593Smuzhiyun .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
801*4882a593Smuzhiyun .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
802*4882a593Smuzhiyun .format_mod_supported = meson_overlay_format_mod_supported,
803*4882a593Smuzhiyun };
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun static const uint32_t supported_drm_formats[] = {
806*4882a593Smuzhiyun DRM_FORMAT_YUYV,
807*4882a593Smuzhiyun DRM_FORMAT_NV12,
808*4882a593Smuzhiyun DRM_FORMAT_NV21,
809*4882a593Smuzhiyun DRM_FORMAT_YUV444,
810*4882a593Smuzhiyun DRM_FORMAT_YUV422,
811*4882a593Smuzhiyun DRM_FORMAT_YUV420,
812*4882a593Smuzhiyun DRM_FORMAT_YUV411,
813*4882a593Smuzhiyun DRM_FORMAT_YUV410,
814*4882a593Smuzhiyun DRM_FORMAT_YUV420_8BIT, /* Amlogic FBC Only */
815*4882a593Smuzhiyun DRM_FORMAT_YUV420_10BIT, /* Amlogic FBC Only */
816*4882a593Smuzhiyun };
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun static const uint64_t format_modifiers[] = {
819*4882a593Smuzhiyun DRM_FORMAT_MOD_AMLOGIC_FBC(AMLOGIC_FBC_LAYOUT_SCATTER,
820*4882a593Smuzhiyun AMLOGIC_FBC_OPTION_MEM_SAVING),
821*4882a593Smuzhiyun DRM_FORMAT_MOD_AMLOGIC_FBC(AMLOGIC_FBC_LAYOUT_BASIC,
822*4882a593Smuzhiyun AMLOGIC_FBC_OPTION_MEM_SAVING),
823*4882a593Smuzhiyun DRM_FORMAT_MOD_AMLOGIC_FBC(AMLOGIC_FBC_LAYOUT_SCATTER, 0),
824*4882a593Smuzhiyun DRM_FORMAT_MOD_AMLOGIC_FBC(AMLOGIC_FBC_LAYOUT_BASIC, 0),
825*4882a593Smuzhiyun DRM_FORMAT_MOD_LINEAR,
826*4882a593Smuzhiyun DRM_FORMAT_MOD_INVALID,
827*4882a593Smuzhiyun };
828*4882a593Smuzhiyun
meson_overlay_create(struct meson_drm * priv)829*4882a593Smuzhiyun int meson_overlay_create(struct meson_drm *priv)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun struct meson_overlay *meson_overlay;
832*4882a593Smuzhiyun struct drm_plane *plane;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun DRM_DEBUG_DRIVER("\n");
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun meson_overlay = devm_kzalloc(priv->drm->dev, sizeof(*meson_overlay),
837*4882a593Smuzhiyun GFP_KERNEL);
838*4882a593Smuzhiyun if (!meson_overlay)
839*4882a593Smuzhiyun return -ENOMEM;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun meson_overlay->priv = priv;
842*4882a593Smuzhiyun plane = &meson_overlay->base;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun drm_universal_plane_init(priv->drm, plane, 0xFF,
845*4882a593Smuzhiyun &meson_overlay_funcs,
846*4882a593Smuzhiyun supported_drm_formats,
847*4882a593Smuzhiyun ARRAY_SIZE(supported_drm_formats),
848*4882a593Smuzhiyun format_modifiers,
849*4882a593Smuzhiyun DRM_PLANE_TYPE_OVERLAY, "meson_overlay_plane");
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun drm_plane_helper_add(plane, &meson_overlay_helper_funcs);
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun /* For now, VD Overlay plane is always on the back */
854*4882a593Smuzhiyun drm_plane_create_zpos_immutable_property(plane, 0);
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun priv->overlay_plane = plane;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun DRM_DEBUG_DRIVER("\n");
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun return 0;
861*4882a593Smuzhiyun }
862