xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/meson/meson_crtc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2016 BayLibre, SAS
4*4882a593Smuzhiyun  * Author: Neil Armstrong <narmstrong@baylibre.com>
5*4882a593Smuzhiyun  * Copyright (C) 2015 Amlogic, Inc. All rights reserved.
6*4882a593Smuzhiyun  * Copyright (C) 2014 Endless Mobile
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Written by:
9*4882a593Smuzhiyun  *     Jasper St. Pierre <jstpierre@mecheye.net>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/bitfield.h>
13*4882a593Smuzhiyun #include <linux/soc/amlogic/meson-canvas.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
16*4882a593Smuzhiyun #include <drm/drm_device.h>
17*4882a593Smuzhiyun #include <drm/drm_print.h>
18*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
19*4882a593Smuzhiyun #include <drm/drm_vblank.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include "meson_crtc.h"
22*4882a593Smuzhiyun #include "meson_plane.h"
23*4882a593Smuzhiyun #include "meson_registers.h"
24*4882a593Smuzhiyun #include "meson_venc.h"
25*4882a593Smuzhiyun #include "meson_viu.h"
26*4882a593Smuzhiyun #include "meson_rdma.h"
27*4882a593Smuzhiyun #include "meson_vpp.h"
28*4882a593Smuzhiyun #include "meson_osd_afbcd.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define MESON_G12A_VIU_OFFSET	0x5ec0
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* CRTC definition */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun struct meson_crtc {
35*4882a593Smuzhiyun 	struct drm_crtc base;
36*4882a593Smuzhiyun 	struct drm_pending_vblank_event *event;
37*4882a593Smuzhiyun 	struct meson_drm *priv;
38*4882a593Smuzhiyun 	void (*enable_osd1)(struct meson_drm *priv);
39*4882a593Smuzhiyun 	void (*enable_vd1)(struct meson_drm *priv);
40*4882a593Smuzhiyun 	void (*enable_osd1_afbc)(struct meson_drm *priv);
41*4882a593Smuzhiyun 	void (*disable_osd1_afbc)(struct meson_drm *priv);
42*4882a593Smuzhiyun 	unsigned int viu_offset;
43*4882a593Smuzhiyun 	bool vsync_forced;
44*4882a593Smuzhiyun 	bool vsync_disabled;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun #define to_meson_crtc(x) container_of(x, struct meson_crtc, base)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* CRTC */
49*4882a593Smuzhiyun 
meson_crtc_enable_vblank(struct drm_crtc * crtc)50*4882a593Smuzhiyun static int meson_crtc_enable_vblank(struct drm_crtc *crtc)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
53*4882a593Smuzhiyun 	struct meson_drm *priv = meson_crtc->priv;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	meson_crtc->vsync_disabled = false;
56*4882a593Smuzhiyun 	meson_venc_enable_vsync(priv);
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	return 0;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
meson_crtc_disable_vblank(struct drm_crtc * crtc)61*4882a593Smuzhiyun static void meson_crtc_disable_vblank(struct drm_crtc *crtc)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
64*4882a593Smuzhiyun 	struct meson_drm *priv = meson_crtc->priv;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	if (!meson_crtc->vsync_forced) {
67*4882a593Smuzhiyun 		meson_crtc->vsync_disabled = true;
68*4882a593Smuzhiyun 		meson_venc_disable_vsync(priv);
69*4882a593Smuzhiyun 	}
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static const struct drm_crtc_funcs meson_crtc_funcs = {
73*4882a593Smuzhiyun 	.atomic_destroy_state	= drm_atomic_helper_crtc_destroy_state,
74*4882a593Smuzhiyun 	.atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
75*4882a593Smuzhiyun 	.destroy		= drm_crtc_cleanup,
76*4882a593Smuzhiyun 	.page_flip		= drm_atomic_helper_page_flip,
77*4882a593Smuzhiyun 	.reset			= drm_atomic_helper_crtc_reset,
78*4882a593Smuzhiyun 	.set_config             = drm_atomic_helper_set_config,
79*4882a593Smuzhiyun 	.enable_vblank		= meson_crtc_enable_vblank,
80*4882a593Smuzhiyun 	.disable_vblank		= meson_crtc_disable_vblank,
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
meson_g12a_crtc_atomic_enable(struct drm_crtc * crtc,struct drm_crtc_state * old_state)84*4882a593Smuzhiyun static void meson_g12a_crtc_atomic_enable(struct drm_crtc *crtc,
85*4882a593Smuzhiyun 					  struct drm_crtc_state *old_state)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
88*4882a593Smuzhiyun 	struct drm_crtc_state *crtc_state = crtc->state;
89*4882a593Smuzhiyun 	struct meson_drm *priv = meson_crtc->priv;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	if (!crtc_state) {
94*4882a593Smuzhiyun 		DRM_ERROR("Invalid crtc_state\n");
95*4882a593Smuzhiyun 		return;
96*4882a593Smuzhiyun 	}
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/* VD1 Preblend vertical start/end */
99*4882a593Smuzhiyun 	writel(FIELD_PREP(GENMASK(11, 0), 2303),
100*4882a593Smuzhiyun 	       priv->io_base + _REG(VPP_PREBLEND_VD1_V_START_END));
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	/* Setup Blender */
103*4882a593Smuzhiyun 	writel(crtc_state->mode.hdisplay |
104*4882a593Smuzhiyun 	       crtc_state->mode.vdisplay << 16,
105*4882a593Smuzhiyun 	       priv->io_base + _REG(VPP_POSTBLEND_H_SIZE));
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	writel_relaxed(0 << 16 |
108*4882a593Smuzhiyun 			(crtc_state->mode.hdisplay - 1),
109*4882a593Smuzhiyun 			priv->io_base + _REG(VPP_OSD1_BLD_H_SCOPE));
110*4882a593Smuzhiyun 	writel_relaxed(0 << 16 |
111*4882a593Smuzhiyun 			(crtc_state->mode.vdisplay - 1),
112*4882a593Smuzhiyun 			priv->io_base + _REG(VPP_OSD1_BLD_V_SCOPE));
113*4882a593Smuzhiyun 	writel_relaxed(crtc_state->mode.hdisplay << 16 |
114*4882a593Smuzhiyun 			crtc_state->mode.vdisplay,
115*4882a593Smuzhiyun 			priv->io_base + _REG(VPP_OUT_H_V_SIZE));
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	drm_crtc_vblank_on(crtc);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
meson_crtc_atomic_enable(struct drm_crtc * crtc,struct drm_crtc_state * old_state)120*4882a593Smuzhiyun static void meson_crtc_atomic_enable(struct drm_crtc *crtc,
121*4882a593Smuzhiyun 				     struct drm_crtc_state *old_state)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
124*4882a593Smuzhiyun 	struct drm_crtc_state *crtc_state = crtc->state;
125*4882a593Smuzhiyun 	struct meson_drm *priv = meson_crtc->priv;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	if (!crtc_state) {
130*4882a593Smuzhiyun 		DRM_ERROR("Invalid crtc_state\n");
131*4882a593Smuzhiyun 		return;
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* Enable VPP Postblend */
135*4882a593Smuzhiyun 	writel(crtc_state->mode.hdisplay,
136*4882a593Smuzhiyun 	       priv->io_base + _REG(VPP_POSTBLEND_H_SIZE));
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* VD1 Preblend vertical start/end */
139*4882a593Smuzhiyun 	writel(FIELD_PREP(GENMASK(11, 0), 2303),
140*4882a593Smuzhiyun 			priv->io_base + _REG(VPP_PREBLEND_VD1_V_START_END));
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	writel_bits_relaxed(VPP_POSTBLEND_ENABLE, VPP_POSTBLEND_ENABLE,
143*4882a593Smuzhiyun 			    priv->io_base + _REG(VPP_MISC));
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	drm_crtc_vblank_on(crtc);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
meson_g12a_crtc_atomic_disable(struct drm_crtc * crtc,struct drm_crtc_state * old_state)148*4882a593Smuzhiyun static void meson_g12a_crtc_atomic_disable(struct drm_crtc *crtc,
149*4882a593Smuzhiyun 					   struct drm_crtc_state *old_state)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
152*4882a593Smuzhiyun 	struct meson_drm *priv = meson_crtc->priv;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	drm_crtc_vblank_off(crtc);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	priv->viu.osd1_enabled = false;
159*4882a593Smuzhiyun 	priv->viu.osd1_commit = false;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	priv->viu.vd1_enabled = false;
162*4882a593Smuzhiyun 	priv->viu.vd1_commit = false;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	if (crtc->state->event && !crtc->state->active) {
165*4882a593Smuzhiyun 		spin_lock_irq(&crtc->dev->event_lock);
166*4882a593Smuzhiyun 		drm_crtc_send_vblank_event(crtc, crtc->state->event);
167*4882a593Smuzhiyun 		spin_unlock_irq(&crtc->dev->event_lock);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 		crtc->state->event = NULL;
170*4882a593Smuzhiyun 	}
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
meson_crtc_atomic_disable(struct drm_crtc * crtc,struct drm_crtc_state * old_state)173*4882a593Smuzhiyun static void meson_crtc_atomic_disable(struct drm_crtc *crtc,
174*4882a593Smuzhiyun 				      struct drm_crtc_state *old_state)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
177*4882a593Smuzhiyun 	struct meson_drm *priv = meson_crtc->priv;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	drm_crtc_vblank_off(crtc);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	priv->viu.osd1_enabled = false;
184*4882a593Smuzhiyun 	priv->viu.osd1_commit = false;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	priv->viu.vd1_enabled = false;
187*4882a593Smuzhiyun 	priv->viu.vd1_commit = false;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	/* Disable VPP Postblend */
190*4882a593Smuzhiyun 	writel_bits_relaxed(VPP_OSD1_POSTBLEND | VPP_VD1_POSTBLEND |
191*4882a593Smuzhiyun 			    VPP_VD1_PREBLEND | VPP_POSTBLEND_ENABLE, 0,
192*4882a593Smuzhiyun 			    priv->io_base + _REG(VPP_MISC));
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	if (crtc->state->event && !crtc->state->active) {
195*4882a593Smuzhiyun 		spin_lock_irq(&crtc->dev->event_lock);
196*4882a593Smuzhiyun 		drm_crtc_send_vblank_event(crtc, crtc->state->event);
197*4882a593Smuzhiyun 		spin_unlock_irq(&crtc->dev->event_lock);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 		crtc->state->event = NULL;
200*4882a593Smuzhiyun 	}
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
meson_crtc_atomic_begin(struct drm_crtc * crtc,struct drm_crtc_state * state)203*4882a593Smuzhiyun static void meson_crtc_atomic_begin(struct drm_crtc *crtc,
204*4882a593Smuzhiyun 				    struct drm_crtc_state *state)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
207*4882a593Smuzhiyun 	unsigned long flags;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	if (crtc->state->event) {
210*4882a593Smuzhiyun 		WARN_ON(drm_crtc_vblank_get(crtc) != 0);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 		spin_lock_irqsave(&crtc->dev->event_lock, flags);
213*4882a593Smuzhiyun 		meson_crtc->event = crtc->state->event;
214*4882a593Smuzhiyun 		spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
215*4882a593Smuzhiyun 		crtc->state->event = NULL;
216*4882a593Smuzhiyun 	}
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
meson_crtc_atomic_flush(struct drm_crtc * crtc,struct drm_crtc_state * old_crtc_state)219*4882a593Smuzhiyun static void meson_crtc_atomic_flush(struct drm_crtc *crtc,
220*4882a593Smuzhiyun 				    struct drm_crtc_state *old_crtc_state)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
223*4882a593Smuzhiyun 	struct meson_drm *priv = meson_crtc->priv;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	priv->viu.osd1_commit = true;
226*4882a593Smuzhiyun 	priv->viu.vd1_commit = true;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun static const struct drm_crtc_helper_funcs meson_crtc_helper_funcs = {
230*4882a593Smuzhiyun 	.atomic_begin	= meson_crtc_atomic_begin,
231*4882a593Smuzhiyun 	.atomic_flush	= meson_crtc_atomic_flush,
232*4882a593Smuzhiyun 	.atomic_enable	= meson_crtc_atomic_enable,
233*4882a593Smuzhiyun 	.atomic_disable	= meson_crtc_atomic_disable,
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun static const struct drm_crtc_helper_funcs meson_g12a_crtc_helper_funcs = {
237*4882a593Smuzhiyun 	.atomic_begin	= meson_crtc_atomic_begin,
238*4882a593Smuzhiyun 	.atomic_flush	= meson_crtc_atomic_flush,
239*4882a593Smuzhiyun 	.atomic_enable	= meson_g12a_crtc_atomic_enable,
240*4882a593Smuzhiyun 	.atomic_disable	= meson_g12a_crtc_atomic_disable,
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun 
meson_crtc_enable_osd1(struct meson_drm * priv)243*4882a593Smuzhiyun static void meson_crtc_enable_osd1(struct meson_drm *priv)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	writel_bits_relaxed(VPP_OSD1_POSTBLEND, VPP_OSD1_POSTBLEND,
246*4882a593Smuzhiyun 			    priv->io_base + _REG(VPP_MISC));
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
meson_crtc_g12a_enable_osd1_afbc(struct meson_drm * priv)249*4882a593Smuzhiyun static void meson_crtc_g12a_enable_osd1_afbc(struct meson_drm *priv)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	writel_relaxed(priv->viu.osd1_blk2_cfg4,
252*4882a593Smuzhiyun 		       priv->io_base + _REG(VIU_OSD1_BLK2_CFG_W4));
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	writel_bits_relaxed(OSD_MEM_LINEAR_ADDR, OSD_MEM_LINEAR_ADDR,
255*4882a593Smuzhiyun 			    priv->io_base + _REG(VIU_OSD1_CTRL_STAT));
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	writel_relaxed(priv->viu.osd1_blk1_cfg4,
258*4882a593Smuzhiyun 		       priv->io_base + _REG(VIU_OSD1_BLK1_CFG_W4));
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	meson_viu_g12a_enable_osd1_afbc(priv);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	writel_bits_relaxed(OSD_MEM_LINEAR_ADDR, OSD_MEM_LINEAR_ADDR,
263*4882a593Smuzhiyun 			    priv->io_base + _REG(VIU_OSD1_CTRL_STAT));
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	writel_bits_relaxed(OSD_MALI_SRC_EN, OSD_MALI_SRC_EN,
266*4882a593Smuzhiyun 			    priv->io_base + _REG(VIU_OSD1_BLK0_CFG_W0));
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
meson_g12a_crtc_enable_osd1(struct meson_drm * priv)269*4882a593Smuzhiyun static void meson_g12a_crtc_enable_osd1(struct meson_drm *priv)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	writel_relaxed(priv->viu.osd_blend_din0_scope_h,
272*4882a593Smuzhiyun 		       priv->io_base +
273*4882a593Smuzhiyun 		       _REG(VIU_OSD_BLEND_DIN0_SCOPE_H));
274*4882a593Smuzhiyun 	writel_relaxed(priv->viu.osd_blend_din0_scope_v,
275*4882a593Smuzhiyun 		       priv->io_base +
276*4882a593Smuzhiyun 		       _REG(VIU_OSD_BLEND_DIN0_SCOPE_V));
277*4882a593Smuzhiyun 	writel_relaxed(priv->viu.osb_blend0_size,
278*4882a593Smuzhiyun 		       priv->io_base +
279*4882a593Smuzhiyun 		       _REG(VIU_OSD_BLEND_BLEND0_SIZE));
280*4882a593Smuzhiyun 	writel_relaxed(priv->viu.osb_blend1_size,
281*4882a593Smuzhiyun 		       priv->io_base +
282*4882a593Smuzhiyun 		       _REG(VIU_OSD_BLEND_BLEND1_SIZE));
283*4882a593Smuzhiyun 	writel_bits_relaxed(3 << 8, 3 << 8,
284*4882a593Smuzhiyun 			    priv->io_base + _REG(OSD1_BLEND_SRC_CTRL));
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
meson_crtc_enable_vd1(struct meson_drm * priv)287*4882a593Smuzhiyun static void meson_crtc_enable_vd1(struct meson_drm *priv)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun 	writel_bits_relaxed(VPP_VD1_PREBLEND | VPP_VD1_POSTBLEND |
290*4882a593Smuzhiyun 			    VPP_COLOR_MNG_ENABLE,
291*4882a593Smuzhiyun 			    VPP_VD1_PREBLEND | VPP_VD1_POSTBLEND |
292*4882a593Smuzhiyun 			    VPP_COLOR_MNG_ENABLE,
293*4882a593Smuzhiyun 			    priv->io_base + _REG(VPP_MISC));
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	writel_bits_relaxed(VIU_CTRL0_AFBC_TO_VD1,
296*4882a593Smuzhiyun 			    priv->viu.vd1_afbc ? VIU_CTRL0_AFBC_TO_VD1 : 0,
297*4882a593Smuzhiyun 			    priv->io_base + _REG(VIU_MISC_CTRL0));
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
meson_g12a_crtc_enable_vd1(struct meson_drm * priv)300*4882a593Smuzhiyun static void meson_g12a_crtc_enable_vd1(struct meson_drm *priv)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	writel_relaxed(VD_BLEND_PREBLD_SRC_VD1 |
303*4882a593Smuzhiyun 		       VD_BLEND_PREBLD_PREMULT_EN |
304*4882a593Smuzhiyun 		       VD_BLEND_POSTBLD_SRC_VD1 |
305*4882a593Smuzhiyun 		       VD_BLEND_POSTBLD_PREMULT_EN,
306*4882a593Smuzhiyun 		       priv->io_base + _REG(VD1_BLEND_SRC_CTRL));
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	writel_relaxed(priv->viu.vd1_afbc ?
309*4882a593Smuzhiyun 		       (VD1_AXI_SEL_AFBC | AFBC_VD1_SEL) : 0,
310*4882a593Smuzhiyun 		       priv->io_base + _REG(VD1_AFBCD0_MISC_CTRL));
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
meson_crtc_irq(struct meson_drm * priv)313*4882a593Smuzhiyun void meson_crtc_irq(struct meson_drm *priv)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	struct meson_crtc *meson_crtc = to_meson_crtc(priv->crtc);
316*4882a593Smuzhiyun 	unsigned long flags;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	/* Update the OSD registers */
319*4882a593Smuzhiyun 	if (priv->viu.osd1_enabled && priv->viu.osd1_commit) {
320*4882a593Smuzhiyun 		writel_relaxed(priv->viu.osd1_ctrl_stat,
321*4882a593Smuzhiyun 				priv->io_base + _REG(VIU_OSD1_CTRL_STAT));
322*4882a593Smuzhiyun 		writel_relaxed(priv->viu.osd1_ctrl_stat2,
323*4882a593Smuzhiyun 				priv->io_base + _REG(VIU_OSD1_CTRL_STAT2));
324*4882a593Smuzhiyun 		writel_relaxed(priv->viu.osd1_blk0_cfg[0],
325*4882a593Smuzhiyun 				priv->io_base + _REG(VIU_OSD1_BLK0_CFG_W0));
326*4882a593Smuzhiyun 		writel_relaxed(priv->viu.osd1_blk0_cfg[1],
327*4882a593Smuzhiyun 				priv->io_base + _REG(VIU_OSD1_BLK0_CFG_W1));
328*4882a593Smuzhiyun 		writel_relaxed(priv->viu.osd1_blk0_cfg[2],
329*4882a593Smuzhiyun 				priv->io_base + _REG(VIU_OSD1_BLK0_CFG_W2));
330*4882a593Smuzhiyun 		writel_relaxed(priv->viu.osd1_blk0_cfg[3],
331*4882a593Smuzhiyun 				priv->io_base + _REG(VIU_OSD1_BLK0_CFG_W3));
332*4882a593Smuzhiyun 		writel_relaxed(priv->viu.osd1_blk0_cfg[4],
333*4882a593Smuzhiyun 				priv->io_base + _REG(VIU_OSD1_BLK0_CFG_W4));
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 		if (priv->viu.osd1_afbcd) {
336*4882a593Smuzhiyun 			if (meson_crtc->enable_osd1_afbc)
337*4882a593Smuzhiyun 				meson_crtc->enable_osd1_afbc(priv);
338*4882a593Smuzhiyun 		} else {
339*4882a593Smuzhiyun 			if (meson_crtc->disable_osd1_afbc)
340*4882a593Smuzhiyun 				meson_crtc->disable_osd1_afbc(priv);
341*4882a593Smuzhiyun 			if (priv->afbcd.ops) {
342*4882a593Smuzhiyun 				priv->afbcd.ops->reset(priv);
343*4882a593Smuzhiyun 				priv->afbcd.ops->disable(priv);
344*4882a593Smuzhiyun 			}
345*4882a593Smuzhiyun 			meson_crtc->vsync_forced = false;
346*4882a593Smuzhiyun 		}
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 		writel_relaxed(priv->viu.osd_sc_ctrl0,
349*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_OSD_SC_CTRL0));
350*4882a593Smuzhiyun 		writel_relaxed(priv->viu.osd_sc_i_wh_m1,
351*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_OSD_SCI_WH_M1));
352*4882a593Smuzhiyun 		writel_relaxed(priv->viu.osd_sc_o_h_start_end,
353*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_OSD_SCO_H_START_END));
354*4882a593Smuzhiyun 		writel_relaxed(priv->viu.osd_sc_o_v_start_end,
355*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_OSD_SCO_V_START_END));
356*4882a593Smuzhiyun 		writel_relaxed(priv->viu.osd_sc_v_ini_phase,
357*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_OSD_VSC_INI_PHASE));
358*4882a593Smuzhiyun 		writel_relaxed(priv->viu.osd_sc_v_phase_step,
359*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_OSD_VSC_PHASE_STEP));
360*4882a593Smuzhiyun 		writel_relaxed(priv->viu.osd_sc_h_ini_phase,
361*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_OSD_HSC_INI_PHASE));
362*4882a593Smuzhiyun 		writel_relaxed(priv->viu.osd_sc_h_phase_step,
363*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_OSD_HSC_PHASE_STEP));
364*4882a593Smuzhiyun 		writel_relaxed(priv->viu.osd_sc_h_ctrl0,
365*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_OSD_HSC_CTRL0));
366*4882a593Smuzhiyun 		writel_relaxed(priv->viu.osd_sc_v_ctrl0,
367*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_OSD_VSC_CTRL0));
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 		if (!priv->viu.osd1_afbcd)
370*4882a593Smuzhiyun 			meson_canvas_config(priv->canvas, priv->canvas_id_osd1,
371*4882a593Smuzhiyun 					    priv->viu.osd1_addr,
372*4882a593Smuzhiyun 					    priv->viu.osd1_stride,
373*4882a593Smuzhiyun 					    priv->viu.osd1_height,
374*4882a593Smuzhiyun 					    MESON_CANVAS_WRAP_NONE,
375*4882a593Smuzhiyun 					    MESON_CANVAS_BLKMODE_LINEAR, 0);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 		/* Enable OSD1 */
378*4882a593Smuzhiyun 		if (meson_crtc->enable_osd1)
379*4882a593Smuzhiyun 			meson_crtc->enable_osd1(priv);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 		if (priv->viu.osd1_afbcd) {
382*4882a593Smuzhiyun 			priv->afbcd.ops->reset(priv);
383*4882a593Smuzhiyun 			priv->afbcd.ops->setup(priv);
384*4882a593Smuzhiyun 			priv->afbcd.ops->enable(priv);
385*4882a593Smuzhiyun 			meson_crtc->vsync_forced = true;
386*4882a593Smuzhiyun 		}
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 		priv->viu.osd1_commit = false;
389*4882a593Smuzhiyun 	}
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	/* Update the VD1 registers */
392*4882a593Smuzhiyun 	if (priv->viu.vd1_enabled && priv->viu.vd1_commit) {
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 		if (priv->viu.vd1_afbc) {
395*4882a593Smuzhiyun 			writel_relaxed(priv->viu.vd1_afbc_head_addr,
396*4882a593Smuzhiyun 				       priv->io_base +
397*4882a593Smuzhiyun 				       _REG(AFBC_HEAD_BADDR));
398*4882a593Smuzhiyun 			writel_relaxed(priv->viu.vd1_afbc_body_addr,
399*4882a593Smuzhiyun 				       priv->io_base +
400*4882a593Smuzhiyun 				       _REG(AFBC_BODY_BADDR));
401*4882a593Smuzhiyun 			writel_relaxed(priv->viu.vd1_afbc_en,
402*4882a593Smuzhiyun 				       priv->io_base +
403*4882a593Smuzhiyun 				       _REG(AFBC_ENABLE));
404*4882a593Smuzhiyun 			writel_relaxed(priv->viu.vd1_afbc_mode,
405*4882a593Smuzhiyun 				       priv->io_base +
406*4882a593Smuzhiyun 				       _REG(AFBC_MODE));
407*4882a593Smuzhiyun 			writel_relaxed(priv->viu.vd1_afbc_size_in,
408*4882a593Smuzhiyun 				       priv->io_base +
409*4882a593Smuzhiyun 				       _REG(AFBC_SIZE_IN));
410*4882a593Smuzhiyun 			writel_relaxed(priv->viu.vd1_afbc_dec_def_color,
411*4882a593Smuzhiyun 				       priv->io_base +
412*4882a593Smuzhiyun 				       _REG(AFBC_DEC_DEF_COLOR));
413*4882a593Smuzhiyun 			writel_relaxed(priv->viu.vd1_afbc_conv_ctrl,
414*4882a593Smuzhiyun 				       priv->io_base +
415*4882a593Smuzhiyun 				       _REG(AFBC_CONV_CTRL));
416*4882a593Smuzhiyun 			writel_relaxed(priv->viu.vd1_afbc_size_out,
417*4882a593Smuzhiyun 				       priv->io_base +
418*4882a593Smuzhiyun 				       _REG(AFBC_SIZE_OUT));
419*4882a593Smuzhiyun 			writel_relaxed(priv->viu.vd1_afbc_vd_cfmt_ctrl,
420*4882a593Smuzhiyun 				       priv->io_base +
421*4882a593Smuzhiyun 				       _REG(AFBC_VD_CFMT_CTRL));
422*4882a593Smuzhiyun 			writel_relaxed(priv->viu.vd1_afbc_vd_cfmt_w,
423*4882a593Smuzhiyun 				       priv->io_base +
424*4882a593Smuzhiyun 				       _REG(AFBC_VD_CFMT_W));
425*4882a593Smuzhiyun 			writel_relaxed(priv->viu.vd1_afbc_mif_hor_scope,
426*4882a593Smuzhiyun 				       priv->io_base +
427*4882a593Smuzhiyun 				       _REG(AFBC_MIF_HOR_SCOPE));
428*4882a593Smuzhiyun 			writel_relaxed(priv->viu.vd1_afbc_mif_ver_scope,
429*4882a593Smuzhiyun 				       priv->io_base +
430*4882a593Smuzhiyun 				       _REG(AFBC_MIF_VER_SCOPE));
431*4882a593Smuzhiyun 			writel_relaxed(priv->viu.vd1_afbc_pixel_hor_scope,
432*4882a593Smuzhiyun 				       priv->io_base+
433*4882a593Smuzhiyun 				       _REG(AFBC_PIXEL_HOR_SCOPE));
434*4882a593Smuzhiyun 			writel_relaxed(priv->viu.vd1_afbc_pixel_ver_scope,
435*4882a593Smuzhiyun 				       priv->io_base +
436*4882a593Smuzhiyun 				       _REG(AFBC_PIXEL_VER_SCOPE));
437*4882a593Smuzhiyun 			writel_relaxed(priv->viu.vd1_afbc_vd_cfmt_h,
438*4882a593Smuzhiyun 				       priv->io_base +
439*4882a593Smuzhiyun 				       _REG(AFBC_VD_CFMT_H));
440*4882a593Smuzhiyun 		} else {
441*4882a593Smuzhiyun 			switch (priv->viu.vd1_planes) {
442*4882a593Smuzhiyun 			case 3:
443*4882a593Smuzhiyun 				meson_canvas_config(priv->canvas,
444*4882a593Smuzhiyun 						    priv->canvas_id_vd1_2,
445*4882a593Smuzhiyun 						    priv->viu.vd1_addr2,
446*4882a593Smuzhiyun 						    priv->viu.vd1_stride2,
447*4882a593Smuzhiyun 						    priv->viu.vd1_height2,
448*4882a593Smuzhiyun 						    MESON_CANVAS_WRAP_NONE,
449*4882a593Smuzhiyun 						    MESON_CANVAS_BLKMODE_LINEAR,
450*4882a593Smuzhiyun 						    MESON_CANVAS_ENDIAN_SWAP64);
451*4882a593Smuzhiyun 				fallthrough;
452*4882a593Smuzhiyun 			case 2:
453*4882a593Smuzhiyun 				meson_canvas_config(priv->canvas,
454*4882a593Smuzhiyun 						    priv->canvas_id_vd1_1,
455*4882a593Smuzhiyun 						    priv->viu.vd1_addr1,
456*4882a593Smuzhiyun 						    priv->viu.vd1_stride1,
457*4882a593Smuzhiyun 						    priv->viu.vd1_height1,
458*4882a593Smuzhiyun 						    MESON_CANVAS_WRAP_NONE,
459*4882a593Smuzhiyun 						    MESON_CANVAS_BLKMODE_LINEAR,
460*4882a593Smuzhiyun 						    MESON_CANVAS_ENDIAN_SWAP64);
461*4882a593Smuzhiyun 				fallthrough;
462*4882a593Smuzhiyun 			case 1:
463*4882a593Smuzhiyun 				meson_canvas_config(priv->canvas,
464*4882a593Smuzhiyun 						    priv->canvas_id_vd1_0,
465*4882a593Smuzhiyun 						    priv->viu.vd1_addr0,
466*4882a593Smuzhiyun 						    priv->viu.vd1_stride0,
467*4882a593Smuzhiyun 						    priv->viu.vd1_height0,
468*4882a593Smuzhiyun 						    MESON_CANVAS_WRAP_NONE,
469*4882a593Smuzhiyun 						    MESON_CANVAS_BLKMODE_LINEAR,
470*4882a593Smuzhiyun 						    MESON_CANVAS_ENDIAN_SWAP64);
471*4882a593Smuzhiyun 			}
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 			writel_relaxed(0, priv->io_base + _REG(AFBC_ENABLE));
474*4882a593Smuzhiyun 		}
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_gen_reg,
477*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
478*4882a593Smuzhiyun 				_REG(VD1_IF0_GEN_REG));
479*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_gen_reg,
480*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
481*4882a593Smuzhiyun 				_REG(VD2_IF0_GEN_REG));
482*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_gen_reg2,
483*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
484*4882a593Smuzhiyun 				_REG(VD1_IF0_GEN_REG2));
485*4882a593Smuzhiyun 		writel_relaxed(priv->viu.viu_vd1_fmt_ctrl,
486*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
487*4882a593Smuzhiyun 				_REG(VIU_VD1_FMT_CTRL));
488*4882a593Smuzhiyun 		writel_relaxed(priv->viu.viu_vd1_fmt_ctrl,
489*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
490*4882a593Smuzhiyun 				_REG(VIU_VD2_FMT_CTRL));
491*4882a593Smuzhiyun 		writel_relaxed(priv->viu.viu_vd1_fmt_w,
492*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
493*4882a593Smuzhiyun 				_REG(VIU_VD1_FMT_W));
494*4882a593Smuzhiyun 		writel_relaxed(priv->viu.viu_vd1_fmt_w,
495*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
496*4882a593Smuzhiyun 				_REG(VIU_VD2_FMT_W));
497*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_canvas0,
498*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
499*4882a593Smuzhiyun 				_REG(VD1_IF0_CANVAS0));
500*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_canvas0,
501*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
502*4882a593Smuzhiyun 				_REG(VD1_IF0_CANVAS1));
503*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_canvas0,
504*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
505*4882a593Smuzhiyun 				_REG(VD2_IF0_CANVAS0));
506*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_canvas0,
507*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
508*4882a593Smuzhiyun 				_REG(VD2_IF0_CANVAS1));
509*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_luma_x0,
510*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
511*4882a593Smuzhiyun 				_REG(VD1_IF0_LUMA_X0));
512*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_luma_x0,
513*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
514*4882a593Smuzhiyun 				_REG(VD1_IF0_LUMA_X1));
515*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_luma_x0,
516*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
517*4882a593Smuzhiyun 				_REG(VD2_IF0_LUMA_X0));
518*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_luma_x0,
519*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
520*4882a593Smuzhiyun 				_REG(VD2_IF0_LUMA_X1));
521*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_luma_y0,
522*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
523*4882a593Smuzhiyun 				_REG(VD1_IF0_LUMA_Y0));
524*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_luma_y0,
525*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
526*4882a593Smuzhiyun 				_REG(VD1_IF0_LUMA_Y1));
527*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_luma_y0,
528*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
529*4882a593Smuzhiyun 				_REG(VD2_IF0_LUMA_Y0));
530*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_luma_y0,
531*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
532*4882a593Smuzhiyun 				_REG(VD2_IF0_LUMA_Y1));
533*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_chroma_x0,
534*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
535*4882a593Smuzhiyun 				_REG(VD1_IF0_CHROMA_X0));
536*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_chroma_x0,
537*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
538*4882a593Smuzhiyun 				_REG(VD1_IF0_CHROMA_X1));
539*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_chroma_x0,
540*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
541*4882a593Smuzhiyun 				_REG(VD2_IF0_CHROMA_X0));
542*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_chroma_x0,
543*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
544*4882a593Smuzhiyun 				_REG(VD2_IF0_CHROMA_X1));
545*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_chroma_y0,
546*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
547*4882a593Smuzhiyun 				_REG(VD1_IF0_CHROMA_Y0));
548*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_chroma_y0,
549*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
550*4882a593Smuzhiyun 				_REG(VD1_IF0_CHROMA_Y1));
551*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_chroma_y0,
552*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
553*4882a593Smuzhiyun 				_REG(VD2_IF0_CHROMA_Y0));
554*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_chroma_y0,
555*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
556*4882a593Smuzhiyun 				_REG(VD2_IF0_CHROMA_Y1));
557*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_repeat_loop,
558*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
559*4882a593Smuzhiyun 				_REG(VD1_IF0_RPT_LOOP));
560*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_repeat_loop,
561*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
562*4882a593Smuzhiyun 				_REG(VD2_IF0_RPT_LOOP));
563*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_luma0_rpt_pat,
564*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
565*4882a593Smuzhiyun 				_REG(VD1_IF0_LUMA0_RPT_PAT));
566*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_luma0_rpt_pat,
567*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
568*4882a593Smuzhiyun 				_REG(VD2_IF0_LUMA0_RPT_PAT));
569*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_luma0_rpt_pat,
570*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
571*4882a593Smuzhiyun 				_REG(VD1_IF0_LUMA1_RPT_PAT));
572*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_luma0_rpt_pat,
573*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
574*4882a593Smuzhiyun 				_REG(VD2_IF0_LUMA1_RPT_PAT));
575*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_chroma0_rpt_pat,
576*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
577*4882a593Smuzhiyun 				_REG(VD1_IF0_CHROMA0_RPT_PAT));
578*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_chroma0_rpt_pat,
579*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
580*4882a593Smuzhiyun 				_REG(VD2_IF0_CHROMA0_RPT_PAT));
581*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_chroma0_rpt_pat,
582*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
583*4882a593Smuzhiyun 				_REG(VD1_IF0_CHROMA1_RPT_PAT));
584*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_if0_chroma0_rpt_pat,
585*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
586*4882a593Smuzhiyun 				_REG(VD2_IF0_CHROMA1_RPT_PAT));
587*4882a593Smuzhiyun 		writel_relaxed(0, priv->io_base + meson_crtc->viu_offset +
588*4882a593Smuzhiyun 				_REG(VD1_IF0_LUMA_PSEL));
589*4882a593Smuzhiyun 		writel_relaxed(0, priv->io_base + meson_crtc->viu_offset +
590*4882a593Smuzhiyun 				_REG(VD1_IF0_CHROMA_PSEL));
591*4882a593Smuzhiyun 		writel_relaxed(0, priv->io_base + meson_crtc->viu_offset +
592*4882a593Smuzhiyun 				_REG(VD2_IF0_LUMA_PSEL));
593*4882a593Smuzhiyun 		writel_relaxed(0, priv->io_base + meson_crtc->viu_offset +
594*4882a593Smuzhiyun 				_REG(VD2_IF0_CHROMA_PSEL));
595*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_range_map_y,
596*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
597*4882a593Smuzhiyun 				_REG(VD1_IF0_RANGE_MAP_Y));
598*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_range_map_cb,
599*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
600*4882a593Smuzhiyun 				_REG(VD1_IF0_RANGE_MAP_CB));
601*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vd1_range_map_cr,
602*4882a593Smuzhiyun 				priv->io_base + meson_crtc->viu_offset +
603*4882a593Smuzhiyun 				_REG(VD1_IF0_RANGE_MAP_CR));
604*4882a593Smuzhiyun 		writel_relaxed(VPP_VSC_BANK_LENGTH(4) |
605*4882a593Smuzhiyun 			       VPP_HSC_BANK_LENGTH(4) |
606*4882a593Smuzhiyun 			       VPP_SC_VD_EN_ENABLE |
607*4882a593Smuzhiyun 			       VPP_SC_TOP_EN_ENABLE |
608*4882a593Smuzhiyun 			       VPP_SC_HSC_EN_ENABLE |
609*4882a593Smuzhiyun 			       VPP_SC_VSC_EN_ENABLE,
610*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_SC_MISC));
611*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vpp_pic_in_height,
612*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_PIC_IN_HEIGHT));
613*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vpp_postblend_vd1_h_start_end,
614*4882a593Smuzhiyun 			priv->io_base + _REG(VPP_POSTBLEND_VD1_H_START_END));
615*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vpp_blend_vd2_h_start_end,
616*4882a593Smuzhiyun 			priv->io_base + _REG(VPP_BLEND_VD2_H_START_END));
617*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vpp_postblend_vd1_v_start_end,
618*4882a593Smuzhiyun 			priv->io_base + _REG(VPP_POSTBLEND_VD1_V_START_END));
619*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vpp_blend_vd2_v_start_end,
620*4882a593Smuzhiyun 			priv->io_base + _REG(VPP_BLEND_VD2_V_START_END));
621*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vpp_hsc_region12_startp,
622*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_HSC_REGION12_STARTP));
623*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vpp_hsc_region34_startp,
624*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_HSC_REGION34_STARTP));
625*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vpp_hsc_region4_endp,
626*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_HSC_REGION4_ENDP));
627*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vpp_hsc_start_phase_step,
628*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_HSC_START_PHASE_STEP));
629*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vpp_hsc_region1_phase_slope,
630*4882a593Smuzhiyun 			priv->io_base + _REG(VPP_HSC_REGION1_PHASE_SLOPE));
631*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vpp_hsc_region3_phase_slope,
632*4882a593Smuzhiyun 			priv->io_base + _REG(VPP_HSC_REGION3_PHASE_SLOPE));
633*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vpp_line_in_length,
634*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_LINE_IN_LENGTH));
635*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vpp_preblend_h_size,
636*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_PREBLEND_H_SIZE));
637*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vpp_vsc_region12_startp,
638*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_VSC_REGION12_STARTP));
639*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vpp_vsc_region34_startp,
640*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_VSC_REGION34_STARTP));
641*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vpp_vsc_region4_endp,
642*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_VSC_REGION4_ENDP));
643*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vpp_vsc_start_phase_step,
644*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_VSC_START_PHASE_STEP));
645*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vpp_vsc_ini_phase,
646*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_VSC_INI_PHASE));
647*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vpp_vsc_phase_ctrl,
648*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_VSC_PHASE_CTRL));
649*4882a593Smuzhiyun 		writel_relaxed(priv->viu.vpp_hsc_phase_ctrl,
650*4882a593Smuzhiyun 				priv->io_base + _REG(VPP_HSC_PHASE_CTRL));
651*4882a593Smuzhiyun 		writel_relaxed(0x42, priv->io_base + _REG(VPP_SCALE_COEF_IDX));
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 		/* Enable VD1 */
654*4882a593Smuzhiyun 		if (meson_crtc->enable_vd1)
655*4882a593Smuzhiyun 			meson_crtc->enable_vd1(priv);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 		priv->viu.vd1_commit = false;
658*4882a593Smuzhiyun 	}
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	if (meson_crtc->vsync_disabled)
661*4882a593Smuzhiyun 		return;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	drm_crtc_handle_vblank(priv->crtc);
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->drm->event_lock, flags);
666*4882a593Smuzhiyun 	if (meson_crtc->event) {
667*4882a593Smuzhiyun 		drm_crtc_send_vblank_event(priv->crtc, meson_crtc->event);
668*4882a593Smuzhiyun 		drm_crtc_vblank_put(priv->crtc);
669*4882a593Smuzhiyun 		meson_crtc->event = NULL;
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->drm->event_lock, flags);
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun 
meson_crtc_create(struct meson_drm * priv)674*4882a593Smuzhiyun int meson_crtc_create(struct meson_drm *priv)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun 	struct meson_crtc *meson_crtc;
677*4882a593Smuzhiyun 	struct drm_crtc *crtc;
678*4882a593Smuzhiyun 	int ret;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	meson_crtc = devm_kzalloc(priv->drm->dev, sizeof(*meson_crtc),
681*4882a593Smuzhiyun 				  GFP_KERNEL);
682*4882a593Smuzhiyun 	if (!meson_crtc)
683*4882a593Smuzhiyun 		return -ENOMEM;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	meson_crtc->priv = priv;
686*4882a593Smuzhiyun 	crtc = &meson_crtc->base;
687*4882a593Smuzhiyun 	ret = drm_crtc_init_with_planes(priv->drm, crtc,
688*4882a593Smuzhiyun 					priv->primary_plane, NULL,
689*4882a593Smuzhiyun 					&meson_crtc_funcs, "meson_crtc");
690*4882a593Smuzhiyun 	if (ret) {
691*4882a593Smuzhiyun 		dev_err(priv->drm->dev, "Failed to init CRTC\n");
692*4882a593Smuzhiyun 		return ret;
693*4882a593Smuzhiyun 	}
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	if (meson_vpu_is_compatible(priv, VPU_COMPATIBLE_G12A)) {
696*4882a593Smuzhiyun 		meson_crtc->enable_osd1 = meson_g12a_crtc_enable_osd1;
697*4882a593Smuzhiyun 		meson_crtc->enable_vd1 = meson_g12a_crtc_enable_vd1;
698*4882a593Smuzhiyun 		meson_crtc->viu_offset = MESON_G12A_VIU_OFFSET;
699*4882a593Smuzhiyun 		meson_crtc->enable_osd1_afbc =
700*4882a593Smuzhiyun 					meson_crtc_g12a_enable_osd1_afbc;
701*4882a593Smuzhiyun 		meson_crtc->disable_osd1_afbc =
702*4882a593Smuzhiyun 					meson_viu_g12a_disable_osd1_afbc;
703*4882a593Smuzhiyun 		drm_crtc_helper_add(crtc, &meson_g12a_crtc_helper_funcs);
704*4882a593Smuzhiyun 	} else {
705*4882a593Smuzhiyun 		meson_crtc->enable_osd1 = meson_crtc_enable_osd1;
706*4882a593Smuzhiyun 		meson_crtc->enable_vd1 = meson_crtc_enable_vd1;
707*4882a593Smuzhiyun 		if (meson_vpu_is_compatible(priv, VPU_COMPATIBLE_GXM)) {
708*4882a593Smuzhiyun 			meson_crtc->enable_osd1_afbc =
709*4882a593Smuzhiyun 					meson_viu_gxm_enable_osd1_afbc;
710*4882a593Smuzhiyun 			meson_crtc->disable_osd1_afbc =
711*4882a593Smuzhiyun 					meson_viu_gxm_disable_osd1_afbc;
712*4882a593Smuzhiyun 		}
713*4882a593Smuzhiyun 		drm_crtc_helper_add(crtc, &meson_crtc_helper_funcs);
714*4882a593Smuzhiyun 	}
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	priv->crtc = crtc;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	return 0;
719*4882a593Smuzhiyun }
720