1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014 MediaTek Inc.
4*4882a593Smuzhiyun * Author: Jie Qiu <jie.qiu@mediatek.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/arm-smccc.h>
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/hdmi.h>
11*4882a593Smuzhiyun #include <linux/i2c.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/mutex.h>
17*4882a593Smuzhiyun #include <linux/of_platform.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/of_gpio.h>
20*4882a593Smuzhiyun #include <linux/of_graph.h>
21*4882a593Smuzhiyun #include <linux/phy/phy.h>
22*4882a593Smuzhiyun #include <linux/platform_device.h>
23*4882a593Smuzhiyun #include <linux/regmap.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <sound/hdmi-codec.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
28*4882a593Smuzhiyun #include <drm/drm_bridge.h>
29*4882a593Smuzhiyun #include <drm/drm_crtc.h>
30*4882a593Smuzhiyun #include <drm/drm_edid.h>
31*4882a593Smuzhiyun #include <drm/drm_print.h>
32*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include "mtk_cec.h"
35*4882a593Smuzhiyun #include "mtk_hdmi.h"
36*4882a593Smuzhiyun #include "mtk_hdmi_regs.h"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define NCTS_BYTES 7
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun enum mtk_hdmi_clk_id {
41*4882a593Smuzhiyun MTK_HDMI_CLK_HDMI_PIXEL,
42*4882a593Smuzhiyun MTK_HDMI_CLK_HDMI_PLL,
43*4882a593Smuzhiyun MTK_HDMI_CLK_AUD_BCLK,
44*4882a593Smuzhiyun MTK_HDMI_CLK_AUD_SPDIF,
45*4882a593Smuzhiyun MTK_HDMI_CLK_COUNT
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun enum hdmi_aud_input_type {
49*4882a593Smuzhiyun HDMI_AUD_INPUT_I2S = 0,
50*4882a593Smuzhiyun HDMI_AUD_INPUT_SPDIF,
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun enum hdmi_aud_i2s_fmt {
54*4882a593Smuzhiyun HDMI_I2S_MODE_RJT_24BIT = 0,
55*4882a593Smuzhiyun HDMI_I2S_MODE_RJT_16BIT,
56*4882a593Smuzhiyun HDMI_I2S_MODE_LJT_24BIT,
57*4882a593Smuzhiyun HDMI_I2S_MODE_LJT_16BIT,
58*4882a593Smuzhiyun HDMI_I2S_MODE_I2S_24BIT,
59*4882a593Smuzhiyun HDMI_I2S_MODE_I2S_16BIT
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun enum hdmi_aud_mclk {
63*4882a593Smuzhiyun HDMI_AUD_MCLK_128FS,
64*4882a593Smuzhiyun HDMI_AUD_MCLK_192FS,
65*4882a593Smuzhiyun HDMI_AUD_MCLK_256FS,
66*4882a593Smuzhiyun HDMI_AUD_MCLK_384FS,
67*4882a593Smuzhiyun HDMI_AUD_MCLK_512FS,
68*4882a593Smuzhiyun HDMI_AUD_MCLK_768FS,
69*4882a593Smuzhiyun HDMI_AUD_MCLK_1152FS,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun enum hdmi_aud_channel_type {
73*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_1_0 = 0,
74*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_1_1,
75*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_2_0,
76*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_2_1,
77*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_3_0,
78*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_3_1,
79*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_4_0,
80*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_4_1,
81*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_5_0,
82*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_5_1,
83*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_6_0,
84*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_6_1,
85*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_0,
86*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_1,
87*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_3_0_LRS,
88*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_3_1_LRS,
89*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_4_0_CLRS,
90*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_4_1_CLRS,
91*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_6_1_CS,
92*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_6_1_CH,
93*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_6_1_OH,
94*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_6_1_CHR,
95*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_1_LH_RH,
96*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_1_LSR_RSR,
97*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_1_LC_RC,
98*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_1_LW_RW,
99*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_1_LSD_RSD,
100*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_1_LSS_RSS,
101*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_1_LHS_RHS,
102*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_1_CS_CH,
103*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_1_CS_OH,
104*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_1_CS_CHR,
105*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_1_CH_OH,
106*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_1_CH_CHR,
107*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_1_OH_CHR,
108*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_1_LSS_RSS_LSR_RSR,
109*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_6_0_CS,
110*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_6_0_CH,
111*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_6_0_OH,
112*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_6_0_CHR,
113*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_0_LH_RH,
114*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_0_LSR_RSR,
115*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_0_LC_RC,
116*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_0_LW_RW,
117*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_0_LSD_RSD,
118*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_0_LSS_RSS,
119*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_0_LHS_RHS,
120*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_0_CS_CH,
121*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_0_CS_OH,
122*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_0_CS_CHR,
123*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_0_CH_OH,
124*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_0_CH_CHR,
125*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_0_OH_CHR,
126*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_7_0_LSS_RSS_LSR_RSR,
127*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_8_0_LH_RH_CS,
128*4882a593Smuzhiyun HDMI_AUD_CHAN_TYPE_UNKNOWN = 0xFF
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun enum hdmi_aud_channel_swap_type {
132*4882a593Smuzhiyun HDMI_AUD_SWAP_LR,
133*4882a593Smuzhiyun HDMI_AUD_SWAP_LFE_CC,
134*4882a593Smuzhiyun HDMI_AUD_SWAP_LSRS,
135*4882a593Smuzhiyun HDMI_AUD_SWAP_RLS_RRS,
136*4882a593Smuzhiyun HDMI_AUD_SWAP_LR_STATUS,
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun struct hdmi_audio_param {
140*4882a593Smuzhiyun enum hdmi_audio_coding_type aud_codec;
141*4882a593Smuzhiyun enum hdmi_audio_sample_size aud_sampe_size;
142*4882a593Smuzhiyun enum hdmi_aud_input_type aud_input_type;
143*4882a593Smuzhiyun enum hdmi_aud_i2s_fmt aud_i2s_fmt;
144*4882a593Smuzhiyun enum hdmi_aud_mclk aud_mclk;
145*4882a593Smuzhiyun enum hdmi_aud_channel_type aud_input_chan_type;
146*4882a593Smuzhiyun struct hdmi_codec_params codec_params;
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun struct mtk_hdmi_conf {
150*4882a593Smuzhiyun bool tz_disabled;
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun struct mtk_hdmi {
154*4882a593Smuzhiyun struct drm_bridge bridge;
155*4882a593Smuzhiyun struct drm_bridge *next_bridge;
156*4882a593Smuzhiyun struct drm_connector conn;
157*4882a593Smuzhiyun struct device *dev;
158*4882a593Smuzhiyun const struct mtk_hdmi_conf *conf;
159*4882a593Smuzhiyun struct phy *phy;
160*4882a593Smuzhiyun struct device *cec_dev;
161*4882a593Smuzhiyun struct i2c_adapter *ddc_adpt;
162*4882a593Smuzhiyun struct clk *clk[MTK_HDMI_CLK_COUNT];
163*4882a593Smuzhiyun struct drm_display_mode mode;
164*4882a593Smuzhiyun bool dvi_mode;
165*4882a593Smuzhiyun u32 min_clock;
166*4882a593Smuzhiyun u32 max_clock;
167*4882a593Smuzhiyun u32 max_hdisplay;
168*4882a593Smuzhiyun u32 max_vdisplay;
169*4882a593Smuzhiyun u32 ibias;
170*4882a593Smuzhiyun u32 ibias_up;
171*4882a593Smuzhiyun struct regmap *sys_regmap;
172*4882a593Smuzhiyun unsigned int sys_offset;
173*4882a593Smuzhiyun void __iomem *regs;
174*4882a593Smuzhiyun enum hdmi_colorspace csp;
175*4882a593Smuzhiyun struct hdmi_audio_param aud_param;
176*4882a593Smuzhiyun bool audio_enable;
177*4882a593Smuzhiyun bool powered;
178*4882a593Smuzhiyun bool enabled;
179*4882a593Smuzhiyun hdmi_codec_plugged_cb plugged_cb;
180*4882a593Smuzhiyun struct device *codec_dev;
181*4882a593Smuzhiyun struct mutex update_plugged_status_lock;
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
hdmi_ctx_from_bridge(struct drm_bridge * b)184*4882a593Smuzhiyun static inline struct mtk_hdmi *hdmi_ctx_from_bridge(struct drm_bridge *b)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun return container_of(b, struct mtk_hdmi, bridge);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
hdmi_ctx_from_conn(struct drm_connector * c)189*4882a593Smuzhiyun static inline struct mtk_hdmi *hdmi_ctx_from_conn(struct drm_connector *c)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun return container_of(c, struct mtk_hdmi, conn);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
mtk_hdmi_read(struct mtk_hdmi * hdmi,u32 offset)194*4882a593Smuzhiyun static u32 mtk_hdmi_read(struct mtk_hdmi *hdmi, u32 offset)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun return readl(hdmi->regs + offset);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
mtk_hdmi_write(struct mtk_hdmi * hdmi,u32 offset,u32 val)199*4882a593Smuzhiyun static void mtk_hdmi_write(struct mtk_hdmi *hdmi, u32 offset, u32 val)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun writel(val, hdmi->regs + offset);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
mtk_hdmi_clear_bits(struct mtk_hdmi * hdmi,u32 offset,u32 bits)204*4882a593Smuzhiyun static void mtk_hdmi_clear_bits(struct mtk_hdmi *hdmi, u32 offset, u32 bits)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun void __iomem *reg = hdmi->regs + offset;
207*4882a593Smuzhiyun u32 tmp;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun tmp = readl(reg);
210*4882a593Smuzhiyun tmp &= ~bits;
211*4882a593Smuzhiyun writel(tmp, reg);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
mtk_hdmi_set_bits(struct mtk_hdmi * hdmi,u32 offset,u32 bits)214*4882a593Smuzhiyun static void mtk_hdmi_set_bits(struct mtk_hdmi *hdmi, u32 offset, u32 bits)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun void __iomem *reg = hdmi->regs + offset;
217*4882a593Smuzhiyun u32 tmp;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun tmp = readl(reg);
220*4882a593Smuzhiyun tmp |= bits;
221*4882a593Smuzhiyun writel(tmp, reg);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
mtk_hdmi_mask(struct mtk_hdmi * hdmi,u32 offset,u32 val,u32 mask)224*4882a593Smuzhiyun static void mtk_hdmi_mask(struct mtk_hdmi *hdmi, u32 offset, u32 val, u32 mask)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun void __iomem *reg = hdmi->regs + offset;
227*4882a593Smuzhiyun u32 tmp;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun tmp = readl(reg);
230*4882a593Smuzhiyun tmp = (tmp & ~mask) | (val & mask);
231*4882a593Smuzhiyun writel(tmp, reg);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
mtk_hdmi_hw_vid_black(struct mtk_hdmi * hdmi,bool black)234*4882a593Smuzhiyun static void mtk_hdmi_hw_vid_black(struct mtk_hdmi *hdmi, bool black)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun mtk_hdmi_mask(hdmi, VIDEO_CFG_4, black ? GEN_RGB : NORMAL_PATH,
237*4882a593Smuzhiyun VIDEO_SOURCE_SEL);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
mtk_hdmi_hw_make_reg_writable(struct mtk_hdmi * hdmi,bool enable)240*4882a593Smuzhiyun static void mtk_hdmi_hw_make_reg_writable(struct mtk_hdmi *hdmi, bool enable)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun struct arm_smccc_res res;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /*
245*4882a593Smuzhiyun * MT8173 HDMI hardware has an output control bit to enable/disable HDMI
246*4882a593Smuzhiyun * output. This bit can only be controlled in ARM supervisor mode.
247*4882a593Smuzhiyun * The ARM trusted firmware provides an API for the HDMI driver to set
248*4882a593Smuzhiyun * this control bit to enable HDMI output in supervisor mode.
249*4882a593Smuzhiyun */
250*4882a593Smuzhiyun if (hdmi->conf && hdmi->conf->tz_disabled)
251*4882a593Smuzhiyun regmap_update_bits(hdmi->sys_regmap,
252*4882a593Smuzhiyun hdmi->sys_offset + HDMI_SYS_CFG20,
253*4882a593Smuzhiyun 0x80008005, enable ? 0x80000005 : 0x8000);
254*4882a593Smuzhiyun else
255*4882a593Smuzhiyun arm_smccc_smc(MTK_SIP_SET_AUTHORIZED_SECURE_REG, 0x14000904,
256*4882a593Smuzhiyun 0x80000000, 0, 0, 0, 0, 0, &res);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun regmap_update_bits(hdmi->sys_regmap, hdmi->sys_offset + HDMI_SYS_CFG20,
259*4882a593Smuzhiyun HDMI_PCLK_FREE_RUN, enable ? HDMI_PCLK_FREE_RUN : 0);
260*4882a593Smuzhiyun regmap_update_bits(hdmi->sys_regmap, hdmi->sys_offset + HDMI_SYS_CFG1C,
261*4882a593Smuzhiyun HDMI_ON | ANLG_ON, enable ? (HDMI_ON | ANLG_ON) : 0);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
mtk_hdmi_hw_1p4_version_enable(struct mtk_hdmi * hdmi,bool enable)264*4882a593Smuzhiyun static void mtk_hdmi_hw_1p4_version_enable(struct mtk_hdmi *hdmi, bool enable)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun regmap_update_bits(hdmi->sys_regmap, hdmi->sys_offset + HDMI_SYS_CFG20,
267*4882a593Smuzhiyun HDMI2P0_EN, enable ? 0 : HDMI2P0_EN);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
mtk_hdmi_hw_aud_mute(struct mtk_hdmi * hdmi)270*4882a593Smuzhiyun static void mtk_hdmi_hw_aud_mute(struct mtk_hdmi *hdmi)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun mtk_hdmi_set_bits(hdmi, GRL_AUDIO_CFG, AUDIO_ZERO);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
mtk_hdmi_hw_aud_unmute(struct mtk_hdmi * hdmi)275*4882a593Smuzhiyun static void mtk_hdmi_hw_aud_unmute(struct mtk_hdmi *hdmi)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun mtk_hdmi_clear_bits(hdmi, GRL_AUDIO_CFG, AUDIO_ZERO);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
mtk_hdmi_hw_reset(struct mtk_hdmi * hdmi)280*4882a593Smuzhiyun static void mtk_hdmi_hw_reset(struct mtk_hdmi *hdmi)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun regmap_update_bits(hdmi->sys_regmap, hdmi->sys_offset + HDMI_SYS_CFG1C,
283*4882a593Smuzhiyun HDMI_RST, HDMI_RST);
284*4882a593Smuzhiyun regmap_update_bits(hdmi->sys_regmap, hdmi->sys_offset + HDMI_SYS_CFG1C,
285*4882a593Smuzhiyun HDMI_RST, 0);
286*4882a593Smuzhiyun mtk_hdmi_clear_bits(hdmi, GRL_CFG3, CFG3_CONTROL_PACKET_DELAY);
287*4882a593Smuzhiyun regmap_update_bits(hdmi->sys_regmap, hdmi->sys_offset + HDMI_SYS_CFG1C,
288*4882a593Smuzhiyun ANLG_ON, ANLG_ON);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
mtk_hdmi_hw_enable_notice(struct mtk_hdmi * hdmi,bool enable_notice)291*4882a593Smuzhiyun static void mtk_hdmi_hw_enable_notice(struct mtk_hdmi *hdmi, bool enable_notice)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun mtk_hdmi_mask(hdmi, GRL_CFG2, enable_notice ? CFG2_NOTICE_EN : 0,
294*4882a593Smuzhiyun CFG2_NOTICE_EN);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
mtk_hdmi_hw_write_int_mask(struct mtk_hdmi * hdmi,u32 int_mask)297*4882a593Smuzhiyun static void mtk_hdmi_hw_write_int_mask(struct mtk_hdmi *hdmi, u32 int_mask)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_INT_MASK, int_mask);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
mtk_hdmi_hw_enable_dvi_mode(struct mtk_hdmi * hdmi,bool enable)302*4882a593Smuzhiyun static void mtk_hdmi_hw_enable_dvi_mode(struct mtk_hdmi *hdmi, bool enable)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun mtk_hdmi_mask(hdmi, GRL_CFG1, enable ? CFG1_DVI : 0, CFG1_DVI);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
mtk_hdmi_hw_send_info_frame(struct mtk_hdmi * hdmi,u8 * buffer,u8 len)307*4882a593Smuzhiyun static void mtk_hdmi_hw_send_info_frame(struct mtk_hdmi *hdmi, u8 *buffer,
308*4882a593Smuzhiyun u8 len)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun u32 ctrl_reg = GRL_CTRL;
311*4882a593Smuzhiyun int i;
312*4882a593Smuzhiyun u8 *frame_data;
313*4882a593Smuzhiyun enum hdmi_infoframe_type frame_type;
314*4882a593Smuzhiyun u8 frame_ver;
315*4882a593Smuzhiyun u8 frame_len;
316*4882a593Smuzhiyun u8 checksum;
317*4882a593Smuzhiyun int ctrl_frame_en = 0;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun frame_type = *buffer++;
320*4882a593Smuzhiyun frame_ver = *buffer++;
321*4882a593Smuzhiyun frame_len = *buffer++;
322*4882a593Smuzhiyun checksum = *buffer++;
323*4882a593Smuzhiyun frame_data = buffer;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun dev_dbg(hdmi->dev,
326*4882a593Smuzhiyun "frame_type:0x%x,frame_ver:0x%x,frame_len:0x%x,checksum:0x%x\n",
327*4882a593Smuzhiyun frame_type, frame_ver, frame_len, checksum);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun switch (frame_type) {
330*4882a593Smuzhiyun case HDMI_INFOFRAME_TYPE_AVI:
331*4882a593Smuzhiyun ctrl_frame_en = CTRL_AVI_EN;
332*4882a593Smuzhiyun ctrl_reg = GRL_CTRL;
333*4882a593Smuzhiyun break;
334*4882a593Smuzhiyun case HDMI_INFOFRAME_TYPE_SPD:
335*4882a593Smuzhiyun ctrl_frame_en = CTRL_SPD_EN;
336*4882a593Smuzhiyun ctrl_reg = GRL_CTRL;
337*4882a593Smuzhiyun break;
338*4882a593Smuzhiyun case HDMI_INFOFRAME_TYPE_AUDIO:
339*4882a593Smuzhiyun ctrl_frame_en = CTRL_AUDIO_EN;
340*4882a593Smuzhiyun ctrl_reg = GRL_CTRL;
341*4882a593Smuzhiyun break;
342*4882a593Smuzhiyun case HDMI_INFOFRAME_TYPE_VENDOR:
343*4882a593Smuzhiyun ctrl_frame_en = VS_EN;
344*4882a593Smuzhiyun ctrl_reg = GRL_ACP_ISRC_CTRL;
345*4882a593Smuzhiyun break;
346*4882a593Smuzhiyun default:
347*4882a593Smuzhiyun dev_err(hdmi->dev, "Unknown infoframe type %d\n", frame_type);
348*4882a593Smuzhiyun return;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun mtk_hdmi_clear_bits(hdmi, ctrl_reg, ctrl_frame_en);
351*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_INFOFRM_TYPE, frame_type);
352*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_INFOFRM_VER, frame_ver);
353*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_INFOFRM_LNG, frame_len);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_IFM_PORT, checksum);
356*4882a593Smuzhiyun for (i = 0; i < frame_len; i++)
357*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_IFM_PORT, frame_data[i]);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun mtk_hdmi_set_bits(hdmi, ctrl_reg, ctrl_frame_en);
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
mtk_hdmi_hw_send_aud_packet(struct mtk_hdmi * hdmi,bool enable)362*4882a593Smuzhiyun static void mtk_hdmi_hw_send_aud_packet(struct mtk_hdmi *hdmi, bool enable)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun mtk_hdmi_mask(hdmi, GRL_SHIFT_R2, enable ? 0 : AUDIO_PACKET_OFF,
365*4882a593Smuzhiyun AUDIO_PACKET_OFF);
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
mtk_hdmi_hw_config_sys(struct mtk_hdmi * hdmi)368*4882a593Smuzhiyun static void mtk_hdmi_hw_config_sys(struct mtk_hdmi *hdmi)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun regmap_update_bits(hdmi->sys_regmap, hdmi->sys_offset + HDMI_SYS_CFG20,
371*4882a593Smuzhiyun HDMI_OUT_FIFO_EN | MHL_MODE_ON, 0);
372*4882a593Smuzhiyun usleep_range(2000, 4000);
373*4882a593Smuzhiyun regmap_update_bits(hdmi->sys_regmap, hdmi->sys_offset + HDMI_SYS_CFG20,
374*4882a593Smuzhiyun HDMI_OUT_FIFO_EN | MHL_MODE_ON, HDMI_OUT_FIFO_EN);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
mtk_hdmi_hw_set_deep_color_mode(struct mtk_hdmi * hdmi)377*4882a593Smuzhiyun static void mtk_hdmi_hw_set_deep_color_mode(struct mtk_hdmi *hdmi)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun regmap_update_bits(hdmi->sys_regmap, hdmi->sys_offset + HDMI_SYS_CFG20,
380*4882a593Smuzhiyun DEEP_COLOR_MODE_MASK | DEEP_COLOR_EN,
381*4882a593Smuzhiyun COLOR_8BIT_MODE);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
mtk_hdmi_hw_send_av_mute(struct mtk_hdmi * hdmi)384*4882a593Smuzhiyun static void mtk_hdmi_hw_send_av_mute(struct mtk_hdmi *hdmi)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun mtk_hdmi_clear_bits(hdmi, GRL_CFG4, CTRL_AVMUTE);
387*4882a593Smuzhiyun usleep_range(2000, 4000);
388*4882a593Smuzhiyun mtk_hdmi_set_bits(hdmi, GRL_CFG4, CTRL_AVMUTE);
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
mtk_hdmi_hw_send_av_unmute(struct mtk_hdmi * hdmi)391*4882a593Smuzhiyun static void mtk_hdmi_hw_send_av_unmute(struct mtk_hdmi *hdmi)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun mtk_hdmi_mask(hdmi, GRL_CFG4, CFG4_AV_UNMUTE_EN,
394*4882a593Smuzhiyun CFG4_AV_UNMUTE_EN | CFG4_AV_UNMUTE_SET);
395*4882a593Smuzhiyun usleep_range(2000, 4000);
396*4882a593Smuzhiyun mtk_hdmi_mask(hdmi, GRL_CFG4, CFG4_AV_UNMUTE_SET,
397*4882a593Smuzhiyun CFG4_AV_UNMUTE_EN | CFG4_AV_UNMUTE_SET);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
mtk_hdmi_hw_ncts_enable(struct mtk_hdmi * hdmi,bool on)400*4882a593Smuzhiyun static void mtk_hdmi_hw_ncts_enable(struct mtk_hdmi *hdmi, bool on)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun mtk_hdmi_mask(hdmi, GRL_CTS_CTRL, on ? 0 : CTS_CTRL_SOFT,
403*4882a593Smuzhiyun CTS_CTRL_SOFT);
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
mtk_hdmi_hw_ncts_auto_write_enable(struct mtk_hdmi * hdmi,bool enable)406*4882a593Smuzhiyun static void mtk_hdmi_hw_ncts_auto_write_enable(struct mtk_hdmi *hdmi,
407*4882a593Smuzhiyun bool enable)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun mtk_hdmi_mask(hdmi, GRL_CTS_CTRL, enable ? NCTS_WRI_ANYTIME : 0,
410*4882a593Smuzhiyun NCTS_WRI_ANYTIME);
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
mtk_hdmi_hw_msic_setting(struct mtk_hdmi * hdmi,struct drm_display_mode * mode)413*4882a593Smuzhiyun static void mtk_hdmi_hw_msic_setting(struct mtk_hdmi *hdmi,
414*4882a593Smuzhiyun struct drm_display_mode *mode)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun mtk_hdmi_clear_bits(hdmi, GRL_CFG4, CFG4_MHL_MODE);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_INTERLACE &&
419*4882a593Smuzhiyun mode->clock == 74250 &&
420*4882a593Smuzhiyun mode->vdisplay == 1080)
421*4882a593Smuzhiyun mtk_hdmi_clear_bits(hdmi, GRL_CFG2, CFG2_MHL_DE_SEL);
422*4882a593Smuzhiyun else
423*4882a593Smuzhiyun mtk_hdmi_set_bits(hdmi, GRL_CFG2, CFG2_MHL_DE_SEL);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
mtk_hdmi_hw_aud_set_channel_swap(struct mtk_hdmi * hdmi,enum hdmi_aud_channel_swap_type swap)426*4882a593Smuzhiyun static void mtk_hdmi_hw_aud_set_channel_swap(struct mtk_hdmi *hdmi,
427*4882a593Smuzhiyun enum hdmi_aud_channel_swap_type swap)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun u8 swap_bit;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun switch (swap) {
432*4882a593Smuzhiyun case HDMI_AUD_SWAP_LR:
433*4882a593Smuzhiyun swap_bit = LR_SWAP;
434*4882a593Smuzhiyun break;
435*4882a593Smuzhiyun case HDMI_AUD_SWAP_LFE_CC:
436*4882a593Smuzhiyun swap_bit = LFE_CC_SWAP;
437*4882a593Smuzhiyun break;
438*4882a593Smuzhiyun case HDMI_AUD_SWAP_LSRS:
439*4882a593Smuzhiyun swap_bit = LSRS_SWAP;
440*4882a593Smuzhiyun break;
441*4882a593Smuzhiyun case HDMI_AUD_SWAP_RLS_RRS:
442*4882a593Smuzhiyun swap_bit = RLS_RRS_SWAP;
443*4882a593Smuzhiyun break;
444*4882a593Smuzhiyun case HDMI_AUD_SWAP_LR_STATUS:
445*4882a593Smuzhiyun swap_bit = LR_STATUS_SWAP;
446*4882a593Smuzhiyun break;
447*4882a593Smuzhiyun default:
448*4882a593Smuzhiyun swap_bit = LFE_CC_SWAP;
449*4882a593Smuzhiyun break;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun mtk_hdmi_mask(hdmi, GRL_CH_SWAP, swap_bit, 0xff);
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
mtk_hdmi_hw_aud_set_bit_num(struct mtk_hdmi * hdmi,enum hdmi_audio_sample_size bit_num)454*4882a593Smuzhiyun static void mtk_hdmi_hw_aud_set_bit_num(struct mtk_hdmi *hdmi,
455*4882a593Smuzhiyun enum hdmi_audio_sample_size bit_num)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun u32 val;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun switch (bit_num) {
460*4882a593Smuzhiyun case HDMI_AUDIO_SAMPLE_SIZE_16:
461*4882a593Smuzhiyun val = AOUT_16BIT;
462*4882a593Smuzhiyun break;
463*4882a593Smuzhiyun case HDMI_AUDIO_SAMPLE_SIZE_20:
464*4882a593Smuzhiyun val = AOUT_20BIT;
465*4882a593Smuzhiyun break;
466*4882a593Smuzhiyun case HDMI_AUDIO_SAMPLE_SIZE_24:
467*4882a593Smuzhiyun case HDMI_AUDIO_SAMPLE_SIZE_STREAM:
468*4882a593Smuzhiyun val = AOUT_24BIT;
469*4882a593Smuzhiyun break;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun mtk_hdmi_mask(hdmi, GRL_AOUT_CFG, val, AOUT_BNUM_SEL_MASK);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
mtk_hdmi_hw_aud_set_i2s_fmt(struct mtk_hdmi * hdmi,enum hdmi_aud_i2s_fmt i2s_fmt)475*4882a593Smuzhiyun static void mtk_hdmi_hw_aud_set_i2s_fmt(struct mtk_hdmi *hdmi,
476*4882a593Smuzhiyun enum hdmi_aud_i2s_fmt i2s_fmt)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun u32 val;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun val = mtk_hdmi_read(hdmi, GRL_CFG0);
481*4882a593Smuzhiyun val &= ~(CFG0_W_LENGTH_MASK | CFG0_I2S_MODE_MASK);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun switch (i2s_fmt) {
484*4882a593Smuzhiyun case HDMI_I2S_MODE_RJT_24BIT:
485*4882a593Smuzhiyun val |= CFG0_I2S_MODE_RTJ | CFG0_W_LENGTH_24BIT;
486*4882a593Smuzhiyun break;
487*4882a593Smuzhiyun case HDMI_I2S_MODE_RJT_16BIT:
488*4882a593Smuzhiyun val |= CFG0_I2S_MODE_RTJ | CFG0_W_LENGTH_16BIT;
489*4882a593Smuzhiyun break;
490*4882a593Smuzhiyun case HDMI_I2S_MODE_LJT_24BIT:
491*4882a593Smuzhiyun default:
492*4882a593Smuzhiyun val |= CFG0_I2S_MODE_LTJ | CFG0_W_LENGTH_24BIT;
493*4882a593Smuzhiyun break;
494*4882a593Smuzhiyun case HDMI_I2S_MODE_LJT_16BIT:
495*4882a593Smuzhiyun val |= CFG0_I2S_MODE_LTJ | CFG0_W_LENGTH_16BIT;
496*4882a593Smuzhiyun break;
497*4882a593Smuzhiyun case HDMI_I2S_MODE_I2S_24BIT:
498*4882a593Smuzhiyun val |= CFG0_I2S_MODE_I2S | CFG0_W_LENGTH_24BIT;
499*4882a593Smuzhiyun break;
500*4882a593Smuzhiyun case HDMI_I2S_MODE_I2S_16BIT:
501*4882a593Smuzhiyun val |= CFG0_I2S_MODE_I2S | CFG0_W_LENGTH_16BIT;
502*4882a593Smuzhiyun break;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_CFG0, val);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
mtk_hdmi_hw_audio_config(struct mtk_hdmi * hdmi,bool dst)507*4882a593Smuzhiyun static void mtk_hdmi_hw_audio_config(struct mtk_hdmi *hdmi, bool dst)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun const u8 mask = HIGH_BIT_RATE | DST_NORMAL_DOUBLE | SACD_DST | DSD_SEL;
510*4882a593Smuzhiyun u8 val;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun /* Disable high bitrate, set DST packet normal/double */
513*4882a593Smuzhiyun mtk_hdmi_clear_bits(hdmi, GRL_AOUT_CFG, HIGH_BIT_RATE_PACKET_ALIGN);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun if (dst)
516*4882a593Smuzhiyun val = DST_NORMAL_DOUBLE | SACD_DST;
517*4882a593Smuzhiyun else
518*4882a593Smuzhiyun val = 0;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun mtk_hdmi_mask(hdmi, GRL_AUDIO_CFG, val, mask);
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
mtk_hdmi_hw_aud_set_i2s_chan_num(struct mtk_hdmi * hdmi,enum hdmi_aud_channel_type channel_type,u8 channel_count)523*4882a593Smuzhiyun static void mtk_hdmi_hw_aud_set_i2s_chan_num(struct mtk_hdmi *hdmi,
524*4882a593Smuzhiyun enum hdmi_aud_channel_type channel_type,
525*4882a593Smuzhiyun u8 channel_count)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun unsigned int ch_switch;
528*4882a593Smuzhiyun u8 i2s_uv;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun ch_switch = CH_SWITCH(7, 7) | CH_SWITCH(6, 6) |
531*4882a593Smuzhiyun CH_SWITCH(5, 5) | CH_SWITCH(4, 4) |
532*4882a593Smuzhiyun CH_SWITCH(3, 3) | CH_SWITCH(1, 2) |
533*4882a593Smuzhiyun CH_SWITCH(2, 1) | CH_SWITCH(0, 0);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun if (channel_count == 2) {
536*4882a593Smuzhiyun i2s_uv = I2S_UV_CH_EN(0);
537*4882a593Smuzhiyun } else if (channel_count == 3 || channel_count == 4) {
538*4882a593Smuzhiyun if (channel_count == 4 &&
539*4882a593Smuzhiyun (channel_type == HDMI_AUD_CHAN_TYPE_3_0_LRS ||
540*4882a593Smuzhiyun channel_type == HDMI_AUD_CHAN_TYPE_4_0))
541*4882a593Smuzhiyun i2s_uv = I2S_UV_CH_EN(2) | I2S_UV_CH_EN(0);
542*4882a593Smuzhiyun else
543*4882a593Smuzhiyun i2s_uv = I2S_UV_CH_EN(3) | I2S_UV_CH_EN(2);
544*4882a593Smuzhiyun } else if (channel_count == 6 || channel_count == 5) {
545*4882a593Smuzhiyun if (channel_count == 6 &&
546*4882a593Smuzhiyun channel_type != HDMI_AUD_CHAN_TYPE_5_1 &&
547*4882a593Smuzhiyun channel_type != HDMI_AUD_CHAN_TYPE_4_1_CLRS) {
548*4882a593Smuzhiyun i2s_uv = I2S_UV_CH_EN(3) | I2S_UV_CH_EN(2) |
549*4882a593Smuzhiyun I2S_UV_CH_EN(1) | I2S_UV_CH_EN(0);
550*4882a593Smuzhiyun } else {
551*4882a593Smuzhiyun i2s_uv = I2S_UV_CH_EN(2) | I2S_UV_CH_EN(1) |
552*4882a593Smuzhiyun I2S_UV_CH_EN(0);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun } else if (channel_count == 8 || channel_count == 7) {
555*4882a593Smuzhiyun i2s_uv = I2S_UV_CH_EN(3) | I2S_UV_CH_EN(2) |
556*4882a593Smuzhiyun I2S_UV_CH_EN(1) | I2S_UV_CH_EN(0);
557*4882a593Smuzhiyun } else {
558*4882a593Smuzhiyun i2s_uv = I2S_UV_CH_EN(0);
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_CH_SW0, ch_switch & 0xff);
562*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_CH_SW1, (ch_switch >> 8) & 0xff);
563*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_CH_SW2, (ch_switch >> 16) & 0xff);
564*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_I2S_UV, i2s_uv);
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
mtk_hdmi_hw_aud_set_input_type(struct mtk_hdmi * hdmi,enum hdmi_aud_input_type input_type)567*4882a593Smuzhiyun static void mtk_hdmi_hw_aud_set_input_type(struct mtk_hdmi *hdmi,
568*4882a593Smuzhiyun enum hdmi_aud_input_type input_type)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun u32 val;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun val = mtk_hdmi_read(hdmi, GRL_CFG1);
573*4882a593Smuzhiyun if (input_type == HDMI_AUD_INPUT_I2S &&
574*4882a593Smuzhiyun (val & CFG1_SPDIF) == CFG1_SPDIF) {
575*4882a593Smuzhiyun val &= ~CFG1_SPDIF;
576*4882a593Smuzhiyun } else if (input_type == HDMI_AUD_INPUT_SPDIF &&
577*4882a593Smuzhiyun (val & CFG1_SPDIF) == 0) {
578*4882a593Smuzhiyun val |= CFG1_SPDIF;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_CFG1, val);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
mtk_hdmi_hw_aud_set_channel_status(struct mtk_hdmi * hdmi,u8 * channel_status)583*4882a593Smuzhiyun static void mtk_hdmi_hw_aud_set_channel_status(struct mtk_hdmi *hdmi,
584*4882a593Smuzhiyun u8 *channel_status)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun int i;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun for (i = 0; i < 5; i++) {
589*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_I2S_C_STA0 + i * 4, channel_status[i]);
590*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_L_STATUS_0 + i * 4, channel_status[i]);
591*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_R_STATUS_0 + i * 4, channel_status[i]);
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun for (; i < 24; i++) {
594*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_L_STATUS_0 + i * 4, 0);
595*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_R_STATUS_0 + i * 4, 0);
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
mtk_hdmi_hw_aud_src_reenable(struct mtk_hdmi * hdmi)599*4882a593Smuzhiyun static void mtk_hdmi_hw_aud_src_reenable(struct mtk_hdmi *hdmi)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun u32 val;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun val = mtk_hdmi_read(hdmi, GRL_MIX_CTRL);
604*4882a593Smuzhiyun if (val & MIX_CTRL_SRC_EN) {
605*4882a593Smuzhiyun val &= ~MIX_CTRL_SRC_EN;
606*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_MIX_CTRL, val);
607*4882a593Smuzhiyun usleep_range(255, 512);
608*4882a593Smuzhiyun val |= MIX_CTRL_SRC_EN;
609*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_MIX_CTRL, val);
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
mtk_hdmi_hw_aud_src_disable(struct mtk_hdmi * hdmi)613*4882a593Smuzhiyun static void mtk_hdmi_hw_aud_src_disable(struct mtk_hdmi *hdmi)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun u32 val;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun val = mtk_hdmi_read(hdmi, GRL_MIX_CTRL);
618*4882a593Smuzhiyun val &= ~MIX_CTRL_SRC_EN;
619*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_MIX_CTRL, val);
620*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_SHIFT_L1, 0x00);
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
mtk_hdmi_hw_aud_set_mclk(struct mtk_hdmi * hdmi,enum hdmi_aud_mclk mclk)623*4882a593Smuzhiyun static void mtk_hdmi_hw_aud_set_mclk(struct mtk_hdmi *hdmi,
624*4882a593Smuzhiyun enum hdmi_aud_mclk mclk)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun u32 val;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun val = mtk_hdmi_read(hdmi, GRL_CFG5);
629*4882a593Smuzhiyun val &= CFG5_CD_RATIO_MASK;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun switch (mclk) {
632*4882a593Smuzhiyun case HDMI_AUD_MCLK_128FS:
633*4882a593Smuzhiyun val |= CFG5_FS128;
634*4882a593Smuzhiyun break;
635*4882a593Smuzhiyun case HDMI_AUD_MCLK_256FS:
636*4882a593Smuzhiyun val |= CFG5_FS256;
637*4882a593Smuzhiyun break;
638*4882a593Smuzhiyun case HDMI_AUD_MCLK_384FS:
639*4882a593Smuzhiyun val |= CFG5_FS384;
640*4882a593Smuzhiyun break;
641*4882a593Smuzhiyun case HDMI_AUD_MCLK_512FS:
642*4882a593Smuzhiyun val |= CFG5_FS512;
643*4882a593Smuzhiyun break;
644*4882a593Smuzhiyun case HDMI_AUD_MCLK_768FS:
645*4882a593Smuzhiyun val |= CFG5_FS768;
646*4882a593Smuzhiyun break;
647*4882a593Smuzhiyun default:
648*4882a593Smuzhiyun val |= CFG5_FS256;
649*4882a593Smuzhiyun break;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_CFG5, val);
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun struct hdmi_acr_n {
655*4882a593Smuzhiyun unsigned int clock;
656*4882a593Smuzhiyun unsigned int n[3];
657*4882a593Smuzhiyun };
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /* Recommended N values from HDMI specification, tables 7-1 to 7-3 */
660*4882a593Smuzhiyun static const struct hdmi_acr_n hdmi_rec_n_table[] = {
661*4882a593Smuzhiyun /* Clock, N: 32kHz 44.1kHz 48kHz */
662*4882a593Smuzhiyun { 25175, { 4576, 7007, 6864 } },
663*4882a593Smuzhiyun { 74176, { 11648, 17836, 11648 } },
664*4882a593Smuzhiyun { 148352, { 11648, 8918, 5824 } },
665*4882a593Smuzhiyun { 296703, { 5824, 4459, 5824 } },
666*4882a593Smuzhiyun { 297000, { 3072, 4704, 5120 } },
667*4882a593Smuzhiyun { 0, { 4096, 6272, 6144 } }, /* all other TMDS clocks */
668*4882a593Smuzhiyun };
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun /**
671*4882a593Smuzhiyun * hdmi_recommended_n() - Return N value recommended by HDMI specification
672*4882a593Smuzhiyun * @freq: audio sample rate in Hz
673*4882a593Smuzhiyun * @clock: rounded TMDS clock in kHz
674*4882a593Smuzhiyun */
hdmi_recommended_n(unsigned int freq,unsigned int clock)675*4882a593Smuzhiyun static unsigned int hdmi_recommended_n(unsigned int freq, unsigned int clock)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun const struct hdmi_acr_n *recommended;
678*4882a593Smuzhiyun unsigned int i;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(hdmi_rec_n_table) - 1; i++) {
681*4882a593Smuzhiyun if (clock == hdmi_rec_n_table[i].clock)
682*4882a593Smuzhiyun break;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun recommended = hdmi_rec_n_table + i;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun switch (freq) {
687*4882a593Smuzhiyun case 32000:
688*4882a593Smuzhiyun return recommended->n[0];
689*4882a593Smuzhiyun case 44100:
690*4882a593Smuzhiyun return recommended->n[1];
691*4882a593Smuzhiyun case 48000:
692*4882a593Smuzhiyun return recommended->n[2];
693*4882a593Smuzhiyun case 88200:
694*4882a593Smuzhiyun return recommended->n[1] * 2;
695*4882a593Smuzhiyun case 96000:
696*4882a593Smuzhiyun return recommended->n[2] * 2;
697*4882a593Smuzhiyun case 176400:
698*4882a593Smuzhiyun return recommended->n[1] * 4;
699*4882a593Smuzhiyun case 192000:
700*4882a593Smuzhiyun return recommended->n[2] * 4;
701*4882a593Smuzhiyun default:
702*4882a593Smuzhiyun return (128 * freq) / 1000;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
hdmi_mode_clock_to_hz(unsigned int clock)706*4882a593Smuzhiyun static unsigned int hdmi_mode_clock_to_hz(unsigned int clock)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun switch (clock) {
709*4882a593Smuzhiyun case 25175:
710*4882a593Smuzhiyun return 25174825; /* 25.2/1.001 MHz */
711*4882a593Smuzhiyun case 74176:
712*4882a593Smuzhiyun return 74175824; /* 74.25/1.001 MHz */
713*4882a593Smuzhiyun case 148352:
714*4882a593Smuzhiyun return 148351648; /* 148.5/1.001 MHz */
715*4882a593Smuzhiyun case 296703:
716*4882a593Smuzhiyun return 296703297; /* 297/1.001 MHz */
717*4882a593Smuzhiyun default:
718*4882a593Smuzhiyun return clock * 1000;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
hdmi_expected_cts(unsigned int audio_sample_rate,unsigned int tmds_clock,unsigned int n)722*4882a593Smuzhiyun static unsigned int hdmi_expected_cts(unsigned int audio_sample_rate,
723*4882a593Smuzhiyun unsigned int tmds_clock, unsigned int n)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun return DIV_ROUND_CLOSEST_ULL((u64)hdmi_mode_clock_to_hz(tmds_clock) * n,
726*4882a593Smuzhiyun 128 * audio_sample_rate);
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
do_hdmi_hw_aud_set_ncts(struct mtk_hdmi * hdmi,unsigned int n,unsigned int cts)729*4882a593Smuzhiyun static void do_hdmi_hw_aud_set_ncts(struct mtk_hdmi *hdmi, unsigned int n,
730*4882a593Smuzhiyun unsigned int cts)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun unsigned char val[NCTS_BYTES];
733*4882a593Smuzhiyun int i;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_NCTS, 0);
736*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_NCTS, 0);
737*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_NCTS, 0);
738*4882a593Smuzhiyun memset(val, 0, sizeof(val));
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun val[0] = (cts >> 24) & 0xff;
741*4882a593Smuzhiyun val[1] = (cts >> 16) & 0xff;
742*4882a593Smuzhiyun val[2] = (cts >> 8) & 0xff;
743*4882a593Smuzhiyun val[3] = cts & 0xff;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun val[4] = (n >> 16) & 0xff;
746*4882a593Smuzhiyun val[5] = (n >> 8) & 0xff;
747*4882a593Smuzhiyun val[6] = n & 0xff;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun for (i = 0; i < NCTS_BYTES; i++)
750*4882a593Smuzhiyun mtk_hdmi_write(hdmi, GRL_NCTS, val[i]);
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
mtk_hdmi_hw_aud_set_ncts(struct mtk_hdmi * hdmi,unsigned int sample_rate,unsigned int clock)753*4882a593Smuzhiyun static void mtk_hdmi_hw_aud_set_ncts(struct mtk_hdmi *hdmi,
754*4882a593Smuzhiyun unsigned int sample_rate,
755*4882a593Smuzhiyun unsigned int clock)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun unsigned int n, cts;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun n = hdmi_recommended_n(sample_rate, clock);
760*4882a593Smuzhiyun cts = hdmi_expected_cts(sample_rate, clock, n);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun dev_dbg(hdmi->dev, "%s: sample_rate=%u, clock=%d, cts=%u, n=%u\n",
763*4882a593Smuzhiyun __func__, sample_rate, clock, n, cts);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun mtk_hdmi_mask(hdmi, DUMMY_304, AUDIO_I2S_NCTS_SEL_64,
766*4882a593Smuzhiyun AUDIO_I2S_NCTS_SEL);
767*4882a593Smuzhiyun do_hdmi_hw_aud_set_ncts(hdmi, n, cts);
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
mtk_hdmi_aud_get_chnl_count(enum hdmi_aud_channel_type channel_type)770*4882a593Smuzhiyun static u8 mtk_hdmi_aud_get_chnl_count(enum hdmi_aud_channel_type channel_type)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun switch (channel_type) {
773*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_1_0:
774*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_1_1:
775*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_2_0:
776*4882a593Smuzhiyun return 2;
777*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_2_1:
778*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_3_0:
779*4882a593Smuzhiyun return 3;
780*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_3_1:
781*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_4_0:
782*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_3_0_LRS:
783*4882a593Smuzhiyun return 4;
784*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_4_1:
785*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_5_0:
786*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_3_1_LRS:
787*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_4_0_CLRS:
788*4882a593Smuzhiyun return 5;
789*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_5_1:
790*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_6_0:
791*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_4_1_CLRS:
792*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_6_0_CS:
793*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_6_0_CH:
794*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_6_0_OH:
795*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_6_0_CHR:
796*4882a593Smuzhiyun return 6;
797*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_6_1:
798*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_6_1_CS:
799*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_6_1_CH:
800*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_6_1_OH:
801*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_6_1_CHR:
802*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_0:
803*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_0_LH_RH:
804*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_0_LSR_RSR:
805*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_0_LC_RC:
806*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_0_LW_RW:
807*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_0_LSD_RSD:
808*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_0_LSS_RSS:
809*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_0_LHS_RHS:
810*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_0_CS_CH:
811*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_0_CS_OH:
812*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_0_CS_CHR:
813*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_0_CH_OH:
814*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_0_CH_CHR:
815*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_0_OH_CHR:
816*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_0_LSS_RSS_LSR_RSR:
817*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_8_0_LH_RH_CS:
818*4882a593Smuzhiyun return 7;
819*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_1:
820*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_1_LH_RH:
821*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_1_LSR_RSR:
822*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_1_LC_RC:
823*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_1_LW_RW:
824*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_1_LSD_RSD:
825*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_1_LSS_RSS:
826*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_1_LHS_RHS:
827*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_1_CS_CH:
828*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_1_CS_OH:
829*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_1_CS_CHR:
830*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_1_CH_OH:
831*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_1_CH_CHR:
832*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_1_OH_CHR:
833*4882a593Smuzhiyun case HDMI_AUD_CHAN_TYPE_7_1_LSS_RSS_LSR_RSR:
834*4882a593Smuzhiyun return 8;
835*4882a593Smuzhiyun default:
836*4882a593Smuzhiyun return 2;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
mtk_hdmi_video_change_vpll(struct mtk_hdmi * hdmi,u32 clock)840*4882a593Smuzhiyun static int mtk_hdmi_video_change_vpll(struct mtk_hdmi *hdmi, u32 clock)
841*4882a593Smuzhiyun {
842*4882a593Smuzhiyun unsigned long rate;
843*4882a593Smuzhiyun int ret;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun /* The DPI driver already should have set TVDPLL to the correct rate */
846*4882a593Smuzhiyun ret = clk_set_rate(hdmi->clk[MTK_HDMI_CLK_HDMI_PLL], clock);
847*4882a593Smuzhiyun if (ret) {
848*4882a593Smuzhiyun dev_err(hdmi->dev, "Failed to set PLL to %u Hz: %d\n", clock,
849*4882a593Smuzhiyun ret);
850*4882a593Smuzhiyun return ret;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun rate = clk_get_rate(hdmi->clk[MTK_HDMI_CLK_HDMI_PLL]);
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun if (DIV_ROUND_CLOSEST(rate, 1000) != DIV_ROUND_CLOSEST(clock, 1000))
856*4882a593Smuzhiyun dev_warn(hdmi->dev, "Want PLL %u Hz, got %lu Hz\n", clock,
857*4882a593Smuzhiyun rate);
858*4882a593Smuzhiyun else
859*4882a593Smuzhiyun dev_dbg(hdmi->dev, "Want PLL %u Hz, got %lu Hz\n", clock, rate);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun mtk_hdmi_hw_config_sys(hdmi);
862*4882a593Smuzhiyun mtk_hdmi_hw_set_deep_color_mode(hdmi);
863*4882a593Smuzhiyun return 0;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
mtk_hdmi_video_set_display_mode(struct mtk_hdmi * hdmi,struct drm_display_mode * mode)866*4882a593Smuzhiyun static void mtk_hdmi_video_set_display_mode(struct mtk_hdmi *hdmi,
867*4882a593Smuzhiyun struct drm_display_mode *mode)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun mtk_hdmi_hw_reset(hdmi);
870*4882a593Smuzhiyun mtk_hdmi_hw_enable_notice(hdmi, true);
871*4882a593Smuzhiyun mtk_hdmi_hw_write_int_mask(hdmi, 0xff);
872*4882a593Smuzhiyun mtk_hdmi_hw_enable_dvi_mode(hdmi, hdmi->dvi_mode);
873*4882a593Smuzhiyun mtk_hdmi_hw_ncts_auto_write_enable(hdmi, true);
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun mtk_hdmi_hw_msic_setting(hdmi, mode);
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
mtk_hdmi_aud_enable_packet(struct mtk_hdmi * hdmi,bool enable)878*4882a593Smuzhiyun static int mtk_hdmi_aud_enable_packet(struct mtk_hdmi *hdmi, bool enable)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun mtk_hdmi_hw_send_aud_packet(hdmi, enable);
881*4882a593Smuzhiyun return 0;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
mtk_hdmi_aud_on_off_hw_ncts(struct mtk_hdmi * hdmi,bool on)884*4882a593Smuzhiyun static int mtk_hdmi_aud_on_off_hw_ncts(struct mtk_hdmi *hdmi, bool on)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun mtk_hdmi_hw_ncts_enable(hdmi, on);
887*4882a593Smuzhiyun return 0;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
mtk_hdmi_aud_set_input(struct mtk_hdmi * hdmi)890*4882a593Smuzhiyun static int mtk_hdmi_aud_set_input(struct mtk_hdmi *hdmi)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun enum hdmi_aud_channel_type chan_type;
893*4882a593Smuzhiyun u8 chan_count;
894*4882a593Smuzhiyun bool dst;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun mtk_hdmi_hw_aud_set_channel_swap(hdmi, HDMI_AUD_SWAP_LFE_CC);
897*4882a593Smuzhiyun mtk_hdmi_set_bits(hdmi, GRL_MIX_CTRL, MIX_CTRL_FLAT);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun if (hdmi->aud_param.aud_input_type == HDMI_AUD_INPUT_SPDIF &&
900*4882a593Smuzhiyun hdmi->aud_param.aud_codec == HDMI_AUDIO_CODING_TYPE_DST) {
901*4882a593Smuzhiyun mtk_hdmi_hw_aud_set_bit_num(hdmi, HDMI_AUDIO_SAMPLE_SIZE_24);
902*4882a593Smuzhiyun } else if (hdmi->aud_param.aud_i2s_fmt == HDMI_I2S_MODE_LJT_24BIT) {
903*4882a593Smuzhiyun hdmi->aud_param.aud_i2s_fmt = HDMI_I2S_MODE_LJT_16BIT;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun mtk_hdmi_hw_aud_set_i2s_fmt(hdmi, hdmi->aud_param.aud_i2s_fmt);
907*4882a593Smuzhiyun mtk_hdmi_hw_aud_set_bit_num(hdmi, HDMI_AUDIO_SAMPLE_SIZE_24);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun dst = ((hdmi->aud_param.aud_input_type == HDMI_AUD_INPUT_SPDIF) &&
910*4882a593Smuzhiyun (hdmi->aud_param.aud_codec == HDMI_AUDIO_CODING_TYPE_DST));
911*4882a593Smuzhiyun mtk_hdmi_hw_audio_config(hdmi, dst);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun if (hdmi->aud_param.aud_input_type == HDMI_AUD_INPUT_SPDIF)
914*4882a593Smuzhiyun chan_type = HDMI_AUD_CHAN_TYPE_2_0;
915*4882a593Smuzhiyun else
916*4882a593Smuzhiyun chan_type = hdmi->aud_param.aud_input_chan_type;
917*4882a593Smuzhiyun chan_count = mtk_hdmi_aud_get_chnl_count(chan_type);
918*4882a593Smuzhiyun mtk_hdmi_hw_aud_set_i2s_chan_num(hdmi, chan_type, chan_count);
919*4882a593Smuzhiyun mtk_hdmi_hw_aud_set_input_type(hdmi, hdmi->aud_param.aud_input_type);
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun return 0;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun
mtk_hdmi_aud_set_src(struct mtk_hdmi * hdmi,struct drm_display_mode * display_mode)924*4882a593Smuzhiyun static int mtk_hdmi_aud_set_src(struct mtk_hdmi *hdmi,
925*4882a593Smuzhiyun struct drm_display_mode *display_mode)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun unsigned int sample_rate = hdmi->aud_param.codec_params.sample_rate;
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun mtk_hdmi_aud_on_off_hw_ncts(hdmi, false);
930*4882a593Smuzhiyun mtk_hdmi_hw_aud_src_disable(hdmi);
931*4882a593Smuzhiyun mtk_hdmi_clear_bits(hdmi, GRL_CFG2, CFG2_ACLK_INV);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun if (hdmi->aud_param.aud_input_type == HDMI_AUD_INPUT_I2S) {
934*4882a593Smuzhiyun switch (sample_rate) {
935*4882a593Smuzhiyun case 32000:
936*4882a593Smuzhiyun case 44100:
937*4882a593Smuzhiyun case 48000:
938*4882a593Smuzhiyun case 88200:
939*4882a593Smuzhiyun case 96000:
940*4882a593Smuzhiyun break;
941*4882a593Smuzhiyun default:
942*4882a593Smuzhiyun return -EINVAL;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun mtk_hdmi_hw_aud_set_mclk(hdmi, hdmi->aud_param.aud_mclk);
945*4882a593Smuzhiyun } else {
946*4882a593Smuzhiyun switch (sample_rate) {
947*4882a593Smuzhiyun case 32000:
948*4882a593Smuzhiyun case 44100:
949*4882a593Smuzhiyun case 48000:
950*4882a593Smuzhiyun break;
951*4882a593Smuzhiyun default:
952*4882a593Smuzhiyun return -EINVAL;
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun mtk_hdmi_hw_aud_set_mclk(hdmi, HDMI_AUD_MCLK_128FS);
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun mtk_hdmi_hw_aud_set_ncts(hdmi, sample_rate, display_mode->clock);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun mtk_hdmi_hw_aud_src_reenable(hdmi);
960*4882a593Smuzhiyun return 0;
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
mtk_hdmi_aud_output_config(struct mtk_hdmi * hdmi,struct drm_display_mode * display_mode)963*4882a593Smuzhiyun static int mtk_hdmi_aud_output_config(struct mtk_hdmi *hdmi,
964*4882a593Smuzhiyun struct drm_display_mode *display_mode)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun mtk_hdmi_hw_aud_mute(hdmi);
967*4882a593Smuzhiyun mtk_hdmi_aud_enable_packet(hdmi, false);
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun mtk_hdmi_aud_set_input(hdmi);
970*4882a593Smuzhiyun mtk_hdmi_aud_set_src(hdmi, display_mode);
971*4882a593Smuzhiyun mtk_hdmi_hw_aud_set_channel_status(hdmi,
972*4882a593Smuzhiyun hdmi->aud_param.codec_params.iec.status);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun usleep_range(50, 100);
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun mtk_hdmi_aud_on_off_hw_ncts(hdmi, true);
977*4882a593Smuzhiyun mtk_hdmi_aud_enable_packet(hdmi, true);
978*4882a593Smuzhiyun mtk_hdmi_hw_aud_unmute(hdmi);
979*4882a593Smuzhiyun return 0;
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun
mtk_hdmi_setup_avi_infoframe(struct mtk_hdmi * hdmi,struct drm_display_mode * mode)982*4882a593Smuzhiyun static int mtk_hdmi_setup_avi_infoframe(struct mtk_hdmi *hdmi,
983*4882a593Smuzhiyun struct drm_display_mode *mode)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun struct hdmi_avi_infoframe frame;
986*4882a593Smuzhiyun u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
987*4882a593Smuzhiyun ssize_t err;
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun err = drm_hdmi_avi_infoframe_from_display_mode(&frame,
990*4882a593Smuzhiyun &hdmi->conn, mode);
991*4882a593Smuzhiyun if (err < 0) {
992*4882a593Smuzhiyun dev_err(hdmi->dev,
993*4882a593Smuzhiyun "Failed to get AVI infoframe from mode: %zd\n", err);
994*4882a593Smuzhiyun return err;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
998*4882a593Smuzhiyun if (err < 0) {
999*4882a593Smuzhiyun dev_err(hdmi->dev, "Failed to pack AVI infoframe: %zd\n", err);
1000*4882a593Smuzhiyun return err;
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun mtk_hdmi_hw_send_info_frame(hdmi, buffer, sizeof(buffer));
1004*4882a593Smuzhiyun return 0;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
mtk_hdmi_setup_spd_infoframe(struct mtk_hdmi * hdmi,const char * vendor,const char * product)1007*4882a593Smuzhiyun static int mtk_hdmi_setup_spd_infoframe(struct mtk_hdmi *hdmi,
1008*4882a593Smuzhiyun const char *vendor,
1009*4882a593Smuzhiyun const char *product)
1010*4882a593Smuzhiyun {
1011*4882a593Smuzhiyun struct hdmi_spd_infoframe frame;
1012*4882a593Smuzhiyun u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_SPD_INFOFRAME_SIZE];
1013*4882a593Smuzhiyun ssize_t err;
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun err = hdmi_spd_infoframe_init(&frame, vendor, product);
1016*4882a593Smuzhiyun if (err < 0) {
1017*4882a593Smuzhiyun dev_err(hdmi->dev, "Failed to initialize SPD infoframe: %zd\n",
1018*4882a593Smuzhiyun err);
1019*4882a593Smuzhiyun return err;
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun err = hdmi_spd_infoframe_pack(&frame, buffer, sizeof(buffer));
1023*4882a593Smuzhiyun if (err < 0) {
1024*4882a593Smuzhiyun dev_err(hdmi->dev, "Failed to pack SDP infoframe: %zd\n", err);
1025*4882a593Smuzhiyun return err;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun mtk_hdmi_hw_send_info_frame(hdmi, buffer, sizeof(buffer));
1029*4882a593Smuzhiyun return 0;
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
mtk_hdmi_setup_audio_infoframe(struct mtk_hdmi * hdmi)1032*4882a593Smuzhiyun static int mtk_hdmi_setup_audio_infoframe(struct mtk_hdmi *hdmi)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun struct hdmi_audio_infoframe frame;
1035*4882a593Smuzhiyun u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AUDIO_INFOFRAME_SIZE];
1036*4882a593Smuzhiyun ssize_t err;
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun err = hdmi_audio_infoframe_init(&frame);
1039*4882a593Smuzhiyun if (err < 0) {
1040*4882a593Smuzhiyun dev_err(hdmi->dev, "Failed to setup audio infoframe: %zd\n",
1041*4882a593Smuzhiyun err);
1042*4882a593Smuzhiyun return err;
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun frame.coding_type = HDMI_AUDIO_CODING_TYPE_STREAM;
1046*4882a593Smuzhiyun frame.sample_frequency = HDMI_AUDIO_SAMPLE_FREQUENCY_STREAM;
1047*4882a593Smuzhiyun frame.sample_size = HDMI_AUDIO_SAMPLE_SIZE_STREAM;
1048*4882a593Smuzhiyun frame.channels = mtk_hdmi_aud_get_chnl_count(
1049*4882a593Smuzhiyun hdmi->aud_param.aud_input_chan_type);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
1052*4882a593Smuzhiyun if (err < 0) {
1053*4882a593Smuzhiyun dev_err(hdmi->dev, "Failed to pack audio infoframe: %zd\n",
1054*4882a593Smuzhiyun err);
1055*4882a593Smuzhiyun return err;
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun mtk_hdmi_hw_send_info_frame(hdmi, buffer, sizeof(buffer));
1059*4882a593Smuzhiyun return 0;
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun
mtk_hdmi_setup_vendor_specific_infoframe(struct mtk_hdmi * hdmi,struct drm_display_mode * mode)1062*4882a593Smuzhiyun static int mtk_hdmi_setup_vendor_specific_infoframe(struct mtk_hdmi *hdmi,
1063*4882a593Smuzhiyun struct drm_display_mode *mode)
1064*4882a593Smuzhiyun {
1065*4882a593Smuzhiyun struct hdmi_vendor_infoframe frame;
1066*4882a593Smuzhiyun u8 buffer[10];
1067*4882a593Smuzhiyun ssize_t err;
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun err = drm_hdmi_vendor_infoframe_from_display_mode(&frame,
1070*4882a593Smuzhiyun &hdmi->conn, mode);
1071*4882a593Smuzhiyun if (err) {
1072*4882a593Smuzhiyun dev_err(hdmi->dev,
1073*4882a593Smuzhiyun "Failed to get vendor infoframe from mode: %zd\n", err);
1074*4882a593Smuzhiyun return err;
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun err = hdmi_vendor_infoframe_pack(&frame, buffer, sizeof(buffer));
1078*4882a593Smuzhiyun if (err < 0) {
1079*4882a593Smuzhiyun dev_err(hdmi->dev, "Failed to pack vendor infoframe: %zd\n",
1080*4882a593Smuzhiyun err);
1081*4882a593Smuzhiyun return err;
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun mtk_hdmi_hw_send_info_frame(hdmi, buffer, sizeof(buffer));
1085*4882a593Smuzhiyun return 0;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun
mtk_hdmi_output_init(struct mtk_hdmi * hdmi)1088*4882a593Smuzhiyun static int mtk_hdmi_output_init(struct mtk_hdmi *hdmi)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun struct hdmi_audio_param *aud_param = &hdmi->aud_param;
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun hdmi->csp = HDMI_COLORSPACE_RGB;
1093*4882a593Smuzhiyun aud_param->aud_codec = HDMI_AUDIO_CODING_TYPE_PCM;
1094*4882a593Smuzhiyun aud_param->aud_sampe_size = HDMI_AUDIO_SAMPLE_SIZE_16;
1095*4882a593Smuzhiyun aud_param->aud_input_type = HDMI_AUD_INPUT_I2S;
1096*4882a593Smuzhiyun aud_param->aud_i2s_fmt = HDMI_I2S_MODE_I2S_24BIT;
1097*4882a593Smuzhiyun aud_param->aud_mclk = HDMI_AUD_MCLK_128FS;
1098*4882a593Smuzhiyun aud_param->aud_input_chan_type = HDMI_AUD_CHAN_TYPE_2_0;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun return 0;
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun
mtk_hdmi_audio_enable(struct mtk_hdmi * hdmi)1103*4882a593Smuzhiyun static void mtk_hdmi_audio_enable(struct mtk_hdmi *hdmi)
1104*4882a593Smuzhiyun {
1105*4882a593Smuzhiyun mtk_hdmi_aud_enable_packet(hdmi, true);
1106*4882a593Smuzhiyun hdmi->audio_enable = true;
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun
mtk_hdmi_audio_disable(struct mtk_hdmi * hdmi)1109*4882a593Smuzhiyun static void mtk_hdmi_audio_disable(struct mtk_hdmi *hdmi)
1110*4882a593Smuzhiyun {
1111*4882a593Smuzhiyun mtk_hdmi_aud_enable_packet(hdmi, false);
1112*4882a593Smuzhiyun hdmi->audio_enable = false;
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun
mtk_hdmi_audio_set_param(struct mtk_hdmi * hdmi,struct hdmi_audio_param * param)1115*4882a593Smuzhiyun static int mtk_hdmi_audio_set_param(struct mtk_hdmi *hdmi,
1116*4882a593Smuzhiyun struct hdmi_audio_param *param)
1117*4882a593Smuzhiyun {
1118*4882a593Smuzhiyun if (!hdmi->audio_enable) {
1119*4882a593Smuzhiyun dev_err(hdmi->dev, "hdmi audio is in disable state!\n");
1120*4882a593Smuzhiyun return -EINVAL;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun dev_dbg(hdmi->dev, "codec:%d, input:%d, channel:%d, fs:%d\n",
1123*4882a593Smuzhiyun param->aud_codec, param->aud_input_type,
1124*4882a593Smuzhiyun param->aud_input_chan_type, param->codec_params.sample_rate);
1125*4882a593Smuzhiyun memcpy(&hdmi->aud_param, param, sizeof(*param));
1126*4882a593Smuzhiyun return mtk_hdmi_aud_output_config(hdmi, &hdmi->mode);
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
mtk_hdmi_output_set_display_mode(struct mtk_hdmi * hdmi,struct drm_display_mode * mode)1129*4882a593Smuzhiyun static int mtk_hdmi_output_set_display_mode(struct mtk_hdmi *hdmi,
1130*4882a593Smuzhiyun struct drm_display_mode *mode)
1131*4882a593Smuzhiyun {
1132*4882a593Smuzhiyun int ret;
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun mtk_hdmi_hw_vid_black(hdmi, true);
1135*4882a593Smuzhiyun mtk_hdmi_hw_aud_mute(hdmi);
1136*4882a593Smuzhiyun mtk_hdmi_hw_send_av_mute(hdmi);
1137*4882a593Smuzhiyun phy_power_off(hdmi->phy);
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun ret = mtk_hdmi_video_change_vpll(hdmi,
1140*4882a593Smuzhiyun mode->clock * 1000);
1141*4882a593Smuzhiyun if (ret) {
1142*4882a593Smuzhiyun dev_err(hdmi->dev, "Failed to set vpll: %d\n", ret);
1143*4882a593Smuzhiyun return ret;
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun mtk_hdmi_video_set_display_mode(hdmi, mode);
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun phy_power_on(hdmi->phy);
1148*4882a593Smuzhiyun mtk_hdmi_aud_output_config(hdmi, mode);
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun mtk_hdmi_hw_vid_black(hdmi, false);
1151*4882a593Smuzhiyun mtk_hdmi_hw_aud_unmute(hdmi);
1152*4882a593Smuzhiyun mtk_hdmi_hw_send_av_unmute(hdmi);
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun return 0;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun static const char * const mtk_hdmi_clk_names[MTK_HDMI_CLK_COUNT] = {
1158*4882a593Smuzhiyun [MTK_HDMI_CLK_HDMI_PIXEL] = "pixel",
1159*4882a593Smuzhiyun [MTK_HDMI_CLK_HDMI_PLL] = "pll",
1160*4882a593Smuzhiyun [MTK_HDMI_CLK_AUD_BCLK] = "bclk",
1161*4882a593Smuzhiyun [MTK_HDMI_CLK_AUD_SPDIF] = "spdif",
1162*4882a593Smuzhiyun };
1163*4882a593Smuzhiyun
mtk_hdmi_get_all_clk(struct mtk_hdmi * hdmi,struct device_node * np)1164*4882a593Smuzhiyun static int mtk_hdmi_get_all_clk(struct mtk_hdmi *hdmi,
1165*4882a593Smuzhiyun struct device_node *np)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun int i;
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(mtk_hdmi_clk_names); i++) {
1170*4882a593Smuzhiyun hdmi->clk[i] = of_clk_get_by_name(np,
1171*4882a593Smuzhiyun mtk_hdmi_clk_names[i]);
1172*4882a593Smuzhiyun if (IS_ERR(hdmi->clk[i]))
1173*4882a593Smuzhiyun return PTR_ERR(hdmi->clk[i]);
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun return 0;
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun
mtk_hdmi_clk_enable_audio(struct mtk_hdmi * hdmi)1178*4882a593Smuzhiyun static int mtk_hdmi_clk_enable_audio(struct mtk_hdmi *hdmi)
1179*4882a593Smuzhiyun {
1180*4882a593Smuzhiyun int ret;
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun ret = clk_prepare_enable(hdmi->clk[MTK_HDMI_CLK_AUD_BCLK]);
1183*4882a593Smuzhiyun if (ret)
1184*4882a593Smuzhiyun return ret;
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun ret = clk_prepare_enable(hdmi->clk[MTK_HDMI_CLK_AUD_SPDIF]);
1187*4882a593Smuzhiyun if (ret)
1188*4882a593Smuzhiyun goto err;
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun return 0;
1191*4882a593Smuzhiyun err:
1192*4882a593Smuzhiyun clk_disable_unprepare(hdmi->clk[MTK_HDMI_CLK_AUD_BCLK]);
1193*4882a593Smuzhiyun return ret;
1194*4882a593Smuzhiyun }
1195*4882a593Smuzhiyun
mtk_hdmi_clk_disable_audio(struct mtk_hdmi * hdmi)1196*4882a593Smuzhiyun static void mtk_hdmi_clk_disable_audio(struct mtk_hdmi *hdmi)
1197*4882a593Smuzhiyun {
1198*4882a593Smuzhiyun clk_disable_unprepare(hdmi->clk[MTK_HDMI_CLK_AUD_BCLK]);
1199*4882a593Smuzhiyun clk_disable_unprepare(hdmi->clk[MTK_HDMI_CLK_AUD_SPDIF]);
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun static enum drm_connector_status
mtk_hdmi_update_plugged_status(struct mtk_hdmi * hdmi)1203*4882a593Smuzhiyun mtk_hdmi_update_plugged_status(struct mtk_hdmi *hdmi)
1204*4882a593Smuzhiyun {
1205*4882a593Smuzhiyun bool connected;
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun mutex_lock(&hdmi->update_plugged_status_lock);
1208*4882a593Smuzhiyun connected = mtk_cec_hpd_high(hdmi->cec_dev);
1209*4882a593Smuzhiyun if (hdmi->plugged_cb && hdmi->codec_dev)
1210*4882a593Smuzhiyun hdmi->plugged_cb(hdmi->codec_dev, connected);
1211*4882a593Smuzhiyun mutex_unlock(&hdmi->update_plugged_status_lock);
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun return connected ?
1214*4882a593Smuzhiyun connector_status_connected : connector_status_disconnected;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
hdmi_conn_detect(struct drm_connector * conn,bool force)1217*4882a593Smuzhiyun static enum drm_connector_status hdmi_conn_detect(struct drm_connector *conn,
1218*4882a593Smuzhiyun bool force)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun struct mtk_hdmi *hdmi = hdmi_ctx_from_conn(conn);
1221*4882a593Smuzhiyun return mtk_hdmi_update_plugged_status(hdmi);
1222*4882a593Smuzhiyun }
1223*4882a593Smuzhiyun
hdmi_conn_destroy(struct drm_connector * conn)1224*4882a593Smuzhiyun static void hdmi_conn_destroy(struct drm_connector *conn)
1225*4882a593Smuzhiyun {
1226*4882a593Smuzhiyun struct mtk_hdmi *hdmi = hdmi_ctx_from_conn(conn);
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun mtk_cec_set_hpd_event(hdmi->cec_dev, NULL, NULL);
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun drm_connector_cleanup(conn);
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun
mtk_hdmi_conn_get_modes(struct drm_connector * conn)1233*4882a593Smuzhiyun static int mtk_hdmi_conn_get_modes(struct drm_connector *conn)
1234*4882a593Smuzhiyun {
1235*4882a593Smuzhiyun struct mtk_hdmi *hdmi = hdmi_ctx_from_conn(conn);
1236*4882a593Smuzhiyun struct edid *edid;
1237*4882a593Smuzhiyun int ret;
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun if (!hdmi->ddc_adpt)
1240*4882a593Smuzhiyun return -ENODEV;
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun edid = drm_get_edid(conn, hdmi->ddc_adpt);
1243*4882a593Smuzhiyun if (!edid)
1244*4882a593Smuzhiyun return -ENODEV;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun hdmi->dvi_mode = !drm_detect_monitor_audio(edid);
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun drm_connector_update_edid_property(conn, edid);
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun ret = drm_add_edid_modes(conn, edid);
1251*4882a593Smuzhiyun kfree(edid);
1252*4882a593Smuzhiyun return ret;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun
mtk_hdmi_conn_mode_valid(struct drm_connector * conn,struct drm_display_mode * mode)1255*4882a593Smuzhiyun static int mtk_hdmi_conn_mode_valid(struct drm_connector *conn,
1256*4882a593Smuzhiyun struct drm_display_mode *mode)
1257*4882a593Smuzhiyun {
1258*4882a593Smuzhiyun struct mtk_hdmi *hdmi = hdmi_ctx_from_conn(conn);
1259*4882a593Smuzhiyun struct drm_bridge *next_bridge;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun dev_dbg(hdmi->dev, "xres=%d, yres=%d, refresh=%d, intl=%d clock=%d\n",
1262*4882a593Smuzhiyun mode->hdisplay, mode->vdisplay, drm_mode_vrefresh(mode),
1263*4882a593Smuzhiyun !!(mode->flags & DRM_MODE_FLAG_INTERLACE), mode->clock * 1000);
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun next_bridge = drm_bridge_get_next_bridge(&hdmi->bridge);
1266*4882a593Smuzhiyun if (next_bridge) {
1267*4882a593Smuzhiyun struct drm_display_mode adjusted_mode;
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun drm_mode_copy(&adjusted_mode, mode);
1270*4882a593Smuzhiyun if (!drm_bridge_chain_mode_fixup(next_bridge, mode,
1271*4882a593Smuzhiyun &adjusted_mode))
1272*4882a593Smuzhiyun return MODE_BAD;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun if (mode->clock < 27000)
1276*4882a593Smuzhiyun return MODE_CLOCK_LOW;
1277*4882a593Smuzhiyun if (mode->clock > 297000)
1278*4882a593Smuzhiyun return MODE_CLOCK_HIGH;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun return drm_mode_validate_size(mode, 0x1fff, 0x1fff);
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun
mtk_hdmi_conn_best_enc(struct drm_connector * conn)1283*4882a593Smuzhiyun static struct drm_encoder *mtk_hdmi_conn_best_enc(struct drm_connector *conn)
1284*4882a593Smuzhiyun {
1285*4882a593Smuzhiyun struct mtk_hdmi *hdmi = hdmi_ctx_from_conn(conn);
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun return hdmi->bridge.encoder;
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun static const struct drm_connector_funcs mtk_hdmi_connector_funcs = {
1291*4882a593Smuzhiyun .detect = hdmi_conn_detect,
1292*4882a593Smuzhiyun .fill_modes = drm_helper_probe_single_connector_modes,
1293*4882a593Smuzhiyun .destroy = hdmi_conn_destroy,
1294*4882a593Smuzhiyun .reset = drm_atomic_helper_connector_reset,
1295*4882a593Smuzhiyun .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1296*4882a593Smuzhiyun .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1297*4882a593Smuzhiyun };
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun static const struct drm_connector_helper_funcs
1300*4882a593Smuzhiyun mtk_hdmi_connector_helper_funcs = {
1301*4882a593Smuzhiyun .get_modes = mtk_hdmi_conn_get_modes,
1302*4882a593Smuzhiyun .mode_valid = mtk_hdmi_conn_mode_valid,
1303*4882a593Smuzhiyun .best_encoder = mtk_hdmi_conn_best_enc,
1304*4882a593Smuzhiyun };
1305*4882a593Smuzhiyun
mtk_hdmi_hpd_event(bool hpd,struct device * dev)1306*4882a593Smuzhiyun static void mtk_hdmi_hpd_event(bool hpd, struct device *dev)
1307*4882a593Smuzhiyun {
1308*4882a593Smuzhiyun struct mtk_hdmi *hdmi = dev_get_drvdata(dev);
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun if (hdmi && hdmi->bridge.encoder && hdmi->bridge.encoder->dev)
1311*4882a593Smuzhiyun drm_helper_hpd_irq_event(hdmi->bridge.encoder->dev);
1312*4882a593Smuzhiyun }
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun /*
1315*4882a593Smuzhiyun * Bridge callbacks
1316*4882a593Smuzhiyun */
1317*4882a593Smuzhiyun
mtk_hdmi_bridge_attach(struct drm_bridge * bridge,enum drm_bridge_attach_flags flags)1318*4882a593Smuzhiyun static int mtk_hdmi_bridge_attach(struct drm_bridge *bridge,
1319*4882a593Smuzhiyun enum drm_bridge_attach_flags flags)
1320*4882a593Smuzhiyun {
1321*4882a593Smuzhiyun struct mtk_hdmi *hdmi = hdmi_ctx_from_bridge(bridge);
1322*4882a593Smuzhiyun int ret;
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun if (flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR) {
1325*4882a593Smuzhiyun DRM_ERROR("Fix bridge driver to make connector optional!");
1326*4882a593Smuzhiyun return -EINVAL;
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun ret = drm_connector_init_with_ddc(bridge->encoder->dev, &hdmi->conn,
1330*4882a593Smuzhiyun &mtk_hdmi_connector_funcs,
1331*4882a593Smuzhiyun DRM_MODE_CONNECTOR_HDMIA,
1332*4882a593Smuzhiyun hdmi->ddc_adpt);
1333*4882a593Smuzhiyun if (ret) {
1334*4882a593Smuzhiyun dev_err(hdmi->dev, "Failed to initialize connector: %d\n", ret);
1335*4882a593Smuzhiyun return ret;
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun drm_connector_helper_add(&hdmi->conn, &mtk_hdmi_connector_helper_funcs);
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun hdmi->conn.polled = DRM_CONNECTOR_POLL_HPD;
1340*4882a593Smuzhiyun hdmi->conn.interlace_allowed = true;
1341*4882a593Smuzhiyun hdmi->conn.doublescan_allowed = false;
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun ret = drm_connector_attach_encoder(&hdmi->conn,
1344*4882a593Smuzhiyun bridge->encoder);
1345*4882a593Smuzhiyun if (ret) {
1346*4882a593Smuzhiyun dev_err(hdmi->dev,
1347*4882a593Smuzhiyun "Failed to attach connector to encoder: %d\n", ret);
1348*4882a593Smuzhiyun return ret;
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun if (hdmi->next_bridge) {
1352*4882a593Smuzhiyun ret = drm_bridge_attach(bridge->encoder, hdmi->next_bridge,
1353*4882a593Smuzhiyun bridge, flags);
1354*4882a593Smuzhiyun if (ret) {
1355*4882a593Smuzhiyun dev_err(hdmi->dev,
1356*4882a593Smuzhiyun "Failed to attach external bridge: %d\n", ret);
1357*4882a593Smuzhiyun return ret;
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun mtk_cec_set_hpd_event(hdmi->cec_dev, mtk_hdmi_hpd_event, hdmi->dev);
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun return 0;
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun
mtk_hdmi_bridge_mode_fixup(struct drm_bridge * bridge,const struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)1366*4882a593Smuzhiyun static bool mtk_hdmi_bridge_mode_fixup(struct drm_bridge *bridge,
1367*4882a593Smuzhiyun const struct drm_display_mode *mode,
1368*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode)
1369*4882a593Smuzhiyun {
1370*4882a593Smuzhiyun return true;
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun
mtk_hdmi_bridge_disable(struct drm_bridge * bridge)1373*4882a593Smuzhiyun static void mtk_hdmi_bridge_disable(struct drm_bridge *bridge)
1374*4882a593Smuzhiyun {
1375*4882a593Smuzhiyun struct mtk_hdmi *hdmi = hdmi_ctx_from_bridge(bridge);
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun if (!hdmi->enabled)
1378*4882a593Smuzhiyun return;
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun phy_power_off(hdmi->phy);
1381*4882a593Smuzhiyun clk_disable_unprepare(hdmi->clk[MTK_HDMI_CLK_HDMI_PIXEL]);
1382*4882a593Smuzhiyun clk_disable_unprepare(hdmi->clk[MTK_HDMI_CLK_HDMI_PLL]);
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun hdmi->enabled = false;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun
mtk_hdmi_bridge_post_disable(struct drm_bridge * bridge)1387*4882a593Smuzhiyun static void mtk_hdmi_bridge_post_disable(struct drm_bridge *bridge)
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun struct mtk_hdmi *hdmi = hdmi_ctx_from_bridge(bridge);
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun if (!hdmi->powered)
1392*4882a593Smuzhiyun return;
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun mtk_hdmi_hw_1p4_version_enable(hdmi, true);
1395*4882a593Smuzhiyun mtk_hdmi_hw_make_reg_writable(hdmi, false);
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun hdmi->powered = false;
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun
mtk_hdmi_bridge_mode_set(struct drm_bridge * bridge,const struct drm_display_mode * mode,const struct drm_display_mode * adjusted_mode)1400*4882a593Smuzhiyun static void mtk_hdmi_bridge_mode_set(struct drm_bridge *bridge,
1401*4882a593Smuzhiyun const struct drm_display_mode *mode,
1402*4882a593Smuzhiyun const struct drm_display_mode *adjusted_mode)
1403*4882a593Smuzhiyun {
1404*4882a593Smuzhiyun struct mtk_hdmi *hdmi = hdmi_ctx_from_bridge(bridge);
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun dev_dbg(hdmi->dev, "cur info: name:%s, hdisplay:%d\n",
1407*4882a593Smuzhiyun adjusted_mode->name, adjusted_mode->hdisplay);
1408*4882a593Smuzhiyun dev_dbg(hdmi->dev, "hsync_start:%d,hsync_end:%d, htotal:%d",
1409*4882a593Smuzhiyun adjusted_mode->hsync_start, adjusted_mode->hsync_end,
1410*4882a593Smuzhiyun adjusted_mode->htotal);
1411*4882a593Smuzhiyun dev_dbg(hdmi->dev, "hskew:%d, vdisplay:%d\n",
1412*4882a593Smuzhiyun adjusted_mode->hskew, adjusted_mode->vdisplay);
1413*4882a593Smuzhiyun dev_dbg(hdmi->dev, "vsync_start:%d, vsync_end:%d, vtotal:%d",
1414*4882a593Smuzhiyun adjusted_mode->vsync_start, adjusted_mode->vsync_end,
1415*4882a593Smuzhiyun adjusted_mode->vtotal);
1416*4882a593Smuzhiyun dev_dbg(hdmi->dev, "vscan:%d, flag:%d\n",
1417*4882a593Smuzhiyun adjusted_mode->vscan, adjusted_mode->flags);
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun drm_mode_copy(&hdmi->mode, adjusted_mode);
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun
mtk_hdmi_bridge_pre_enable(struct drm_bridge * bridge)1422*4882a593Smuzhiyun static void mtk_hdmi_bridge_pre_enable(struct drm_bridge *bridge)
1423*4882a593Smuzhiyun {
1424*4882a593Smuzhiyun struct mtk_hdmi *hdmi = hdmi_ctx_from_bridge(bridge);
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun mtk_hdmi_hw_make_reg_writable(hdmi, true);
1427*4882a593Smuzhiyun mtk_hdmi_hw_1p4_version_enable(hdmi, true);
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun hdmi->powered = true;
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun
mtk_hdmi_send_infoframe(struct mtk_hdmi * hdmi,struct drm_display_mode * mode)1432*4882a593Smuzhiyun static void mtk_hdmi_send_infoframe(struct mtk_hdmi *hdmi,
1433*4882a593Smuzhiyun struct drm_display_mode *mode)
1434*4882a593Smuzhiyun {
1435*4882a593Smuzhiyun mtk_hdmi_setup_audio_infoframe(hdmi);
1436*4882a593Smuzhiyun mtk_hdmi_setup_avi_infoframe(hdmi, mode);
1437*4882a593Smuzhiyun mtk_hdmi_setup_spd_infoframe(hdmi, "mediatek", "On-chip HDMI");
1438*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_3D_MASK)
1439*4882a593Smuzhiyun mtk_hdmi_setup_vendor_specific_infoframe(hdmi, mode);
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun
mtk_hdmi_bridge_enable(struct drm_bridge * bridge)1442*4882a593Smuzhiyun static void mtk_hdmi_bridge_enable(struct drm_bridge *bridge)
1443*4882a593Smuzhiyun {
1444*4882a593Smuzhiyun struct mtk_hdmi *hdmi = hdmi_ctx_from_bridge(bridge);
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun mtk_hdmi_output_set_display_mode(hdmi, &hdmi->mode);
1447*4882a593Smuzhiyun clk_prepare_enable(hdmi->clk[MTK_HDMI_CLK_HDMI_PLL]);
1448*4882a593Smuzhiyun clk_prepare_enable(hdmi->clk[MTK_HDMI_CLK_HDMI_PIXEL]);
1449*4882a593Smuzhiyun phy_power_on(hdmi->phy);
1450*4882a593Smuzhiyun mtk_hdmi_send_infoframe(hdmi, &hdmi->mode);
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun hdmi->enabled = true;
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun static const struct drm_bridge_funcs mtk_hdmi_bridge_funcs = {
1456*4882a593Smuzhiyun .attach = mtk_hdmi_bridge_attach,
1457*4882a593Smuzhiyun .mode_fixup = mtk_hdmi_bridge_mode_fixup,
1458*4882a593Smuzhiyun .disable = mtk_hdmi_bridge_disable,
1459*4882a593Smuzhiyun .post_disable = mtk_hdmi_bridge_post_disable,
1460*4882a593Smuzhiyun .mode_set = mtk_hdmi_bridge_mode_set,
1461*4882a593Smuzhiyun .pre_enable = mtk_hdmi_bridge_pre_enable,
1462*4882a593Smuzhiyun .enable = mtk_hdmi_bridge_enable,
1463*4882a593Smuzhiyun };
1464*4882a593Smuzhiyun
mtk_hdmi_dt_parse_pdata(struct mtk_hdmi * hdmi,struct platform_device * pdev)1465*4882a593Smuzhiyun static int mtk_hdmi_dt_parse_pdata(struct mtk_hdmi *hdmi,
1466*4882a593Smuzhiyun struct platform_device *pdev)
1467*4882a593Smuzhiyun {
1468*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1469*4882a593Smuzhiyun struct device_node *np = dev->of_node;
1470*4882a593Smuzhiyun struct device_node *cec_np, *remote, *i2c_np;
1471*4882a593Smuzhiyun struct platform_device *cec_pdev;
1472*4882a593Smuzhiyun struct regmap *regmap;
1473*4882a593Smuzhiyun struct resource *mem;
1474*4882a593Smuzhiyun int ret;
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun ret = mtk_hdmi_get_all_clk(hdmi, np);
1477*4882a593Smuzhiyun if (ret) {
1478*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
1479*4882a593Smuzhiyun dev_err(dev, "Failed to get clocks: %d\n", ret);
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun return ret;
1482*4882a593Smuzhiyun }
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun /* The CEC module handles HDMI hotplug detection */
1485*4882a593Smuzhiyun cec_np = of_get_compatible_child(np->parent, "mediatek,mt8173-cec");
1486*4882a593Smuzhiyun if (!cec_np) {
1487*4882a593Smuzhiyun dev_err(dev, "Failed to find CEC node\n");
1488*4882a593Smuzhiyun return -EINVAL;
1489*4882a593Smuzhiyun }
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun cec_pdev = of_find_device_by_node(cec_np);
1492*4882a593Smuzhiyun if (!cec_pdev) {
1493*4882a593Smuzhiyun dev_err(hdmi->dev, "Waiting for CEC device %pOF\n",
1494*4882a593Smuzhiyun cec_np);
1495*4882a593Smuzhiyun of_node_put(cec_np);
1496*4882a593Smuzhiyun return -EPROBE_DEFER;
1497*4882a593Smuzhiyun }
1498*4882a593Smuzhiyun of_node_put(cec_np);
1499*4882a593Smuzhiyun hdmi->cec_dev = &cec_pdev->dev;
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun /*
1502*4882a593Smuzhiyun * The mediatek,syscon-hdmi property contains a phandle link to the
1503*4882a593Smuzhiyun * MMSYS_CONFIG device and the register offset of the HDMI_SYS_CFG
1504*4882a593Smuzhiyun * registers it contains.
1505*4882a593Smuzhiyun */
1506*4882a593Smuzhiyun regmap = syscon_regmap_lookup_by_phandle(np, "mediatek,syscon-hdmi");
1507*4882a593Smuzhiyun ret = of_property_read_u32_index(np, "mediatek,syscon-hdmi", 1,
1508*4882a593Smuzhiyun &hdmi->sys_offset);
1509*4882a593Smuzhiyun if (IS_ERR(regmap))
1510*4882a593Smuzhiyun ret = PTR_ERR(regmap);
1511*4882a593Smuzhiyun if (ret) {
1512*4882a593Smuzhiyun dev_err(dev,
1513*4882a593Smuzhiyun "Failed to get system configuration registers: %d\n",
1514*4882a593Smuzhiyun ret);
1515*4882a593Smuzhiyun goto put_device;
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun hdmi->sys_regmap = regmap;
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1520*4882a593Smuzhiyun hdmi->regs = devm_ioremap_resource(dev, mem);
1521*4882a593Smuzhiyun if (IS_ERR(hdmi->regs)) {
1522*4882a593Smuzhiyun ret = PTR_ERR(hdmi->regs);
1523*4882a593Smuzhiyun goto put_device;
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun remote = of_graph_get_remote_node(np, 1, 0);
1527*4882a593Smuzhiyun if (!remote) {
1528*4882a593Smuzhiyun ret = -EINVAL;
1529*4882a593Smuzhiyun goto put_device;
1530*4882a593Smuzhiyun }
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun if (!of_device_is_compatible(remote, "hdmi-connector")) {
1533*4882a593Smuzhiyun hdmi->next_bridge = of_drm_find_bridge(remote);
1534*4882a593Smuzhiyun if (!hdmi->next_bridge) {
1535*4882a593Smuzhiyun dev_err(dev, "Waiting for external bridge\n");
1536*4882a593Smuzhiyun of_node_put(remote);
1537*4882a593Smuzhiyun ret = -EPROBE_DEFER;
1538*4882a593Smuzhiyun goto put_device;
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun i2c_np = of_parse_phandle(remote, "ddc-i2c-bus", 0);
1543*4882a593Smuzhiyun if (!i2c_np) {
1544*4882a593Smuzhiyun dev_err(dev, "Failed to find ddc-i2c-bus node in %pOF\n",
1545*4882a593Smuzhiyun remote);
1546*4882a593Smuzhiyun of_node_put(remote);
1547*4882a593Smuzhiyun ret = -EINVAL;
1548*4882a593Smuzhiyun goto put_device;
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun of_node_put(remote);
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun hdmi->ddc_adpt = of_find_i2c_adapter_by_node(i2c_np);
1553*4882a593Smuzhiyun of_node_put(i2c_np);
1554*4882a593Smuzhiyun if (!hdmi->ddc_adpt) {
1555*4882a593Smuzhiyun dev_err(dev, "Failed to get ddc i2c adapter by node\n");
1556*4882a593Smuzhiyun ret = -EINVAL;
1557*4882a593Smuzhiyun goto put_device;
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun return 0;
1561*4882a593Smuzhiyun put_device:
1562*4882a593Smuzhiyun put_device(hdmi->cec_dev);
1563*4882a593Smuzhiyun return ret;
1564*4882a593Smuzhiyun }
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun /*
1567*4882a593Smuzhiyun * HDMI audio codec callbacks
1568*4882a593Smuzhiyun */
1569*4882a593Smuzhiyun
mtk_hdmi_audio_hw_params(struct device * dev,void * data,struct hdmi_codec_daifmt * daifmt,struct hdmi_codec_params * params)1570*4882a593Smuzhiyun static int mtk_hdmi_audio_hw_params(struct device *dev, void *data,
1571*4882a593Smuzhiyun struct hdmi_codec_daifmt *daifmt,
1572*4882a593Smuzhiyun struct hdmi_codec_params *params)
1573*4882a593Smuzhiyun {
1574*4882a593Smuzhiyun struct mtk_hdmi *hdmi = dev_get_drvdata(dev);
1575*4882a593Smuzhiyun struct hdmi_audio_param hdmi_params;
1576*4882a593Smuzhiyun unsigned int chan = params->cea.channels;
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun dev_dbg(hdmi->dev, "%s: %u Hz, %d bit, %d channels\n", __func__,
1579*4882a593Smuzhiyun params->sample_rate, params->sample_width, chan);
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun if (!hdmi->bridge.encoder)
1582*4882a593Smuzhiyun return -ENODEV;
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun switch (chan) {
1585*4882a593Smuzhiyun case 2:
1586*4882a593Smuzhiyun hdmi_params.aud_input_chan_type = HDMI_AUD_CHAN_TYPE_2_0;
1587*4882a593Smuzhiyun break;
1588*4882a593Smuzhiyun case 4:
1589*4882a593Smuzhiyun hdmi_params.aud_input_chan_type = HDMI_AUD_CHAN_TYPE_4_0;
1590*4882a593Smuzhiyun break;
1591*4882a593Smuzhiyun case 6:
1592*4882a593Smuzhiyun hdmi_params.aud_input_chan_type = HDMI_AUD_CHAN_TYPE_5_1;
1593*4882a593Smuzhiyun break;
1594*4882a593Smuzhiyun case 8:
1595*4882a593Smuzhiyun hdmi_params.aud_input_chan_type = HDMI_AUD_CHAN_TYPE_7_1;
1596*4882a593Smuzhiyun break;
1597*4882a593Smuzhiyun default:
1598*4882a593Smuzhiyun dev_err(hdmi->dev, "channel[%d] not supported!\n", chan);
1599*4882a593Smuzhiyun return -EINVAL;
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun switch (params->sample_rate) {
1603*4882a593Smuzhiyun case 32000:
1604*4882a593Smuzhiyun case 44100:
1605*4882a593Smuzhiyun case 48000:
1606*4882a593Smuzhiyun case 88200:
1607*4882a593Smuzhiyun case 96000:
1608*4882a593Smuzhiyun case 176400:
1609*4882a593Smuzhiyun case 192000:
1610*4882a593Smuzhiyun break;
1611*4882a593Smuzhiyun default:
1612*4882a593Smuzhiyun dev_err(hdmi->dev, "rate[%d] not supported!\n",
1613*4882a593Smuzhiyun params->sample_rate);
1614*4882a593Smuzhiyun return -EINVAL;
1615*4882a593Smuzhiyun }
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun switch (daifmt->fmt) {
1618*4882a593Smuzhiyun case HDMI_I2S:
1619*4882a593Smuzhiyun hdmi_params.aud_codec = HDMI_AUDIO_CODING_TYPE_PCM;
1620*4882a593Smuzhiyun hdmi_params.aud_sampe_size = HDMI_AUDIO_SAMPLE_SIZE_16;
1621*4882a593Smuzhiyun hdmi_params.aud_input_type = HDMI_AUD_INPUT_I2S;
1622*4882a593Smuzhiyun hdmi_params.aud_i2s_fmt = HDMI_I2S_MODE_I2S_24BIT;
1623*4882a593Smuzhiyun hdmi_params.aud_mclk = HDMI_AUD_MCLK_128FS;
1624*4882a593Smuzhiyun break;
1625*4882a593Smuzhiyun case HDMI_SPDIF:
1626*4882a593Smuzhiyun hdmi_params.aud_codec = HDMI_AUDIO_CODING_TYPE_PCM;
1627*4882a593Smuzhiyun hdmi_params.aud_sampe_size = HDMI_AUDIO_SAMPLE_SIZE_16;
1628*4882a593Smuzhiyun hdmi_params.aud_input_type = HDMI_AUD_INPUT_SPDIF;
1629*4882a593Smuzhiyun break;
1630*4882a593Smuzhiyun default:
1631*4882a593Smuzhiyun dev_err(hdmi->dev, "%s: Invalid DAI format %d\n", __func__,
1632*4882a593Smuzhiyun daifmt->fmt);
1633*4882a593Smuzhiyun return -EINVAL;
1634*4882a593Smuzhiyun }
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun memcpy(&hdmi_params.codec_params, params,
1637*4882a593Smuzhiyun sizeof(hdmi_params.codec_params));
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun mtk_hdmi_audio_set_param(hdmi, &hdmi_params);
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun return 0;
1642*4882a593Smuzhiyun }
1643*4882a593Smuzhiyun
mtk_hdmi_audio_startup(struct device * dev,void * data)1644*4882a593Smuzhiyun static int mtk_hdmi_audio_startup(struct device *dev, void *data)
1645*4882a593Smuzhiyun {
1646*4882a593Smuzhiyun struct mtk_hdmi *hdmi = dev_get_drvdata(dev);
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun mtk_hdmi_audio_enable(hdmi);
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun return 0;
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun
mtk_hdmi_audio_shutdown(struct device * dev,void * data)1653*4882a593Smuzhiyun static void mtk_hdmi_audio_shutdown(struct device *dev, void *data)
1654*4882a593Smuzhiyun {
1655*4882a593Smuzhiyun struct mtk_hdmi *hdmi = dev_get_drvdata(dev);
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun mtk_hdmi_audio_disable(hdmi);
1658*4882a593Smuzhiyun }
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun static int
mtk_hdmi_audio_mute(struct device * dev,void * data,bool enable,int direction)1661*4882a593Smuzhiyun mtk_hdmi_audio_mute(struct device *dev, void *data,
1662*4882a593Smuzhiyun bool enable, int direction)
1663*4882a593Smuzhiyun {
1664*4882a593Smuzhiyun struct mtk_hdmi *hdmi = dev_get_drvdata(dev);
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun if (enable)
1667*4882a593Smuzhiyun mtk_hdmi_hw_aud_mute(hdmi);
1668*4882a593Smuzhiyun else
1669*4882a593Smuzhiyun mtk_hdmi_hw_aud_unmute(hdmi);
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun return 0;
1672*4882a593Smuzhiyun }
1673*4882a593Smuzhiyun
mtk_hdmi_audio_get_eld(struct device * dev,void * data,uint8_t * buf,size_t len)1674*4882a593Smuzhiyun static int mtk_hdmi_audio_get_eld(struct device *dev, void *data, uint8_t *buf, size_t len)
1675*4882a593Smuzhiyun {
1676*4882a593Smuzhiyun struct mtk_hdmi *hdmi = dev_get_drvdata(dev);
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun memcpy(buf, hdmi->conn.eld, min(sizeof(hdmi->conn.eld), len));
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun return 0;
1681*4882a593Smuzhiyun }
1682*4882a593Smuzhiyun
mtk_hdmi_audio_hook_plugged_cb(struct device * dev,void * data,hdmi_codec_plugged_cb fn,struct device * codec_dev)1683*4882a593Smuzhiyun static int mtk_hdmi_audio_hook_plugged_cb(struct device *dev, void *data,
1684*4882a593Smuzhiyun hdmi_codec_plugged_cb fn,
1685*4882a593Smuzhiyun struct device *codec_dev)
1686*4882a593Smuzhiyun {
1687*4882a593Smuzhiyun struct mtk_hdmi *hdmi = data;
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun mutex_lock(&hdmi->update_plugged_status_lock);
1690*4882a593Smuzhiyun hdmi->plugged_cb = fn;
1691*4882a593Smuzhiyun hdmi->codec_dev = codec_dev;
1692*4882a593Smuzhiyun mutex_unlock(&hdmi->update_plugged_status_lock);
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun mtk_hdmi_update_plugged_status(hdmi);
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun return 0;
1697*4882a593Smuzhiyun }
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun static const struct hdmi_codec_ops mtk_hdmi_audio_codec_ops = {
1700*4882a593Smuzhiyun .hw_params = mtk_hdmi_audio_hw_params,
1701*4882a593Smuzhiyun .audio_startup = mtk_hdmi_audio_startup,
1702*4882a593Smuzhiyun .audio_shutdown = mtk_hdmi_audio_shutdown,
1703*4882a593Smuzhiyun .mute_stream = mtk_hdmi_audio_mute,
1704*4882a593Smuzhiyun .get_eld = mtk_hdmi_audio_get_eld,
1705*4882a593Smuzhiyun .hook_plugged_cb = mtk_hdmi_audio_hook_plugged_cb,
1706*4882a593Smuzhiyun .no_capture_mute = 1,
1707*4882a593Smuzhiyun };
1708*4882a593Smuzhiyun
mtk_hdmi_register_audio_driver(struct device * dev)1709*4882a593Smuzhiyun static int mtk_hdmi_register_audio_driver(struct device *dev)
1710*4882a593Smuzhiyun {
1711*4882a593Smuzhiyun struct mtk_hdmi *hdmi = dev_get_drvdata(dev);
1712*4882a593Smuzhiyun struct hdmi_codec_pdata codec_data = {
1713*4882a593Smuzhiyun .ops = &mtk_hdmi_audio_codec_ops,
1714*4882a593Smuzhiyun .max_i2s_channels = 2,
1715*4882a593Smuzhiyun .i2s = 1,
1716*4882a593Smuzhiyun .data = hdmi,
1717*4882a593Smuzhiyun };
1718*4882a593Smuzhiyun struct platform_device *pdev;
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun pdev = platform_device_register_data(dev, HDMI_CODEC_DRV_NAME,
1721*4882a593Smuzhiyun PLATFORM_DEVID_AUTO, &codec_data,
1722*4882a593Smuzhiyun sizeof(codec_data));
1723*4882a593Smuzhiyun if (IS_ERR(pdev))
1724*4882a593Smuzhiyun return PTR_ERR(pdev);
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun DRM_INFO("%s driver bound to HDMI\n", HDMI_CODEC_DRV_NAME);
1727*4882a593Smuzhiyun return 0;
1728*4882a593Smuzhiyun }
1729*4882a593Smuzhiyun
mtk_drm_hdmi_probe(struct platform_device * pdev)1730*4882a593Smuzhiyun static int mtk_drm_hdmi_probe(struct platform_device *pdev)
1731*4882a593Smuzhiyun {
1732*4882a593Smuzhiyun struct mtk_hdmi *hdmi;
1733*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1734*4882a593Smuzhiyun int ret;
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
1737*4882a593Smuzhiyun if (!hdmi)
1738*4882a593Smuzhiyun return -ENOMEM;
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun hdmi->dev = dev;
1741*4882a593Smuzhiyun hdmi->conf = of_device_get_match_data(dev);
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun ret = mtk_hdmi_dt_parse_pdata(hdmi, pdev);
1744*4882a593Smuzhiyun if (ret)
1745*4882a593Smuzhiyun return ret;
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun hdmi->phy = devm_phy_get(dev, "hdmi");
1748*4882a593Smuzhiyun if (IS_ERR(hdmi->phy)) {
1749*4882a593Smuzhiyun ret = PTR_ERR(hdmi->phy);
1750*4882a593Smuzhiyun dev_err(dev, "Failed to get HDMI PHY: %d\n", ret);
1751*4882a593Smuzhiyun return ret;
1752*4882a593Smuzhiyun }
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun mutex_init(&hdmi->update_plugged_status_lock);
1755*4882a593Smuzhiyun platform_set_drvdata(pdev, hdmi);
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun ret = mtk_hdmi_output_init(hdmi);
1758*4882a593Smuzhiyun if (ret) {
1759*4882a593Smuzhiyun dev_err(dev, "Failed to initialize hdmi output\n");
1760*4882a593Smuzhiyun return ret;
1761*4882a593Smuzhiyun }
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun ret = mtk_hdmi_register_audio_driver(dev);
1764*4882a593Smuzhiyun if (ret) {
1765*4882a593Smuzhiyun dev_err(dev, "Failed to register audio driver: %d\n", ret);
1766*4882a593Smuzhiyun return ret;
1767*4882a593Smuzhiyun }
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun hdmi->bridge.funcs = &mtk_hdmi_bridge_funcs;
1770*4882a593Smuzhiyun hdmi->bridge.of_node = pdev->dev.of_node;
1771*4882a593Smuzhiyun drm_bridge_add(&hdmi->bridge);
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun ret = mtk_hdmi_clk_enable_audio(hdmi);
1774*4882a593Smuzhiyun if (ret) {
1775*4882a593Smuzhiyun dev_err(dev, "Failed to enable audio clocks: %d\n", ret);
1776*4882a593Smuzhiyun goto err_bridge_remove;
1777*4882a593Smuzhiyun }
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun return 0;
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun err_bridge_remove:
1782*4882a593Smuzhiyun drm_bridge_remove(&hdmi->bridge);
1783*4882a593Smuzhiyun return ret;
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun
mtk_drm_hdmi_remove(struct platform_device * pdev)1786*4882a593Smuzhiyun static int mtk_drm_hdmi_remove(struct platform_device *pdev)
1787*4882a593Smuzhiyun {
1788*4882a593Smuzhiyun struct mtk_hdmi *hdmi = platform_get_drvdata(pdev);
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun drm_bridge_remove(&hdmi->bridge);
1791*4882a593Smuzhiyun mtk_hdmi_clk_disable_audio(hdmi);
1792*4882a593Smuzhiyun return 0;
1793*4882a593Smuzhiyun }
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
mtk_hdmi_suspend(struct device * dev)1796*4882a593Smuzhiyun static int mtk_hdmi_suspend(struct device *dev)
1797*4882a593Smuzhiyun {
1798*4882a593Smuzhiyun struct mtk_hdmi *hdmi = dev_get_drvdata(dev);
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun mtk_hdmi_clk_disable_audio(hdmi);
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun return 0;
1803*4882a593Smuzhiyun }
1804*4882a593Smuzhiyun
mtk_hdmi_resume(struct device * dev)1805*4882a593Smuzhiyun static int mtk_hdmi_resume(struct device *dev)
1806*4882a593Smuzhiyun {
1807*4882a593Smuzhiyun struct mtk_hdmi *hdmi = dev_get_drvdata(dev);
1808*4882a593Smuzhiyun int ret = 0;
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun ret = mtk_hdmi_clk_enable_audio(hdmi);
1811*4882a593Smuzhiyun if (ret) {
1812*4882a593Smuzhiyun dev_err(dev, "hdmi resume failed!\n");
1813*4882a593Smuzhiyun return ret;
1814*4882a593Smuzhiyun }
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun return 0;
1817*4882a593Smuzhiyun }
1818*4882a593Smuzhiyun #endif
1819*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(mtk_hdmi_pm_ops,
1820*4882a593Smuzhiyun mtk_hdmi_suspend, mtk_hdmi_resume);
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun static const struct mtk_hdmi_conf mtk_hdmi_conf_mt2701 = {
1823*4882a593Smuzhiyun .tz_disabled = true,
1824*4882a593Smuzhiyun };
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun static const struct of_device_id mtk_drm_hdmi_of_ids[] = {
1827*4882a593Smuzhiyun { .compatible = "mediatek,mt2701-hdmi",
1828*4882a593Smuzhiyun .data = &mtk_hdmi_conf_mt2701,
1829*4882a593Smuzhiyun },
1830*4882a593Smuzhiyun { .compatible = "mediatek,mt8173-hdmi",
1831*4882a593Smuzhiyun },
1832*4882a593Smuzhiyun {}
1833*4882a593Smuzhiyun };
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun static struct platform_driver mtk_hdmi_driver = {
1836*4882a593Smuzhiyun .probe = mtk_drm_hdmi_probe,
1837*4882a593Smuzhiyun .remove = mtk_drm_hdmi_remove,
1838*4882a593Smuzhiyun .driver = {
1839*4882a593Smuzhiyun .name = "mediatek-drm-hdmi",
1840*4882a593Smuzhiyun .of_match_table = mtk_drm_hdmi_of_ids,
1841*4882a593Smuzhiyun .pm = &mtk_hdmi_pm_ops,
1842*4882a593Smuzhiyun },
1843*4882a593Smuzhiyun };
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun static struct platform_driver * const mtk_hdmi_drivers[] = {
1846*4882a593Smuzhiyun &mtk_hdmi_ddc_driver,
1847*4882a593Smuzhiyun &mtk_cec_driver,
1848*4882a593Smuzhiyun &mtk_hdmi_driver,
1849*4882a593Smuzhiyun };
1850*4882a593Smuzhiyun
mtk_hdmitx_init(void)1851*4882a593Smuzhiyun static int __init mtk_hdmitx_init(void)
1852*4882a593Smuzhiyun {
1853*4882a593Smuzhiyun return platform_register_drivers(mtk_hdmi_drivers,
1854*4882a593Smuzhiyun ARRAY_SIZE(mtk_hdmi_drivers));
1855*4882a593Smuzhiyun }
1856*4882a593Smuzhiyun
mtk_hdmitx_exit(void)1857*4882a593Smuzhiyun static void __exit mtk_hdmitx_exit(void)
1858*4882a593Smuzhiyun {
1859*4882a593Smuzhiyun platform_unregister_drivers(mtk_hdmi_drivers,
1860*4882a593Smuzhiyun ARRAY_SIZE(mtk_hdmi_drivers));
1861*4882a593Smuzhiyun }
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun module_init(mtk_hdmitx_init);
1864*4882a593Smuzhiyun module_exit(mtk_hdmitx_exit);
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun MODULE_AUTHOR("Jie Qiu <jie.qiu@mediatek.com>");
1867*4882a593Smuzhiyun MODULE_DESCRIPTION("MediaTek HDMI Driver");
1868*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1869