xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/mediatek/mtk_dpi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014 MediaTek Inc.
4*4882a593Smuzhiyun  * Author: Jie Qiu <jie.qiu@mediatek.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/component.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/of_gpio.h>
14*4882a593Smuzhiyun #include <linux/of_graph.h>
15*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/types.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <video/videomode.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
22*4882a593Smuzhiyun #include <drm/drm_bridge.h>
23*4882a593Smuzhiyun #include <drm/drm_crtc.h>
24*4882a593Smuzhiyun #include <drm/drm_of.h>
25*4882a593Smuzhiyun #include <drm/drm_simple_kms_helper.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include "mtk_dpi_regs.h"
28*4882a593Smuzhiyun #include "mtk_drm_ddp_comp.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun enum mtk_dpi_out_bit_num {
31*4882a593Smuzhiyun 	MTK_DPI_OUT_BIT_NUM_8BITS,
32*4882a593Smuzhiyun 	MTK_DPI_OUT_BIT_NUM_10BITS,
33*4882a593Smuzhiyun 	MTK_DPI_OUT_BIT_NUM_12BITS,
34*4882a593Smuzhiyun 	MTK_DPI_OUT_BIT_NUM_16BITS
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun enum mtk_dpi_out_yc_map {
38*4882a593Smuzhiyun 	MTK_DPI_OUT_YC_MAP_RGB,
39*4882a593Smuzhiyun 	MTK_DPI_OUT_YC_MAP_CYCY,
40*4882a593Smuzhiyun 	MTK_DPI_OUT_YC_MAP_YCYC,
41*4882a593Smuzhiyun 	MTK_DPI_OUT_YC_MAP_CY,
42*4882a593Smuzhiyun 	MTK_DPI_OUT_YC_MAP_YC
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun enum mtk_dpi_out_channel_swap {
46*4882a593Smuzhiyun 	MTK_DPI_OUT_CHANNEL_SWAP_RGB,
47*4882a593Smuzhiyun 	MTK_DPI_OUT_CHANNEL_SWAP_GBR,
48*4882a593Smuzhiyun 	MTK_DPI_OUT_CHANNEL_SWAP_BRG,
49*4882a593Smuzhiyun 	MTK_DPI_OUT_CHANNEL_SWAP_RBG,
50*4882a593Smuzhiyun 	MTK_DPI_OUT_CHANNEL_SWAP_GRB,
51*4882a593Smuzhiyun 	MTK_DPI_OUT_CHANNEL_SWAP_BGR
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun enum mtk_dpi_out_color_format {
55*4882a593Smuzhiyun 	MTK_DPI_COLOR_FORMAT_RGB
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun struct mtk_dpi {
59*4882a593Smuzhiyun 	struct mtk_ddp_comp ddp_comp;
60*4882a593Smuzhiyun 	struct drm_encoder encoder;
61*4882a593Smuzhiyun 	struct drm_bridge bridge;
62*4882a593Smuzhiyun 	struct drm_bridge *next_bridge;
63*4882a593Smuzhiyun 	void __iomem *regs;
64*4882a593Smuzhiyun 	struct device *dev;
65*4882a593Smuzhiyun 	struct clk *engine_clk;
66*4882a593Smuzhiyun 	struct clk *pixel_clk;
67*4882a593Smuzhiyun 	struct clk *tvd_clk;
68*4882a593Smuzhiyun 	int irq;
69*4882a593Smuzhiyun 	struct drm_display_mode mode;
70*4882a593Smuzhiyun 	const struct mtk_dpi_conf *conf;
71*4882a593Smuzhiyun 	enum mtk_dpi_out_color_format color_format;
72*4882a593Smuzhiyun 	enum mtk_dpi_out_yc_map yc_map;
73*4882a593Smuzhiyun 	enum mtk_dpi_out_bit_num bit_num;
74*4882a593Smuzhiyun 	enum mtk_dpi_out_channel_swap channel_swap;
75*4882a593Smuzhiyun 	struct pinctrl *pinctrl;
76*4882a593Smuzhiyun 	struct pinctrl_state *pins_gpio;
77*4882a593Smuzhiyun 	struct pinctrl_state *pins_dpi;
78*4882a593Smuzhiyun 	int refcount;
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
bridge_to_dpi(struct drm_bridge * b)81*4882a593Smuzhiyun static inline struct mtk_dpi *bridge_to_dpi(struct drm_bridge *b)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	return container_of(b, struct mtk_dpi, bridge);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun enum mtk_dpi_polarity {
87*4882a593Smuzhiyun 	MTK_DPI_POLARITY_RISING,
88*4882a593Smuzhiyun 	MTK_DPI_POLARITY_FALLING,
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun struct mtk_dpi_polarities {
92*4882a593Smuzhiyun 	enum mtk_dpi_polarity de_pol;
93*4882a593Smuzhiyun 	enum mtk_dpi_polarity ck_pol;
94*4882a593Smuzhiyun 	enum mtk_dpi_polarity hsync_pol;
95*4882a593Smuzhiyun 	enum mtk_dpi_polarity vsync_pol;
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun struct mtk_dpi_sync_param {
99*4882a593Smuzhiyun 	u32 sync_width;
100*4882a593Smuzhiyun 	u32 front_porch;
101*4882a593Smuzhiyun 	u32 back_porch;
102*4882a593Smuzhiyun 	bool shift_half_line;
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun struct mtk_dpi_yc_limit {
106*4882a593Smuzhiyun 	u16 y_top;
107*4882a593Smuzhiyun 	u16 y_bottom;
108*4882a593Smuzhiyun 	u16 c_top;
109*4882a593Smuzhiyun 	u16 c_bottom;
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun struct mtk_dpi_conf {
113*4882a593Smuzhiyun 	unsigned int (*cal_factor)(int clock);
114*4882a593Smuzhiyun 	u32 reg_h_fre_con;
115*4882a593Smuzhiyun 	bool edge_sel_en;
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
mtk_dpi_mask(struct mtk_dpi * dpi,u32 offset,u32 val,u32 mask)118*4882a593Smuzhiyun static void mtk_dpi_mask(struct mtk_dpi *dpi, u32 offset, u32 val, u32 mask)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	u32 tmp = readl(dpi->regs + offset) & ~mask;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	tmp |= (val & mask);
123*4882a593Smuzhiyun 	writel(tmp, dpi->regs + offset);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
mtk_dpi_sw_reset(struct mtk_dpi * dpi,bool reset)126*4882a593Smuzhiyun static void mtk_dpi_sw_reset(struct mtk_dpi *dpi, bool reset)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, DPI_RET, reset ? RST : 0, RST);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
mtk_dpi_enable(struct mtk_dpi * dpi)131*4882a593Smuzhiyun static void mtk_dpi_enable(struct mtk_dpi *dpi)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, DPI_EN, EN, EN);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
mtk_dpi_disable(struct mtk_dpi * dpi)136*4882a593Smuzhiyun static void mtk_dpi_disable(struct mtk_dpi *dpi)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, DPI_EN, 0, EN);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
mtk_dpi_config_hsync(struct mtk_dpi * dpi,struct mtk_dpi_sync_param * sync)141*4882a593Smuzhiyun static void mtk_dpi_config_hsync(struct mtk_dpi *dpi,
142*4882a593Smuzhiyun 				 struct mtk_dpi_sync_param *sync)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, DPI_TGEN_HWIDTH,
145*4882a593Smuzhiyun 		     sync->sync_width << HPW, HPW_MASK);
146*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, DPI_TGEN_HPORCH,
147*4882a593Smuzhiyun 		     sync->back_porch << HBP, HBP_MASK);
148*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, DPI_TGEN_HPORCH, sync->front_porch << HFP,
149*4882a593Smuzhiyun 		     HFP_MASK);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
mtk_dpi_config_vsync(struct mtk_dpi * dpi,struct mtk_dpi_sync_param * sync,u32 width_addr,u32 porch_addr)152*4882a593Smuzhiyun static void mtk_dpi_config_vsync(struct mtk_dpi *dpi,
153*4882a593Smuzhiyun 				 struct mtk_dpi_sync_param *sync,
154*4882a593Smuzhiyun 				 u32 width_addr, u32 porch_addr)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, width_addr,
157*4882a593Smuzhiyun 		     sync->sync_width << VSYNC_WIDTH_SHIFT,
158*4882a593Smuzhiyun 		     VSYNC_WIDTH_MASK);
159*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, width_addr,
160*4882a593Smuzhiyun 		     sync->shift_half_line << VSYNC_HALF_LINE_SHIFT,
161*4882a593Smuzhiyun 		     VSYNC_HALF_LINE_MASK);
162*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, porch_addr,
163*4882a593Smuzhiyun 		     sync->back_porch << VSYNC_BACK_PORCH_SHIFT,
164*4882a593Smuzhiyun 		     VSYNC_BACK_PORCH_MASK);
165*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, porch_addr,
166*4882a593Smuzhiyun 		     sync->front_porch << VSYNC_FRONT_PORCH_SHIFT,
167*4882a593Smuzhiyun 		     VSYNC_FRONT_PORCH_MASK);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
mtk_dpi_config_vsync_lodd(struct mtk_dpi * dpi,struct mtk_dpi_sync_param * sync)170*4882a593Smuzhiyun static void mtk_dpi_config_vsync_lodd(struct mtk_dpi *dpi,
171*4882a593Smuzhiyun 				      struct mtk_dpi_sync_param *sync)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	mtk_dpi_config_vsync(dpi, sync, DPI_TGEN_VWIDTH, DPI_TGEN_VPORCH);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
mtk_dpi_config_vsync_leven(struct mtk_dpi * dpi,struct mtk_dpi_sync_param * sync)176*4882a593Smuzhiyun static void mtk_dpi_config_vsync_leven(struct mtk_dpi *dpi,
177*4882a593Smuzhiyun 				       struct mtk_dpi_sync_param *sync)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	mtk_dpi_config_vsync(dpi, sync, DPI_TGEN_VWIDTH_LEVEN,
180*4882a593Smuzhiyun 			     DPI_TGEN_VPORCH_LEVEN);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
mtk_dpi_config_vsync_rodd(struct mtk_dpi * dpi,struct mtk_dpi_sync_param * sync)183*4882a593Smuzhiyun static void mtk_dpi_config_vsync_rodd(struct mtk_dpi *dpi,
184*4882a593Smuzhiyun 				      struct mtk_dpi_sync_param *sync)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	mtk_dpi_config_vsync(dpi, sync, DPI_TGEN_VWIDTH_RODD,
187*4882a593Smuzhiyun 			     DPI_TGEN_VPORCH_RODD);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
mtk_dpi_config_vsync_reven(struct mtk_dpi * dpi,struct mtk_dpi_sync_param * sync)190*4882a593Smuzhiyun static void mtk_dpi_config_vsync_reven(struct mtk_dpi *dpi,
191*4882a593Smuzhiyun 				       struct mtk_dpi_sync_param *sync)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	mtk_dpi_config_vsync(dpi, sync, DPI_TGEN_VWIDTH_REVEN,
194*4882a593Smuzhiyun 			     DPI_TGEN_VPORCH_REVEN);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
mtk_dpi_config_pol(struct mtk_dpi * dpi,struct mtk_dpi_polarities * dpi_pol)197*4882a593Smuzhiyun static void mtk_dpi_config_pol(struct mtk_dpi *dpi,
198*4882a593Smuzhiyun 			       struct mtk_dpi_polarities *dpi_pol)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	unsigned int pol;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	pol = (dpi_pol->ck_pol == MTK_DPI_POLARITY_RISING ? 0 : CK_POL) |
203*4882a593Smuzhiyun 	      (dpi_pol->de_pol == MTK_DPI_POLARITY_RISING ? 0 : DE_POL) |
204*4882a593Smuzhiyun 	      (dpi_pol->hsync_pol == MTK_DPI_POLARITY_RISING ? 0 : HSYNC_POL) |
205*4882a593Smuzhiyun 	      (dpi_pol->vsync_pol == MTK_DPI_POLARITY_RISING ? 0 : VSYNC_POL);
206*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, DPI_OUTPUT_SETTING, pol,
207*4882a593Smuzhiyun 		     CK_POL | DE_POL | HSYNC_POL | VSYNC_POL);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
mtk_dpi_config_3d(struct mtk_dpi * dpi,bool en_3d)210*4882a593Smuzhiyun static void mtk_dpi_config_3d(struct mtk_dpi *dpi, bool en_3d)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, DPI_CON, en_3d ? TDFP_EN : 0, TDFP_EN);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
mtk_dpi_config_interface(struct mtk_dpi * dpi,bool inter)215*4882a593Smuzhiyun static void mtk_dpi_config_interface(struct mtk_dpi *dpi, bool inter)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, DPI_CON, inter ? INTL_EN : 0, INTL_EN);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
mtk_dpi_config_fb_size(struct mtk_dpi * dpi,u32 width,u32 height)220*4882a593Smuzhiyun static void mtk_dpi_config_fb_size(struct mtk_dpi *dpi, u32 width, u32 height)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, DPI_SIZE, width << HSIZE, HSIZE_MASK);
223*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, DPI_SIZE, height << VSIZE, VSIZE_MASK);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
mtk_dpi_config_channel_limit(struct mtk_dpi * dpi,struct mtk_dpi_yc_limit * limit)226*4882a593Smuzhiyun static void mtk_dpi_config_channel_limit(struct mtk_dpi *dpi,
227*4882a593Smuzhiyun 					 struct mtk_dpi_yc_limit *limit)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, DPI_Y_LIMIT, limit->y_bottom << Y_LIMINT_BOT,
230*4882a593Smuzhiyun 		     Y_LIMINT_BOT_MASK);
231*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, DPI_Y_LIMIT, limit->y_top << Y_LIMINT_TOP,
232*4882a593Smuzhiyun 		     Y_LIMINT_TOP_MASK);
233*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, DPI_C_LIMIT, limit->c_bottom << C_LIMIT_BOT,
234*4882a593Smuzhiyun 		     C_LIMIT_BOT_MASK);
235*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, DPI_C_LIMIT, limit->c_top << C_LIMIT_TOP,
236*4882a593Smuzhiyun 		     C_LIMIT_TOP_MASK);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
mtk_dpi_config_bit_num(struct mtk_dpi * dpi,enum mtk_dpi_out_bit_num num)239*4882a593Smuzhiyun static void mtk_dpi_config_bit_num(struct mtk_dpi *dpi,
240*4882a593Smuzhiyun 				   enum mtk_dpi_out_bit_num num)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	u32 val;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	switch (num) {
245*4882a593Smuzhiyun 	case MTK_DPI_OUT_BIT_NUM_8BITS:
246*4882a593Smuzhiyun 		val = OUT_BIT_8;
247*4882a593Smuzhiyun 		break;
248*4882a593Smuzhiyun 	case MTK_DPI_OUT_BIT_NUM_10BITS:
249*4882a593Smuzhiyun 		val = OUT_BIT_10;
250*4882a593Smuzhiyun 		break;
251*4882a593Smuzhiyun 	case MTK_DPI_OUT_BIT_NUM_12BITS:
252*4882a593Smuzhiyun 		val = OUT_BIT_12;
253*4882a593Smuzhiyun 		break;
254*4882a593Smuzhiyun 	case MTK_DPI_OUT_BIT_NUM_16BITS:
255*4882a593Smuzhiyun 		val = OUT_BIT_16;
256*4882a593Smuzhiyun 		break;
257*4882a593Smuzhiyun 	default:
258*4882a593Smuzhiyun 		val = OUT_BIT_8;
259*4882a593Smuzhiyun 		break;
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, DPI_OUTPUT_SETTING, val << OUT_BIT,
262*4882a593Smuzhiyun 		     OUT_BIT_MASK);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
mtk_dpi_config_yc_map(struct mtk_dpi * dpi,enum mtk_dpi_out_yc_map map)265*4882a593Smuzhiyun static void mtk_dpi_config_yc_map(struct mtk_dpi *dpi,
266*4882a593Smuzhiyun 				  enum mtk_dpi_out_yc_map map)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	u32 val;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	switch (map) {
271*4882a593Smuzhiyun 	case MTK_DPI_OUT_YC_MAP_RGB:
272*4882a593Smuzhiyun 		val = YC_MAP_RGB;
273*4882a593Smuzhiyun 		break;
274*4882a593Smuzhiyun 	case MTK_DPI_OUT_YC_MAP_CYCY:
275*4882a593Smuzhiyun 		val = YC_MAP_CYCY;
276*4882a593Smuzhiyun 		break;
277*4882a593Smuzhiyun 	case MTK_DPI_OUT_YC_MAP_YCYC:
278*4882a593Smuzhiyun 		val = YC_MAP_YCYC;
279*4882a593Smuzhiyun 		break;
280*4882a593Smuzhiyun 	case MTK_DPI_OUT_YC_MAP_CY:
281*4882a593Smuzhiyun 		val = YC_MAP_CY;
282*4882a593Smuzhiyun 		break;
283*4882a593Smuzhiyun 	case MTK_DPI_OUT_YC_MAP_YC:
284*4882a593Smuzhiyun 		val = YC_MAP_YC;
285*4882a593Smuzhiyun 		break;
286*4882a593Smuzhiyun 	default:
287*4882a593Smuzhiyun 		val = YC_MAP_RGB;
288*4882a593Smuzhiyun 		break;
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, DPI_OUTPUT_SETTING, val << YC_MAP, YC_MAP_MASK);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
mtk_dpi_config_channel_swap(struct mtk_dpi * dpi,enum mtk_dpi_out_channel_swap swap)294*4882a593Smuzhiyun static void mtk_dpi_config_channel_swap(struct mtk_dpi *dpi,
295*4882a593Smuzhiyun 					enum mtk_dpi_out_channel_swap swap)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	u32 val;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	switch (swap) {
300*4882a593Smuzhiyun 	case MTK_DPI_OUT_CHANNEL_SWAP_RGB:
301*4882a593Smuzhiyun 		val = SWAP_RGB;
302*4882a593Smuzhiyun 		break;
303*4882a593Smuzhiyun 	case MTK_DPI_OUT_CHANNEL_SWAP_GBR:
304*4882a593Smuzhiyun 		val = SWAP_GBR;
305*4882a593Smuzhiyun 		break;
306*4882a593Smuzhiyun 	case MTK_DPI_OUT_CHANNEL_SWAP_BRG:
307*4882a593Smuzhiyun 		val = SWAP_BRG;
308*4882a593Smuzhiyun 		break;
309*4882a593Smuzhiyun 	case MTK_DPI_OUT_CHANNEL_SWAP_RBG:
310*4882a593Smuzhiyun 		val = SWAP_RBG;
311*4882a593Smuzhiyun 		break;
312*4882a593Smuzhiyun 	case MTK_DPI_OUT_CHANNEL_SWAP_GRB:
313*4882a593Smuzhiyun 		val = SWAP_GRB;
314*4882a593Smuzhiyun 		break;
315*4882a593Smuzhiyun 	case MTK_DPI_OUT_CHANNEL_SWAP_BGR:
316*4882a593Smuzhiyun 		val = SWAP_BGR;
317*4882a593Smuzhiyun 		break;
318*4882a593Smuzhiyun 	default:
319*4882a593Smuzhiyun 		val = SWAP_RGB;
320*4882a593Smuzhiyun 		break;
321*4882a593Smuzhiyun 	}
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, DPI_OUTPUT_SETTING, val << CH_SWAP, CH_SWAP_MASK);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
mtk_dpi_config_yuv422_enable(struct mtk_dpi * dpi,bool enable)326*4882a593Smuzhiyun static void mtk_dpi_config_yuv422_enable(struct mtk_dpi *dpi, bool enable)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, DPI_CON, enable ? YUV422_EN : 0, YUV422_EN);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun 
mtk_dpi_config_csc_enable(struct mtk_dpi * dpi,bool enable)331*4882a593Smuzhiyun static void mtk_dpi_config_csc_enable(struct mtk_dpi *dpi, bool enable)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, DPI_CON, enable ? CSC_ENABLE : 0, CSC_ENABLE);
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
mtk_dpi_config_swap_input(struct mtk_dpi * dpi,bool enable)336*4882a593Smuzhiyun static void mtk_dpi_config_swap_input(struct mtk_dpi *dpi, bool enable)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, DPI_CON, enable ? IN_RB_SWAP : 0, IN_RB_SWAP);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
mtk_dpi_config_2n_h_fre(struct mtk_dpi * dpi)341*4882a593Smuzhiyun static void mtk_dpi_config_2n_h_fre(struct mtk_dpi *dpi)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	mtk_dpi_mask(dpi, dpi->conf->reg_h_fre_con, H_FRE_2N, H_FRE_2N);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
mtk_dpi_config_disable_edge(struct mtk_dpi * dpi)346*4882a593Smuzhiyun static void mtk_dpi_config_disable_edge(struct mtk_dpi *dpi)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	if (dpi->conf->edge_sel_en)
349*4882a593Smuzhiyun 		mtk_dpi_mask(dpi, dpi->conf->reg_h_fre_con, 0, EDGE_SEL_EN);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun 
mtk_dpi_config_color_format(struct mtk_dpi * dpi,enum mtk_dpi_out_color_format format)352*4882a593Smuzhiyun static void mtk_dpi_config_color_format(struct mtk_dpi *dpi,
353*4882a593Smuzhiyun 					enum mtk_dpi_out_color_format format)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun 	/* only support RGB888 */
356*4882a593Smuzhiyun 	mtk_dpi_config_yuv422_enable(dpi, false);
357*4882a593Smuzhiyun 	mtk_dpi_config_csc_enable(dpi, false);
358*4882a593Smuzhiyun 	mtk_dpi_config_swap_input(dpi, false);
359*4882a593Smuzhiyun 	mtk_dpi_config_channel_swap(dpi, MTK_DPI_OUT_CHANNEL_SWAP_RGB);
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
mtk_dpi_power_off(struct mtk_dpi * dpi)362*4882a593Smuzhiyun static void mtk_dpi_power_off(struct mtk_dpi *dpi)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	if (WARN_ON(dpi->refcount == 0))
365*4882a593Smuzhiyun 		return;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	if (--dpi->refcount != 0)
368*4882a593Smuzhiyun 		return;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	if (dpi->pinctrl && dpi->pins_gpio)
371*4882a593Smuzhiyun 		pinctrl_select_state(dpi->pinctrl, dpi->pins_gpio);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	mtk_dpi_disable(dpi);
374*4882a593Smuzhiyun 	clk_disable_unprepare(dpi->pixel_clk);
375*4882a593Smuzhiyun 	clk_disable_unprepare(dpi->engine_clk);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
mtk_dpi_power_on(struct mtk_dpi * dpi)378*4882a593Smuzhiyun static int mtk_dpi_power_on(struct mtk_dpi *dpi)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 	int ret;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	if (++dpi->refcount != 1)
383*4882a593Smuzhiyun 		return 0;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	ret = clk_prepare_enable(dpi->engine_clk);
386*4882a593Smuzhiyun 	if (ret) {
387*4882a593Smuzhiyun 		dev_err(dpi->dev, "Failed to enable engine clock: %d\n", ret);
388*4882a593Smuzhiyun 		goto err_refcount;
389*4882a593Smuzhiyun 	}
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	ret = clk_prepare_enable(dpi->pixel_clk);
392*4882a593Smuzhiyun 	if (ret) {
393*4882a593Smuzhiyun 		dev_err(dpi->dev, "Failed to enable pixel clock: %d\n", ret);
394*4882a593Smuzhiyun 		goto err_pixel;
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	if (dpi->pinctrl && dpi->pins_dpi)
398*4882a593Smuzhiyun 		pinctrl_select_state(dpi->pinctrl, dpi->pins_dpi);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	return 0;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun err_pixel:
403*4882a593Smuzhiyun 	clk_disable_unprepare(dpi->engine_clk);
404*4882a593Smuzhiyun err_refcount:
405*4882a593Smuzhiyun 	dpi->refcount--;
406*4882a593Smuzhiyun 	return ret;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
mtk_dpi_set_display_mode(struct mtk_dpi * dpi,struct drm_display_mode * mode)409*4882a593Smuzhiyun static int mtk_dpi_set_display_mode(struct mtk_dpi *dpi,
410*4882a593Smuzhiyun 				    struct drm_display_mode *mode)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	struct mtk_dpi_yc_limit limit;
413*4882a593Smuzhiyun 	struct mtk_dpi_polarities dpi_pol;
414*4882a593Smuzhiyun 	struct mtk_dpi_sync_param hsync;
415*4882a593Smuzhiyun 	struct mtk_dpi_sync_param vsync_lodd = { 0 };
416*4882a593Smuzhiyun 	struct mtk_dpi_sync_param vsync_leven = { 0 };
417*4882a593Smuzhiyun 	struct mtk_dpi_sync_param vsync_rodd = { 0 };
418*4882a593Smuzhiyun 	struct mtk_dpi_sync_param vsync_reven = { 0 };
419*4882a593Smuzhiyun 	struct videomode vm = { 0 };
420*4882a593Smuzhiyun 	unsigned long pll_rate;
421*4882a593Smuzhiyun 	unsigned int factor;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	/* let pll_rate can fix the valid range of tvdpll (1G~2GHz) */
424*4882a593Smuzhiyun 	factor = dpi->conf->cal_factor(mode->clock);
425*4882a593Smuzhiyun 	drm_display_mode_to_videomode(mode, &vm);
426*4882a593Smuzhiyun 	pll_rate = vm.pixelclock * factor;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	dev_dbg(dpi->dev, "Want PLL %lu Hz, pixel clock %lu Hz\n",
429*4882a593Smuzhiyun 		pll_rate, vm.pixelclock);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	clk_set_rate(dpi->tvd_clk, pll_rate);
432*4882a593Smuzhiyun 	pll_rate = clk_get_rate(dpi->tvd_clk);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	vm.pixelclock = pll_rate / factor;
435*4882a593Smuzhiyun 	clk_set_rate(dpi->pixel_clk, vm.pixelclock);
436*4882a593Smuzhiyun 	vm.pixelclock = clk_get_rate(dpi->pixel_clk);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	dev_dbg(dpi->dev, "Got  PLL %lu Hz, pixel clock %lu Hz\n",
439*4882a593Smuzhiyun 		pll_rate, vm.pixelclock);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	limit.c_bottom = 0x0010;
442*4882a593Smuzhiyun 	limit.c_top = 0x0FE0;
443*4882a593Smuzhiyun 	limit.y_bottom = 0x0010;
444*4882a593Smuzhiyun 	limit.y_top = 0x0FE0;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	dpi_pol.ck_pol = MTK_DPI_POLARITY_FALLING;
447*4882a593Smuzhiyun 	dpi_pol.de_pol = MTK_DPI_POLARITY_RISING;
448*4882a593Smuzhiyun 	dpi_pol.hsync_pol = vm.flags & DISPLAY_FLAGS_HSYNC_HIGH ?
449*4882a593Smuzhiyun 			    MTK_DPI_POLARITY_FALLING : MTK_DPI_POLARITY_RISING;
450*4882a593Smuzhiyun 	dpi_pol.vsync_pol = vm.flags & DISPLAY_FLAGS_VSYNC_HIGH ?
451*4882a593Smuzhiyun 			    MTK_DPI_POLARITY_FALLING : MTK_DPI_POLARITY_RISING;
452*4882a593Smuzhiyun 	hsync.sync_width = vm.hsync_len;
453*4882a593Smuzhiyun 	hsync.back_porch = vm.hback_porch;
454*4882a593Smuzhiyun 	hsync.front_porch = vm.hfront_porch;
455*4882a593Smuzhiyun 	hsync.shift_half_line = false;
456*4882a593Smuzhiyun 	vsync_lodd.sync_width = vm.vsync_len;
457*4882a593Smuzhiyun 	vsync_lodd.back_porch = vm.vback_porch;
458*4882a593Smuzhiyun 	vsync_lodd.front_porch = vm.vfront_porch;
459*4882a593Smuzhiyun 	vsync_lodd.shift_half_line = false;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	if (vm.flags & DISPLAY_FLAGS_INTERLACED &&
462*4882a593Smuzhiyun 	    mode->flags & DRM_MODE_FLAG_3D_MASK) {
463*4882a593Smuzhiyun 		vsync_leven = vsync_lodd;
464*4882a593Smuzhiyun 		vsync_rodd = vsync_lodd;
465*4882a593Smuzhiyun 		vsync_reven = vsync_lodd;
466*4882a593Smuzhiyun 		vsync_leven.shift_half_line = true;
467*4882a593Smuzhiyun 		vsync_reven.shift_half_line = true;
468*4882a593Smuzhiyun 	} else if (vm.flags & DISPLAY_FLAGS_INTERLACED &&
469*4882a593Smuzhiyun 		   !(mode->flags & DRM_MODE_FLAG_3D_MASK)) {
470*4882a593Smuzhiyun 		vsync_leven = vsync_lodd;
471*4882a593Smuzhiyun 		vsync_leven.shift_half_line = true;
472*4882a593Smuzhiyun 	} else if (!(vm.flags & DISPLAY_FLAGS_INTERLACED) &&
473*4882a593Smuzhiyun 		   mode->flags & DRM_MODE_FLAG_3D_MASK) {
474*4882a593Smuzhiyun 		vsync_rodd = vsync_lodd;
475*4882a593Smuzhiyun 	}
476*4882a593Smuzhiyun 	mtk_dpi_sw_reset(dpi, true);
477*4882a593Smuzhiyun 	mtk_dpi_config_pol(dpi, &dpi_pol);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	mtk_dpi_config_hsync(dpi, &hsync);
480*4882a593Smuzhiyun 	mtk_dpi_config_vsync_lodd(dpi, &vsync_lodd);
481*4882a593Smuzhiyun 	mtk_dpi_config_vsync_rodd(dpi, &vsync_rodd);
482*4882a593Smuzhiyun 	mtk_dpi_config_vsync_leven(dpi, &vsync_leven);
483*4882a593Smuzhiyun 	mtk_dpi_config_vsync_reven(dpi, &vsync_reven);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	mtk_dpi_config_3d(dpi, !!(mode->flags & DRM_MODE_FLAG_3D_MASK));
486*4882a593Smuzhiyun 	mtk_dpi_config_interface(dpi, !!(vm.flags &
487*4882a593Smuzhiyun 					 DISPLAY_FLAGS_INTERLACED));
488*4882a593Smuzhiyun 	if (vm.flags & DISPLAY_FLAGS_INTERLACED)
489*4882a593Smuzhiyun 		mtk_dpi_config_fb_size(dpi, vm.hactive, vm.vactive >> 1);
490*4882a593Smuzhiyun 	else
491*4882a593Smuzhiyun 		mtk_dpi_config_fb_size(dpi, vm.hactive, vm.vactive);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	mtk_dpi_config_channel_limit(dpi, &limit);
494*4882a593Smuzhiyun 	mtk_dpi_config_bit_num(dpi, dpi->bit_num);
495*4882a593Smuzhiyun 	mtk_dpi_config_channel_swap(dpi, dpi->channel_swap);
496*4882a593Smuzhiyun 	mtk_dpi_config_yc_map(dpi, dpi->yc_map);
497*4882a593Smuzhiyun 	mtk_dpi_config_color_format(dpi, dpi->color_format);
498*4882a593Smuzhiyun 	mtk_dpi_config_2n_h_fre(dpi);
499*4882a593Smuzhiyun 	mtk_dpi_config_disable_edge(dpi);
500*4882a593Smuzhiyun 	mtk_dpi_sw_reset(dpi, false);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	return 0;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
mtk_dpi_bridge_attach(struct drm_bridge * bridge,enum drm_bridge_attach_flags flags)505*4882a593Smuzhiyun static int mtk_dpi_bridge_attach(struct drm_bridge *bridge,
506*4882a593Smuzhiyun 				 enum drm_bridge_attach_flags flags)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	struct mtk_dpi *dpi = bridge_to_dpi(bridge);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	return drm_bridge_attach(bridge->encoder, dpi->next_bridge,
511*4882a593Smuzhiyun 				 &dpi->bridge, flags);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun 
mtk_dpi_bridge_mode_set(struct drm_bridge * bridge,const struct drm_display_mode * mode,const struct drm_display_mode * adjusted_mode)514*4882a593Smuzhiyun static void mtk_dpi_bridge_mode_set(struct drm_bridge *bridge,
515*4882a593Smuzhiyun 				const struct drm_display_mode *mode,
516*4882a593Smuzhiyun 				const struct drm_display_mode *adjusted_mode)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	struct mtk_dpi *dpi = bridge_to_dpi(bridge);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	drm_mode_copy(&dpi->mode, adjusted_mode);
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun 
mtk_dpi_bridge_disable(struct drm_bridge * bridge)523*4882a593Smuzhiyun static void mtk_dpi_bridge_disable(struct drm_bridge *bridge)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun 	struct mtk_dpi *dpi = bridge_to_dpi(bridge);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	mtk_dpi_power_off(dpi);
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun 
mtk_dpi_bridge_enable(struct drm_bridge * bridge)530*4882a593Smuzhiyun static void mtk_dpi_bridge_enable(struct drm_bridge *bridge)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun 	struct mtk_dpi *dpi = bridge_to_dpi(bridge);
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	mtk_dpi_power_on(dpi);
535*4882a593Smuzhiyun 	mtk_dpi_set_display_mode(dpi, &dpi->mode);
536*4882a593Smuzhiyun 	mtk_dpi_enable(dpi);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun static const struct drm_bridge_funcs mtk_dpi_bridge_funcs = {
540*4882a593Smuzhiyun 	.attach = mtk_dpi_bridge_attach,
541*4882a593Smuzhiyun 	.mode_set = mtk_dpi_bridge_mode_set,
542*4882a593Smuzhiyun 	.disable = mtk_dpi_bridge_disable,
543*4882a593Smuzhiyun 	.enable = mtk_dpi_bridge_enable,
544*4882a593Smuzhiyun };
545*4882a593Smuzhiyun 
mtk_dpi_start(struct mtk_ddp_comp * comp)546*4882a593Smuzhiyun static void mtk_dpi_start(struct mtk_ddp_comp *comp)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun 	struct mtk_dpi *dpi = container_of(comp, struct mtk_dpi, ddp_comp);
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	mtk_dpi_power_on(dpi);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun 
mtk_dpi_stop(struct mtk_ddp_comp * comp)553*4882a593Smuzhiyun static void mtk_dpi_stop(struct mtk_ddp_comp *comp)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun 	struct mtk_dpi *dpi = container_of(comp, struct mtk_dpi, ddp_comp);
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	mtk_dpi_power_off(dpi);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun static const struct mtk_ddp_comp_funcs mtk_dpi_funcs = {
561*4882a593Smuzhiyun 	.start = mtk_dpi_start,
562*4882a593Smuzhiyun 	.stop = mtk_dpi_stop,
563*4882a593Smuzhiyun };
564*4882a593Smuzhiyun 
mtk_dpi_bind(struct device * dev,struct device * master,void * data)565*4882a593Smuzhiyun static int mtk_dpi_bind(struct device *dev, struct device *master, void *data)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun 	struct mtk_dpi *dpi = dev_get_drvdata(dev);
568*4882a593Smuzhiyun 	struct drm_device *drm_dev = data;
569*4882a593Smuzhiyun 	int ret;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	ret = mtk_ddp_comp_register(drm_dev, &dpi->ddp_comp);
572*4882a593Smuzhiyun 	if (ret < 0) {
573*4882a593Smuzhiyun 		dev_err(dev, "Failed to register component %pOF: %d\n",
574*4882a593Smuzhiyun 			dev->of_node, ret);
575*4882a593Smuzhiyun 		return ret;
576*4882a593Smuzhiyun 	}
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	ret = drm_simple_encoder_init(drm_dev, &dpi->encoder,
579*4882a593Smuzhiyun 				      DRM_MODE_ENCODER_TMDS);
580*4882a593Smuzhiyun 	if (ret) {
581*4882a593Smuzhiyun 		dev_err(dev, "Failed to initialize decoder: %d\n", ret);
582*4882a593Smuzhiyun 		goto err_unregister;
583*4882a593Smuzhiyun 	}
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	dpi->encoder.possible_crtcs = mtk_drm_find_possible_crtc_by_comp(drm_dev, dpi->ddp_comp);
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	ret = drm_bridge_attach(&dpi->encoder, &dpi->bridge, NULL, 0);
588*4882a593Smuzhiyun 	if (ret) {
589*4882a593Smuzhiyun 		dev_err(dev, "Failed to attach bridge: %d\n", ret);
590*4882a593Smuzhiyun 		goto err_cleanup;
591*4882a593Smuzhiyun 	}
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	dpi->bit_num = MTK_DPI_OUT_BIT_NUM_8BITS;
594*4882a593Smuzhiyun 	dpi->channel_swap = MTK_DPI_OUT_CHANNEL_SWAP_RGB;
595*4882a593Smuzhiyun 	dpi->yc_map = MTK_DPI_OUT_YC_MAP_RGB;
596*4882a593Smuzhiyun 	dpi->color_format = MTK_DPI_COLOR_FORMAT_RGB;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	return 0;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun err_cleanup:
601*4882a593Smuzhiyun 	drm_encoder_cleanup(&dpi->encoder);
602*4882a593Smuzhiyun err_unregister:
603*4882a593Smuzhiyun 	mtk_ddp_comp_unregister(drm_dev, &dpi->ddp_comp);
604*4882a593Smuzhiyun 	return ret;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun 
mtk_dpi_unbind(struct device * dev,struct device * master,void * data)607*4882a593Smuzhiyun static void mtk_dpi_unbind(struct device *dev, struct device *master,
608*4882a593Smuzhiyun 			   void *data)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	struct mtk_dpi *dpi = dev_get_drvdata(dev);
611*4882a593Smuzhiyun 	struct drm_device *drm_dev = data;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	drm_encoder_cleanup(&dpi->encoder);
614*4882a593Smuzhiyun 	mtk_ddp_comp_unregister(drm_dev, &dpi->ddp_comp);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun static const struct component_ops mtk_dpi_component_ops = {
618*4882a593Smuzhiyun 	.bind = mtk_dpi_bind,
619*4882a593Smuzhiyun 	.unbind = mtk_dpi_unbind,
620*4882a593Smuzhiyun };
621*4882a593Smuzhiyun 
mt8173_calculate_factor(int clock)622*4882a593Smuzhiyun static unsigned int mt8173_calculate_factor(int clock)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun 	if (clock <= 27000)
625*4882a593Smuzhiyun 		return 3 << 4;
626*4882a593Smuzhiyun 	else if (clock <= 84000)
627*4882a593Smuzhiyun 		return 3 << 3;
628*4882a593Smuzhiyun 	else if (clock <= 167000)
629*4882a593Smuzhiyun 		return 3 << 2;
630*4882a593Smuzhiyun 	else
631*4882a593Smuzhiyun 		return 3 << 1;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun 
mt2701_calculate_factor(int clock)634*4882a593Smuzhiyun static unsigned int mt2701_calculate_factor(int clock)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun 	if (clock <= 64000)
637*4882a593Smuzhiyun 		return 4;
638*4882a593Smuzhiyun 	else if (clock <= 128000)
639*4882a593Smuzhiyun 		return 2;
640*4882a593Smuzhiyun 	else
641*4882a593Smuzhiyun 		return 1;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
mt8183_calculate_factor(int clock)644*4882a593Smuzhiyun static unsigned int mt8183_calculate_factor(int clock)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun 	if (clock <= 27000)
647*4882a593Smuzhiyun 		return 8;
648*4882a593Smuzhiyun 	else if (clock <= 167000)
649*4882a593Smuzhiyun 		return 4;
650*4882a593Smuzhiyun 	else
651*4882a593Smuzhiyun 		return 2;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun static const struct mtk_dpi_conf mt8173_conf = {
655*4882a593Smuzhiyun 	.cal_factor = mt8173_calculate_factor,
656*4882a593Smuzhiyun 	.reg_h_fre_con = 0xe0,
657*4882a593Smuzhiyun };
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun static const struct mtk_dpi_conf mt2701_conf = {
660*4882a593Smuzhiyun 	.cal_factor = mt2701_calculate_factor,
661*4882a593Smuzhiyun 	.reg_h_fre_con = 0xb0,
662*4882a593Smuzhiyun 	.edge_sel_en = true,
663*4882a593Smuzhiyun };
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun static const struct mtk_dpi_conf mt8183_conf = {
666*4882a593Smuzhiyun 	.cal_factor = mt8183_calculate_factor,
667*4882a593Smuzhiyun 	.reg_h_fre_con = 0xe0,
668*4882a593Smuzhiyun };
669*4882a593Smuzhiyun 
mtk_dpi_probe(struct platform_device * pdev)670*4882a593Smuzhiyun static int mtk_dpi_probe(struct platform_device *pdev)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
673*4882a593Smuzhiyun 	struct mtk_dpi *dpi;
674*4882a593Smuzhiyun 	struct resource *mem;
675*4882a593Smuzhiyun 	int comp_id;
676*4882a593Smuzhiyun 	int ret;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	dpi = devm_kzalloc(dev, sizeof(*dpi), GFP_KERNEL);
679*4882a593Smuzhiyun 	if (!dpi)
680*4882a593Smuzhiyun 		return -ENOMEM;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	dpi->dev = dev;
683*4882a593Smuzhiyun 	dpi->conf = (struct mtk_dpi_conf *)of_device_get_match_data(dev);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	dpi->pinctrl = devm_pinctrl_get(&pdev->dev);
686*4882a593Smuzhiyun 	if (IS_ERR(dpi->pinctrl)) {
687*4882a593Smuzhiyun 		dpi->pinctrl = NULL;
688*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "Cannot find pinctrl!\n");
689*4882a593Smuzhiyun 	}
690*4882a593Smuzhiyun 	if (dpi->pinctrl) {
691*4882a593Smuzhiyun 		dpi->pins_gpio = pinctrl_lookup_state(dpi->pinctrl, "sleep");
692*4882a593Smuzhiyun 		if (IS_ERR(dpi->pins_gpio)) {
693*4882a593Smuzhiyun 			dpi->pins_gpio = NULL;
694*4882a593Smuzhiyun 			dev_dbg(&pdev->dev, "Cannot find pinctrl idle!\n");
695*4882a593Smuzhiyun 		}
696*4882a593Smuzhiyun 		if (dpi->pins_gpio)
697*4882a593Smuzhiyun 			pinctrl_select_state(dpi->pinctrl, dpi->pins_gpio);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 		dpi->pins_dpi = pinctrl_lookup_state(dpi->pinctrl, "default");
700*4882a593Smuzhiyun 		if (IS_ERR(dpi->pins_dpi)) {
701*4882a593Smuzhiyun 			dpi->pins_dpi = NULL;
702*4882a593Smuzhiyun 			dev_dbg(&pdev->dev, "Cannot find pinctrl active!\n");
703*4882a593Smuzhiyun 		}
704*4882a593Smuzhiyun 	}
705*4882a593Smuzhiyun 	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
706*4882a593Smuzhiyun 	dpi->regs = devm_ioremap_resource(dev, mem);
707*4882a593Smuzhiyun 	if (IS_ERR(dpi->regs)) {
708*4882a593Smuzhiyun 		ret = PTR_ERR(dpi->regs);
709*4882a593Smuzhiyun 		dev_err(dev, "Failed to ioremap mem resource: %d\n", ret);
710*4882a593Smuzhiyun 		return ret;
711*4882a593Smuzhiyun 	}
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	dpi->engine_clk = devm_clk_get(dev, "engine");
714*4882a593Smuzhiyun 	if (IS_ERR(dpi->engine_clk)) {
715*4882a593Smuzhiyun 		ret = PTR_ERR(dpi->engine_clk);
716*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
717*4882a593Smuzhiyun 			dev_err(dev, "Failed to get engine clock: %d\n", ret);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 		return ret;
720*4882a593Smuzhiyun 	}
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	dpi->pixel_clk = devm_clk_get(dev, "pixel");
723*4882a593Smuzhiyun 	if (IS_ERR(dpi->pixel_clk)) {
724*4882a593Smuzhiyun 		ret = PTR_ERR(dpi->pixel_clk);
725*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
726*4882a593Smuzhiyun 			dev_err(dev, "Failed to get pixel clock: %d\n", ret);
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 		return ret;
729*4882a593Smuzhiyun 	}
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	dpi->tvd_clk = devm_clk_get(dev, "pll");
732*4882a593Smuzhiyun 	if (IS_ERR(dpi->tvd_clk)) {
733*4882a593Smuzhiyun 		ret = PTR_ERR(dpi->tvd_clk);
734*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
735*4882a593Smuzhiyun 			dev_err(dev, "Failed to get tvdpll clock: %d\n", ret);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 		return ret;
738*4882a593Smuzhiyun 	}
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	dpi->irq = platform_get_irq(pdev, 0);
741*4882a593Smuzhiyun 	if (dpi->irq <= 0) {
742*4882a593Smuzhiyun 		dev_err(dev, "Failed to get irq: %d\n", dpi->irq);
743*4882a593Smuzhiyun 		return -EINVAL;
744*4882a593Smuzhiyun 	}
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	ret = drm_of_find_panel_or_bridge(dev->of_node, 0, 0,
747*4882a593Smuzhiyun 					  NULL, &dpi->next_bridge);
748*4882a593Smuzhiyun 	if (ret)
749*4882a593Smuzhiyun 		return ret;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	dev_info(dev, "Found bridge node: %pOF\n", dpi->next_bridge->of_node);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	comp_id = mtk_ddp_comp_get_id(dev->of_node, MTK_DPI);
754*4882a593Smuzhiyun 	if (comp_id < 0) {
755*4882a593Smuzhiyun 		dev_err(dev, "Failed to identify by alias: %d\n", comp_id);
756*4882a593Smuzhiyun 		return comp_id;
757*4882a593Smuzhiyun 	}
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	ret = mtk_ddp_comp_init(dev, dev->of_node, &dpi->ddp_comp, comp_id,
760*4882a593Smuzhiyun 				&mtk_dpi_funcs);
761*4882a593Smuzhiyun 	if (ret) {
762*4882a593Smuzhiyun 		dev_err(dev, "Failed to initialize component: %d\n", ret);
763*4882a593Smuzhiyun 		return ret;
764*4882a593Smuzhiyun 	}
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	platform_set_drvdata(pdev, dpi);
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	dpi->bridge.funcs = &mtk_dpi_bridge_funcs;
769*4882a593Smuzhiyun 	dpi->bridge.of_node = dev->of_node;
770*4882a593Smuzhiyun 	dpi->bridge.type = DRM_MODE_CONNECTOR_DPI;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	drm_bridge_add(&dpi->bridge);
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	ret = component_add(dev, &mtk_dpi_component_ops);
775*4882a593Smuzhiyun 	if (ret) {
776*4882a593Smuzhiyun 		drm_bridge_remove(&dpi->bridge);
777*4882a593Smuzhiyun 		dev_err(dev, "Failed to add component: %d\n", ret);
778*4882a593Smuzhiyun 		return ret;
779*4882a593Smuzhiyun 	}
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	return 0;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun 
mtk_dpi_remove(struct platform_device * pdev)784*4882a593Smuzhiyun static int mtk_dpi_remove(struct platform_device *pdev)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	struct mtk_dpi *dpi = platform_get_drvdata(pdev);
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	component_del(&pdev->dev, &mtk_dpi_component_ops);
789*4882a593Smuzhiyun 	drm_bridge_remove(&dpi->bridge);
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	return 0;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun static const struct of_device_id mtk_dpi_of_ids[] = {
795*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt2701-dpi",
796*4882a593Smuzhiyun 	  .data = &mt2701_conf,
797*4882a593Smuzhiyun 	},
798*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt8173-dpi",
799*4882a593Smuzhiyun 	  .data = &mt8173_conf,
800*4882a593Smuzhiyun 	},
801*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt8183-dpi",
802*4882a593Smuzhiyun 	  .data = &mt8183_conf,
803*4882a593Smuzhiyun 	},
804*4882a593Smuzhiyun 	{ },
805*4882a593Smuzhiyun };
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun struct platform_driver mtk_dpi_driver = {
808*4882a593Smuzhiyun 	.probe = mtk_dpi_probe,
809*4882a593Smuzhiyun 	.remove = mtk_dpi_remove,
810*4882a593Smuzhiyun 	.driver = {
811*4882a593Smuzhiyun 		.name = "mediatek-dpi",
812*4882a593Smuzhiyun 		.of_match_table = mtk_dpi_of_ids,
813*4882a593Smuzhiyun 	},
814*4882a593Smuzhiyun };
815