xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/mediatek/mtk_disp_rdma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2015 MediaTek Inc.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/component.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of_device.h>
10*4882a593Smuzhiyun #include <linux/of_irq.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/soc/mediatek/mtk-cmdq.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "mtk_drm_crtc.h"
15*4882a593Smuzhiyun #include "mtk_drm_ddp_comp.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define DISP_REG_RDMA_INT_ENABLE		0x0000
18*4882a593Smuzhiyun #define DISP_REG_RDMA_INT_STATUS		0x0004
19*4882a593Smuzhiyun #define RDMA_TARGET_LINE_INT				BIT(5)
20*4882a593Smuzhiyun #define RDMA_FIFO_UNDERFLOW_INT				BIT(4)
21*4882a593Smuzhiyun #define RDMA_EOF_ABNORMAL_INT				BIT(3)
22*4882a593Smuzhiyun #define RDMA_FRAME_END_INT				BIT(2)
23*4882a593Smuzhiyun #define RDMA_FRAME_START_INT				BIT(1)
24*4882a593Smuzhiyun #define RDMA_REG_UPDATE_INT				BIT(0)
25*4882a593Smuzhiyun #define DISP_REG_RDMA_GLOBAL_CON		0x0010
26*4882a593Smuzhiyun #define RDMA_ENGINE_EN					BIT(0)
27*4882a593Smuzhiyun #define RDMA_MODE_MEMORY				BIT(1)
28*4882a593Smuzhiyun #define DISP_REG_RDMA_SIZE_CON_0		0x0014
29*4882a593Smuzhiyun #define RDMA_MATRIX_ENABLE				BIT(17)
30*4882a593Smuzhiyun #define RDMA_MATRIX_INT_MTX_SEL				GENMASK(23, 20)
31*4882a593Smuzhiyun #define RDMA_MATRIX_INT_MTX_BT601_to_RGB		(6 << 20)
32*4882a593Smuzhiyun #define DISP_REG_RDMA_SIZE_CON_1		0x0018
33*4882a593Smuzhiyun #define DISP_REG_RDMA_TARGET_LINE		0x001c
34*4882a593Smuzhiyun #define DISP_RDMA_MEM_CON			0x0024
35*4882a593Smuzhiyun #define MEM_MODE_INPUT_FORMAT_RGB565			(0x000 << 4)
36*4882a593Smuzhiyun #define MEM_MODE_INPUT_FORMAT_RGB888			(0x001 << 4)
37*4882a593Smuzhiyun #define MEM_MODE_INPUT_FORMAT_RGBA8888			(0x002 << 4)
38*4882a593Smuzhiyun #define MEM_MODE_INPUT_FORMAT_ARGB8888			(0x003 << 4)
39*4882a593Smuzhiyun #define MEM_MODE_INPUT_FORMAT_UYVY			(0x004 << 4)
40*4882a593Smuzhiyun #define MEM_MODE_INPUT_FORMAT_YUYV			(0x005 << 4)
41*4882a593Smuzhiyun #define MEM_MODE_INPUT_SWAP				BIT(8)
42*4882a593Smuzhiyun #define DISP_RDMA_MEM_SRC_PITCH			0x002c
43*4882a593Smuzhiyun #define DISP_RDMA_MEM_GMC_SETTING_0		0x0030
44*4882a593Smuzhiyun #define DISP_REG_RDMA_FIFO_CON			0x0040
45*4882a593Smuzhiyun #define RDMA_FIFO_UNDERFLOW_EN				BIT(31)
46*4882a593Smuzhiyun #define RDMA_FIFO_PSEUDO_SIZE(bytes)			(((bytes) / 16) << 16)
47*4882a593Smuzhiyun #define RDMA_OUTPUT_VALID_FIFO_THRESHOLD(bytes)		((bytes) / 16)
48*4882a593Smuzhiyun #define RDMA_FIFO_SIZE(rdma)			((rdma)->data->fifo_size)
49*4882a593Smuzhiyun #define DISP_RDMA_MEM_START_ADDR		0x0f00
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define RDMA_MEM_GMC				0x40402020
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun struct mtk_disp_rdma_data {
54*4882a593Smuzhiyun 	unsigned int fifo_size;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /**
58*4882a593Smuzhiyun  * struct mtk_disp_rdma - DISP_RDMA driver structure
59*4882a593Smuzhiyun  * @ddp_comp - structure containing type enum and hardware resources
60*4882a593Smuzhiyun  * @crtc - associated crtc to report irq events to
61*4882a593Smuzhiyun  */
62*4882a593Smuzhiyun struct mtk_disp_rdma {
63*4882a593Smuzhiyun 	struct mtk_ddp_comp		ddp_comp;
64*4882a593Smuzhiyun 	struct drm_crtc			*crtc;
65*4882a593Smuzhiyun 	const struct mtk_disp_rdma_data	*data;
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
comp_to_rdma(struct mtk_ddp_comp * comp)68*4882a593Smuzhiyun static inline struct mtk_disp_rdma *comp_to_rdma(struct mtk_ddp_comp *comp)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	return container_of(comp, struct mtk_disp_rdma, ddp_comp);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
mtk_disp_rdma_irq_handler(int irq,void * dev_id)73*4882a593Smuzhiyun static irqreturn_t mtk_disp_rdma_irq_handler(int irq, void *dev_id)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	struct mtk_disp_rdma *priv = dev_id;
76*4882a593Smuzhiyun 	struct mtk_ddp_comp *rdma = &priv->ddp_comp;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/* Clear frame completion interrupt */
79*4882a593Smuzhiyun 	writel(0x0, rdma->regs + DISP_REG_RDMA_INT_STATUS);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	if (!priv->crtc)
82*4882a593Smuzhiyun 		return IRQ_NONE;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	mtk_crtc_ddp_irq(priv->crtc, rdma);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	return IRQ_HANDLED;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
rdma_update_bits(struct mtk_ddp_comp * comp,unsigned int reg,unsigned int mask,unsigned int val)89*4882a593Smuzhiyun static void rdma_update_bits(struct mtk_ddp_comp *comp, unsigned int reg,
90*4882a593Smuzhiyun 			     unsigned int mask, unsigned int val)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	unsigned int tmp = readl(comp->regs + reg);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	tmp = (tmp & ~mask) | (val & mask);
95*4882a593Smuzhiyun 	writel(tmp, comp->regs + reg);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
mtk_rdma_enable_vblank(struct mtk_ddp_comp * comp,struct drm_crtc * crtc)98*4882a593Smuzhiyun static void mtk_rdma_enable_vblank(struct mtk_ddp_comp *comp,
99*4882a593Smuzhiyun 				   struct drm_crtc *crtc)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	struct mtk_disp_rdma *rdma = comp_to_rdma(comp);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	rdma->crtc = crtc;
104*4882a593Smuzhiyun 	rdma_update_bits(comp, DISP_REG_RDMA_INT_ENABLE, RDMA_FRAME_END_INT,
105*4882a593Smuzhiyun 			 RDMA_FRAME_END_INT);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
mtk_rdma_disable_vblank(struct mtk_ddp_comp * comp)108*4882a593Smuzhiyun static void mtk_rdma_disable_vblank(struct mtk_ddp_comp *comp)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	struct mtk_disp_rdma *rdma = comp_to_rdma(comp);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	rdma->crtc = NULL;
113*4882a593Smuzhiyun 	rdma_update_bits(comp, DISP_REG_RDMA_INT_ENABLE, RDMA_FRAME_END_INT, 0);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
mtk_rdma_start(struct mtk_ddp_comp * comp)116*4882a593Smuzhiyun static void mtk_rdma_start(struct mtk_ddp_comp *comp)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	rdma_update_bits(comp, DISP_REG_RDMA_GLOBAL_CON, RDMA_ENGINE_EN,
119*4882a593Smuzhiyun 			 RDMA_ENGINE_EN);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
mtk_rdma_stop(struct mtk_ddp_comp * comp)122*4882a593Smuzhiyun static void mtk_rdma_stop(struct mtk_ddp_comp *comp)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	rdma_update_bits(comp, DISP_REG_RDMA_GLOBAL_CON, RDMA_ENGINE_EN, 0);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
mtk_rdma_config(struct mtk_ddp_comp * comp,unsigned int width,unsigned int height,unsigned int vrefresh,unsigned int bpc,struct cmdq_pkt * cmdq_pkt)127*4882a593Smuzhiyun static void mtk_rdma_config(struct mtk_ddp_comp *comp, unsigned int width,
128*4882a593Smuzhiyun 			    unsigned int height, unsigned int vrefresh,
129*4882a593Smuzhiyun 			    unsigned int bpc, struct cmdq_pkt *cmdq_pkt)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	unsigned int threshold;
132*4882a593Smuzhiyun 	unsigned int reg;
133*4882a593Smuzhiyun 	struct mtk_disp_rdma *rdma = comp_to_rdma(comp);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	mtk_ddp_write_mask(cmdq_pkt, width, comp,
136*4882a593Smuzhiyun 			   DISP_REG_RDMA_SIZE_CON_0, 0xfff);
137*4882a593Smuzhiyun 	mtk_ddp_write_mask(cmdq_pkt, height, comp,
138*4882a593Smuzhiyun 			   DISP_REG_RDMA_SIZE_CON_1, 0xfffff);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	/*
141*4882a593Smuzhiyun 	 * Enable FIFO underflow since DSI and DPI can't be blocked.
142*4882a593Smuzhiyun 	 * Keep the FIFO pseudo size reset default of 8 KiB. Set the
143*4882a593Smuzhiyun 	 * output threshold to 6 microseconds with 7/6 overhead to
144*4882a593Smuzhiyun 	 * account for blanking, and with a pixel depth of 4 bytes:
145*4882a593Smuzhiyun 	 */
146*4882a593Smuzhiyun 	threshold = width * height * vrefresh * 4 * 7 / 1000000;
147*4882a593Smuzhiyun 	reg = RDMA_FIFO_UNDERFLOW_EN |
148*4882a593Smuzhiyun 	      RDMA_FIFO_PSEUDO_SIZE(RDMA_FIFO_SIZE(rdma)) |
149*4882a593Smuzhiyun 	      RDMA_OUTPUT_VALID_FIFO_THRESHOLD(threshold);
150*4882a593Smuzhiyun 	mtk_ddp_write(cmdq_pkt, reg, comp, DISP_REG_RDMA_FIFO_CON);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
rdma_fmt_convert(struct mtk_disp_rdma * rdma,unsigned int fmt)153*4882a593Smuzhiyun static unsigned int rdma_fmt_convert(struct mtk_disp_rdma *rdma,
154*4882a593Smuzhiyun 				     unsigned int fmt)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	/* The return value in switch "MEM_MODE_INPUT_FORMAT_XXX"
157*4882a593Smuzhiyun 	 * is defined in mediatek HW data sheet.
158*4882a593Smuzhiyun 	 * The alphabet order in XXX is no relation to data
159*4882a593Smuzhiyun 	 * arrangement in memory.
160*4882a593Smuzhiyun 	 */
161*4882a593Smuzhiyun 	switch (fmt) {
162*4882a593Smuzhiyun 	default:
163*4882a593Smuzhiyun 	case DRM_FORMAT_RGB565:
164*4882a593Smuzhiyun 		return MEM_MODE_INPUT_FORMAT_RGB565;
165*4882a593Smuzhiyun 	case DRM_FORMAT_BGR565:
166*4882a593Smuzhiyun 		return MEM_MODE_INPUT_FORMAT_RGB565 | MEM_MODE_INPUT_SWAP;
167*4882a593Smuzhiyun 	case DRM_FORMAT_RGB888:
168*4882a593Smuzhiyun 		return MEM_MODE_INPUT_FORMAT_RGB888;
169*4882a593Smuzhiyun 	case DRM_FORMAT_BGR888:
170*4882a593Smuzhiyun 		return MEM_MODE_INPUT_FORMAT_RGB888 | MEM_MODE_INPUT_SWAP;
171*4882a593Smuzhiyun 	case DRM_FORMAT_RGBX8888:
172*4882a593Smuzhiyun 	case DRM_FORMAT_RGBA8888:
173*4882a593Smuzhiyun 		return MEM_MODE_INPUT_FORMAT_ARGB8888;
174*4882a593Smuzhiyun 	case DRM_FORMAT_BGRX8888:
175*4882a593Smuzhiyun 	case DRM_FORMAT_BGRA8888:
176*4882a593Smuzhiyun 		return MEM_MODE_INPUT_FORMAT_ARGB8888 | MEM_MODE_INPUT_SWAP;
177*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB8888:
178*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB8888:
179*4882a593Smuzhiyun 		return MEM_MODE_INPUT_FORMAT_RGBA8888;
180*4882a593Smuzhiyun 	case DRM_FORMAT_XBGR8888:
181*4882a593Smuzhiyun 	case DRM_FORMAT_ABGR8888:
182*4882a593Smuzhiyun 		return MEM_MODE_INPUT_FORMAT_RGBA8888 | MEM_MODE_INPUT_SWAP;
183*4882a593Smuzhiyun 	case DRM_FORMAT_UYVY:
184*4882a593Smuzhiyun 		return MEM_MODE_INPUT_FORMAT_UYVY;
185*4882a593Smuzhiyun 	case DRM_FORMAT_YUYV:
186*4882a593Smuzhiyun 		return MEM_MODE_INPUT_FORMAT_YUYV;
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
mtk_rdma_layer_nr(struct mtk_ddp_comp * comp)190*4882a593Smuzhiyun static unsigned int mtk_rdma_layer_nr(struct mtk_ddp_comp *comp)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	return 1;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
mtk_rdma_layer_config(struct mtk_ddp_comp * comp,unsigned int idx,struct mtk_plane_state * state,struct cmdq_pkt * cmdq_pkt)195*4882a593Smuzhiyun static void mtk_rdma_layer_config(struct mtk_ddp_comp *comp, unsigned int idx,
196*4882a593Smuzhiyun 				  struct mtk_plane_state *state,
197*4882a593Smuzhiyun 				  struct cmdq_pkt *cmdq_pkt)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	struct mtk_disp_rdma *rdma = comp_to_rdma(comp);
200*4882a593Smuzhiyun 	struct mtk_plane_pending_state *pending = &state->pending;
201*4882a593Smuzhiyun 	unsigned int addr = pending->addr;
202*4882a593Smuzhiyun 	unsigned int pitch = pending->pitch & 0xffff;
203*4882a593Smuzhiyun 	unsigned int fmt = pending->format;
204*4882a593Smuzhiyun 	unsigned int con;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	con = rdma_fmt_convert(rdma, fmt);
207*4882a593Smuzhiyun 	mtk_ddp_write_relaxed(cmdq_pkt, con, comp, DISP_RDMA_MEM_CON);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	if (fmt == DRM_FORMAT_UYVY || fmt == DRM_FORMAT_YUYV) {
210*4882a593Smuzhiyun 		mtk_ddp_write_mask(cmdq_pkt, RDMA_MATRIX_ENABLE, comp,
211*4882a593Smuzhiyun 				   DISP_REG_RDMA_SIZE_CON_0,
212*4882a593Smuzhiyun 				   RDMA_MATRIX_ENABLE);
213*4882a593Smuzhiyun 		mtk_ddp_write_mask(cmdq_pkt, RDMA_MATRIX_INT_MTX_BT601_to_RGB,
214*4882a593Smuzhiyun 				   comp, DISP_REG_RDMA_SIZE_CON_0,
215*4882a593Smuzhiyun 				   RDMA_MATRIX_INT_MTX_SEL);
216*4882a593Smuzhiyun 	} else {
217*4882a593Smuzhiyun 		mtk_ddp_write_mask(cmdq_pkt, 0, comp,
218*4882a593Smuzhiyun 				   DISP_REG_RDMA_SIZE_CON_0,
219*4882a593Smuzhiyun 				   RDMA_MATRIX_ENABLE);
220*4882a593Smuzhiyun 	}
221*4882a593Smuzhiyun 	mtk_ddp_write_relaxed(cmdq_pkt, addr, comp, DISP_RDMA_MEM_START_ADDR);
222*4882a593Smuzhiyun 	mtk_ddp_write_relaxed(cmdq_pkt, pitch, comp, DISP_RDMA_MEM_SRC_PITCH);
223*4882a593Smuzhiyun 	mtk_ddp_write(cmdq_pkt, RDMA_MEM_GMC, comp,
224*4882a593Smuzhiyun 		      DISP_RDMA_MEM_GMC_SETTING_0);
225*4882a593Smuzhiyun 	mtk_ddp_write_mask(cmdq_pkt, RDMA_MODE_MEMORY, comp,
226*4882a593Smuzhiyun 			   DISP_REG_RDMA_GLOBAL_CON, RDMA_MODE_MEMORY);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun static const struct mtk_ddp_comp_funcs mtk_disp_rdma_funcs = {
231*4882a593Smuzhiyun 	.config = mtk_rdma_config,
232*4882a593Smuzhiyun 	.start = mtk_rdma_start,
233*4882a593Smuzhiyun 	.stop = mtk_rdma_stop,
234*4882a593Smuzhiyun 	.enable_vblank = mtk_rdma_enable_vblank,
235*4882a593Smuzhiyun 	.disable_vblank = mtk_rdma_disable_vblank,
236*4882a593Smuzhiyun 	.layer_nr = mtk_rdma_layer_nr,
237*4882a593Smuzhiyun 	.layer_config = mtk_rdma_layer_config,
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun 
mtk_disp_rdma_bind(struct device * dev,struct device * master,void * data)240*4882a593Smuzhiyun static int mtk_disp_rdma_bind(struct device *dev, struct device *master,
241*4882a593Smuzhiyun 			      void *data)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	struct mtk_disp_rdma *priv = dev_get_drvdata(dev);
244*4882a593Smuzhiyun 	struct drm_device *drm_dev = data;
245*4882a593Smuzhiyun 	int ret;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	ret = mtk_ddp_comp_register(drm_dev, &priv->ddp_comp);
248*4882a593Smuzhiyun 	if (ret < 0) {
249*4882a593Smuzhiyun 		dev_err(dev, "Failed to register component %pOF: %d\n",
250*4882a593Smuzhiyun 			dev->of_node, ret);
251*4882a593Smuzhiyun 		return ret;
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	return 0;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
mtk_disp_rdma_unbind(struct device * dev,struct device * master,void * data)258*4882a593Smuzhiyun static void mtk_disp_rdma_unbind(struct device *dev, struct device *master,
259*4882a593Smuzhiyun 				 void *data)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	struct mtk_disp_rdma *priv = dev_get_drvdata(dev);
262*4882a593Smuzhiyun 	struct drm_device *drm_dev = data;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	mtk_ddp_comp_unregister(drm_dev, &priv->ddp_comp);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun static const struct component_ops mtk_disp_rdma_component_ops = {
268*4882a593Smuzhiyun 	.bind	= mtk_disp_rdma_bind,
269*4882a593Smuzhiyun 	.unbind = mtk_disp_rdma_unbind,
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun 
mtk_disp_rdma_probe(struct platform_device * pdev)272*4882a593Smuzhiyun static int mtk_disp_rdma_probe(struct platform_device *pdev)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
275*4882a593Smuzhiyun 	struct mtk_disp_rdma *priv;
276*4882a593Smuzhiyun 	int comp_id;
277*4882a593Smuzhiyun 	int irq;
278*4882a593Smuzhiyun 	int ret;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
281*4882a593Smuzhiyun 	if (!priv)
282*4882a593Smuzhiyun 		return -ENOMEM;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
285*4882a593Smuzhiyun 	if (irq < 0)
286*4882a593Smuzhiyun 		return irq;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	comp_id = mtk_ddp_comp_get_id(dev->of_node, MTK_DISP_RDMA);
289*4882a593Smuzhiyun 	if (comp_id < 0) {
290*4882a593Smuzhiyun 		dev_err(dev, "Failed to identify by alias: %d\n", comp_id);
291*4882a593Smuzhiyun 		return comp_id;
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	ret = mtk_ddp_comp_init(dev, dev->of_node, &priv->ddp_comp, comp_id,
295*4882a593Smuzhiyun 				&mtk_disp_rdma_funcs);
296*4882a593Smuzhiyun 	if (ret) {
297*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
298*4882a593Smuzhiyun 			dev_err(dev, "Failed to initialize component: %d\n",
299*4882a593Smuzhiyun 				ret);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 		return ret;
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	/* Disable and clear pending interrupts */
305*4882a593Smuzhiyun 	writel(0x0, priv->ddp_comp.regs + DISP_REG_RDMA_INT_ENABLE);
306*4882a593Smuzhiyun 	writel(0x0, priv->ddp_comp.regs + DISP_REG_RDMA_INT_STATUS);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	ret = devm_request_irq(dev, irq, mtk_disp_rdma_irq_handler,
309*4882a593Smuzhiyun 			       IRQF_TRIGGER_NONE, dev_name(dev), priv);
310*4882a593Smuzhiyun 	if (ret < 0) {
311*4882a593Smuzhiyun 		dev_err(dev, "Failed to request irq %d: %d\n", irq, ret);
312*4882a593Smuzhiyun 		return ret;
313*4882a593Smuzhiyun 	}
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	priv->data = of_device_get_match_data(dev);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	platform_set_drvdata(pdev, priv);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	ret = component_add(dev, &mtk_disp_rdma_component_ops);
320*4882a593Smuzhiyun 	if (ret)
321*4882a593Smuzhiyun 		dev_err(dev, "Failed to add component: %d\n", ret);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	return ret;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
mtk_disp_rdma_remove(struct platform_device * pdev)326*4882a593Smuzhiyun static int mtk_disp_rdma_remove(struct platform_device *pdev)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun 	component_del(&pdev->dev, &mtk_disp_rdma_component_ops);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	return 0;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun static const struct mtk_disp_rdma_data mt2701_rdma_driver_data = {
334*4882a593Smuzhiyun 	.fifo_size = SZ_4K,
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun static const struct mtk_disp_rdma_data mt8173_rdma_driver_data = {
338*4882a593Smuzhiyun 	.fifo_size = SZ_8K,
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun static const struct of_device_id mtk_disp_rdma_driver_dt_match[] = {
342*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt2701-disp-rdma",
343*4882a593Smuzhiyun 	  .data = &mt2701_rdma_driver_data},
344*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt8173-disp-rdma",
345*4882a593Smuzhiyun 	  .data = &mt8173_rdma_driver_data},
346*4882a593Smuzhiyun 	{},
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mtk_disp_rdma_driver_dt_match);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun struct platform_driver mtk_disp_rdma_driver = {
351*4882a593Smuzhiyun 	.probe		= mtk_disp_rdma_probe,
352*4882a593Smuzhiyun 	.remove		= mtk_disp_rdma_remove,
353*4882a593Smuzhiyun 	.driver		= {
354*4882a593Smuzhiyun 		.name	= "mediatek-disp-rdma",
355*4882a593Smuzhiyun 		.owner	= THIS_MODULE,
356*4882a593Smuzhiyun 		.of_match_table = mtk_disp_rdma_driver_dt_match,
357*4882a593Smuzhiyun 	},
358*4882a593Smuzhiyun };
359