1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014 MediaTek Inc.
4*4882a593Smuzhiyun * Author: Jie Qiu <jie.qiu@mediatek.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "mtk_cec.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define TR_CONFIG 0x00
16*4882a593Smuzhiyun #define CLEAR_CEC_IRQ BIT(15)
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define CEC_CKGEN 0x04
19*4882a593Smuzhiyun #define CEC_32K_PDN BIT(19)
20*4882a593Smuzhiyun #define PDN BIT(16)
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define RX_EVENT 0x54
23*4882a593Smuzhiyun #define HDMI_PORD BIT(25)
24*4882a593Smuzhiyun #define HDMI_HTPLG BIT(24)
25*4882a593Smuzhiyun #define HDMI_PORD_INT_EN BIT(9)
26*4882a593Smuzhiyun #define HDMI_HTPLG_INT_EN BIT(8)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define RX_GEN_WD 0x58
29*4882a593Smuzhiyun #define HDMI_PORD_INT_32K_STATUS BIT(26)
30*4882a593Smuzhiyun #define RX_RISC_INT_32K_STATUS BIT(25)
31*4882a593Smuzhiyun #define HDMI_HTPLG_INT_32K_STATUS BIT(24)
32*4882a593Smuzhiyun #define HDMI_PORD_INT_32K_CLR BIT(18)
33*4882a593Smuzhiyun #define RX_INT_32K_CLR BIT(17)
34*4882a593Smuzhiyun #define HDMI_HTPLG_INT_32K_CLR BIT(16)
35*4882a593Smuzhiyun #define HDMI_PORD_INT_32K_STA_MASK BIT(10)
36*4882a593Smuzhiyun #define RX_RISC_INT_32K_STA_MASK BIT(9)
37*4882a593Smuzhiyun #define HDMI_HTPLG_INT_32K_STA_MASK BIT(8)
38*4882a593Smuzhiyun #define HDMI_PORD_INT_32K_EN BIT(2)
39*4882a593Smuzhiyun #define RX_INT_32K_EN BIT(1)
40*4882a593Smuzhiyun #define HDMI_HTPLG_INT_32K_EN BIT(0)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define NORMAL_INT_CTRL 0x5C
43*4882a593Smuzhiyun #define HDMI_HTPLG_INT_STA BIT(0)
44*4882a593Smuzhiyun #define HDMI_PORD_INT_STA BIT(1)
45*4882a593Smuzhiyun #define HDMI_HTPLG_INT_CLR BIT(16)
46*4882a593Smuzhiyun #define HDMI_PORD_INT_CLR BIT(17)
47*4882a593Smuzhiyun #define HDMI_FULL_INT_CLR BIT(20)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun struct mtk_cec {
50*4882a593Smuzhiyun void __iomem *regs;
51*4882a593Smuzhiyun struct clk *clk;
52*4882a593Smuzhiyun int irq;
53*4882a593Smuzhiyun bool hpd;
54*4882a593Smuzhiyun void (*hpd_event)(bool hpd, struct device *dev);
55*4882a593Smuzhiyun struct device *hdmi_dev;
56*4882a593Smuzhiyun spinlock_t lock;
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
mtk_cec_clear_bits(struct mtk_cec * cec,unsigned int offset,unsigned int bits)59*4882a593Smuzhiyun static void mtk_cec_clear_bits(struct mtk_cec *cec, unsigned int offset,
60*4882a593Smuzhiyun unsigned int bits)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun void __iomem *reg = cec->regs + offset;
63*4882a593Smuzhiyun u32 tmp;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun tmp = readl(reg);
66*4882a593Smuzhiyun tmp &= ~bits;
67*4882a593Smuzhiyun writel(tmp, reg);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
mtk_cec_set_bits(struct mtk_cec * cec,unsigned int offset,unsigned int bits)70*4882a593Smuzhiyun static void mtk_cec_set_bits(struct mtk_cec *cec, unsigned int offset,
71*4882a593Smuzhiyun unsigned int bits)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun void __iomem *reg = cec->regs + offset;
74*4882a593Smuzhiyun u32 tmp;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun tmp = readl(reg);
77*4882a593Smuzhiyun tmp |= bits;
78*4882a593Smuzhiyun writel(tmp, reg);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
mtk_cec_mask(struct mtk_cec * cec,unsigned int offset,unsigned int val,unsigned int mask)81*4882a593Smuzhiyun static void mtk_cec_mask(struct mtk_cec *cec, unsigned int offset,
82*4882a593Smuzhiyun unsigned int val, unsigned int mask)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun u32 tmp = readl(cec->regs + offset) & ~mask;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun tmp |= val & mask;
87*4882a593Smuzhiyun writel(tmp, cec->regs + offset);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
mtk_cec_set_hpd_event(struct device * dev,void (* hpd_event)(bool hpd,struct device * dev),struct device * hdmi_dev)90*4882a593Smuzhiyun void mtk_cec_set_hpd_event(struct device *dev,
91*4882a593Smuzhiyun void (*hpd_event)(bool hpd, struct device *dev),
92*4882a593Smuzhiyun struct device *hdmi_dev)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun struct mtk_cec *cec = dev_get_drvdata(dev);
95*4882a593Smuzhiyun unsigned long flags;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun spin_lock_irqsave(&cec->lock, flags);
98*4882a593Smuzhiyun cec->hdmi_dev = hdmi_dev;
99*4882a593Smuzhiyun cec->hpd_event = hpd_event;
100*4882a593Smuzhiyun spin_unlock_irqrestore(&cec->lock, flags);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
mtk_cec_hpd_high(struct device * dev)103*4882a593Smuzhiyun bool mtk_cec_hpd_high(struct device *dev)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun struct mtk_cec *cec = dev_get_drvdata(dev);
106*4882a593Smuzhiyun unsigned int status;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun status = readl(cec->regs + RX_EVENT);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun return (status & (HDMI_PORD | HDMI_HTPLG)) == (HDMI_PORD | HDMI_HTPLG);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
mtk_cec_htplg_irq_init(struct mtk_cec * cec)113*4882a593Smuzhiyun static void mtk_cec_htplg_irq_init(struct mtk_cec *cec)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun mtk_cec_mask(cec, CEC_CKGEN, 0 | CEC_32K_PDN, PDN | CEC_32K_PDN);
116*4882a593Smuzhiyun mtk_cec_set_bits(cec, RX_GEN_WD, HDMI_PORD_INT_32K_CLR |
117*4882a593Smuzhiyun RX_INT_32K_CLR | HDMI_HTPLG_INT_32K_CLR);
118*4882a593Smuzhiyun mtk_cec_mask(cec, RX_GEN_WD, 0, HDMI_PORD_INT_32K_CLR | RX_INT_32K_CLR |
119*4882a593Smuzhiyun HDMI_HTPLG_INT_32K_CLR | HDMI_PORD_INT_32K_EN |
120*4882a593Smuzhiyun RX_INT_32K_EN | HDMI_HTPLG_INT_32K_EN);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
mtk_cec_htplg_irq_enable(struct mtk_cec * cec)123*4882a593Smuzhiyun static void mtk_cec_htplg_irq_enable(struct mtk_cec *cec)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun mtk_cec_set_bits(cec, RX_EVENT, HDMI_PORD_INT_EN | HDMI_HTPLG_INT_EN);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
mtk_cec_htplg_irq_disable(struct mtk_cec * cec)128*4882a593Smuzhiyun static void mtk_cec_htplg_irq_disable(struct mtk_cec *cec)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun mtk_cec_clear_bits(cec, RX_EVENT, HDMI_PORD_INT_EN | HDMI_HTPLG_INT_EN);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
mtk_cec_clear_htplg_irq(struct mtk_cec * cec)133*4882a593Smuzhiyun static void mtk_cec_clear_htplg_irq(struct mtk_cec *cec)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun mtk_cec_set_bits(cec, TR_CONFIG, CLEAR_CEC_IRQ);
136*4882a593Smuzhiyun mtk_cec_set_bits(cec, NORMAL_INT_CTRL, HDMI_HTPLG_INT_CLR |
137*4882a593Smuzhiyun HDMI_PORD_INT_CLR | HDMI_FULL_INT_CLR);
138*4882a593Smuzhiyun mtk_cec_set_bits(cec, RX_GEN_WD, HDMI_PORD_INT_32K_CLR |
139*4882a593Smuzhiyun RX_INT_32K_CLR | HDMI_HTPLG_INT_32K_CLR);
140*4882a593Smuzhiyun usleep_range(5, 10);
141*4882a593Smuzhiyun mtk_cec_clear_bits(cec, NORMAL_INT_CTRL, HDMI_HTPLG_INT_CLR |
142*4882a593Smuzhiyun HDMI_PORD_INT_CLR | HDMI_FULL_INT_CLR);
143*4882a593Smuzhiyun mtk_cec_clear_bits(cec, TR_CONFIG, CLEAR_CEC_IRQ);
144*4882a593Smuzhiyun mtk_cec_clear_bits(cec, RX_GEN_WD, HDMI_PORD_INT_32K_CLR |
145*4882a593Smuzhiyun RX_INT_32K_CLR | HDMI_HTPLG_INT_32K_CLR);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
mtk_cec_hpd_event(struct mtk_cec * cec,bool hpd)148*4882a593Smuzhiyun static void mtk_cec_hpd_event(struct mtk_cec *cec, bool hpd)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun void (*hpd_event)(bool hpd, struct device *dev);
151*4882a593Smuzhiyun struct device *hdmi_dev;
152*4882a593Smuzhiyun unsigned long flags;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun spin_lock_irqsave(&cec->lock, flags);
155*4882a593Smuzhiyun hpd_event = cec->hpd_event;
156*4882a593Smuzhiyun hdmi_dev = cec->hdmi_dev;
157*4882a593Smuzhiyun spin_unlock_irqrestore(&cec->lock, flags);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if (hpd_event)
160*4882a593Smuzhiyun hpd_event(hpd, hdmi_dev);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
mtk_cec_htplg_isr_thread(int irq,void * arg)163*4882a593Smuzhiyun static irqreturn_t mtk_cec_htplg_isr_thread(int irq, void *arg)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun struct device *dev = arg;
166*4882a593Smuzhiyun struct mtk_cec *cec = dev_get_drvdata(dev);
167*4882a593Smuzhiyun bool hpd;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun mtk_cec_clear_htplg_irq(cec);
170*4882a593Smuzhiyun hpd = mtk_cec_hpd_high(dev);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun if (cec->hpd != hpd) {
173*4882a593Smuzhiyun dev_dbg(dev, "hotplug event! cur hpd = %d, hpd = %d\n",
174*4882a593Smuzhiyun cec->hpd, hpd);
175*4882a593Smuzhiyun cec->hpd = hpd;
176*4882a593Smuzhiyun mtk_cec_hpd_event(cec, hpd);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun return IRQ_HANDLED;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
mtk_cec_probe(struct platform_device * pdev)181*4882a593Smuzhiyun static int mtk_cec_probe(struct platform_device *pdev)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun struct device *dev = &pdev->dev;
184*4882a593Smuzhiyun struct mtk_cec *cec;
185*4882a593Smuzhiyun struct resource *res;
186*4882a593Smuzhiyun int ret;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun cec = devm_kzalloc(dev, sizeof(*cec), GFP_KERNEL);
189*4882a593Smuzhiyun if (!cec)
190*4882a593Smuzhiyun return -ENOMEM;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun platform_set_drvdata(pdev, cec);
193*4882a593Smuzhiyun spin_lock_init(&cec->lock);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
196*4882a593Smuzhiyun cec->regs = devm_ioremap_resource(dev, res);
197*4882a593Smuzhiyun if (IS_ERR(cec->regs)) {
198*4882a593Smuzhiyun ret = PTR_ERR(cec->regs);
199*4882a593Smuzhiyun dev_err(dev, "Failed to ioremap cec: %d\n", ret);
200*4882a593Smuzhiyun return ret;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun cec->clk = devm_clk_get(dev, NULL);
204*4882a593Smuzhiyun if (IS_ERR(cec->clk)) {
205*4882a593Smuzhiyun ret = PTR_ERR(cec->clk);
206*4882a593Smuzhiyun dev_err(dev, "Failed to get cec clock: %d\n", ret);
207*4882a593Smuzhiyun return ret;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun cec->irq = platform_get_irq(pdev, 0);
211*4882a593Smuzhiyun if (cec->irq < 0) {
212*4882a593Smuzhiyun dev_err(dev, "Failed to get cec irq: %d\n", cec->irq);
213*4882a593Smuzhiyun return cec->irq;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun ret = devm_request_threaded_irq(dev, cec->irq, NULL,
217*4882a593Smuzhiyun mtk_cec_htplg_isr_thread,
218*4882a593Smuzhiyun IRQF_SHARED | IRQF_TRIGGER_LOW |
219*4882a593Smuzhiyun IRQF_ONESHOT, "hdmi hpd", dev);
220*4882a593Smuzhiyun if (ret) {
221*4882a593Smuzhiyun dev_err(dev, "Failed to register cec irq: %d\n", ret);
222*4882a593Smuzhiyun return ret;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun ret = clk_prepare_enable(cec->clk);
226*4882a593Smuzhiyun if (ret) {
227*4882a593Smuzhiyun dev_err(dev, "Failed to enable cec clock: %d\n", ret);
228*4882a593Smuzhiyun return ret;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun mtk_cec_htplg_irq_init(cec);
232*4882a593Smuzhiyun mtk_cec_htplg_irq_enable(cec);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun return 0;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
mtk_cec_remove(struct platform_device * pdev)237*4882a593Smuzhiyun static int mtk_cec_remove(struct platform_device *pdev)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun struct mtk_cec *cec = platform_get_drvdata(pdev);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun mtk_cec_htplg_irq_disable(cec);
242*4882a593Smuzhiyun clk_disable_unprepare(cec->clk);
243*4882a593Smuzhiyun return 0;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun static const struct of_device_id mtk_cec_of_ids[] = {
247*4882a593Smuzhiyun { .compatible = "mediatek,mt8173-cec", },
248*4882a593Smuzhiyun {}
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun struct platform_driver mtk_cec_driver = {
252*4882a593Smuzhiyun .probe = mtk_cec_probe,
253*4882a593Smuzhiyun .remove = mtk_cec_remove,
254*4882a593Smuzhiyun .driver = {
255*4882a593Smuzhiyun .name = "mediatek-cec",
256*4882a593Smuzhiyun .of_match_table = mtk_cec_of_ids,
257*4882a593Smuzhiyun },
258*4882a593Smuzhiyun };
259