1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun #ifndef __DRM_MCDE_DSI_REGS 3*4882a593Smuzhiyun #define __DRM_MCDE_DSI_REGS 4*4882a593Smuzhiyun 5*4882a593Smuzhiyun #define DSI_MCTL_INTEGRATION_MODE 0x00000000 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #define DSI_MCTL_MAIN_DATA_CTL 0x00000004 8*4882a593Smuzhiyun #define DSI_MCTL_MAIN_DATA_CTL_LINK_EN BIT(0) 9*4882a593Smuzhiyun #define DSI_MCTL_MAIN_DATA_CTL_IF1_MODE BIT(1) 10*4882a593Smuzhiyun #define DSI_MCTL_MAIN_DATA_CTL_VID_EN BIT(2) 11*4882a593Smuzhiyun #define DSI_MCTL_MAIN_DATA_CTL_TVG_SEL BIT(3) 12*4882a593Smuzhiyun #define DSI_MCTL_MAIN_DATA_CTL_TBG_SEL BIT(4) 13*4882a593Smuzhiyun #define DSI_MCTL_MAIN_DATA_CTL_IF1_TE_EN BIT(5) 14*4882a593Smuzhiyun #define DSI_MCTL_MAIN_DATA_CTL_IF2_TE_EN BIT(6) 15*4882a593Smuzhiyun #define DSI_MCTL_MAIN_DATA_CTL_REG_TE_EN BIT(7) 16*4882a593Smuzhiyun #define DSI_MCTL_MAIN_DATA_CTL_READ_EN BIT(8) 17*4882a593Smuzhiyun #define DSI_MCTL_MAIN_DATA_CTL_BTA_EN BIT(9) 18*4882a593Smuzhiyun #define DSI_MCTL_MAIN_DATA_CTL_DISP_GEN_ECC BIT(10) 19*4882a593Smuzhiyun #define DSI_MCTL_MAIN_DATA_CTL_DISP_GEN_CHECKSUM BIT(11) 20*4882a593Smuzhiyun #define DSI_MCTL_MAIN_DATA_CTL_HOST_EOT_GEN BIT(12) 21*4882a593Smuzhiyun #define DSI_MCTL_MAIN_DATA_CTL_DISP_EOT_GEN BIT(13) 22*4882a593Smuzhiyun #define DSI_MCTL_MAIN_DATA_CTL_DLX_REMAP_EN BIT(14) 23*4882a593Smuzhiyun #define DSI_MCTL_MAIN_DATA_CTL_TE_POLLING_EN BIT(15) 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #define DSI_MCTL_MAIN_PHY_CTL 0x00000008 26*4882a593Smuzhiyun #define DSI_MCTL_MAIN_PHY_CTL_LANE2_EN BIT(0) 27*4882a593Smuzhiyun #define DSI_MCTL_MAIN_PHY_CTL_FORCE_STOP_MODE BIT(1) 28*4882a593Smuzhiyun #define DSI_MCTL_MAIN_PHY_CTL_CLK_CONTINUOUS BIT(2) 29*4882a593Smuzhiyun #define DSI_MCTL_MAIN_PHY_CTL_CLK_ULPM_EN BIT(3) 30*4882a593Smuzhiyun #define DSI_MCTL_MAIN_PHY_CTL_DAT1_ULPM_EN BIT(4) 31*4882a593Smuzhiyun #define DSI_MCTL_MAIN_PHY_CTL_DAT2_ULPM_EN BIT(5) 32*4882a593Smuzhiyun #define DSI_MCTL_MAIN_PHY_CTL_WAIT_BURST_TIME_SHIFT 6 33*4882a593Smuzhiyun #define DSI_MCTL_MAIN_PHY_CTL_WAIT_BURST_TIME_MASK 0x000003C0 34*4882a593Smuzhiyun #define DSI_MCTL_MAIN_PHY_CTL_CLOCK_FORCE_STOP_MODE BIT(10) 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun #define DSI_MCTL_PLL_CTL 0x0000000C 37*4882a593Smuzhiyun #define DSI_MCTL_LANE_STS 0x00000010 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun #define DSI_MCTL_DPHY_TIMEOUT 0x00000014 40*4882a593Smuzhiyun #define DSI_MCTL_DPHY_TIMEOUT_CLK_DIV_SHIFT 0 41*4882a593Smuzhiyun #define DSI_MCTL_DPHY_TIMEOUT_CLK_DIV_MASK 0x0000000F 42*4882a593Smuzhiyun #define DSI_MCTL_DPHY_TIMEOUT_HSTX_TO_VAL_SHIFT 4 43*4882a593Smuzhiyun #define DSI_MCTL_DPHY_TIMEOUT_HSTX_TO_VAL_MASK 0x0003FFF0 44*4882a593Smuzhiyun #define DSI_MCTL_DPHY_TIMEOUT_LPRX_TO_VAL_SHIFT 18 45*4882a593Smuzhiyun #define DSI_MCTL_DPHY_TIMEOUT_LPRX_TO_VAL_MASK 0xFFFC0000 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun #define DSI_MCTL_ULPOUT_TIME 0x00000018 48*4882a593Smuzhiyun #define DSI_MCTL_ULPOUT_TIME_CKLANE_ULPOUT_TIME_SHIFT 0 49*4882a593Smuzhiyun #define DSI_MCTL_ULPOUT_TIME_CKLANE_ULPOUT_TIME_MASK 0x000001FF 50*4882a593Smuzhiyun #define DSI_MCTL_ULPOUT_TIME_DATA_ULPOUT_TIME_SHIFT 9 51*4882a593Smuzhiyun #define DSI_MCTL_ULPOUT_TIME_DATA_ULPOUT_TIME_MASK 0x0003FE00 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #define DSI_MCTL_DPHY_STATIC 0x0000001C 54*4882a593Smuzhiyun #define DSI_MCTL_DPHY_STATIC_SWAP_PINS_CLK BIT(0) 55*4882a593Smuzhiyun #define DSI_MCTL_DPHY_STATIC_HS_INVERT_CLK BIT(1) 56*4882a593Smuzhiyun #define DSI_MCTL_DPHY_STATIC_SWAP_PINS_DAT1 BIT(2) 57*4882a593Smuzhiyun #define DSI_MCTL_DPHY_STATIC_HS_INVERT_DAT1 BIT(3) 58*4882a593Smuzhiyun #define DSI_MCTL_DPHY_STATIC_SWAP_PINS_DAT2 BIT(4) 59*4882a593Smuzhiyun #define DSI_MCTL_DPHY_STATIC_HS_INVERT_DAT2 BIT(5) 60*4882a593Smuzhiyun #define DSI_MCTL_DPHY_STATIC_UI_X4_SHIFT 6 61*4882a593Smuzhiyun #define DSI_MCTL_DPHY_STATIC_UI_X4_MASK 0x00000FC0 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #define DSI_MCTL_MAIN_EN 0x00000020 64*4882a593Smuzhiyun #define DSI_MCTL_MAIN_EN_PLL_START BIT(0) 65*4882a593Smuzhiyun #define DSI_MCTL_MAIN_EN_CKLANE_EN BIT(3) 66*4882a593Smuzhiyun #define DSI_MCTL_MAIN_EN_DAT1_EN BIT(4) 67*4882a593Smuzhiyun #define DSI_MCTL_MAIN_EN_DAT2_EN BIT(5) 68*4882a593Smuzhiyun #define DSI_MCTL_MAIN_EN_CLKLANE_ULPM_REQ BIT(6) 69*4882a593Smuzhiyun #define DSI_MCTL_MAIN_EN_DAT1_ULPM_REQ BIT(7) 70*4882a593Smuzhiyun #define DSI_MCTL_MAIN_EN_DAT2_ULPM_REQ BIT(8) 71*4882a593Smuzhiyun #define DSI_MCTL_MAIN_EN_IF1_EN BIT(9) 72*4882a593Smuzhiyun #define DSI_MCTL_MAIN_EN_IF2_EN BIT(10) 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define DSI_MCTL_MAIN_STS 0x00000024 75*4882a593Smuzhiyun #define DSI_MCTL_MAIN_STS_PLL_LOCK BIT(0) 76*4882a593Smuzhiyun #define DSI_MCTL_MAIN_STS_CLKLANE_READY BIT(1) 77*4882a593Smuzhiyun #define DSI_MCTL_MAIN_STS_DAT1_READY BIT(2) 78*4882a593Smuzhiyun #define DSI_MCTL_MAIN_STS_DAT2_READY BIT(3) 79*4882a593Smuzhiyun #define DSI_MCTL_MAIN_STS_HSTX_TO_ERR BIT(4) 80*4882a593Smuzhiyun #define DSI_MCTL_MAIN_STS_LPRX_TO_ERR BIT(5) 81*4882a593Smuzhiyun #define DSI_MCTL_MAIN_STS_CRS_UNTERM_PCK BIT(6) 82*4882a593Smuzhiyun #define DSI_MCTL_MAIN_STS_VRS_UNTERM_PCK BIT(7) 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun #define DSI_MCTL_DPHY_ERR 0x00000028 85*4882a593Smuzhiyun #define DSI_INT_VID_RDDATA 0x00000030 86*4882a593Smuzhiyun #define DSI_INT_VID_GNT 0x00000034 87*4882a593Smuzhiyun #define DSI_INT_CMD_RDDATA 0x00000038 88*4882a593Smuzhiyun #define DSI_INT_CMD_GNT 0x0000003C 89*4882a593Smuzhiyun #define DSI_INT_INTERRUPT_CTL 0x00000040 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun #define DSI_CMD_MODE_CTL 0x00000050 92*4882a593Smuzhiyun #define DSI_CMD_MODE_CTL_IF1_ID_SHIFT 0 93*4882a593Smuzhiyun #define DSI_CMD_MODE_CTL_IF1_ID_MASK 0x00000003 94*4882a593Smuzhiyun #define DSI_CMD_MODE_CTL_IF2_ID_SHIFT 2 95*4882a593Smuzhiyun #define DSI_CMD_MODE_CTL_IF2_ID_MASK 0x0000000C 96*4882a593Smuzhiyun #define DSI_CMD_MODE_CTL_IF1_LP_EN BIT(4) 97*4882a593Smuzhiyun #define DSI_CMD_MODE_CTL_IF2_LP_EN BIT(5) 98*4882a593Smuzhiyun #define DSI_CMD_MODE_CTL_ARB_MODE BIT(6) 99*4882a593Smuzhiyun #define DSI_CMD_MODE_CTL_ARB_PRI BIT(7) 100*4882a593Smuzhiyun #define DSI_CMD_MODE_CTL_FIL_VALUE_SHIFT 8 101*4882a593Smuzhiyun #define DSI_CMD_MODE_CTL_FIL_VALUE_MASK 0x0000FF00 102*4882a593Smuzhiyun #define DSI_CMD_MODE_CTL_TE_TIMEOUT_SHIFT 16 103*4882a593Smuzhiyun #define DSI_CMD_MODE_CTL_TE_TIMEOUT_MASK 0x03FF0000 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun #define DSI_CMD_MODE_STS 0x00000054 106*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_ERR_NO_TE BIT(0) 107*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_ERR_TE_MISS BIT(1) 108*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_ERR_SDI1_UNDERRUN BIT(2) 109*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_ERR_SDI2_UNDERRUN BIT(3) 110*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_ERR_UNWANTED_RD BIT(4) 111*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_CSM_RUNNING BIT(5) 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun #define DSI_DIRECT_CMD_SEND 0x00000060 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun #define DSI_DIRECT_CMD_MAIN_SETTINGS 0x00000064 116*4882a593Smuzhiyun #define DSI_DIRECT_CMD_MAIN_SETTINGS_CMD_NAT_SHIFT 0 117*4882a593Smuzhiyun #define DSI_DIRECT_CMD_MAIN_SETTINGS_CMD_NAT_MASK 0x00000007 118*4882a593Smuzhiyun #define DSI_DIRECT_CMD_MAIN_SETTINGS_CMD_NAT_WRITE 0 119*4882a593Smuzhiyun #define DSI_DIRECT_CMD_MAIN_SETTINGS_CMD_NAT_READ 1 120*4882a593Smuzhiyun #define DSI_DIRECT_CMD_MAIN_SETTINGS_CMD_NAT_TE_REQ 4 121*4882a593Smuzhiyun #define DSI_DIRECT_CMD_MAIN_SETTINGS_CMD_NAT_TRIG_REQ 5 122*4882a593Smuzhiyun #define DSI_DIRECT_CMD_MAIN_SETTINGS_CMD_NAT_BTA_REQ 6 123*4882a593Smuzhiyun #define DSI_DIRECT_CMD_MAIN_SETTINGS_CMD_LONGNOTSHORT BIT(3) 124*4882a593Smuzhiyun #define DSI_DIRECT_CMD_MAIN_SETTINGS_CMD_HEAD_SHIFT 8 125*4882a593Smuzhiyun #define DSI_DIRECT_CMD_MAIN_SETTINGS_CMD_HEAD_MASK 0x00003F00 126*4882a593Smuzhiyun #define DSI_DIRECT_CMD_MAIN_SETTINGS_CMD_ID_SHIFT 14 127*4882a593Smuzhiyun #define DSI_DIRECT_CMD_MAIN_SETTINGS_CMD_SIZE_SHIFT 16 128*4882a593Smuzhiyun #define DSI_DIRECT_CMD_MAIN_SETTINGS_CMD_LP_EN BIT(21) 129*4882a593Smuzhiyun #define DSI_DIRECT_CMD_MAIN_SETTINGS_TRIGGER_VAL_SHIFT 24 130*4882a593Smuzhiyun #define DSI_DIRECT_CMD_MAIN_SETTINGS_TRIGGER_VAL_MASK 0x0F000000 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS 0x00000068 133*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CMD_TRANSMISSION BIT(0) 134*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_WRITE_COMPLETED BIT(1) 135*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_TRIGGER_COMPLETED BIT(2) 136*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_READ_COMPLETED BIT(3) 137*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_ACKNOWLEDGE_RECEIVED_SHIFT BIT(4) 138*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_ACKNOWLEDGE_WITH_ERR_RECEIVED BIT(5) 139*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_TRIGGER_RECEIVED BIT(6) 140*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_TE_RECEIVED BIT(7) 141*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_BTA_COMPLETED BIT(8) 142*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_BTA_FINISHED BIT(9) 143*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_READ_COMPLETED_WITH_ERR BIT(10) 144*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_TRIGGER_VAL_MASK 0x00007800 145*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_TRIGGER_VAL_SHIFT 11 146*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_ACK_VAL_SHIFT 16 147*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_ACK_VAL_MASK 0xFFFF0000 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun #define DSI_DIRECT_CMD_RD_INIT 0x0000006C 150*4882a593Smuzhiyun #define DSI_DIRECT_CMD_RD_INIT_RESET_SHIFT 0 151*4882a593Smuzhiyun #define DSI_DIRECT_CMD_RD_INIT_RESET_MASK 0xFFFFFFFF 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun #define DSI_DIRECT_CMD_WRDAT0 0x00000070 154*4882a593Smuzhiyun #define DSI_DIRECT_CMD_WRDAT1 0x00000074 155*4882a593Smuzhiyun #define DSI_DIRECT_CMD_WRDAT2 0x00000078 156*4882a593Smuzhiyun #define DSI_DIRECT_CMD_WRDAT3 0x0000007C 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun #define DSI_DIRECT_CMD_RDDAT 0x00000080 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #define DSI_DIRECT_CMD_RD_PROPERTY 0x00000084 161*4882a593Smuzhiyun #define DSI_DIRECT_CMD_RD_PROPERTY_RD_SIZE_SHIFT 0 162*4882a593Smuzhiyun #define DSI_DIRECT_CMD_RD_PROPERTY_RD_SIZE_MASK 0x0000FFFF 163*4882a593Smuzhiyun #define DSI_DIRECT_CMD_RD_PROPERTY_RD_ID_SHIFT 16 164*4882a593Smuzhiyun #define DSI_DIRECT_CMD_RD_PROPERTY_RD_ID_MASK 0x00030000 165*4882a593Smuzhiyun #define DSI_DIRECT_CMD_RD_PROPERTY_RD_DCSNOTGENERIC_SHIFT 18 166*4882a593Smuzhiyun #define DSI_DIRECT_CMD_RD_PROPERTY_RD_DCSNOTGENERIC_MASK 0x00040000 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun #define DSI_DIRECT_CMD_RD_STS 0x00000088 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL 0x00000090 171*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_START_MODE_SHIFT 0 172*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_START_MODE_MASK 0x00000003 173*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_STOP_MODE_SHIFT 2 174*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_STOP_MODE_MASK 0x0000000C 175*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_VID_ID_SHIFT 4 176*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_VID_ID_MASK 0x00000030 177*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_HEADER_SHIFT 6 178*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_HEADER_MASK 0x00000FC0 179*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_VID_PIXEL_MODE_16BITS 0 180*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_VID_PIXEL_MODE_18BITS BIT(12) 181*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_VID_PIXEL_MODE_18BITS_LOOSE BIT(13) 182*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_VID_PIXEL_MODE_24BITS (BIT(12) | BIT(13)) 183*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_BURST_MODE BIT(14) 184*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_SYNC_PULSE_ACTIVE BIT(15) 185*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_SYNC_PULSE_HORIZONTAL BIT(16) 186*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_REG_BLKLINE_MODE_NULL 0 187*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_REG_BLKLINE_MODE_BLANKING BIT(17) 188*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_REG_BLKLINE_MODE_LP_0 BIT(18) 189*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_REG_BLKLINE_MODE_LP_1 (BIT(17) | BIT(18)) 190*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_REG_BLKEOL_MODE_NULL 0 191*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_REG_BLKEOL_MODE_BLANKING BIT(19) 192*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_REG_BLKEOL_MODE_LP_0 BIT(20) 193*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_REG_BLKEOL_MODE_LP_1 (BIT(19) | BIT(20)) 194*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_RECOVERY_MODE_SHIFT 21 195*4882a593Smuzhiyun #define DSI_VID_MAIN_CTL_RECOVERY_MODE_MASK 0x00600000 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun #define DSI_VID_VSIZE 0x00000094 198*4882a593Smuzhiyun #define DSI_VID_VSIZE_VSA_LENGTH_SHIFT 0 199*4882a593Smuzhiyun #define DSI_VID_VSIZE_VSA_LENGTH_MASK 0x0000003F 200*4882a593Smuzhiyun #define DSI_VID_VSIZE_VBP_LENGTH_SHIFT 6 201*4882a593Smuzhiyun #define DSI_VID_VSIZE_VBP_LENGTH_MASK 0x00000FC0 202*4882a593Smuzhiyun #define DSI_VID_VSIZE_VFP_LENGTH_SHIFT 12 203*4882a593Smuzhiyun #define DSI_VID_VSIZE_VFP_LENGTH_MASK 0x000FF000 204*4882a593Smuzhiyun #define DSI_VID_VSIZE_VACT_LENGTH_SHIFT 20 205*4882a593Smuzhiyun #define DSI_VID_VSIZE_VACT_LENGTH_MASK 0x7FF00000 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun #define DSI_VID_HSIZE1 0x00000098 208*4882a593Smuzhiyun #define DSI_VID_HSIZE1_HSA_LENGTH_SHIFT 0 209*4882a593Smuzhiyun #define DSI_VID_HSIZE1_HSA_LENGTH_MASK 0x000003FF 210*4882a593Smuzhiyun #define DSI_VID_HSIZE1_HBP_LENGTH_SHIFT 10 211*4882a593Smuzhiyun #define DSI_VID_HSIZE1_HBP_LENGTH_MASK 0x000FFC00 212*4882a593Smuzhiyun #define DSI_VID_HSIZE1_HFP_LENGTH_SHIFT 20 213*4882a593Smuzhiyun #define DSI_VID_HSIZE1_HFP_LENGTH_MASK 0x7FF00000 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun #define DSI_VID_HSIZE2 0x0000009C 216*4882a593Smuzhiyun #define DSI_VID_HSIZE2_RGB_SIZE_SHIFT 0 217*4882a593Smuzhiyun #define DSI_VID_HSIZE2_RGB_SIZE_MASK 0x00001FFF 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun #define DSI_VID_BLKSIZE1 0x000000A0 220*4882a593Smuzhiyun #define DSI_VID_BLKSIZE1_BLKLINE_EVENT_PCK_SHIFT 0 221*4882a593Smuzhiyun #define DSI_VID_BLKSIZE1_BLKLINE_EVENT_PCK_MASK 0x00001FFF 222*4882a593Smuzhiyun #define DSI_VID_BLKSIZE1_BLKEOL_PCK_SHIFT 13 223*4882a593Smuzhiyun #define DSI_VID_BLKSIZE1_BLKEOL_PCK_MASK 0x03FFE000 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun #define DSI_VID_BLKSIZE2 0x000000A4 226*4882a593Smuzhiyun #define DSI_VID_BLKSIZE2_BLKLINE_PULSE_PCK_SHIFT 0 227*4882a593Smuzhiyun #define DSI_VID_BLKSIZE2_BLKLINE_PULSE_PCK_MASK 0x00001FFF 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun #define DSI_VID_PCK_TIME 0x000000A8 230*4882a593Smuzhiyun #define DSI_VID_PCK_TIME_BLKEOL_DURATION_SHIFT 0 231*4882a593Smuzhiyun #define DSI_VID_PCK_TIME_BLKEOL_DURATION_MASK 0x00000FFF 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun #define DSI_VID_DPHY_TIME 0x000000AC 234*4882a593Smuzhiyun #define DSI_VID_DPHY_TIME_REG_LINE_DURATION_SHIFT 0 235*4882a593Smuzhiyun #define DSI_VID_DPHY_TIME_REG_LINE_DURATION_MASK 0x00001FFF 236*4882a593Smuzhiyun #define DSI_VID_DPHY_TIME_REG_WAKEUP_TIME_SHIFT 13 237*4882a593Smuzhiyun #define DSI_VID_DPHY_TIME_REG_WAKEUP_TIME_MASK 0x00FFE000 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun #define DSI_VID_MODE_STS 0x000000BC 240*4882a593Smuzhiyun #define DSI_VID_MODE_STS_VSG_RUNNING BIT(0) 241*4882a593Smuzhiyun #define DSI_VID_MODE_STS_ERR_MISSING_DATA BIT(1) 242*4882a593Smuzhiyun #define DSI_VID_MODE_STS_ERR_MISSING_HSYNC BIT(2) 243*4882a593Smuzhiyun #define DSI_VID_MODE_STS_ERR_MISSING_VSYNC BIT(3) 244*4882a593Smuzhiyun #define DSI_VID_MODE_STS_REG_ERR_SMALL_LENGTH BIT(4) 245*4882a593Smuzhiyun #define DSI_VID_MODE_STS_REG_ERR_SMALL_HEIGHT BIT(5) 246*4882a593Smuzhiyun #define DSI_VID_MODE_STS_ERR_BURSTWRITE BIT(6) 247*4882a593Smuzhiyun #define DSI_VID_MODE_STS_ERR_LINEWRITE BIT(7) 248*4882a593Smuzhiyun #define DSI_VID_MODE_STS_ERR_LONGREAD BIT(8) 249*4882a593Smuzhiyun #define DSI_VID_MODE_STS_ERR_VRS_WRONG_LENGTH BIT(9) 250*4882a593Smuzhiyun #define DSI_VID_MODE_STS_VSG_RECOVERY BIT(10) 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun #define DSI_VID_VCA_SETTING1 0x000000C0 253*4882a593Smuzhiyun #define DSI_VID_VCA_SETTING1_MAX_BURST_LIMIT_SHIFT 0 254*4882a593Smuzhiyun #define DSI_VID_VCA_SETTING1_MAX_BURST_LIMIT_MASK 0x0000FFFF 255*4882a593Smuzhiyun #define DSI_VID_VCA_SETTING1_BURST_LP BIT(16) 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun #define DSI_VID_VCA_SETTING2 0x000000C4 258*4882a593Smuzhiyun #define DSI_VID_VCA_SETTING2_EXACT_BURST_LIMIT_SHIFT 0 259*4882a593Smuzhiyun #define DSI_VID_VCA_SETTING2_EXACT_BURST_LIMIT_MASK 0x0000FFFF 260*4882a593Smuzhiyun #define DSI_VID_VCA_SETTING2_MAX_LINE_LIMIT_SHIFT 16 261*4882a593Smuzhiyun #define DSI_VID_VCA_SETTING2_MAX_LINE_LIMIT_MASK 0xFFFF0000 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_CTL 0x000000F4 264*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_CTL_ERR_NO_TE_EN BIT(0) 265*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_CTL_ERR_TE_MISS_EN BIT(1) 266*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_CTL_ERR_SDI1_UNDERRUN_EN BIT(2) 267*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_CTL_ERR_SDI2_UNDERRUN_EN BIT(3) 268*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_CTL_ERR_UNWANTED_RD_EN BIT(4) 269*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_CTL_CSM_RUNNING_EN BIT(5) 270*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_CTL_ERR_NO_TE_EDGE BIT(16) 271*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_CTL_ERR_TE_MISS_EDGE BIT(17) 272*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_CTL_ERR_SDI1_UNDERRUN_EDGE BIT(18) 273*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_CTL_ERR_SDI2_UNDERRUN_EDGE BIT(19) 274*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_CTL_ERR_UNWANTED_RD_EDGE BIT(20) 275*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_CTL_CSM_RUNNING_EDGE BIT(21) 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL 0x000000F8 278*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL_CMD_TRANSMISSION_EN BIT(0) 279*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL_WRITE_COMPLETED_EN BIT(1) 280*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL_TRIGGER_COMPLETED_EN BIT(2) 281*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL_READ_COMPLETED_EN BIT(3) 282*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL_ACKNOWLEDGE_RECEIVED_EN BIT(4) 283*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL_ACKNOWLEDGE_WITH_ERR_EN BIT(5) 284*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL_TRIGGER_RECEIVED_EN BIT(6) 285*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL_TE_RECEIVED_EN BIT(7) 286*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL_BTA_COMPLETED_EN BIT(8) 287*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL_BTA_FINISHED_EN BIT(9) 288*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL_READ_COMPLETED_WITH_ERR_EN BIT(10) 289*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL_CMD_TRANSMISSION_EDGE BIT(16) 290*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL_WRITE_COMPLETED_EDGE BIT(17) 291*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL_TRIGGER_COMPLETED_EDGE BIT(18) 292*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL_READ_COMPLETED_EDGE BIT(19) 293*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL_ACKNOWLEDGE_RECEIVED_EDGE BIT(20) 294*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL_ACKNOWLEDGE_WITH_ERR_EDGE BIT(21) 295*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL_TRIGGER_RECEIVED_EDGE BIT(22) 296*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL_TE_RECEIVED_EDGE BIT(23) 297*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL_BTA_COMPLETED_EDGE BIT(24) 298*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL_BTA_FINISHED_EDGE BIT(25) 299*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CTL_READ_COMPLETED_WITH_ERR_EDGE BIT(26) 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CTL 0x00000100 302*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CTL_VSG_RUNNING BIT(0) 303*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CTL_ERR_MISSING_DATA BIT(1) 304*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CTL_ERR_MISSING_HSYNC BIT(2) 305*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CTL_ERR_MISSING_VSYNC BIT(3) 306*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CTL_REG_ERR_SMALL_LENGTH BIT(4) 307*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CTL_REG_ERR_SMALL_HEIGHT BIT(5) 308*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CTL_ERR_BURSTWRITE BIT(6) 309*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CTL_ERR_LONGWRITE BIT(7) 310*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CTL_ERR_LONGREAD BIT(8) 311*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CTL_ERR_VRS_WRONG_LENGTH BIT(9) 312*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CTL_VSG_RUNNING_EDGE BIT(16) 313*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CTL_ERR_MISSING_DATA_EDGE BIT(17) 314*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CTL_ERR_MISSING_HSYNC_EDGE BIT(18) 315*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CTL_ERR_MISSING_VSYNC_EDGE BIT(19) 316*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CTL_REG_ERR_SMALL_LENGTH_EDGE BIT(20) 317*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CTL_REG_ERR_SMALL_HEIGHT_EDGE BIT(21) 318*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CTL_ERR_BURSTWRITE_EDGE BIT(22) 319*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CTL_ERR_LONGWRITE_EDGE BIT(23) 320*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CTL_ERR_LONGREAD_EDGE BIT(24) 321*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CTL_ERR_VRS_WRONG_LENGTH_EDGE BIT(25) 322*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CTL_VSG_RECOVERY_EDGE BIT(26) 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun #define DSI_TG_STS_CTL 0x00000104 325*4882a593Smuzhiyun #define DSI_MCTL_DHPY_ERR_CTL 0x00000108 326*4882a593Smuzhiyun #define DSI_MCTL_MAIN_STS_CLR 0x00000110 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_CLR 0x00000114 329*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_CLR_ERR_NO_TE_CLR BIT(0) 330*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_CLR_ERR_TE_MISS_CLR BIT(1) 331*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_CLR_ERR_SDI1_UNDERRUN_CLR BIT(2) 332*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_CLR_ERR_SDI2_UNDERRUN_CLR BIT(3) 333*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_CLR_ERR_UNWANTED_RD_CLR BIT(4) 334*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_CLR_CSM_RUNNING_CLR BIT(5) 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CLR 0x00000118 337*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CLR_CMD_TRANSMISSION_CLR BIT(0) 338*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CLR_WRITE_COMPLETED_CLR BIT(1) 339*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CLR_TRIGGER_COMPLETED_CLR BIT(2) 340*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CLR_READ_COMPLETED_CLR BIT(3) 341*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CLR_ACKNOWLEDGE_RECEIVED_CLR BIT(4) 342*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CLR_ACKNOWLEDGE_WITH_ERR_RECEIVED_CLR BIT(5) 343*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CLR_TRIGGER_RECEIVED_CLR BIT(6) 344*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CLR_TE_RECEIVED_CLR BIT(7) 345*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CLR_BTA_COMPLETED_CLR BIT(8) 346*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CLR_BTA_FINISHED_CLR BIT(9) 347*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_CLR_READ_COMPLETED_WITH_ERR_CLR BIT(10) 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun #define DSI_DIRECT_CMD_RD_STS_CLR 0x0000011C 350*4882a593Smuzhiyun #define DSI_VID_MODE_STS_CLR 0x00000120 351*4882a593Smuzhiyun #define DSI_TG_STS_CLR 0x00000124 352*4882a593Smuzhiyun #define DSI_MCTL_DPHY_ERR_CLR 0x00000128 353*4882a593Smuzhiyun #define DSI_MCTL_MAIN_STS_FLAG 0x00000130 354*4882a593Smuzhiyun #define DSI_CMD_MODE_STS_FLAG 0x00000134 355*4882a593Smuzhiyun #define DSI_DIRECT_CMD_STS_FLAG 0x00000138 356*4882a593Smuzhiyun #define DSI_DIRECT_CMD_RD_STS_FLAG 0x0000013C 357*4882a593Smuzhiyun #define DSI_VID_MODE_STS_FLAG 0x00000140 358*4882a593Smuzhiyun #define DSI_TG_STS_FLAG 0x00000144 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun #define DSI_DPHY_LANES_TRIM 0x00000150 361*4882a593Smuzhiyun #define DSI_DPHY_LANES_TRIM_DPHY_SKEW_DAT1_SHIFT 0 362*4882a593Smuzhiyun #define DSI_DPHY_LANES_TRIM_DPHY_SKEW_DAT1_MASK 0x00000003 363*4882a593Smuzhiyun #define DSI_DPHY_LANES_TRIM_DPHY_CD_OFF_DAT1 BIT(2) 364*4882a593Smuzhiyun #define DSI_DPHY_LANES_TRIM_DPHY_HSTX_SLEWRATE_UP_DAT1 BIT(3) 365*4882a593Smuzhiyun #define DSI_DPHY_LANES_TRIM_DPHY_HSTX_SLEWRATE_DOWN_DAT1 BIT(4) 366*4882a593Smuzhiyun #define DSI_DPHY_LANES_TRIM_DPHY_TEST_RESERVED_1_DAT1 BIT(5) 367*4882a593Smuzhiyun #define DSI_DPHY_LANES_TRIM_DPHY_SKEW_CLK_SHIFT 6 368*4882a593Smuzhiyun #define DSI_DPHY_LANES_TRIM_DPHY_SKEW_CLK_MASK 0x000000C0 369*4882a593Smuzhiyun #define DSI_DPHY_LANES_TRIM_DPHY_LP_RX_VIL_CLK_SHIFT 8 370*4882a593Smuzhiyun #define DSI_DPHY_LANES_TRIM_DPHY_LP_RX_VIL_CLK_MASK 0x00000300 371*4882a593Smuzhiyun #define DSI_DPHY_LANES_TRIM_DPHY_LP_TX_SLEWRATE_CLK_SHIFT 10 372*4882a593Smuzhiyun #define DSI_DPHY_LANES_TRIM_DPHY_LP_TX_SLEWRATE_CLK_MASK 0x00000C00 373*4882a593Smuzhiyun #define DSI_DPHY_LANES_TRIM_DPHY_SPECS_90_81B_0_81 0 374*4882a593Smuzhiyun #define DSI_DPHY_LANES_TRIM_DPHY_SPECS_90_81B_0_90 BIT(12) 375*4882a593Smuzhiyun #define DSI_DPHY_LANES_TRIM_DPHY_HSTX_SLEWRATE_UP_CLK BIT(13) 376*4882a593Smuzhiyun #define DSI_DPHY_LANES_TRIM_DPHY_HSTX_SLEWRATE_DOWN_CLK BIT(14) 377*4882a593Smuzhiyun #define DSI_DPHY_LANES_TRIM_DPHY_TEST_RESERVED_1_CLK BIT(15) 378*4882a593Smuzhiyun #define DSI_DPHY_LANES_TRIM_DPHY_SKEW_DAT2 BIT(16) 379*4882a593Smuzhiyun #define DSI_DPHY_LANES_TRIM_DPHY_HSTX_SLEWRATE_UP_DAT2 BIT(18) 380*4882a593Smuzhiyun #define DSI_DPHY_LANES_TRIM_DPHY_HSTX_SLEWRATE_DOWN_DAT2 BIT(19) 381*4882a593Smuzhiyun #define DSI_DPHY_LANES_TRIM_DPHY_TEST_RESERVED_1_DAT2 BIT(20) 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun #define DSI_ID_REG 0x00000FF0 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun #endif /* __DRM_MCDE_DSI_REGS */ 386