xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/mcde/mcde_drv.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2018 Linus Walleij <linus.walleij@linaro.org>
4*4882a593Smuzhiyun  * Parts of this file were based on the MCDE driver by Marcus Lorentzon
5*4882a593Smuzhiyun  * (C) ST-Ericsson SA 2013
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /**
9*4882a593Smuzhiyun  * DOC: ST-Ericsson MCDE Driver
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The MCDE (short for multi-channel display engine) is a graphics
12*4882a593Smuzhiyun  * controller found in the Ux500 chipsets, such as NovaThor U8500.
13*4882a593Smuzhiyun  * It was initially conceptualized by ST Microelectronics for the
14*4882a593Smuzhiyun  * successor of the Nomadik line, STn8500 but productified in the
15*4882a593Smuzhiyun  * ST-Ericsson U8500 where is was used for mass-market deployments
16*4882a593Smuzhiyun  * in Android phones from Samsung and Sony Ericsson.
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  * It can do 1080p30 on SDTV CCIR656, DPI-2, DBI-2 or DSI for
19*4882a593Smuzhiyun  * panels with or without frame buffering and can convert most
20*4882a593Smuzhiyun  * input formats including most variants of RGB and YUV.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * The hardware has four display pipes, and the layout is a little
23*4882a593Smuzhiyun  * bit like this::
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  *   Memory     -> Overlay -> Channel -> FIFO -> 5 formatters -> DSI/DPI
26*4882a593Smuzhiyun  *   External      0..5       0..3       A,B,    3 x DSI         bridge
27*4882a593Smuzhiyun  *   source 0..9                         C0,C1   2 x DPI
28*4882a593Smuzhiyun  *
29*4882a593Smuzhiyun  * FIFOs A and B are for LCD and HDMI while FIFO CO/C1 are for
30*4882a593Smuzhiyun  * panels with embedded buffer.
31*4882a593Smuzhiyun  * 3 of the formatters are for DSI.
32*4882a593Smuzhiyun  * 2 of the formatters are for DPI.
33*4882a593Smuzhiyun  *
34*4882a593Smuzhiyun  * Behind the formatters are the DSI or DPI ports that route to
35*4882a593Smuzhiyun  * the external pins of the chip. As there are 3 DSI ports and one
36*4882a593Smuzhiyun  * DPI port, it is possible to configure up to 4 display pipelines
37*4882a593Smuzhiyun  * (effectively using channels 0..3) for concurrent use.
38*4882a593Smuzhiyun  *
39*4882a593Smuzhiyun  * In the current DRM/KMS setup, we use one external source, one overlay,
40*4882a593Smuzhiyun  * one FIFO and one formatter which we connect to the simple CMA framebuffer
41*4882a593Smuzhiyun  * helpers. We then provide a bridge to the DSI port, and on the DSI port
42*4882a593Smuzhiyun  * bridge we connect hang a panel bridge or other bridge. This may be subject
43*4882a593Smuzhiyun  * to change as we exploit more of the hardware capabilities.
44*4882a593Smuzhiyun  *
45*4882a593Smuzhiyun  * TODO:
46*4882a593Smuzhiyun  *
47*4882a593Smuzhiyun  * - Enabled damaged rectangles using drm_plane_enable_fb_damage_clips()
48*4882a593Smuzhiyun  *   so we can selectively just transmit the damaged area to a
49*4882a593Smuzhiyun  *   command-only display.
50*4882a593Smuzhiyun  * - Enable mixing of more planes, possibly at the cost of moving away
51*4882a593Smuzhiyun  *   from using the simple framebuffer pipeline.
52*4882a593Smuzhiyun  * - Enable output to bridges such as the AV8100 HDMI encoder from
53*4882a593Smuzhiyun  *   the DSI bridge.
54*4882a593Smuzhiyun  */
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #include <linux/clk.h>
57*4882a593Smuzhiyun #include <linux/component.h>
58*4882a593Smuzhiyun #include <linux/dma-buf.h>
59*4882a593Smuzhiyun #include <linux/irq.h>
60*4882a593Smuzhiyun #include <linux/io.h>
61*4882a593Smuzhiyun #include <linux/module.h>
62*4882a593Smuzhiyun #include <linux/of_platform.h>
63*4882a593Smuzhiyun #include <linux/platform_device.h>
64*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
65*4882a593Smuzhiyun #include <linux/slab.h>
66*4882a593Smuzhiyun #include <linux/delay.h>
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
69*4882a593Smuzhiyun #include <drm/drm_bridge.h>
70*4882a593Smuzhiyun #include <drm/drm_drv.h>
71*4882a593Smuzhiyun #include <drm/drm_fb_cma_helper.h>
72*4882a593Smuzhiyun #include <drm/drm_fb_helper.h>
73*4882a593Smuzhiyun #include <drm/drm_gem.h>
74*4882a593Smuzhiyun #include <drm/drm_gem_cma_helper.h>
75*4882a593Smuzhiyun #include <drm/drm_gem_framebuffer_helper.h>
76*4882a593Smuzhiyun #include <drm/drm_managed.h>
77*4882a593Smuzhiyun #include <drm/drm_of.h>
78*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
79*4882a593Smuzhiyun #include <drm/drm_panel.h>
80*4882a593Smuzhiyun #include <drm/drm_vblank.h>
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #include "mcde_drm.h"
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define DRIVER_DESC	"DRM module for MCDE"
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define MCDE_PID 0x000001FC
87*4882a593Smuzhiyun #define MCDE_PID_METALFIX_VERSION_SHIFT 0
88*4882a593Smuzhiyun #define MCDE_PID_METALFIX_VERSION_MASK 0x000000FF
89*4882a593Smuzhiyun #define MCDE_PID_DEVELOPMENT_VERSION_SHIFT 8
90*4882a593Smuzhiyun #define MCDE_PID_DEVELOPMENT_VERSION_MASK 0x0000FF00
91*4882a593Smuzhiyun #define MCDE_PID_MINOR_VERSION_SHIFT 16
92*4882a593Smuzhiyun #define MCDE_PID_MINOR_VERSION_MASK 0x00FF0000
93*4882a593Smuzhiyun #define MCDE_PID_MAJOR_VERSION_SHIFT 24
94*4882a593Smuzhiyun #define MCDE_PID_MAJOR_VERSION_MASK 0xFF000000
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun static const struct drm_mode_config_funcs mcde_mode_config_funcs = {
97*4882a593Smuzhiyun 	.fb_create = drm_gem_fb_create_with_dirty,
98*4882a593Smuzhiyun 	.atomic_check = drm_atomic_helper_check,
99*4882a593Smuzhiyun 	.atomic_commit = drm_atomic_helper_commit,
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun static const struct drm_mode_config_helper_funcs mcde_mode_config_helpers = {
103*4882a593Smuzhiyun 	/*
104*4882a593Smuzhiyun 	 * Using this function is necessary to commit atomic updates
105*4882a593Smuzhiyun 	 * that need the CRTC to be enabled before a commit, as is
106*4882a593Smuzhiyun 	 * the case with e.g. DSI displays.
107*4882a593Smuzhiyun 	 */
108*4882a593Smuzhiyun 	.atomic_commit_tail = drm_atomic_helper_commit_tail_rpm,
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
mcde_irq(int irq,void * data)111*4882a593Smuzhiyun static irqreturn_t mcde_irq(int irq, void *data)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	struct mcde *mcde = data;
114*4882a593Smuzhiyun 	u32 val;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	val = readl(mcde->regs + MCDE_MISERR);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	mcde_display_irq(mcde);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	if (val)
121*4882a593Smuzhiyun 		dev_info(mcde->dev, "some error IRQ\n");
122*4882a593Smuzhiyun 	writel(val, mcde->regs + MCDE_RISERR);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	return IRQ_HANDLED;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
mcde_modeset_init(struct drm_device * drm)127*4882a593Smuzhiyun static int mcde_modeset_init(struct drm_device *drm)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	struct drm_mode_config *mode_config;
130*4882a593Smuzhiyun 	struct mcde *mcde = to_mcde(drm);
131*4882a593Smuzhiyun 	int ret;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	if (!mcde->bridge) {
134*4882a593Smuzhiyun 		dev_err(drm->dev, "no display output bridge yet\n");
135*4882a593Smuzhiyun 		return -EPROBE_DEFER;
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	mode_config = &drm->mode_config;
139*4882a593Smuzhiyun 	mode_config->funcs = &mcde_mode_config_funcs;
140*4882a593Smuzhiyun 	mode_config->helper_private = &mcde_mode_config_helpers;
141*4882a593Smuzhiyun 	/* This hardware can do 1080p */
142*4882a593Smuzhiyun 	mode_config->min_width = 1;
143*4882a593Smuzhiyun 	mode_config->max_width = 1920;
144*4882a593Smuzhiyun 	mode_config->min_height = 1;
145*4882a593Smuzhiyun 	mode_config->max_height = 1080;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	ret = drm_vblank_init(drm, 1);
148*4882a593Smuzhiyun 	if (ret) {
149*4882a593Smuzhiyun 		dev_err(drm->dev, "failed to init vblank\n");
150*4882a593Smuzhiyun 		return ret;
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	ret = mcde_display_init(drm);
154*4882a593Smuzhiyun 	if (ret) {
155*4882a593Smuzhiyun 		dev_err(drm->dev, "failed to init display\n");
156*4882a593Smuzhiyun 		return ret;
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/*
160*4882a593Smuzhiyun 	 * Attach the DSI bridge
161*4882a593Smuzhiyun 	 *
162*4882a593Smuzhiyun 	 * TODO: when adding support for the DPI bridge or several DSI bridges,
163*4882a593Smuzhiyun 	 * we selectively connect the bridge(s) here instead of this simple
164*4882a593Smuzhiyun 	 * attachment.
165*4882a593Smuzhiyun 	 */
166*4882a593Smuzhiyun 	ret = drm_simple_display_pipe_attach_bridge(&mcde->pipe,
167*4882a593Smuzhiyun 						    mcde->bridge);
168*4882a593Smuzhiyun 	if (ret) {
169*4882a593Smuzhiyun 		dev_err(drm->dev, "failed to attach display output bridge\n");
170*4882a593Smuzhiyun 		return ret;
171*4882a593Smuzhiyun 	}
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	drm_mode_config_reset(drm);
174*4882a593Smuzhiyun 	drm_kms_helper_poll_init(drm);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	return 0;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun DEFINE_DRM_GEM_CMA_FOPS(drm_fops);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun static struct drm_driver mcde_drm_driver = {
182*4882a593Smuzhiyun 	.driver_features =
183*4882a593Smuzhiyun 		DRIVER_MODESET | DRIVER_GEM | DRIVER_ATOMIC,
184*4882a593Smuzhiyun 	.lastclose = drm_fb_helper_lastclose,
185*4882a593Smuzhiyun 	.ioctls = NULL,
186*4882a593Smuzhiyun 	.fops = &drm_fops,
187*4882a593Smuzhiyun 	.name = "mcde",
188*4882a593Smuzhiyun 	.desc = DRIVER_DESC,
189*4882a593Smuzhiyun 	.date = "20180529",
190*4882a593Smuzhiyun 	.major = 1,
191*4882a593Smuzhiyun 	.minor = 0,
192*4882a593Smuzhiyun 	.patchlevel = 0,
193*4882a593Smuzhiyun 	DRM_GEM_CMA_DRIVER_OPS,
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun 
mcde_drm_bind(struct device * dev)196*4882a593Smuzhiyun static int mcde_drm_bind(struct device *dev)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	struct drm_device *drm = dev_get_drvdata(dev);
199*4882a593Smuzhiyun 	int ret;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	ret = drmm_mode_config_init(drm);
202*4882a593Smuzhiyun 	if (ret)
203*4882a593Smuzhiyun 		return ret;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	ret = component_bind_all(drm->dev, drm);
206*4882a593Smuzhiyun 	if (ret) {
207*4882a593Smuzhiyun 		dev_err(dev, "can't bind component devices\n");
208*4882a593Smuzhiyun 		return ret;
209*4882a593Smuzhiyun 	}
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	ret = mcde_modeset_init(drm);
212*4882a593Smuzhiyun 	if (ret)
213*4882a593Smuzhiyun 		goto unbind;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	ret = drm_dev_register(drm, 0);
216*4882a593Smuzhiyun 	if (ret < 0)
217*4882a593Smuzhiyun 		goto unbind;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	drm_fbdev_generic_setup(drm, 32);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	return 0;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun unbind:
224*4882a593Smuzhiyun 	component_unbind_all(drm->dev, drm);
225*4882a593Smuzhiyun 	return ret;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
mcde_drm_unbind(struct device * dev)228*4882a593Smuzhiyun static void mcde_drm_unbind(struct device *dev)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	struct drm_device *drm = dev_get_drvdata(dev);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	drm_dev_unregister(drm);
233*4882a593Smuzhiyun 	drm_atomic_helper_shutdown(drm);
234*4882a593Smuzhiyun 	component_unbind_all(drm->dev, drm);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun static const struct component_master_ops mcde_drm_comp_ops = {
238*4882a593Smuzhiyun 	.bind = mcde_drm_bind,
239*4882a593Smuzhiyun 	.unbind = mcde_drm_unbind,
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun static struct platform_driver *const mcde_component_drivers[] = {
243*4882a593Smuzhiyun 	&mcde_dsi_driver,
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun 
mcde_compare_dev(struct device * dev,void * data)246*4882a593Smuzhiyun static int mcde_compare_dev(struct device *dev, void *data)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	return dev == data;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
mcde_probe(struct platform_device * pdev)251*4882a593Smuzhiyun static int mcde_probe(struct platform_device *pdev)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
254*4882a593Smuzhiyun 	struct drm_device *drm;
255*4882a593Smuzhiyun 	struct mcde *mcde;
256*4882a593Smuzhiyun 	struct component_match *match = NULL;
257*4882a593Smuzhiyun 	struct resource *res;
258*4882a593Smuzhiyun 	u32 pid;
259*4882a593Smuzhiyun 	int irq;
260*4882a593Smuzhiyun 	int ret;
261*4882a593Smuzhiyun 	int i;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	mcde = devm_drm_dev_alloc(dev, &mcde_drm_driver, struct mcde, drm);
264*4882a593Smuzhiyun 	if (IS_ERR(mcde))
265*4882a593Smuzhiyun 		return PTR_ERR(mcde);
266*4882a593Smuzhiyun 	drm = &mcde->drm;
267*4882a593Smuzhiyun 	mcde->dev = dev;
268*4882a593Smuzhiyun 	platform_set_drvdata(pdev, drm);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	/* First obtain and turn on the main power */
271*4882a593Smuzhiyun 	mcde->epod = devm_regulator_get(dev, "epod");
272*4882a593Smuzhiyun 	if (IS_ERR(mcde->epod)) {
273*4882a593Smuzhiyun 		ret = PTR_ERR(mcde->epod);
274*4882a593Smuzhiyun 		dev_err(dev, "can't get EPOD regulator\n");
275*4882a593Smuzhiyun 		return ret;
276*4882a593Smuzhiyun 	}
277*4882a593Smuzhiyun 	ret = regulator_enable(mcde->epod);
278*4882a593Smuzhiyun 	if (ret) {
279*4882a593Smuzhiyun 		dev_err(dev, "can't enable EPOD regulator\n");
280*4882a593Smuzhiyun 		return ret;
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun 	mcde->vana = devm_regulator_get(dev, "vana");
283*4882a593Smuzhiyun 	if (IS_ERR(mcde->vana)) {
284*4882a593Smuzhiyun 		ret = PTR_ERR(mcde->vana);
285*4882a593Smuzhiyun 		dev_err(dev, "can't get VANA regulator\n");
286*4882a593Smuzhiyun 		goto regulator_epod_off;
287*4882a593Smuzhiyun 	}
288*4882a593Smuzhiyun 	ret = regulator_enable(mcde->vana);
289*4882a593Smuzhiyun 	if (ret) {
290*4882a593Smuzhiyun 		dev_err(dev, "can't enable VANA regulator\n");
291*4882a593Smuzhiyun 		goto regulator_epod_off;
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 	/*
294*4882a593Smuzhiyun 	 * The vendor code uses ESRAM (onchip RAM) and need to activate
295*4882a593Smuzhiyun 	 * the v-esram34 regulator, but we don't use that yet
296*4882a593Smuzhiyun 	 */
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	/* Clock the silicon so we can access the registers */
299*4882a593Smuzhiyun 	mcde->mcde_clk = devm_clk_get(dev, "mcde");
300*4882a593Smuzhiyun 	if (IS_ERR(mcde->mcde_clk)) {
301*4882a593Smuzhiyun 		dev_err(dev, "unable to get MCDE main clock\n");
302*4882a593Smuzhiyun 		ret = PTR_ERR(mcde->mcde_clk);
303*4882a593Smuzhiyun 		goto regulator_off;
304*4882a593Smuzhiyun 	}
305*4882a593Smuzhiyun 	ret = clk_prepare_enable(mcde->mcde_clk);
306*4882a593Smuzhiyun 	if (ret) {
307*4882a593Smuzhiyun 		dev_err(dev, "failed to enable MCDE main clock\n");
308*4882a593Smuzhiyun 		goto regulator_off;
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun 	dev_info(dev, "MCDE clk rate %lu Hz\n", clk_get_rate(mcde->mcde_clk));
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	mcde->lcd_clk = devm_clk_get(dev, "lcd");
313*4882a593Smuzhiyun 	if (IS_ERR(mcde->lcd_clk)) {
314*4882a593Smuzhiyun 		dev_err(dev, "unable to get LCD clock\n");
315*4882a593Smuzhiyun 		ret = PTR_ERR(mcde->lcd_clk);
316*4882a593Smuzhiyun 		goto clk_disable;
317*4882a593Smuzhiyun 	}
318*4882a593Smuzhiyun 	mcde->hdmi_clk = devm_clk_get(dev, "hdmi");
319*4882a593Smuzhiyun 	if (IS_ERR(mcde->hdmi_clk)) {
320*4882a593Smuzhiyun 		dev_err(dev, "unable to get HDMI clock\n");
321*4882a593Smuzhiyun 		ret = PTR_ERR(mcde->hdmi_clk);
322*4882a593Smuzhiyun 		goto clk_disable;
323*4882a593Smuzhiyun 	}
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
326*4882a593Smuzhiyun 	mcde->regs = devm_ioremap_resource(dev, res);
327*4882a593Smuzhiyun 	if (IS_ERR(mcde->regs)) {
328*4882a593Smuzhiyun 		dev_err(dev, "no MCDE regs\n");
329*4882a593Smuzhiyun 		ret = -EINVAL;
330*4882a593Smuzhiyun 		goto clk_disable;
331*4882a593Smuzhiyun 	}
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
334*4882a593Smuzhiyun 	if (irq < 0) {
335*4882a593Smuzhiyun 		ret = irq;
336*4882a593Smuzhiyun 		goto clk_disable;
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	ret = devm_request_irq(dev, irq, mcde_irq, 0, "mcde", mcde);
340*4882a593Smuzhiyun 	if (ret) {
341*4882a593Smuzhiyun 		dev_err(dev, "failed to request irq %d\n", ret);
342*4882a593Smuzhiyun 		goto clk_disable;
343*4882a593Smuzhiyun 	}
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	/*
346*4882a593Smuzhiyun 	 * Check hardware revision, we only support U8500v2 version
347*4882a593Smuzhiyun 	 * as this was the only version used for mass market deployment,
348*4882a593Smuzhiyun 	 * but surely you can add more versions if you have them and
349*4882a593Smuzhiyun 	 * need them.
350*4882a593Smuzhiyun 	 */
351*4882a593Smuzhiyun 	pid = readl(mcde->regs + MCDE_PID);
352*4882a593Smuzhiyun 	dev_info(dev, "found MCDE HW revision %d.%d (dev %d, metal fix %d)\n",
353*4882a593Smuzhiyun 		 (pid & MCDE_PID_MAJOR_VERSION_MASK)
354*4882a593Smuzhiyun 		 >> MCDE_PID_MAJOR_VERSION_SHIFT,
355*4882a593Smuzhiyun 		 (pid & MCDE_PID_MINOR_VERSION_MASK)
356*4882a593Smuzhiyun 		 >> MCDE_PID_MINOR_VERSION_SHIFT,
357*4882a593Smuzhiyun 		 (pid & MCDE_PID_DEVELOPMENT_VERSION_MASK)
358*4882a593Smuzhiyun 		 >> MCDE_PID_DEVELOPMENT_VERSION_SHIFT,
359*4882a593Smuzhiyun 		 (pid & MCDE_PID_METALFIX_VERSION_MASK)
360*4882a593Smuzhiyun 		 >> MCDE_PID_METALFIX_VERSION_SHIFT);
361*4882a593Smuzhiyun 	if (pid != 0x03000800) {
362*4882a593Smuzhiyun 		dev_err(dev, "unsupported hardware revision\n");
363*4882a593Smuzhiyun 		ret = -ENODEV;
364*4882a593Smuzhiyun 		goto clk_disable;
365*4882a593Smuzhiyun 	}
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	/* Disable and clear any pending interrupts */
368*4882a593Smuzhiyun 	mcde_display_disable_irqs(mcde);
369*4882a593Smuzhiyun 	writel(0, mcde->regs + MCDE_IMSCERR);
370*4882a593Smuzhiyun 	writel(0xFFFFFFFF, mcde->regs + MCDE_RISERR);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	/* Spawn child devices for the DSI ports */
373*4882a593Smuzhiyun 	devm_of_platform_populate(dev);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	/* Create something that will match the subdrivers when we bind */
376*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(mcde_component_drivers); i++) {
377*4882a593Smuzhiyun 		struct device_driver *drv = &mcde_component_drivers[i]->driver;
378*4882a593Smuzhiyun 		struct device *p = NULL, *d;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 		while ((d = platform_find_device_by_driver(p, drv))) {
381*4882a593Smuzhiyun 			put_device(p);
382*4882a593Smuzhiyun 			component_match_add(dev, &match, mcde_compare_dev, d);
383*4882a593Smuzhiyun 			p = d;
384*4882a593Smuzhiyun 		}
385*4882a593Smuzhiyun 		put_device(p);
386*4882a593Smuzhiyun 	}
387*4882a593Smuzhiyun 	if (!match) {
388*4882a593Smuzhiyun 		dev_err(dev, "no matching components\n");
389*4882a593Smuzhiyun 		ret = -ENODEV;
390*4882a593Smuzhiyun 		goto clk_disable;
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 	if (IS_ERR(match)) {
393*4882a593Smuzhiyun 		dev_err(dev, "could not create component match\n");
394*4882a593Smuzhiyun 		ret = PTR_ERR(match);
395*4882a593Smuzhiyun 		goto clk_disable;
396*4882a593Smuzhiyun 	}
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	/*
399*4882a593Smuzhiyun 	 * Perform an invasive reset of the MCDE and all blocks by
400*4882a593Smuzhiyun 	 * cutting the power to the subsystem, then bring it back up
401*4882a593Smuzhiyun 	 * later when we enable the display as a result of
402*4882a593Smuzhiyun 	 * component_master_add_with_match().
403*4882a593Smuzhiyun 	 */
404*4882a593Smuzhiyun 	ret = regulator_disable(mcde->epod);
405*4882a593Smuzhiyun 	if (ret) {
406*4882a593Smuzhiyun 		dev_err(dev, "can't disable EPOD regulator\n");
407*4882a593Smuzhiyun 		return ret;
408*4882a593Smuzhiyun 	}
409*4882a593Smuzhiyun 	/* Wait 50 ms so we are sure we cut the power */
410*4882a593Smuzhiyun 	usleep_range(50000, 70000);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	ret = component_master_add_with_match(&pdev->dev, &mcde_drm_comp_ops,
413*4882a593Smuzhiyun 					      match);
414*4882a593Smuzhiyun 	if (ret) {
415*4882a593Smuzhiyun 		dev_err(dev, "failed to add component master\n");
416*4882a593Smuzhiyun 		/*
417*4882a593Smuzhiyun 		 * The EPOD regulator is already disabled at this point so some
418*4882a593Smuzhiyun 		 * special errorpath code is needed
419*4882a593Smuzhiyun 		 */
420*4882a593Smuzhiyun 		clk_disable_unprepare(mcde->mcde_clk);
421*4882a593Smuzhiyun 		regulator_disable(mcde->vana);
422*4882a593Smuzhiyun 		return ret;
423*4882a593Smuzhiyun 	}
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	return 0;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun clk_disable:
428*4882a593Smuzhiyun 	clk_disable_unprepare(mcde->mcde_clk);
429*4882a593Smuzhiyun regulator_off:
430*4882a593Smuzhiyun 	regulator_disable(mcde->vana);
431*4882a593Smuzhiyun regulator_epod_off:
432*4882a593Smuzhiyun 	regulator_disable(mcde->epod);
433*4882a593Smuzhiyun 	return ret;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
mcde_remove(struct platform_device * pdev)437*4882a593Smuzhiyun static int mcde_remove(struct platform_device *pdev)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	struct drm_device *drm = platform_get_drvdata(pdev);
440*4882a593Smuzhiyun 	struct mcde *mcde = to_mcde(drm);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	component_master_del(&pdev->dev, &mcde_drm_comp_ops);
443*4882a593Smuzhiyun 	clk_disable_unprepare(mcde->mcde_clk);
444*4882a593Smuzhiyun 	regulator_disable(mcde->vana);
445*4882a593Smuzhiyun 	regulator_disable(mcde->epod);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	return 0;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun static const struct of_device_id mcde_of_match[] = {
451*4882a593Smuzhiyun 	{
452*4882a593Smuzhiyun 		.compatible = "ste,mcde",
453*4882a593Smuzhiyun 	},
454*4882a593Smuzhiyun 	{},
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun static struct platform_driver mcde_driver = {
458*4882a593Smuzhiyun 	.driver = {
459*4882a593Smuzhiyun 		.name           = "mcde",
460*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(mcde_of_match),
461*4882a593Smuzhiyun 	},
462*4882a593Smuzhiyun 	.probe = mcde_probe,
463*4882a593Smuzhiyun 	.remove = mcde_remove,
464*4882a593Smuzhiyun };
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun static struct platform_driver *const component_drivers[] = {
467*4882a593Smuzhiyun 	&mcde_dsi_driver,
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun 
mcde_drm_register(void)470*4882a593Smuzhiyun static int __init mcde_drm_register(void)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun 	int ret;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	ret = platform_register_drivers(component_drivers,
475*4882a593Smuzhiyun 					ARRAY_SIZE(component_drivers));
476*4882a593Smuzhiyun 	if (ret)
477*4882a593Smuzhiyun 		return ret;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	return platform_driver_register(&mcde_driver);
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
mcde_drm_unregister(void)482*4882a593Smuzhiyun static void __exit mcde_drm_unregister(void)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	platform_unregister_drivers(component_drivers,
485*4882a593Smuzhiyun 				    ARRAY_SIZE(component_drivers));
486*4882a593Smuzhiyun 	platform_driver_unregister(&mcde_driver);
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun module_init(mcde_drm_register);
490*4882a593Smuzhiyun module_exit(mcde_drm_unregister);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun MODULE_ALIAS("platform:mcde-drm");
493*4882a593Smuzhiyun MODULE_DESCRIPTION(DRIVER_DESC);
494*4882a593Smuzhiyun MODULE_AUTHOR("Linus Walleij <linus.walleij@linaro.org>");
495*4882a593Smuzhiyun MODULE_LICENSE("GPL");
496