xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/mcde/mcde_display.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2018 Linus Walleij <linus.walleij@linaro.org>
4*4882a593Smuzhiyun  * Parts of this file were based on the MCDE driver by Marcus Lorentzon
5*4882a593Smuzhiyun  * (C) ST-Ericsson SA 2013
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/dma-buf.h>
10*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <drm/drm_device.h>
13*4882a593Smuzhiyun #include <drm/drm_fb_cma_helper.h>
14*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
15*4882a593Smuzhiyun #include <drm/drm_gem_cma_helper.h>
16*4882a593Smuzhiyun #include <drm/drm_gem_framebuffer_helper.h>
17*4882a593Smuzhiyun #include <drm/drm_mipi_dsi.h>
18*4882a593Smuzhiyun #include <drm/drm_simple_kms_helper.h>
19*4882a593Smuzhiyun #include <drm/drm_vblank.h>
20*4882a593Smuzhiyun #include <video/mipi_display.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "mcde_drm.h"
23*4882a593Smuzhiyun #include "mcde_display_regs.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun enum mcde_fifo {
26*4882a593Smuzhiyun 	MCDE_FIFO_A,
27*4882a593Smuzhiyun 	MCDE_FIFO_B,
28*4882a593Smuzhiyun 	/* TODO: implement FIFO C0 and FIFO C1 */
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun enum mcde_channel {
32*4882a593Smuzhiyun 	MCDE_CHANNEL_0 = 0,
33*4882a593Smuzhiyun 	MCDE_CHANNEL_1,
34*4882a593Smuzhiyun 	MCDE_CHANNEL_2,
35*4882a593Smuzhiyun 	MCDE_CHANNEL_3,
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun enum mcde_extsrc {
39*4882a593Smuzhiyun 	MCDE_EXTSRC_0 = 0,
40*4882a593Smuzhiyun 	MCDE_EXTSRC_1,
41*4882a593Smuzhiyun 	MCDE_EXTSRC_2,
42*4882a593Smuzhiyun 	MCDE_EXTSRC_3,
43*4882a593Smuzhiyun 	MCDE_EXTSRC_4,
44*4882a593Smuzhiyun 	MCDE_EXTSRC_5,
45*4882a593Smuzhiyun 	MCDE_EXTSRC_6,
46*4882a593Smuzhiyun 	MCDE_EXTSRC_7,
47*4882a593Smuzhiyun 	MCDE_EXTSRC_8,
48*4882a593Smuzhiyun 	MCDE_EXTSRC_9,
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun enum mcde_overlay {
52*4882a593Smuzhiyun 	MCDE_OVERLAY_0 = 0,
53*4882a593Smuzhiyun 	MCDE_OVERLAY_1,
54*4882a593Smuzhiyun 	MCDE_OVERLAY_2,
55*4882a593Smuzhiyun 	MCDE_OVERLAY_3,
56*4882a593Smuzhiyun 	MCDE_OVERLAY_4,
57*4882a593Smuzhiyun 	MCDE_OVERLAY_5,
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun enum mcde_dsi_formatter {
61*4882a593Smuzhiyun 	MCDE_DSI_FORMATTER_0 = 0,
62*4882a593Smuzhiyun 	MCDE_DSI_FORMATTER_1,
63*4882a593Smuzhiyun 	MCDE_DSI_FORMATTER_2,
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
mcde_display_irq(struct mcde * mcde)66*4882a593Smuzhiyun void mcde_display_irq(struct mcde *mcde)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	u32 mispp, misovl, mischnl;
69*4882a593Smuzhiyun 	bool vblank = false;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	/* Handle display IRQs */
72*4882a593Smuzhiyun 	mispp = readl(mcde->regs + MCDE_MISPP);
73*4882a593Smuzhiyun 	misovl = readl(mcde->regs + MCDE_MISOVL);
74*4882a593Smuzhiyun 	mischnl = readl(mcde->regs + MCDE_MISCHNL);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	/*
77*4882a593Smuzhiyun 	 * Handle IRQs from the DSI link. All IRQs from the DSI links
78*4882a593Smuzhiyun 	 * are just latched onto the MCDE IRQ line, so we need to traverse
79*4882a593Smuzhiyun 	 * any active DSI masters and check if an IRQ is originating from
80*4882a593Smuzhiyun 	 * them.
81*4882a593Smuzhiyun 	 *
82*4882a593Smuzhiyun 	 * TODO: Currently only one DSI link is supported.
83*4882a593Smuzhiyun 	 */
84*4882a593Smuzhiyun 	if (mcde_dsi_irq(mcde->mdsi)) {
85*4882a593Smuzhiyun 		u32 val;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 		/*
88*4882a593Smuzhiyun 		 * In oneshot mode we do not send continuous updates
89*4882a593Smuzhiyun 		 * to the display, instead we only push out updates when
90*4882a593Smuzhiyun 		 * the update function is called, then we disable the
91*4882a593Smuzhiyun 		 * flow on the channel once we get the TE IRQ.
92*4882a593Smuzhiyun 		 */
93*4882a593Smuzhiyun 		if (mcde->flow_mode == MCDE_COMMAND_ONESHOT_FLOW) {
94*4882a593Smuzhiyun 			spin_lock(&mcde->flow_lock);
95*4882a593Smuzhiyun 			if (--mcde->flow_active == 0) {
96*4882a593Smuzhiyun 				dev_dbg(mcde->dev, "TE0 IRQ\n");
97*4882a593Smuzhiyun 				/* Disable FIFO A flow */
98*4882a593Smuzhiyun 				val = readl(mcde->regs + MCDE_CRA0);
99*4882a593Smuzhiyun 				val &= ~MCDE_CRX0_FLOEN;
100*4882a593Smuzhiyun 				writel(val, mcde->regs + MCDE_CRA0);
101*4882a593Smuzhiyun 			}
102*4882a593Smuzhiyun 			spin_unlock(&mcde->flow_lock);
103*4882a593Smuzhiyun 		}
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/* Vblank from one of the channels */
107*4882a593Smuzhiyun 	if (mispp & MCDE_PP_VCMPA) {
108*4882a593Smuzhiyun 		dev_dbg(mcde->dev, "chnl A vblank IRQ\n");
109*4882a593Smuzhiyun 		vblank = true;
110*4882a593Smuzhiyun 	}
111*4882a593Smuzhiyun 	if (mispp & MCDE_PP_VCMPB) {
112*4882a593Smuzhiyun 		dev_dbg(mcde->dev, "chnl B vblank IRQ\n");
113*4882a593Smuzhiyun 		vblank = true;
114*4882a593Smuzhiyun 	}
115*4882a593Smuzhiyun 	if (mispp & MCDE_PP_VCMPC0)
116*4882a593Smuzhiyun 		dev_dbg(mcde->dev, "chnl C0 vblank IRQ\n");
117*4882a593Smuzhiyun 	if (mispp & MCDE_PP_VCMPC1)
118*4882a593Smuzhiyun 		dev_dbg(mcde->dev, "chnl C1 vblank IRQ\n");
119*4882a593Smuzhiyun 	if (mispp & MCDE_PP_VSCC0)
120*4882a593Smuzhiyun 		dev_dbg(mcde->dev, "chnl C0 TE IRQ\n");
121*4882a593Smuzhiyun 	if (mispp & MCDE_PP_VSCC1)
122*4882a593Smuzhiyun 		dev_dbg(mcde->dev, "chnl C1 TE IRQ\n");
123*4882a593Smuzhiyun 	writel(mispp, mcde->regs + MCDE_RISPP);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	if (vblank)
126*4882a593Smuzhiyun 		drm_crtc_handle_vblank(&mcde->pipe.crtc);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	if (misovl)
129*4882a593Smuzhiyun 		dev_info(mcde->dev, "some stray overlay IRQ %08x\n", misovl);
130*4882a593Smuzhiyun 	writel(misovl, mcde->regs + MCDE_RISOVL);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	if (mischnl)
133*4882a593Smuzhiyun 		dev_info(mcde->dev, "some stray channel error IRQ %08x\n",
134*4882a593Smuzhiyun 			 mischnl);
135*4882a593Smuzhiyun 	writel(mischnl, mcde->regs + MCDE_RISCHNL);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun 
mcde_display_disable_irqs(struct mcde * mcde)138*4882a593Smuzhiyun void mcde_display_disable_irqs(struct mcde *mcde)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	/* Disable all IRQs */
141*4882a593Smuzhiyun 	writel(0, mcde->regs + MCDE_IMSCPP);
142*4882a593Smuzhiyun 	writel(0, mcde->regs + MCDE_IMSCOVL);
143*4882a593Smuzhiyun 	writel(0, mcde->regs + MCDE_IMSCCHNL);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/* Clear any pending IRQs */
146*4882a593Smuzhiyun 	writel(0xFFFFFFFF, mcde->regs + MCDE_RISPP);
147*4882a593Smuzhiyun 	writel(0xFFFFFFFF, mcde->regs + MCDE_RISOVL);
148*4882a593Smuzhiyun 	writel(0xFFFFFFFF, mcde->regs + MCDE_RISCHNL);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
mcde_display_check(struct drm_simple_display_pipe * pipe,struct drm_plane_state * pstate,struct drm_crtc_state * cstate)151*4882a593Smuzhiyun static int mcde_display_check(struct drm_simple_display_pipe *pipe,
152*4882a593Smuzhiyun 			      struct drm_plane_state *pstate,
153*4882a593Smuzhiyun 			      struct drm_crtc_state *cstate)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	const struct drm_display_mode *mode = &cstate->mode;
156*4882a593Smuzhiyun 	struct drm_framebuffer *old_fb = pipe->plane.state->fb;
157*4882a593Smuzhiyun 	struct drm_framebuffer *fb = pstate->fb;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	if (fb) {
160*4882a593Smuzhiyun 		u32 offset = drm_fb_cma_get_gem_addr(fb, pstate, 0);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 		/* FB base address must be dword aligned. */
163*4882a593Smuzhiyun 		if (offset & 3) {
164*4882a593Smuzhiyun 			DRM_DEBUG_KMS("FB not 32-bit aligned\n");
165*4882a593Smuzhiyun 			return -EINVAL;
166*4882a593Smuzhiyun 		}
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 		/*
169*4882a593Smuzhiyun 		 * There's no pitch register, the mode's hdisplay
170*4882a593Smuzhiyun 		 * controls this.
171*4882a593Smuzhiyun 		 */
172*4882a593Smuzhiyun 		if (fb->pitches[0] != mode->hdisplay * fb->format->cpp[0]) {
173*4882a593Smuzhiyun 			DRM_DEBUG_KMS("can't handle pitches\n");
174*4882a593Smuzhiyun 			return -EINVAL;
175*4882a593Smuzhiyun 		}
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 		/*
178*4882a593Smuzhiyun 		 * We can't change the FB format in a flicker-free
179*4882a593Smuzhiyun 		 * manner (and only update it during CRTC enable).
180*4882a593Smuzhiyun 		 */
181*4882a593Smuzhiyun 		if (old_fb && old_fb->format != fb->format)
182*4882a593Smuzhiyun 			cstate->mode_changed = true;
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
mcde_configure_extsrc(struct mcde * mcde,enum mcde_extsrc src,u32 format)188*4882a593Smuzhiyun static int mcde_configure_extsrc(struct mcde *mcde, enum mcde_extsrc src,
189*4882a593Smuzhiyun 				 u32 format)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	u32 val;
192*4882a593Smuzhiyun 	u32 conf;
193*4882a593Smuzhiyun 	u32 cr;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	switch (src) {
196*4882a593Smuzhiyun 	case MCDE_EXTSRC_0:
197*4882a593Smuzhiyun 		conf = MCDE_EXTSRC0CONF;
198*4882a593Smuzhiyun 		cr = MCDE_EXTSRC0CR;
199*4882a593Smuzhiyun 		break;
200*4882a593Smuzhiyun 	case MCDE_EXTSRC_1:
201*4882a593Smuzhiyun 		conf = MCDE_EXTSRC1CONF;
202*4882a593Smuzhiyun 		cr = MCDE_EXTSRC1CR;
203*4882a593Smuzhiyun 		break;
204*4882a593Smuzhiyun 	case MCDE_EXTSRC_2:
205*4882a593Smuzhiyun 		conf = MCDE_EXTSRC2CONF;
206*4882a593Smuzhiyun 		cr = MCDE_EXTSRC2CR;
207*4882a593Smuzhiyun 		break;
208*4882a593Smuzhiyun 	case MCDE_EXTSRC_3:
209*4882a593Smuzhiyun 		conf = MCDE_EXTSRC3CONF;
210*4882a593Smuzhiyun 		cr = MCDE_EXTSRC3CR;
211*4882a593Smuzhiyun 		break;
212*4882a593Smuzhiyun 	case MCDE_EXTSRC_4:
213*4882a593Smuzhiyun 		conf = MCDE_EXTSRC4CONF;
214*4882a593Smuzhiyun 		cr = MCDE_EXTSRC4CR;
215*4882a593Smuzhiyun 		break;
216*4882a593Smuzhiyun 	case MCDE_EXTSRC_5:
217*4882a593Smuzhiyun 		conf = MCDE_EXTSRC5CONF;
218*4882a593Smuzhiyun 		cr = MCDE_EXTSRC5CR;
219*4882a593Smuzhiyun 		break;
220*4882a593Smuzhiyun 	case MCDE_EXTSRC_6:
221*4882a593Smuzhiyun 		conf = MCDE_EXTSRC6CONF;
222*4882a593Smuzhiyun 		cr = MCDE_EXTSRC6CR;
223*4882a593Smuzhiyun 		break;
224*4882a593Smuzhiyun 	case MCDE_EXTSRC_7:
225*4882a593Smuzhiyun 		conf = MCDE_EXTSRC7CONF;
226*4882a593Smuzhiyun 		cr = MCDE_EXTSRC7CR;
227*4882a593Smuzhiyun 		break;
228*4882a593Smuzhiyun 	case MCDE_EXTSRC_8:
229*4882a593Smuzhiyun 		conf = MCDE_EXTSRC8CONF;
230*4882a593Smuzhiyun 		cr = MCDE_EXTSRC8CR;
231*4882a593Smuzhiyun 		break;
232*4882a593Smuzhiyun 	case MCDE_EXTSRC_9:
233*4882a593Smuzhiyun 		conf = MCDE_EXTSRC9CONF;
234*4882a593Smuzhiyun 		cr = MCDE_EXTSRC9CR;
235*4882a593Smuzhiyun 		break;
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	/*
239*4882a593Smuzhiyun 	 * Configure external source 0 one buffer (buffer 0)
240*4882a593Smuzhiyun 	 * primary overlay ID 0.
241*4882a593Smuzhiyun 	 * From mcde_hw.c ovly_update_registers() in the vendor tree
242*4882a593Smuzhiyun 	 */
243*4882a593Smuzhiyun 	val = 0 << MCDE_EXTSRCXCONF_BUF_ID_SHIFT;
244*4882a593Smuzhiyun 	val |= 1 << MCDE_EXTSRCXCONF_BUF_NB_SHIFT;
245*4882a593Smuzhiyun 	val |= 0 << MCDE_EXTSRCXCONF_PRI_OVLID_SHIFT;
246*4882a593Smuzhiyun 	/*
247*4882a593Smuzhiyun 	 * MCDE has inverse semantics from DRM on RBG/BGR which is why
248*4882a593Smuzhiyun 	 * all the modes are inversed here.
249*4882a593Smuzhiyun 	 */
250*4882a593Smuzhiyun 	switch (format) {
251*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB8888:
252*4882a593Smuzhiyun 		val |= MCDE_EXTSRCXCONF_BPP_ARGB8888 <<
253*4882a593Smuzhiyun 			MCDE_EXTSRCXCONF_BPP_SHIFT;
254*4882a593Smuzhiyun 		val |= MCDE_EXTSRCXCONF_BGR;
255*4882a593Smuzhiyun 		break;
256*4882a593Smuzhiyun 	case DRM_FORMAT_ABGR8888:
257*4882a593Smuzhiyun 		val |= MCDE_EXTSRCXCONF_BPP_ARGB8888 <<
258*4882a593Smuzhiyun 			MCDE_EXTSRCXCONF_BPP_SHIFT;
259*4882a593Smuzhiyun 		break;
260*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB8888:
261*4882a593Smuzhiyun 		val |= MCDE_EXTSRCXCONF_BPP_XRGB8888 <<
262*4882a593Smuzhiyun 			MCDE_EXTSRCXCONF_BPP_SHIFT;
263*4882a593Smuzhiyun 		val |= MCDE_EXTSRCXCONF_BGR;
264*4882a593Smuzhiyun 		break;
265*4882a593Smuzhiyun 	case DRM_FORMAT_XBGR8888:
266*4882a593Smuzhiyun 		val |= MCDE_EXTSRCXCONF_BPP_XRGB8888 <<
267*4882a593Smuzhiyun 			MCDE_EXTSRCXCONF_BPP_SHIFT;
268*4882a593Smuzhiyun 		break;
269*4882a593Smuzhiyun 	case DRM_FORMAT_RGB888:
270*4882a593Smuzhiyun 		val |= MCDE_EXTSRCXCONF_BPP_RGB888 <<
271*4882a593Smuzhiyun 			MCDE_EXTSRCXCONF_BPP_SHIFT;
272*4882a593Smuzhiyun 		val |= MCDE_EXTSRCXCONF_BGR;
273*4882a593Smuzhiyun 		break;
274*4882a593Smuzhiyun 	case DRM_FORMAT_BGR888:
275*4882a593Smuzhiyun 		val |= MCDE_EXTSRCXCONF_BPP_RGB888 <<
276*4882a593Smuzhiyun 			MCDE_EXTSRCXCONF_BPP_SHIFT;
277*4882a593Smuzhiyun 		break;
278*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB4444:
279*4882a593Smuzhiyun 		val |= MCDE_EXTSRCXCONF_BPP_ARGB4444 <<
280*4882a593Smuzhiyun 			MCDE_EXTSRCXCONF_BPP_SHIFT;
281*4882a593Smuzhiyun 		val |= MCDE_EXTSRCXCONF_BGR;
282*4882a593Smuzhiyun 		break;
283*4882a593Smuzhiyun 	case DRM_FORMAT_ABGR4444:
284*4882a593Smuzhiyun 		val |= MCDE_EXTSRCXCONF_BPP_ARGB4444 <<
285*4882a593Smuzhiyun 			MCDE_EXTSRCXCONF_BPP_SHIFT;
286*4882a593Smuzhiyun 		break;
287*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB4444:
288*4882a593Smuzhiyun 		val |= MCDE_EXTSRCXCONF_BPP_RGB444 <<
289*4882a593Smuzhiyun 			MCDE_EXTSRCXCONF_BPP_SHIFT;
290*4882a593Smuzhiyun 		val |= MCDE_EXTSRCXCONF_BGR;
291*4882a593Smuzhiyun 		break;
292*4882a593Smuzhiyun 	case DRM_FORMAT_XBGR4444:
293*4882a593Smuzhiyun 		val |= MCDE_EXTSRCXCONF_BPP_RGB444 <<
294*4882a593Smuzhiyun 			MCDE_EXTSRCXCONF_BPP_SHIFT;
295*4882a593Smuzhiyun 		break;
296*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB1555:
297*4882a593Smuzhiyun 		val |= MCDE_EXTSRCXCONF_BPP_IRGB1555 <<
298*4882a593Smuzhiyun 			MCDE_EXTSRCXCONF_BPP_SHIFT;
299*4882a593Smuzhiyun 		val |= MCDE_EXTSRCXCONF_BGR;
300*4882a593Smuzhiyun 		break;
301*4882a593Smuzhiyun 	case DRM_FORMAT_XBGR1555:
302*4882a593Smuzhiyun 		val |= MCDE_EXTSRCXCONF_BPP_IRGB1555 <<
303*4882a593Smuzhiyun 			MCDE_EXTSRCXCONF_BPP_SHIFT;
304*4882a593Smuzhiyun 		break;
305*4882a593Smuzhiyun 	case DRM_FORMAT_RGB565:
306*4882a593Smuzhiyun 		val |= MCDE_EXTSRCXCONF_BPP_RGB565 <<
307*4882a593Smuzhiyun 			MCDE_EXTSRCXCONF_BPP_SHIFT;
308*4882a593Smuzhiyun 		val |= MCDE_EXTSRCXCONF_BGR;
309*4882a593Smuzhiyun 		break;
310*4882a593Smuzhiyun 	case DRM_FORMAT_BGR565:
311*4882a593Smuzhiyun 		val |= MCDE_EXTSRCXCONF_BPP_RGB565 <<
312*4882a593Smuzhiyun 			MCDE_EXTSRCXCONF_BPP_SHIFT;
313*4882a593Smuzhiyun 		break;
314*4882a593Smuzhiyun 	case DRM_FORMAT_YUV422:
315*4882a593Smuzhiyun 		val |= MCDE_EXTSRCXCONF_BPP_YCBCR422 <<
316*4882a593Smuzhiyun 			MCDE_EXTSRCXCONF_BPP_SHIFT;
317*4882a593Smuzhiyun 		break;
318*4882a593Smuzhiyun 	default:
319*4882a593Smuzhiyun 		dev_err(mcde->dev, "Unknown pixel format 0x%08x\n",
320*4882a593Smuzhiyun 			format);
321*4882a593Smuzhiyun 		return -EINVAL;
322*4882a593Smuzhiyun 	}
323*4882a593Smuzhiyun 	writel(val, mcde->regs + conf);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	/* Software select, primary */
326*4882a593Smuzhiyun 	val = MCDE_EXTSRCXCR_SEL_MOD_SOFTWARE_SEL;
327*4882a593Smuzhiyun 	val |= MCDE_EXTSRCXCR_MULTIOVL_CTRL_PRIMARY;
328*4882a593Smuzhiyun 	writel(val, mcde->regs + cr);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	return 0;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
mcde_configure_overlay(struct mcde * mcde,enum mcde_overlay ovl,enum mcde_extsrc src,enum mcde_channel ch,const struct drm_display_mode * mode,u32 format,int cpp)333*4882a593Smuzhiyun static void mcde_configure_overlay(struct mcde *mcde, enum mcde_overlay ovl,
334*4882a593Smuzhiyun 				   enum mcde_extsrc src,
335*4882a593Smuzhiyun 				   enum mcde_channel ch,
336*4882a593Smuzhiyun 				   const struct drm_display_mode *mode,
337*4882a593Smuzhiyun 				   u32 format, int cpp)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun 	u32 val;
340*4882a593Smuzhiyun 	u32 conf1;
341*4882a593Smuzhiyun 	u32 conf2;
342*4882a593Smuzhiyun 	u32 crop;
343*4882a593Smuzhiyun 	u32 ljinc;
344*4882a593Smuzhiyun 	u32 cr;
345*4882a593Smuzhiyun 	u32 comp;
346*4882a593Smuzhiyun 	u32 pixel_fetcher_watermark;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	switch (ovl) {
349*4882a593Smuzhiyun 	case MCDE_OVERLAY_0:
350*4882a593Smuzhiyun 		conf1 = MCDE_OVL0CONF;
351*4882a593Smuzhiyun 		conf2 = MCDE_OVL0CONF2;
352*4882a593Smuzhiyun 		crop = MCDE_OVL0CROP;
353*4882a593Smuzhiyun 		ljinc = MCDE_OVL0LJINC;
354*4882a593Smuzhiyun 		cr = MCDE_OVL0CR;
355*4882a593Smuzhiyun 		comp = MCDE_OVL0COMP;
356*4882a593Smuzhiyun 		break;
357*4882a593Smuzhiyun 	case MCDE_OVERLAY_1:
358*4882a593Smuzhiyun 		conf1 = MCDE_OVL1CONF;
359*4882a593Smuzhiyun 		conf2 = MCDE_OVL1CONF2;
360*4882a593Smuzhiyun 		crop = MCDE_OVL1CROP;
361*4882a593Smuzhiyun 		ljinc = MCDE_OVL1LJINC;
362*4882a593Smuzhiyun 		cr = MCDE_OVL1CR;
363*4882a593Smuzhiyun 		comp = MCDE_OVL1COMP;
364*4882a593Smuzhiyun 		break;
365*4882a593Smuzhiyun 	case MCDE_OVERLAY_2:
366*4882a593Smuzhiyun 		conf1 = MCDE_OVL2CONF;
367*4882a593Smuzhiyun 		conf2 = MCDE_OVL2CONF2;
368*4882a593Smuzhiyun 		crop = MCDE_OVL2CROP;
369*4882a593Smuzhiyun 		ljinc = MCDE_OVL2LJINC;
370*4882a593Smuzhiyun 		cr = MCDE_OVL2CR;
371*4882a593Smuzhiyun 		comp = MCDE_OVL2COMP;
372*4882a593Smuzhiyun 		break;
373*4882a593Smuzhiyun 	case MCDE_OVERLAY_3:
374*4882a593Smuzhiyun 		conf1 = MCDE_OVL3CONF;
375*4882a593Smuzhiyun 		conf2 = MCDE_OVL3CONF2;
376*4882a593Smuzhiyun 		crop = MCDE_OVL3CROP;
377*4882a593Smuzhiyun 		ljinc = MCDE_OVL3LJINC;
378*4882a593Smuzhiyun 		cr = MCDE_OVL3CR;
379*4882a593Smuzhiyun 		comp = MCDE_OVL3COMP;
380*4882a593Smuzhiyun 		break;
381*4882a593Smuzhiyun 	case MCDE_OVERLAY_4:
382*4882a593Smuzhiyun 		conf1 = MCDE_OVL4CONF;
383*4882a593Smuzhiyun 		conf2 = MCDE_OVL4CONF2;
384*4882a593Smuzhiyun 		crop = MCDE_OVL4CROP;
385*4882a593Smuzhiyun 		ljinc = MCDE_OVL4LJINC;
386*4882a593Smuzhiyun 		cr = MCDE_OVL4CR;
387*4882a593Smuzhiyun 		comp = MCDE_OVL4COMP;
388*4882a593Smuzhiyun 		break;
389*4882a593Smuzhiyun 	case MCDE_OVERLAY_5:
390*4882a593Smuzhiyun 		conf1 = MCDE_OVL5CONF;
391*4882a593Smuzhiyun 		conf2 = MCDE_OVL5CONF2;
392*4882a593Smuzhiyun 		crop = MCDE_OVL5CROP;
393*4882a593Smuzhiyun 		ljinc = MCDE_OVL5LJINC;
394*4882a593Smuzhiyun 		cr = MCDE_OVL5CR;
395*4882a593Smuzhiyun 		comp = MCDE_OVL5COMP;
396*4882a593Smuzhiyun 		break;
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	val = mode->hdisplay << MCDE_OVLXCONF_PPL_SHIFT;
400*4882a593Smuzhiyun 	val |= mode->vdisplay << MCDE_OVLXCONF_LPF_SHIFT;
401*4882a593Smuzhiyun 	/* Use external source 0 that we just configured */
402*4882a593Smuzhiyun 	val |= src << MCDE_OVLXCONF_EXTSRC_ID_SHIFT;
403*4882a593Smuzhiyun 	writel(val, mcde->regs + conf1);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	val = MCDE_OVLXCONF2_BP_PER_PIXEL_ALPHA;
406*4882a593Smuzhiyun 	val |= 0xff << MCDE_OVLXCONF2_ALPHAVALUE_SHIFT;
407*4882a593Smuzhiyun 	/* OPQ: overlay is opaque */
408*4882a593Smuzhiyun 	switch (format) {
409*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB8888:
410*4882a593Smuzhiyun 	case DRM_FORMAT_ABGR8888:
411*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB4444:
412*4882a593Smuzhiyun 	case DRM_FORMAT_ABGR4444:
413*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB1555:
414*4882a593Smuzhiyun 	case DRM_FORMAT_XBGR1555:
415*4882a593Smuzhiyun 		/* No OPQ */
416*4882a593Smuzhiyun 		break;
417*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB8888:
418*4882a593Smuzhiyun 	case DRM_FORMAT_XBGR8888:
419*4882a593Smuzhiyun 	case DRM_FORMAT_RGB888:
420*4882a593Smuzhiyun 	case DRM_FORMAT_BGR888:
421*4882a593Smuzhiyun 	case DRM_FORMAT_RGB565:
422*4882a593Smuzhiyun 	case DRM_FORMAT_BGR565:
423*4882a593Smuzhiyun 	case DRM_FORMAT_YUV422:
424*4882a593Smuzhiyun 		val |= MCDE_OVLXCONF2_OPQ;
425*4882a593Smuzhiyun 		break;
426*4882a593Smuzhiyun 	default:
427*4882a593Smuzhiyun 		dev_err(mcde->dev, "Unknown pixel format 0x%08x\n",
428*4882a593Smuzhiyun 			format);
429*4882a593Smuzhiyun 		break;
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	/*
433*4882a593Smuzhiyun 	 * Pixel fetch watermark level is max 0x1FFF pixels.
434*4882a593Smuzhiyun 	 * Two basic rules should be followed:
435*4882a593Smuzhiyun 	 * 1. The value should be at least 256 bits.
436*4882a593Smuzhiyun 	 * 2. The sum of all active overlays pixelfetch watermark level
437*4882a593Smuzhiyun 	 *    multiplied with bits per pixel, should be lower than the
438*4882a593Smuzhiyun 	 *    size of input_fifo_size in bits.
439*4882a593Smuzhiyun 	 * 3. The value should be a multiple of a line (256 bits).
440*4882a593Smuzhiyun 	 */
441*4882a593Smuzhiyun 	switch (cpp) {
442*4882a593Smuzhiyun 	case 2:
443*4882a593Smuzhiyun 		pixel_fetcher_watermark = 128;
444*4882a593Smuzhiyun 		break;
445*4882a593Smuzhiyun 	case 3:
446*4882a593Smuzhiyun 		pixel_fetcher_watermark = 96;
447*4882a593Smuzhiyun 		break;
448*4882a593Smuzhiyun 	case 4:
449*4882a593Smuzhiyun 		pixel_fetcher_watermark = 48;
450*4882a593Smuzhiyun 		break;
451*4882a593Smuzhiyun 	default:
452*4882a593Smuzhiyun 		pixel_fetcher_watermark = 48;
453*4882a593Smuzhiyun 		break;
454*4882a593Smuzhiyun 	}
455*4882a593Smuzhiyun 	dev_dbg(mcde->dev, "pixel fetcher watermark level %d pixels\n",
456*4882a593Smuzhiyun 		pixel_fetcher_watermark);
457*4882a593Smuzhiyun 	val |= pixel_fetcher_watermark << MCDE_OVLXCONF2_PIXELFETCHERWATERMARKLEVEL_SHIFT;
458*4882a593Smuzhiyun 	writel(val, mcde->regs + conf2);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	/* Number of bytes to fetch per line */
461*4882a593Smuzhiyun 	writel(mcde->stride, mcde->regs + ljinc);
462*4882a593Smuzhiyun 	/* No cropping */
463*4882a593Smuzhiyun 	writel(0, mcde->regs + crop);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	/* Set up overlay control register */
466*4882a593Smuzhiyun 	val = MCDE_OVLXCR_OVLEN;
467*4882a593Smuzhiyun 	val |= MCDE_OVLXCR_COLCCTRL_DISABLED;
468*4882a593Smuzhiyun 	val |= MCDE_OVLXCR_BURSTSIZE_8W <<
469*4882a593Smuzhiyun 		MCDE_OVLXCR_BURSTSIZE_SHIFT;
470*4882a593Smuzhiyun 	val |= MCDE_OVLXCR_MAXOUTSTANDING_8_REQ <<
471*4882a593Smuzhiyun 		MCDE_OVLXCR_MAXOUTSTANDING_SHIFT;
472*4882a593Smuzhiyun 	/* Not using rotation but set it up anyways */
473*4882a593Smuzhiyun 	val |= MCDE_OVLXCR_ROTBURSTSIZE_8W <<
474*4882a593Smuzhiyun 		MCDE_OVLXCR_ROTBURSTSIZE_SHIFT;
475*4882a593Smuzhiyun 	writel(val, mcde->regs + cr);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	/*
478*4882a593Smuzhiyun 	 * Set up the overlay compositor to route the overlay out to
479*4882a593Smuzhiyun 	 * the desired channel
480*4882a593Smuzhiyun 	 */
481*4882a593Smuzhiyun 	val = ch << MCDE_OVLXCOMP_CH_ID_SHIFT;
482*4882a593Smuzhiyun 	writel(val, mcde->regs + comp);
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun 
mcde_configure_channel(struct mcde * mcde,enum mcde_channel ch,enum mcde_fifo fifo,const struct drm_display_mode * mode)485*4882a593Smuzhiyun static void mcde_configure_channel(struct mcde *mcde, enum mcde_channel ch,
486*4882a593Smuzhiyun 				   enum mcde_fifo fifo,
487*4882a593Smuzhiyun 				   const struct drm_display_mode *mode)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun 	u32 val;
490*4882a593Smuzhiyun 	u32 conf;
491*4882a593Smuzhiyun 	u32 sync;
492*4882a593Smuzhiyun 	u32 stat;
493*4882a593Smuzhiyun 	u32 bgcol;
494*4882a593Smuzhiyun 	u32 mux;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	switch (ch) {
497*4882a593Smuzhiyun 	case MCDE_CHANNEL_0:
498*4882a593Smuzhiyun 		conf = MCDE_CHNL0CONF;
499*4882a593Smuzhiyun 		sync = MCDE_CHNL0SYNCHMOD;
500*4882a593Smuzhiyun 		stat = MCDE_CHNL0STAT;
501*4882a593Smuzhiyun 		bgcol = MCDE_CHNL0BCKGNDCOL;
502*4882a593Smuzhiyun 		mux = MCDE_CHNL0MUXING;
503*4882a593Smuzhiyun 		break;
504*4882a593Smuzhiyun 	case MCDE_CHANNEL_1:
505*4882a593Smuzhiyun 		conf = MCDE_CHNL1CONF;
506*4882a593Smuzhiyun 		sync = MCDE_CHNL1SYNCHMOD;
507*4882a593Smuzhiyun 		stat = MCDE_CHNL1STAT;
508*4882a593Smuzhiyun 		bgcol = MCDE_CHNL1BCKGNDCOL;
509*4882a593Smuzhiyun 		mux = MCDE_CHNL1MUXING;
510*4882a593Smuzhiyun 		break;
511*4882a593Smuzhiyun 	case MCDE_CHANNEL_2:
512*4882a593Smuzhiyun 		conf = MCDE_CHNL2CONF;
513*4882a593Smuzhiyun 		sync = MCDE_CHNL2SYNCHMOD;
514*4882a593Smuzhiyun 		stat = MCDE_CHNL2STAT;
515*4882a593Smuzhiyun 		bgcol = MCDE_CHNL2BCKGNDCOL;
516*4882a593Smuzhiyun 		mux = MCDE_CHNL2MUXING;
517*4882a593Smuzhiyun 		break;
518*4882a593Smuzhiyun 	case MCDE_CHANNEL_3:
519*4882a593Smuzhiyun 		conf = MCDE_CHNL3CONF;
520*4882a593Smuzhiyun 		sync = MCDE_CHNL3SYNCHMOD;
521*4882a593Smuzhiyun 		stat = MCDE_CHNL3STAT;
522*4882a593Smuzhiyun 		bgcol = MCDE_CHNL3BCKGNDCOL;
523*4882a593Smuzhiyun 		mux = MCDE_CHNL3MUXING;
524*4882a593Smuzhiyun 		return;
525*4882a593Smuzhiyun 	}
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	/* Set up channel 0 sync (based on chnl_update_registers()) */
528*4882a593Smuzhiyun 	switch (mcde->flow_mode) {
529*4882a593Smuzhiyun 	case MCDE_COMMAND_ONESHOT_FLOW:
530*4882a593Smuzhiyun 		/* Oneshot is achieved with software sync */
531*4882a593Smuzhiyun 		val = MCDE_CHNLXSYNCHMOD_SRC_SYNCH_SOFTWARE
532*4882a593Smuzhiyun 			<< MCDE_CHNLXSYNCHMOD_SRC_SYNCH_SHIFT;
533*4882a593Smuzhiyun 		break;
534*4882a593Smuzhiyun 	case MCDE_COMMAND_TE_FLOW:
535*4882a593Smuzhiyun 		val = MCDE_CHNLXSYNCHMOD_SRC_SYNCH_HARDWARE
536*4882a593Smuzhiyun 			<< MCDE_CHNLXSYNCHMOD_SRC_SYNCH_SHIFT;
537*4882a593Smuzhiyun 		val |= MCDE_CHNLXSYNCHMOD_OUT_SYNCH_SRC_TE0
538*4882a593Smuzhiyun 			<< MCDE_CHNLXSYNCHMOD_OUT_SYNCH_SRC_SHIFT;
539*4882a593Smuzhiyun 		break;
540*4882a593Smuzhiyun 	case MCDE_COMMAND_BTA_TE_FLOW:
541*4882a593Smuzhiyun 		val = MCDE_CHNLXSYNCHMOD_SRC_SYNCH_HARDWARE
542*4882a593Smuzhiyun 			<< MCDE_CHNLXSYNCHMOD_SRC_SYNCH_SHIFT;
543*4882a593Smuzhiyun 		/*
544*4882a593Smuzhiyun 		 * TODO:
545*4882a593Smuzhiyun 		 * The vendor driver uses the formatter as sync source
546*4882a593Smuzhiyun 		 * for BTA TE mode. Test to use TE if you have a panel
547*4882a593Smuzhiyun 		 * that uses this mode.
548*4882a593Smuzhiyun 		 */
549*4882a593Smuzhiyun 		val |= MCDE_CHNLXSYNCHMOD_OUT_SYNCH_SRC_FORMATTER
550*4882a593Smuzhiyun 			<< MCDE_CHNLXSYNCHMOD_OUT_SYNCH_SRC_SHIFT;
551*4882a593Smuzhiyun 		break;
552*4882a593Smuzhiyun 	case MCDE_VIDEO_TE_FLOW:
553*4882a593Smuzhiyun 		val = MCDE_CHNLXSYNCHMOD_SRC_SYNCH_HARDWARE
554*4882a593Smuzhiyun 			<< MCDE_CHNLXSYNCHMOD_SRC_SYNCH_SHIFT;
555*4882a593Smuzhiyun 		val |= MCDE_CHNLXSYNCHMOD_OUT_SYNCH_SRC_TE0
556*4882a593Smuzhiyun 			<< MCDE_CHNLXSYNCHMOD_OUT_SYNCH_SRC_SHIFT;
557*4882a593Smuzhiyun 		break;
558*4882a593Smuzhiyun 	case MCDE_VIDEO_FORMATTER_FLOW:
559*4882a593Smuzhiyun 		val = MCDE_CHNLXSYNCHMOD_SRC_SYNCH_HARDWARE
560*4882a593Smuzhiyun 			<< MCDE_CHNLXSYNCHMOD_SRC_SYNCH_SHIFT;
561*4882a593Smuzhiyun 		val |= MCDE_CHNLXSYNCHMOD_OUT_SYNCH_SRC_FORMATTER
562*4882a593Smuzhiyun 			<< MCDE_CHNLXSYNCHMOD_OUT_SYNCH_SRC_SHIFT;
563*4882a593Smuzhiyun 		break;
564*4882a593Smuzhiyun 	default:
565*4882a593Smuzhiyun 		dev_err(mcde->dev, "unknown flow mode %d\n",
566*4882a593Smuzhiyun 			mcde->flow_mode);
567*4882a593Smuzhiyun 		break;
568*4882a593Smuzhiyun 	}
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	writel(val, mcde->regs + sync);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	/* Set up pixels per line and lines per frame */
573*4882a593Smuzhiyun 	val = (mode->hdisplay - 1) << MCDE_CHNLXCONF_PPL_SHIFT;
574*4882a593Smuzhiyun 	val |= (mode->vdisplay - 1) << MCDE_CHNLXCONF_LPF_SHIFT;
575*4882a593Smuzhiyun 	writel(val, mcde->regs + conf);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	/*
578*4882a593Smuzhiyun 	 * Normalize color conversion:
579*4882a593Smuzhiyun 	 * black background, OLED conversion disable on channel
580*4882a593Smuzhiyun 	 */
581*4882a593Smuzhiyun 	val = MCDE_CHNLXSTAT_CHNLBLBCKGND_EN |
582*4882a593Smuzhiyun 		MCDE_CHNLXSTAT_CHNLRD;
583*4882a593Smuzhiyun 	writel(val, mcde->regs + stat);
584*4882a593Smuzhiyun 	writel(0, mcde->regs + bgcol);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	/* Set up muxing: connect the channel to the desired FIFO */
587*4882a593Smuzhiyun 	switch (fifo) {
588*4882a593Smuzhiyun 	case MCDE_FIFO_A:
589*4882a593Smuzhiyun 		writel(MCDE_CHNLXMUXING_FIFO_ID_FIFO_A,
590*4882a593Smuzhiyun 		       mcde->regs + mux);
591*4882a593Smuzhiyun 		break;
592*4882a593Smuzhiyun 	case MCDE_FIFO_B:
593*4882a593Smuzhiyun 		writel(MCDE_CHNLXMUXING_FIFO_ID_FIFO_B,
594*4882a593Smuzhiyun 		       mcde->regs + mux);
595*4882a593Smuzhiyun 		break;
596*4882a593Smuzhiyun 	}
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
mcde_configure_fifo(struct mcde * mcde,enum mcde_fifo fifo,enum mcde_dsi_formatter fmt,int fifo_wtrmrk)599*4882a593Smuzhiyun static void mcde_configure_fifo(struct mcde *mcde, enum mcde_fifo fifo,
600*4882a593Smuzhiyun 				enum mcde_dsi_formatter fmt,
601*4882a593Smuzhiyun 				int fifo_wtrmrk)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun 	u32 val;
604*4882a593Smuzhiyun 	u32 ctrl;
605*4882a593Smuzhiyun 	u32 cr0, cr1;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	switch (fifo) {
608*4882a593Smuzhiyun 	case MCDE_FIFO_A:
609*4882a593Smuzhiyun 		ctrl = MCDE_CTRLA;
610*4882a593Smuzhiyun 		cr0 = MCDE_CRA0;
611*4882a593Smuzhiyun 		cr1 = MCDE_CRA1;
612*4882a593Smuzhiyun 		break;
613*4882a593Smuzhiyun 	case MCDE_FIFO_B:
614*4882a593Smuzhiyun 		ctrl = MCDE_CTRLB;
615*4882a593Smuzhiyun 		cr0 = MCDE_CRB0;
616*4882a593Smuzhiyun 		cr1 = MCDE_CRB1;
617*4882a593Smuzhiyun 		break;
618*4882a593Smuzhiyun 	}
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	val = fifo_wtrmrk << MCDE_CTRLX_FIFOWTRMRK_SHIFT;
621*4882a593Smuzhiyun 	/* We only support DSI formatting for now */
622*4882a593Smuzhiyun 	val |= MCDE_CTRLX_FORMTYPE_DSI <<
623*4882a593Smuzhiyun 		MCDE_CTRLX_FORMTYPE_SHIFT;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	/* Select the formatter to use for this FIFO */
626*4882a593Smuzhiyun 	val |= fmt << MCDE_CTRLX_FORMID_SHIFT;
627*4882a593Smuzhiyun 	writel(val, mcde->regs + ctrl);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	/* Blend source with Alpha 0xff on FIFO */
630*4882a593Smuzhiyun 	val = MCDE_CRX0_BLENDEN |
631*4882a593Smuzhiyun 		0xff << MCDE_CRX0_ALPHABLEND_SHIFT;
632*4882a593Smuzhiyun 	writel(val, mcde->regs + cr0);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	/* Set-up from mcde_fmtr_dsi.c, fmtr_dsi_enable_video() */
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	/* Use the MCDE clock for this FIFO */
637*4882a593Smuzhiyun 	val = MCDE_CRX1_CLKSEL_MCDECLK << MCDE_CRX1_CLKSEL_SHIFT;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	/* TODO: when adding DPI support add OUTBPP etc here */
640*4882a593Smuzhiyun 	writel(val, mcde->regs + cr1);
641*4882a593Smuzhiyun };
642*4882a593Smuzhiyun 
mcde_configure_dsi_formatter(struct mcde * mcde,enum mcde_dsi_formatter fmt,u32 formatter_frame,int pkt_size)643*4882a593Smuzhiyun static void mcde_configure_dsi_formatter(struct mcde *mcde,
644*4882a593Smuzhiyun 					 enum mcde_dsi_formatter fmt,
645*4882a593Smuzhiyun 					 u32 formatter_frame,
646*4882a593Smuzhiyun 					 int pkt_size)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun 	u32 val;
649*4882a593Smuzhiyun 	u32 conf0;
650*4882a593Smuzhiyun 	u32 frame;
651*4882a593Smuzhiyun 	u32 pkt;
652*4882a593Smuzhiyun 	u32 sync;
653*4882a593Smuzhiyun 	u32 cmdw;
654*4882a593Smuzhiyun 	u32 delay0, delay1;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	switch (fmt) {
657*4882a593Smuzhiyun 	case MCDE_DSI_FORMATTER_0:
658*4882a593Smuzhiyun 		conf0 = MCDE_DSIVID0CONF0;
659*4882a593Smuzhiyun 		frame = MCDE_DSIVID0FRAME;
660*4882a593Smuzhiyun 		pkt = MCDE_DSIVID0PKT;
661*4882a593Smuzhiyun 		sync = MCDE_DSIVID0SYNC;
662*4882a593Smuzhiyun 		cmdw = MCDE_DSIVID0CMDW;
663*4882a593Smuzhiyun 		delay0 = MCDE_DSIVID0DELAY0;
664*4882a593Smuzhiyun 		delay1 = MCDE_DSIVID0DELAY1;
665*4882a593Smuzhiyun 		break;
666*4882a593Smuzhiyun 	case MCDE_DSI_FORMATTER_1:
667*4882a593Smuzhiyun 		conf0 = MCDE_DSIVID1CONF0;
668*4882a593Smuzhiyun 		frame = MCDE_DSIVID1FRAME;
669*4882a593Smuzhiyun 		pkt = MCDE_DSIVID1PKT;
670*4882a593Smuzhiyun 		sync = MCDE_DSIVID1SYNC;
671*4882a593Smuzhiyun 		cmdw = MCDE_DSIVID1CMDW;
672*4882a593Smuzhiyun 		delay0 = MCDE_DSIVID1DELAY0;
673*4882a593Smuzhiyun 		delay1 = MCDE_DSIVID1DELAY1;
674*4882a593Smuzhiyun 		break;
675*4882a593Smuzhiyun 	case MCDE_DSI_FORMATTER_2:
676*4882a593Smuzhiyun 		conf0 = MCDE_DSIVID2CONF0;
677*4882a593Smuzhiyun 		frame = MCDE_DSIVID2FRAME;
678*4882a593Smuzhiyun 		pkt = MCDE_DSIVID2PKT;
679*4882a593Smuzhiyun 		sync = MCDE_DSIVID2SYNC;
680*4882a593Smuzhiyun 		cmdw = MCDE_DSIVID2CMDW;
681*4882a593Smuzhiyun 		delay0 = MCDE_DSIVID2DELAY0;
682*4882a593Smuzhiyun 		delay1 = MCDE_DSIVID2DELAY1;
683*4882a593Smuzhiyun 		break;
684*4882a593Smuzhiyun 	}
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	/*
687*4882a593Smuzhiyun 	 * Enable formatter
688*4882a593Smuzhiyun 	 * 8 bit commands and DCS commands (notgen = not generic)
689*4882a593Smuzhiyun 	 */
690*4882a593Smuzhiyun 	val = MCDE_DSICONF0_CMD8 | MCDE_DSICONF0_DCSVID_NOTGEN;
691*4882a593Smuzhiyun 	if (mcde->mdsi->mode_flags & MIPI_DSI_MODE_VIDEO)
692*4882a593Smuzhiyun 		val |= MCDE_DSICONF0_VID_MODE_VID;
693*4882a593Smuzhiyun 	switch (mcde->mdsi->format) {
694*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB888:
695*4882a593Smuzhiyun 		val |= MCDE_DSICONF0_PACKING_RGB888 <<
696*4882a593Smuzhiyun 			MCDE_DSICONF0_PACKING_SHIFT;
697*4882a593Smuzhiyun 		break;
698*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB666:
699*4882a593Smuzhiyun 		val |= MCDE_DSICONF0_PACKING_RGB666 <<
700*4882a593Smuzhiyun 			MCDE_DSICONF0_PACKING_SHIFT;
701*4882a593Smuzhiyun 		break;
702*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB666_PACKED:
703*4882a593Smuzhiyun 		val |= MCDE_DSICONF0_PACKING_RGB666_PACKED <<
704*4882a593Smuzhiyun 			MCDE_DSICONF0_PACKING_SHIFT;
705*4882a593Smuzhiyun 		break;
706*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB565:
707*4882a593Smuzhiyun 		val |= MCDE_DSICONF0_PACKING_RGB565 <<
708*4882a593Smuzhiyun 			MCDE_DSICONF0_PACKING_SHIFT;
709*4882a593Smuzhiyun 		break;
710*4882a593Smuzhiyun 	default:
711*4882a593Smuzhiyun 		dev_err(mcde->dev, "unknown DSI format\n");
712*4882a593Smuzhiyun 		return;
713*4882a593Smuzhiyun 	}
714*4882a593Smuzhiyun 	writel(val, mcde->regs + conf0);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	writel(formatter_frame, mcde->regs + frame);
717*4882a593Smuzhiyun 	writel(pkt_size, mcde->regs + pkt);
718*4882a593Smuzhiyun 	writel(0, mcde->regs + sync);
719*4882a593Smuzhiyun 	/* Define the MIPI command: we want to write into display memory */
720*4882a593Smuzhiyun 	val = MIPI_DCS_WRITE_MEMORY_CONTINUE <<
721*4882a593Smuzhiyun 		MCDE_DSIVIDXCMDW_CMDW_CONTINUE_SHIFT;
722*4882a593Smuzhiyun 	val |= MIPI_DCS_WRITE_MEMORY_START <<
723*4882a593Smuzhiyun 		MCDE_DSIVIDXCMDW_CMDW_START_SHIFT;
724*4882a593Smuzhiyun 	writel(val, mcde->regs + cmdw);
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	/*
727*4882a593Smuzhiyun 	 * FIXME: the vendor driver has some hack around this value in
728*4882a593Smuzhiyun 	 * CMD mode with autotrig.
729*4882a593Smuzhiyun 	 */
730*4882a593Smuzhiyun 	writel(0, mcde->regs + delay0);
731*4882a593Smuzhiyun 	writel(0, mcde->regs + delay1);
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun 
mcde_enable_fifo(struct mcde * mcde,enum mcde_fifo fifo)734*4882a593Smuzhiyun static void mcde_enable_fifo(struct mcde *mcde, enum mcde_fifo fifo)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun 	u32 val;
737*4882a593Smuzhiyun 	u32 cr;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	switch (fifo) {
740*4882a593Smuzhiyun 	case MCDE_FIFO_A:
741*4882a593Smuzhiyun 		cr = MCDE_CRA0;
742*4882a593Smuzhiyun 		break;
743*4882a593Smuzhiyun 	case MCDE_FIFO_B:
744*4882a593Smuzhiyun 		cr = MCDE_CRB0;
745*4882a593Smuzhiyun 		break;
746*4882a593Smuzhiyun 	default:
747*4882a593Smuzhiyun 		dev_err(mcde->dev, "cannot enable FIFO %c\n",
748*4882a593Smuzhiyun 			'A' + fifo);
749*4882a593Smuzhiyun 		return;
750*4882a593Smuzhiyun 	}
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	spin_lock(&mcde->flow_lock);
753*4882a593Smuzhiyun 	val = readl(mcde->regs + cr);
754*4882a593Smuzhiyun 	val |= MCDE_CRX0_FLOEN;
755*4882a593Smuzhiyun 	writel(val, mcde->regs + cr);
756*4882a593Smuzhiyun 	mcde->flow_active++;
757*4882a593Smuzhiyun 	spin_unlock(&mcde->flow_lock);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun 
mcde_disable_fifo(struct mcde * mcde,enum mcde_fifo fifo,bool wait_for_drain)760*4882a593Smuzhiyun static void mcde_disable_fifo(struct mcde *mcde, enum mcde_fifo fifo,
761*4882a593Smuzhiyun 			      bool wait_for_drain)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun 	int timeout = 100;
764*4882a593Smuzhiyun 	u32 val;
765*4882a593Smuzhiyun 	u32 cr;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	switch (fifo) {
768*4882a593Smuzhiyun 	case MCDE_FIFO_A:
769*4882a593Smuzhiyun 		cr = MCDE_CRA0;
770*4882a593Smuzhiyun 		break;
771*4882a593Smuzhiyun 	case MCDE_FIFO_B:
772*4882a593Smuzhiyun 		cr = MCDE_CRB0;
773*4882a593Smuzhiyun 		break;
774*4882a593Smuzhiyun 	default:
775*4882a593Smuzhiyun 		dev_err(mcde->dev, "cannot disable FIFO %c\n",
776*4882a593Smuzhiyun 			'A' + fifo);
777*4882a593Smuzhiyun 		return;
778*4882a593Smuzhiyun 	}
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	spin_lock(&mcde->flow_lock);
781*4882a593Smuzhiyun 	val = readl(mcde->regs + cr);
782*4882a593Smuzhiyun 	val &= ~MCDE_CRX0_FLOEN;
783*4882a593Smuzhiyun 	writel(val, mcde->regs + cr);
784*4882a593Smuzhiyun 	mcde->flow_active = 0;
785*4882a593Smuzhiyun 	spin_unlock(&mcde->flow_lock);
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	if (!wait_for_drain)
788*4882a593Smuzhiyun 		return;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	/* Check that we really drained and stopped the flow */
791*4882a593Smuzhiyun 	while (readl(mcde->regs + cr) & MCDE_CRX0_FLOEN) {
792*4882a593Smuzhiyun 		usleep_range(1000, 1500);
793*4882a593Smuzhiyun 		if (!--timeout) {
794*4882a593Smuzhiyun 			dev_err(mcde->dev,
795*4882a593Smuzhiyun 				"FIFO timeout while clearing FIFO %c\n",
796*4882a593Smuzhiyun 				'A' + fifo);
797*4882a593Smuzhiyun 			return;
798*4882a593Smuzhiyun 		}
799*4882a593Smuzhiyun 	}
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun /*
803*4882a593Smuzhiyun  * This drains a pipe i.e. a FIFO connected to a certain channel
804*4882a593Smuzhiyun  */
mcde_drain_pipe(struct mcde * mcde,enum mcde_fifo fifo,enum mcde_channel ch)805*4882a593Smuzhiyun static void mcde_drain_pipe(struct mcde *mcde, enum mcde_fifo fifo,
806*4882a593Smuzhiyun 			    enum mcde_channel ch)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun 	u32 val;
809*4882a593Smuzhiyun 	u32 ctrl;
810*4882a593Smuzhiyun 	u32 synsw;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	switch (fifo) {
813*4882a593Smuzhiyun 	case MCDE_FIFO_A:
814*4882a593Smuzhiyun 		ctrl = MCDE_CTRLA;
815*4882a593Smuzhiyun 		break;
816*4882a593Smuzhiyun 	case MCDE_FIFO_B:
817*4882a593Smuzhiyun 		ctrl = MCDE_CTRLB;
818*4882a593Smuzhiyun 		break;
819*4882a593Smuzhiyun 	}
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	switch (ch) {
822*4882a593Smuzhiyun 	case MCDE_CHANNEL_0:
823*4882a593Smuzhiyun 		synsw = MCDE_CHNL0SYNCHSW;
824*4882a593Smuzhiyun 		break;
825*4882a593Smuzhiyun 	case MCDE_CHANNEL_1:
826*4882a593Smuzhiyun 		synsw = MCDE_CHNL1SYNCHSW;
827*4882a593Smuzhiyun 		break;
828*4882a593Smuzhiyun 	case MCDE_CHANNEL_2:
829*4882a593Smuzhiyun 		synsw = MCDE_CHNL2SYNCHSW;
830*4882a593Smuzhiyun 		break;
831*4882a593Smuzhiyun 	case MCDE_CHANNEL_3:
832*4882a593Smuzhiyun 		synsw = MCDE_CHNL3SYNCHSW;
833*4882a593Smuzhiyun 		return;
834*4882a593Smuzhiyun 	}
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	val = readl(mcde->regs + ctrl);
837*4882a593Smuzhiyun 	if (!(val & MCDE_CTRLX_FIFOEMPTY)) {
838*4882a593Smuzhiyun 		dev_err(mcde->dev, "Channel A FIFO not empty (handover)\n");
839*4882a593Smuzhiyun 		/* Attempt to clear the FIFO */
840*4882a593Smuzhiyun 		mcde_enable_fifo(mcde, fifo);
841*4882a593Smuzhiyun 		/* Trigger a software sync out on respective channel (0-3) */
842*4882a593Smuzhiyun 		writel(MCDE_CHNLXSYNCHSW_SW_TRIG, mcde->regs + synsw);
843*4882a593Smuzhiyun 		/* Disable FIFO A flow again */
844*4882a593Smuzhiyun 		mcde_disable_fifo(mcde, fifo, true);
845*4882a593Smuzhiyun 	}
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun 
mcde_dsi_get_pkt_div(int ppl,int fifo_size)848*4882a593Smuzhiyun static int mcde_dsi_get_pkt_div(int ppl, int fifo_size)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	/*
851*4882a593Smuzhiyun 	 * DSI command mode line packets should be split into an even number of
852*4882a593Smuzhiyun 	 * packets smaller than or equal to the fifo size.
853*4882a593Smuzhiyun 	 */
854*4882a593Smuzhiyun 	int div;
855*4882a593Smuzhiyun 	const int max_div = DIV_ROUND_UP(MCDE_MAX_WIDTH, fifo_size);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	for (div = 1; div < max_div; div++)
858*4882a593Smuzhiyun 		if (ppl % div == 0 && ppl / div <= fifo_size)
859*4882a593Smuzhiyun 			return div;
860*4882a593Smuzhiyun 	return 1;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun 
mcde_display_enable(struct drm_simple_display_pipe * pipe,struct drm_crtc_state * cstate,struct drm_plane_state * plane_state)863*4882a593Smuzhiyun static void mcde_display_enable(struct drm_simple_display_pipe *pipe,
864*4882a593Smuzhiyun 				struct drm_crtc_state *cstate,
865*4882a593Smuzhiyun 				struct drm_plane_state *plane_state)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun 	struct drm_crtc *crtc = &pipe->crtc;
868*4882a593Smuzhiyun 	struct drm_plane *plane = &pipe->plane;
869*4882a593Smuzhiyun 	struct drm_device *drm = crtc->dev;
870*4882a593Smuzhiyun 	struct mcde *mcde = to_mcde(drm);
871*4882a593Smuzhiyun 	const struct drm_display_mode *mode = &cstate->mode;
872*4882a593Smuzhiyun 	struct drm_framebuffer *fb = plane->state->fb;
873*4882a593Smuzhiyun 	u32 format = fb->format->format;
874*4882a593Smuzhiyun 	u32 formatter_ppl = mode->hdisplay; /* pixels per line */
875*4882a593Smuzhiyun 	u32 formatter_lpf = mode->vdisplay; /* lines per frame */
876*4882a593Smuzhiyun 	int pkt_size, fifo_wtrmrk;
877*4882a593Smuzhiyun 	int cpp = fb->format->cpp[0];
878*4882a593Smuzhiyun 	int formatter_cpp;
879*4882a593Smuzhiyun 	struct drm_format_name_buf tmp;
880*4882a593Smuzhiyun 	u32 formatter_frame;
881*4882a593Smuzhiyun 	u32 pkt_div;
882*4882a593Smuzhiyun 	u32 val;
883*4882a593Smuzhiyun 	int ret;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	/* This powers up the entire MCDE block and the DSI hardware */
886*4882a593Smuzhiyun 	ret = regulator_enable(mcde->epod);
887*4882a593Smuzhiyun 	if (ret) {
888*4882a593Smuzhiyun 		dev_err(drm->dev, "can't re-enable EPOD regulator\n");
889*4882a593Smuzhiyun 		return;
890*4882a593Smuzhiyun 	}
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	dev_info(drm->dev, "enable MCDE, %d x %d format %s\n",
893*4882a593Smuzhiyun 		 mode->hdisplay, mode->vdisplay,
894*4882a593Smuzhiyun 		 drm_get_format_name(format, &tmp));
895*4882a593Smuzhiyun 	if (!mcde->mdsi) {
896*4882a593Smuzhiyun 		/* TODO: deal with this for non-DSI output */
897*4882a593Smuzhiyun 		dev_err(drm->dev, "no DSI master attached!\n");
898*4882a593Smuzhiyun 		return;
899*4882a593Smuzhiyun 	}
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	/* Set up the main control, watermark level at 7 */
902*4882a593Smuzhiyun 	val = 7 << MCDE_CONF0_IFIFOCTRLWTRMRKLVL_SHIFT;
903*4882a593Smuzhiyun 	/* 24 bits DPI: connect LSB Ch B to D[0:7] */
904*4882a593Smuzhiyun 	val |= 3 << MCDE_CONF0_OUTMUX0_SHIFT;
905*4882a593Smuzhiyun 	/* TV out: connect LSB Ch B to D[8:15] */
906*4882a593Smuzhiyun 	val |= 3 << MCDE_CONF0_OUTMUX1_SHIFT;
907*4882a593Smuzhiyun 	/* Don't care about this muxing */
908*4882a593Smuzhiyun 	val |= 0 << MCDE_CONF0_OUTMUX2_SHIFT;
909*4882a593Smuzhiyun 	/* 24 bits DPI: connect MID Ch B to D[24:31] */
910*4882a593Smuzhiyun 	val |= 4 << MCDE_CONF0_OUTMUX3_SHIFT;
911*4882a593Smuzhiyun 	/* 5: 24 bits DPI: connect MSB Ch B to D[32:39] */
912*4882a593Smuzhiyun 	val |= 5 << MCDE_CONF0_OUTMUX4_SHIFT;
913*4882a593Smuzhiyun 	/* Syncmux bits zero: DPI channel A and B on output pins A and B resp */
914*4882a593Smuzhiyun 	writel(val, mcde->regs + MCDE_CONF0);
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	/* Clear any pending interrupts */
917*4882a593Smuzhiyun 	mcde_display_disable_irqs(mcde);
918*4882a593Smuzhiyun 	writel(0, mcde->regs + MCDE_IMSCERR);
919*4882a593Smuzhiyun 	writel(0xFFFFFFFF, mcde->regs + MCDE_RISERR);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	dev_info(drm->dev, "output in %s mode, format %dbpp\n",
922*4882a593Smuzhiyun 		 (mcde->mdsi->mode_flags & MIPI_DSI_MODE_VIDEO) ?
923*4882a593Smuzhiyun 		 "VIDEO" : "CMD",
924*4882a593Smuzhiyun 		 mipi_dsi_pixel_format_to_bpp(mcde->mdsi->format));
925*4882a593Smuzhiyun 	formatter_cpp =
926*4882a593Smuzhiyun 		mipi_dsi_pixel_format_to_bpp(mcde->mdsi->format) / 8;
927*4882a593Smuzhiyun 	dev_info(drm->dev, "overlay CPP %d bytes, DSI CPP %d bytes\n",
928*4882a593Smuzhiyun 		 cpp,
929*4882a593Smuzhiyun 		 formatter_cpp);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	/* Calculations from mcde_fmtr_dsi.c, fmtr_dsi_enable_video() */
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	/*
934*4882a593Smuzhiyun 	 * Set up FIFO A watermark level:
935*4882a593Smuzhiyun 	 * 128 for LCD 32bpp video mode
936*4882a593Smuzhiyun 	 * 48  for LCD 32bpp command mode
937*4882a593Smuzhiyun 	 * 128 for LCD 16bpp video mode
938*4882a593Smuzhiyun 	 * 64  for LCD 16bpp command mode
939*4882a593Smuzhiyun 	 * 128 for HDMI 32bpp
940*4882a593Smuzhiyun 	 * 192 for HDMI 16bpp
941*4882a593Smuzhiyun 	 */
942*4882a593Smuzhiyun 	fifo_wtrmrk = mode->hdisplay;
943*4882a593Smuzhiyun 	if (mcde->mdsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
944*4882a593Smuzhiyun 		fifo_wtrmrk = min(fifo_wtrmrk, 128);
945*4882a593Smuzhiyun 		pkt_div = 1;
946*4882a593Smuzhiyun 	} else {
947*4882a593Smuzhiyun 		fifo_wtrmrk = min(fifo_wtrmrk, 48);
948*4882a593Smuzhiyun 		/* The FIFO is 640 entries deep on this v3 hardware */
949*4882a593Smuzhiyun 		pkt_div = mcde_dsi_get_pkt_div(mode->hdisplay, 640);
950*4882a593Smuzhiyun 	}
951*4882a593Smuzhiyun 	dev_dbg(drm->dev, "FIFO watermark after flooring: %d bytes\n",
952*4882a593Smuzhiyun 		fifo_wtrmrk);
953*4882a593Smuzhiyun 	dev_dbg(drm->dev, "Packet divisor: %d bytes\n", pkt_div);
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	/* NOTE: pkt_div is 1 for video mode */
956*4882a593Smuzhiyun 	pkt_size = (formatter_ppl * formatter_cpp) / pkt_div;
957*4882a593Smuzhiyun 	/* Commands CMD8 need one extra byte */
958*4882a593Smuzhiyun 	if (!(mcde->mdsi->mode_flags & MIPI_DSI_MODE_VIDEO))
959*4882a593Smuzhiyun 		pkt_size++;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	dev_dbg(drm->dev, "DSI packet size: %d * %d bytes per line\n",
962*4882a593Smuzhiyun 		pkt_size, pkt_div);
963*4882a593Smuzhiyun 	dev_dbg(drm->dev, "Overlay frame size: %u bytes\n",
964*4882a593Smuzhiyun 		mode->hdisplay * mode->vdisplay * cpp);
965*4882a593Smuzhiyun 	mcde->stride = mode->hdisplay * cpp;
966*4882a593Smuzhiyun 	dev_dbg(drm->dev, "Overlay line stride: %u bytes\n",
967*4882a593Smuzhiyun 		mcde->stride);
968*4882a593Smuzhiyun 	/* NOTE: pkt_div is 1 for video mode */
969*4882a593Smuzhiyun 	formatter_frame = pkt_size * pkt_div * formatter_lpf;
970*4882a593Smuzhiyun 	dev_dbg(drm->dev, "Formatter frame size: %u bytes\n", formatter_frame);
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	/* Drain the FIFO A + channel 0 pipe so we have a clean slate */
973*4882a593Smuzhiyun 	mcde_drain_pipe(mcde, MCDE_FIFO_A, MCDE_CHANNEL_0);
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	/*
976*4882a593Smuzhiyun 	 * We set up our display pipeline:
977*4882a593Smuzhiyun 	 * EXTSRC 0 -> OVERLAY 0 -> CHANNEL 0 -> FIFO A -> DSI FORMATTER 0
978*4882a593Smuzhiyun 	 *
979*4882a593Smuzhiyun 	 * First configure the external source (memory) on external source 0
980*4882a593Smuzhiyun 	 * using the desired bitstream/bitmap format
981*4882a593Smuzhiyun 	 */
982*4882a593Smuzhiyun 	mcde_configure_extsrc(mcde, MCDE_EXTSRC_0, format);
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	/*
985*4882a593Smuzhiyun 	 * Configure overlay 0 according to format and mode and take input
986*4882a593Smuzhiyun 	 * from external source 0 and route the output of this overlay to
987*4882a593Smuzhiyun 	 * channel 0
988*4882a593Smuzhiyun 	 */
989*4882a593Smuzhiyun 	mcde_configure_overlay(mcde, MCDE_OVERLAY_0, MCDE_EXTSRC_0,
990*4882a593Smuzhiyun 			       MCDE_CHANNEL_0, mode, format, cpp);
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	/*
993*4882a593Smuzhiyun 	 * Configure pixel-per-line and line-per-frame for channel 0 and then
994*4882a593Smuzhiyun 	 * route channel 0 to FIFO A
995*4882a593Smuzhiyun 	 */
996*4882a593Smuzhiyun 	mcde_configure_channel(mcde, MCDE_CHANNEL_0, MCDE_FIFO_A, mode);
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	/* Configure FIFO A to use DSI formatter 0 */
999*4882a593Smuzhiyun 	mcde_configure_fifo(mcde, MCDE_FIFO_A, MCDE_DSI_FORMATTER_0,
1000*4882a593Smuzhiyun 			    fifo_wtrmrk);
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	/*
1003*4882a593Smuzhiyun 	 * This brings up the DSI bridge which is tightly connected
1004*4882a593Smuzhiyun 	 * to the MCDE DSI formatter.
1005*4882a593Smuzhiyun 	 *
1006*4882a593Smuzhiyun 	 * FIXME: if we want to use another formatter, such as DPI,
1007*4882a593Smuzhiyun 	 * we need to be more elaborate here and select the appropriate
1008*4882a593Smuzhiyun 	 * bridge.
1009*4882a593Smuzhiyun 	 */
1010*4882a593Smuzhiyun 	mcde_dsi_enable(mcde->bridge);
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	/* Configure the DSI formatter 0 for the DSI panel output */
1013*4882a593Smuzhiyun 	mcde_configure_dsi_formatter(mcde, MCDE_DSI_FORMATTER_0,
1014*4882a593Smuzhiyun 				     formatter_frame, pkt_size);
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	switch (mcde->flow_mode) {
1017*4882a593Smuzhiyun 	case MCDE_COMMAND_TE_FLOW:
1018*4882a593Smuzhiyun 	case MCDE_COMMAND_BTA_TE_FLOW:
1019*4882a593Smuzhiyun 	case MCDE_VIDEO_TE_FLOW:
1020*4882a593Smuzhiyun 		/* We are using TE in some comination */
1021*4882a593Smuzhiyun 		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1022*4882a593Smuzhiyun 			val = MCDE_VSCRC_VSPOL;
1023*4882a593Smuzhiyun 		else
1024*4882a593Smuzhiyun 			val = 0;
1025*4882a593Smuzhiyun 		writel(val, mcde->regs + MCDE_VSCRC0);
1026*4882a593Smuzhiyun 		/* Enable VSYNC capture on TE0 */
1027*4882a593Smuzhiyun 		val = readl(mcde->regs + MCDE_CRC);
1028*4882a593Smuzhiyun 		val |= MCDE_CRC_SYCEN0;
1029*4882a593Smuzhiyun 		writel(val, mcde->regs + MCDE_CRC);
1030*4882a593Smuzhiyun 		break;
1031*4882a593Smuzhiyun 	default:
1032*4882a593Smuzhiyun 		/* No TE capture */
1033*4882a593Smuzhiyun 		break;
1034*4882a593Smuzhiyun 	}
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	drm_crtc_vblank_on(crtc);
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	/*
1039*4882a593Smuzhiyun 	 * If we're using oneshot mode we don't start the flow
1040*4882a593Smuzhiyun 	 * until each time the display is given an update, and
1041*4882a593Smuzhiyun 	 * then we disable it immediately after. For all other
1042*4882a593Smuzhiyun 	 * modes (command or video) we start the FIFO flow
1043*4882a593Smuzhiyun 	 * right here. This is necessary for the hardware to
1044*4882a593Smuzhiyun 	 * behave right.
1045*4882a593Smuzhiyun 	 */
1046*4882a593Smuzhiyun 	if (mcde->flow_mode != MCDE_COMMAND_ONESHOT_FLOW) {
1047*4882a593Smuzhiyun 		mcde_enable_fifo(mcde, MCDE_FIFO_A);
1048*4882a593Smuzhiyun 		dev_dbg(mcde->dev, "started MCDE video FIFO flow\n");
1049*4882a593Smuzhiyun 	}
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	/* Enable MCDE with automatic clock gating */
1052*4882a593Smuzhiyun 	val = readl(mcde->regs + MCDE_CR);
1053*4882a593Smuzhiyun 	val |= MCDE_CR_MCDEEN | MCDE_CR_AUTOCLKG_EN;
1054*4882a593Smuzhiyun 	writel(val, mcde->regs + MCDE_CR);
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	dev_info(drm->dev, "MCDE display is enabled\n");
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun 
mcde_display_disable(struct drm_simple_display_pipe * pipe)1059*4882a593Smuzhiyun static void mcde_display_disable(struct drm_simple_display_pipe *pipe)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun 	struct drm_crtc *crtc = &pipe->crtc;
1062*4882a593Smuzhiyun 	struct drm_device *drm = crtc->dev;
1063*4882a593Smuzhiyun 	struct mcde *mcde = to_mcde(drm);
1064*4882a593Smuzhiyun 	struct drm_pending_vblank_event *event;
1065*4882a593Smuzhiyun 	int ret;
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	drm_crtc_vblank_off(crtc);
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	/* Disable FIFO A flow */
1070*4882a593Smuzhiyun 	mcde_disable_fifo(mcde, MCDE_FIFO_A, true);
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	/* This disables the DSI bridge */
1073*4882a593Smuzhiyun 	mcde_dsi_disable(mcde->bridge);
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	event = crtc->state->event;
1076*4882a593Smuzhiyun 	if (event) {
1077*4882a593Smuzhiyun 		crtc->state->event = NULL;
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 		spin_lock_irq(&crtc->dev->event_lock);
1080*4882a593Smuzhiyun 		drm_crtc_send_vblank_event(crtc, event);
1081*4882a593Smuzhiyun 		spin_unlock_irq(&crtc->dev->event_lock);
1082*4882a593Smuzhiyun 	}
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	ret = regulator_disable(mcde->epod);
1085*4882a593Smuzhiyun 	if (ret)
1086*4882a593Smuzhiyun 		dev_err(drm->dev, "can't disable EPOD regulator\n");
1087*4882a593Smuzhiyun 	/* Make sure we are powered down (before we may power up again) */
1088*4882a593Smuzhiyun 	usleep_range(50000, 70000);
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	dev_info(drm->dev, "MCDE display is disabled\n");
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun 
mcde_start_flow(struct mcde * mcde)1093*4882a593Smuzhiyun static void mcde_start_flow(struct mcde *mcde)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun 	/* Request a TE ACK only in TE+BTA mode */
1096*4882a593Smuzhiyun 	if (mcde->flow_mode == MCDE_COMMAND_BTA_TE_FLOW)
1097*4882a593Smuzhiyun 		mcde_dsi_te_request(mcde->mdsi);
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	/* Enable FIFO A flow */
1100*4882a593Smuzhiyun 	mcde_enable_fifo(mcde, MCDE_FIFO_A);
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	/*
1103*4882a593Smuzhiyun 	 * If oneshot mode is enabled, the flow will be disabled
1104*4882a593Smuzhiyun 	 * when the TE0 IRQ arrives in the interrupt handler. Otherwise
1105*4882a593Smuzhiyun 	 * updates are continuously streamed to the display after this
1106*4882a593Smuzhiyun 	 * point.
1107*4882a593Smuzhiyun 	 */
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	if (mcde->flow_mode == MCDE_COMMAND_ONESHOT_FLOW) {
1110*4882a593Smuzhiyun 		/* Trigger a software sync out on channel 0 */
1111*4882a593Smuzhiyun 		writel(MCDE_CHNLXSYNCHSW_SW_TRIG,
1112*4882a593Smuzhiyun 		       mcde->regs + MCDE_CHNL0SYNCHSW);
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 		/*
1115*4882a593Smuzhiyun 		 * Disable FIFO A flow again: since we are using TE sync we
1116*4882a593Smuzhiyun 		 * need to wait for the FIFO to drain before we continue
1117*4882a593Smuzhiyun 		 * so repeated calls to this function will not cause a mess
1118*4882a593Smuzhiyun 		 * in the hardware by pushing updates will updates are going
1119*4882a593Smuzhiyun 		 * on already.
1120*4882a593Smuzhiyun 		 */
1121*4882a593Smuzhiyun 		mcde_disable_fifo(mcde, MCDE_FIFO_A, true);
1122*4882a593Smuzhiyun 	}
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	dev_dbg(mcde->dev, "started MCDE FIFO flow\n");
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun 
mcde_set_extsrc(struct mcde * mcde,u32 buffer_address)1127*4882a593Smuzhiyun static void mcde_set_extsrc(struct mcde *mcde, u32 buffer_address)
1128*4882a593Smuzhiyun {
1129*4882a593Smuzhiyun 	/* Write bitmap base address to register */
1130*4882a593Smuzhiyun 	writel(buffer_address, mcde->regs + MCDE_EXTSRCXA0);
1131*4882a593Smuzhiyun 	/*
1132*4882a593Smuzhiyun 	 * Base address for next line this is probably only used
1133*4882a593Smuzhiyun 	 * in interlace modes.
1134*4882a593Smuzhiyun 	 */
1135*4882a593Smuzhiyun 	writel(buffer_address + mcde->stride, mcde->regs + MCDE_EXTSRCXA1);
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun 
mcde_display_update(struct drm_simple_display_pipe * pipe,struct drm_plane_state * old_pstate)1138*4882a593Smuzhiyun static void mcde_display_update(struct drm_simple_display_pipe *pipe,
1139*4882a593Smuzhiyun 				struct drm_plane_state *old_pstate)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun 	struct drm_crtc *crtc = &pipe->crtc;
1142*4882a593Smuzhiyun 	struct drm_device *drm = crtc->dev;
1143*4882a593Smuzhiyun 	struct mcde *mcde = to_mcde(drm);
1144*4882a593Smuzhiyun 	struct drm_pending_vblank_event *event = crtc->state->event;
1145*4882a593Smuzhiyun 	struct drm_plane *plane = &pipe->plane;
1146*4882a593Smuzhiyun 	struct drm_plane_state *pstate = plane->state;
1147*4882a593Smuzhiyun 	struct drm_framebuffer *fb = pstate->fb;
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	/*
1150*4882a593Smuzhiyun 	 * Handle any pending event first, we need to arm the vblank
1151*4882a593Smuzhiyun 	 * interrupt before sending any update to the display so we don't
1152*4882a593Smuzhiyun 	 * miss the interrupt.
1153*4882a593Smuzhiyun 	 */
1154*4882a593Smuzhiyun 	if (event) {
1155*4882a593Smuzhiyun 		crtc->state->event = NULL;
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 		spin_lock_irq(&crtc->dev->event_lock);
1158*4882a593Smuzhiyun 		/*
1159*4882a593Smuzhiyun 		 * Hardware must be on before we can arm any vblank event,
1160*4882a593Smuzhiyun 		 * this is not a scanout controller where there is always
1161*4882a593Smuzhiyun 		 * some periodic update going on, it is completely frozen
1162*4882a593Smuzhiyun 		 * until we get an update. If MCDE output isn't yet enabled,
1163*4882a593Smuzhiyun 		 * we just send a vblank dummy event back.
1164*4882a593Smuzhiyun 		 */
1165*4882a593Smuzhiyun 		if (crtc->state->active && drm_crtc_vblank_get(crtc) == 0) {
1166*4882a593Smuzhiyun 			dev_dbg(mcde->dev, "arm vblank event\n");
1167*4882a593Smuzhiyun 			drm_crtc_arm_vblank_event(crtc, event);
1168*4882a593Smuzhiyun 		} else {
1169*4882a593Smuzhiyun 			dev_dbg(mcde->dev, "insert fake vblank event\n");
1170*4882a593Smuzhiyun 			drm_crtc_send_vblank_event(crtc, event);
1171*4882a593Smuzhiyun 		}
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 		spin_unlock_irq(&crtc->dev->event_lock);
1174*4882a593Smuzhiyun 	}
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	/*
1177*4882a593Smuzhiyun 	 * We do not start sending framebuffer updates before the
1178*4882a593Smuzhiyun 	 * display is enabled. Update events will however be dispatched
1179*4882a593Smuzhiyun 	 * from the DRM core before the display is enabled.
1180*4882a593Smuzhiyun 	 */
1181*4882a593Smuzhiyun 	if (fb) {
1182*4882a593Smuzhiyun 		mcde_set_extsrc(mcde, drm_fb_cma_get_gem_addr(fb, pstate, 0));
1183*4882a593Smuzhiyun 		dev_info_once(mcde->dev, "first update of display contents\n");
1184*4882a593Smuzhiyun 		/*
1185*4882a593Smuzhiyun 		 * Usually the flow is already active, unless we are in
1186*4882a593Smuzhiyun 		 * oneshot mode, then we need to kick the flow right here.
1187*4882a593Smuzhiyun 		 */
1188*4882a593Smuzhiyun 		if (mcde->flow_active == 0)
1189*4882a593Smuzhiyun 			mcde_start_flow(mcde);
1190*4882a593Smuzhiyun 	} else {
1191*4882a593Smuzhiyun 		/*
1192*4882a593Smuzhiyun 		 * If an update is receieved before the MCDE is enabled
1193*4882a593Smuzhiyun 		 * (before mcde_display_enable() is called) we can't really
1194*4882a593Smuzhiyun 		 * do much with that buffer.
1195*4882a593Smuzhiyun 		 */
1196*4882a593Smuzhiyun 		dev_info(mcde->dev, "ignored a display update\n");
1197*4882a593Smuzhiyun 	}
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun 
mcde_display_enable_vblank(struct drm_simple_display_pipe * pipe)1200*4882a593Smuzhiyun static int mcde_display_enable_vblank(struct drm_simple_display_pipe *pipe)
1201*4882a593Smuzhiyun {
1202*4882a593Smuzhiyun 	struct drm_crtc *crtc = &pipe->crtc;
1203*4882a593Smuzhiyun 	struct drm_device *drm = crtc->dev;
1204*4882a593Smuzhiyun 	struct mcde *mcde = to_mcde(drm);
1205*4882a593Smuzhiyun 	u32 val;
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	/* Enable all VBLANK IRQs */
1208*4882a593Smuzhiyun 	val = MCDE_PP_VCMPA |
1209*4882a593Smuzhiyun 		MCDE_PP_VCMPB |
1210*4882a593Smuzhiyun 		MCDE_PP_VSCC0 |
1211*4882a593Smuzhiyun 		MCDE_PP_VSCC1 |
1212*4882a593Smuzhiyun 		MCDE_PP_VCMPC0 |
1213*4882a593Smuzhiyun 		MCDE_PP_VCMPC1;
1214*4882a593Smuzhiyun 	writel(val, mcde->regs + MCDE_IMSCPP);
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	return 0;
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun 
mcde_display_disable_vblank(struct drm_simple_display_pipe * pipe)1219*4882a593Smuzhiyun static void mcde_display_disable_vblank(struct drm_simple_display_pipe *pipe)
1220*4882a593Smuzhiyun {
1221*4882a593Smuzhiyun 	struct drm_crtc *crtc = &pipe->crtc;
1222*4882a593Smuzhiyun 	struct drm_device *drm = crtc->dev;
1223*4882a593Smuzhiyun 	struct mcde *mcde = to_mcde(drm);
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	/* Disable all VBLANK IRQs */
1226*4882a593Smuzhiyun 	writel(0, mcde->regs + MCDE_IMSCPP);
1227*4882a593Smuzhiyun 	/* Clear any pending IRQs */
1228*4882a593Smuzhiyun 	writel(0xFFFFFFFF, mcde->regs + MCDE_RISPP);
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun static struct drm_simple_display_pipe_funcs mcde_display_funcs = {
1232*4882a593Smuzhiyun 	.check = mcde_display_check,
1233*4882a593Smuzhiyun 	.enable = mcde_display_enable,
1234*4882a593Smuzhiyun 	.disable = mcde_display_disable,
1235*4882a593Smuzhiyun 	.update = mcde_display_update,
1236*4882a593Smuzhiyun 	.enable_vblank = mcde_display_enable_vblank,
1237*4882a593Smuzhiyun 	.disable_vblank = mcde_display_disable_vblank,
1238*4882a593Smuzhiyun 	.prepare_fb = drm_gem_fb_simple_display_pipe_prepare_fb,
1239*4882a593Smuzhiyun };
1240*4882a593Smuzhiyun 
mcde_display_init(struct drm_device * drm)1241*4882a593Smuzhiyun int mcde_display_init(struct drm_device *drm)
1242*4882a593Smuzhiyun {
1243*4882a593Smuzhiyun 	struct mcde *mcde = to_mcde(drm);
1244*4882a593Smuzhiyun 	int ret;
1245*4882a593Smuzhiyun 	static const u32 formats[] = {
1246*4882a593Smuzhiyun 		DRM_FORMAT_ARGB8888,
1247*4882a593Smuzhiyun 		DRM_FORMAT_ABGR8888,
1248*4882a593Smuzhiyun 		DRM_FORMAT_XRGB8888,
1249*4882a593Smuzhiyun 		DRM_FORMAT_XBGR8888,
1250*4882a593Smuzhiyun 		DRM_FORMAT_RGB888,
1251*4882a593Smuzhiyun 		DRM_FORMAT_BGR888,
1252*4882a593Smuzhiyun 		DRM_FORMAT_ARGB4444,
1253*4882a593Smuzhiyun 		DRM_FORMAT_ABGR4444,
1254*4882a593Smuzhiyun 		DRM_FORMAT_XRGB4444,
1255*4882a593Smuzhiyun 		DRM_FORMAT_XBGR4444,
1256*4882a593Smuzhiyun 		/* These are actually IRGB1555 so intensity bit is lost */
1257*4882a593Smuzhiyun 		DRM_FORMAT_XRGB1555,
1258*4882a593Smuzhiyun 		DRM_FORMAT_XBGR1555,
1259*4882a593Smuzhiyun 		DRM_FORMAT_RGB565,
1260*4882a593Smuzhiyun 		DRM_FORMAT_BGR565,
1261*4882a593Smuzhiyun 		DRM_FORMAT_YUV422,
1262*4882a593Smuzhiyun 	};
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	ret = drm_simple_display_pipe_init(drm, &mcde->pipe,
1265*4882a593Smuzhiyun 					   &mcde_display_funcs,
1266*4882a593Smuzhiyun 					   formats, ARRAY_SIZE(formats),
1267*4882a593Smuzhiyun 					   NULL,
1268*4882a593Smuzhiyun 					   mcde->connector);
1269*4882a593Smuzhiyun 	if (ret)
1270*4882a593Smuzhiyun 		return ret;
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	return 0;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mcde_display_init);
1275