xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/lima/lima_mmu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0 OR MIT
2*4882a593Smuzhiyun /* Copyright 2017-2019 Qiang Yu <yuq825@gmail.com> */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/interrupt.h>
5*4882a593Smuzhiyun #include <linux/iopoll.h>
6*4882a593Smuzhiyun #include <linux/device.h>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "lima_device.h"
9*4882a593Smuzhiyun #include "lima_mmu.h"
10*4882a593Smuzhiyun #include "lima_vm.h"
11*4882a593Smuzhiyun #include "lima_regs.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define mmu_write(reg, data) writel(data, ip->iomem + reg)
14*4882a593Smuzhiyun #define mmu_read(reg) readl(ip->iomem + reg)
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define lima_mmu_send_command(cmd, addr, val, cond)	     \
17*4882a593Smuzhiyun ({							     \
18*4882a593Smuzhiyun 	int __ret;					     \
19*4882a593Smuzhiyun 							     \
20*4882a593Smuzhiyun 	mmu_write(LIMA_MMU_COMMAND, cmd);		     \
21*4882a593Smuzhiyun 	__ret = readl_poll_timeout(ip->iomem + (addr), val,  \
22*4882a593Smuzhiyun 				  cond, 0, 100);	     \
23*4882a593Smuzhiyun 	if (__ret)					     \
24*4882a593Smuzhiyun 		dev_err(dev->dev,			     \
25*4882a593Smuzhiyun 			"mmu command %x timeout\n", cmd);    \
26*4882a593Smuzhiyun 	__ret;						     \
27*4882a593Smuzhiyun })
28*4882a593Smuzhiyun 
lima_mmu_irq_handler(int irq,void * data)29*4882a593Smuzhiyun static irqreturn_t lima_mmu_irq_handler(int irq, void *data)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun 	struct lima_ip *ip = data;
32*4882a593Smuzhiyun 	struct lima_device *dev = ip->dev;
33*4882a593Smuzhiyun 	u32 status = mmu_read(LIMA_MMU_INT_STATUS);
34*4882a593Smuzhiyun 	struct lima_sched_pipe *pipe;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	/* for shared irq case */
37*4882a593Smuzhiyun 	if (!status)
38*4882a593Smuzhiyun 		return IRQ_NONE;
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	if (status & LIMA_MMU_INT_PAGE_FAULT) {
41*4882a593Smuzhiyun 		u32 fault = mmu_read(LIMA_MMU_PAGE_FAULT_ADDR);
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 		dev_err(dev->dev, "mmu page fault at 0x%x from bus id %d of type %s on %s\n",
44*4882a593Smuzhiyun 			fault, LIMA_MMU_STATUS_BUS_ID(status),
45*4882a593Smuzhiyun 			status & LIMA_MMU_STATUS_PAGE_FAULT_IS_WRITE ? "write" : "read",
46*4882a593Smuzhiyun 			lima_ip_name(ip));
47*4882a593Smuzhiyun 	}
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	if (status & LIMA_MMU_INT_READ_BUS_ERROR)
50*4882a593Smuzhiyun 		dev_err(dev->dev, "mmu %s irq bus error\n", lima_ip_name(ip));
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	/* mask all interrupts before resume */
53*4882a593Smuzhiyun 	mmu_write(LIMA_MMU_INT_MASK, 0);
54*4882a593Smuzhiyun 	mmu_write(LIMA_MMU_INT_CLEAR, status);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	pipe = dev->pipe + (ip->id == lima_ip_gpmmu ? lima_pipe_gp : lima_pipe_pp);
57*4882a593Smuzhiyun 	lima_sched_pipe_mmu_error(pipe);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	return IRQ_HANDLED;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
lima_mmu_hw_init(struct lima_ip * ip)62*4882a593Smuzhiyun static int lima_mmu_hw_init(struct lima_ip *ip)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	struct lima_device *dev = ip->dev;
65*4882a593Smuzhiyun 	int err;
66*4882a593Smuzhiyun 	u32 v;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	mmu_write(LIMA_MMU_COMMAND, LIMA_MMU_COMMAND_HARD_RESET);
69*4882a593Smuzhiyun 	err = lima_mmu_send_command(LIMA_MMU_COMMAND_HARD_RESET,
70*4882a593Smuzhiyun 				    LIMA_MMU_DTE_ADDR, v, v == 0);
71*4882a593Smuzhiyun 	if (err)
72*4882a593Smuzhiyun 		return err;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	mmu_write(LIMA_MMU_INT_MASK,
75*4882a593Smuzhiyun 		  LIMA_MMU_INT_PAGE_FAULT | LIMA_MMU_INT_READ_BUS_ERROR);
76*4882a593Smuzhiyun 	mmu_write(LIMA_MMU_DTE_ADDR, dev->empty_vm->pd.dma);
77*4882a593Smuzhiyun 	return lima_mmu_send_command(LIMA_MMU_COMMAND_ENABLE_PAGING,
78*4882a593Smuzhiyun 				     LIMA_MMU_STATUS, v,
79*4882a593Smuzhiyun 				     v & LIMA_MMU_STATUS_PAGING_ENABLED);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
lima_mmu_resume(struct lima_ip * ip)82*4882a593Smuzhiyun int lima_mmu_resume(struct lima_ip *ip)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	if (ip->id == lima_ip_ppmmu_bcast)
85*4882a593Smuzhiyun 		return 0;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	return lima_mmu_hw_init(ip);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
lima_mmu_suspend(struct lima_ip * ip)90*4882a593Smuzhiyun void lima_mmu_suspend(struct lima_ip *ip)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
lima_mmu_init(struct lima_ip * ip)95*4882a593Smuzhiyun int lima_mmu_init(struct lima_ip *ip)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	struct lima_device *dev = ip->dev;
98*4882a593Smuzhiyun 	int err;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	if (ip->id == lima_ip_ppmmu_bcast)
101*4882a593Smuzhiyun 		return 0;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	mmu_write(LIMA_MMU_DTE_ADDR, 0xCAFEBABE);
104*4882a593Smuzhiyun 	if (mmu_read(LIMA_MMU_DTE_ADDR) != 0xCAFEB000) {
105*4882a593Smuzhiyun 		dev_err(dev->dev, "mmu %s dte write test fail\n", lima_ip_name(ip));
106*4882a593Smuzhiyun 		return -EIO;
107*4882a593Smuzhiyun 	}
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	err = devm_request_irq(dev->dev, ip->irq, lima_mmu_irq_handler,
110*4882a593Smuzhiyun 			       IRQF_SHARED, lima_ip_name(ip), ip);
111*4882a593Smuzhiyun 	if (err) {
112*4882a593Smuzhiyun 		dev_err(dev->dev, "mmu %s fail to request irq\n", lima_ip_name(ip));
113*4882a593Smuzhiyun 		return err;
114*4882a593Smuzhiyun 	}
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	return lima_mmu_hw_init(ip);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
lima_mmu_fini(struct lima_ip * ip)119*4882a593Smuzhiyun void lima_mmu_fini(struct lima_ip *ip)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
lima_mmu_flush_tlb(struct lima_ip * ip)124*4882a593Smuzhiyun void lima_mmu_flush_tlb(struct lima_ip *ip)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	mmu_write(LIMA_MMU_COMMAND, LIMA_MMU_COMMAND_ZAP_CACHE);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
lima_mmu_switch_vm(struct lima_ip * ip,struct lima_vm * vm)129*4882a593Smuzhiyun void lima_mmu_switch_vm(struct lima_ip *ip, struct lima_vm *vm)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	struct lima_device *dev = ip->dev;
132*4882a593Smuzhiyun 	u32 v;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	lima_mmu_send_command(LIMA_MMU_COMMAND_ENABLE_STALL,
135*4882a593Smuzhiyun 			      LIMA_MMU_STATUS, v,
136*4882a593Smuzhiyun 			      v & LIMA_MMU_STATUS_STALL_ACTIVE);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	mmu_write(LIMA_MMU_DTE_ADDR, vm->pd.dma);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	/* flush the TLB */
141*4882a593Smuzhiyun 	mmu_write(LIMA_MMU_COMMAND, LIMA_MMU_COMMAND_ZAP_CACHE);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	lima_mmu_send_command(LIMA_MMU_COMMAND_DISABLE_STALL,
144*4882a593Smuzhiyun 			      LIMA_MMU_STATUS, v,
145*4882a593Smuzhiyun 			      !(v & LIMA_MMU_STATUS_STALL_ACTIVE));
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
lima_mmu_page_fault_resume(struct lima_ip * ip)148*4882a593Smuzhiyun void lima_mmu_page_fault_resume(struct lima_ip *ip)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	struct lima_device *dev = ip->dev;
151*4882a593Smuzhiyun 	u32 status = mmu_read(LIMA_MMU_STATUS);
152*4882a593Smuzhiyun 	u32 v;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	if (status & LIMA_MMU_STATUS_PAGE_FAULT_ACTIVE) {
155*4882a593Smuzhiyun 		dev_info(dev->dev, "mmu resume\n");
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 		mmu_write(LIMA_MMU_INT_MASK, 0);
158*4882a593Smuzhiyun 		mmu_write(LIMA_MMU_DTE_ADDR, 0xCAFEBABE);
159*4882a593Smuzhiyun 		lima_mmu_send_command(LIMA_MMU_COMMAND_HARD_RESET,
160*4882a593Smuzhiyun 				      LIMA_MMU_DTE_ADDR, v, v == 0);
161*4882a593Smuzhiyun 		mmu_write(LIMA_MMU_INT_MASK, LIMA_MMU_INT_PAGE_FAULT | LIMA_MMU_INT_READ_BUS_ERROR);
162*4882a593Smuzhiyun 		mmu_write(LIMA_MMU_DTE_ADDR, dev->empty_vm->pd.dma);
163*4882a593Smuzhiyun 		lima_mmu_send_command(LIMA_MMU_COMMAND_ENABLE_PAGING,
164*4882a593Smuzhiyun 				      LIMA_MMU_STATUS, v,
165*4882a593Smuzhiyun 				      v & LIMA_MMU_STATUS_PAGING_ENABLED);
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun }
168