xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/ingenic/ingenic-ipu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Ingenic JZ47xx IPU driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (C) 2020, Paul Cercueil <paul@crapouillou.net>
6*4882a593Smuzhiyun // Copyright (C) 2020, Daniel Silsby <dansilsby@gmail.com>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "ingenic-drm.h"
9*4882a593Smuzhiyun #include "ingenic-ipu.h"
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/component.h>
13*4882a593Smuzhiyun #include <linux/gcd.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun #include <linux/time.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <drm/drm_atomic.h>
22*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
23*4882a593Smuzhiyun #include <drm/drm_drv.h>
24*4882a593Smuzhiyun #include <drm/drm_fb_cma_helper.h>
25*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
26*4882a593Smuzhiyun #include <drm/drm_gem_framebuffer_helper.h>
27*4882a593Smuzhiyun #include <drm/drm_plane.h>
28*4882a593Smuzhiyun #include <drm/drm_plane_helper.h>
29*4882a593Smuzhiyun #include <drm/drm_property.h>
30*4882a593Smuzhiyun #include <drm/drm_vblank.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun struct ingenic_ipu;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun struct soc_info {
35*4882a593Smuzhiyun 	const u32 *formats;
36*4882a593Smuzhiyun 	size_t num_formats;
37*4882a593Smuzhiyun 	bool has_bicubic;
38*4882a593Smuzhiyun 	bool manual_restart;
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	void (*set_coefs)(struct ingenic_ipu *ipu, unsigned int reg,
41*4882a593Smuzhiyun 			  unsigned int sharpness, bool downscale,
42*4882a593Smuzhiyun 			  unsigned int weight, unsigned int offset);
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun struct ingenic_ipu {
46*4882a593Smuzhiyun 	struct drm_plane plane;
47*4882a593Smuzhiyun 	struct drm_device *drm;
48*4882a593Smuzhiyun 	struct device *dev, *master;
49*4882a593Smuzhiyun 	struct regmap *map;
50*4882a593Smuzhiyun 	struct clk *clk;
51*4882a593Smuzhiyun 	const struct soc_info *soc_info;
52*4882a593Smuzhiyun 	bool clk_enabled;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	unsigned int num_w, num_h, denom_w, denom_h;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	dma_addr_t addr_y, addr_u, addr_v;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	struct drm_property *sharpness_prop;
59*4882a593Smuzhiyun 	unsigned int sharpness;
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* Signed 15.16 fixed-point math (for bicubic scaling coefficients) */
63*4882a593Smuzhiyun #define I2F(i) ((s32)(i) * 65536)
64*4882a593Smuzhiyun #define F2I(f) ((f) / 65536)
65*4882a593Smuzhiyun #define FMUL(fa, fb) ((s32)(((s64)(fa) * (s64)(fb)) / 65536))
66*4882a593Smuzhiyun #define SHARPNESS_INCR (I2F(-1) / 8)
67*4882a593Smuzhiyun 
plane_to_ingenic_ipu(struct drm_plane * plane)68*4882a593Smuzhiyun static inline struct ingenic_ipu *plane_to_ingenic_ipu(struct drm_plane *plane)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	return container_of(plane, struct ingenic_ipu, plane);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /*
74*4882a593Smuzhiyun  * Apply conventional cubic convolution kernel. Both parameters
75*4882a593Smuzhiyun  *  and return value are 15.16 signed fixed-point.
76*4882a593Smuzhiyun  *
77*4882a593Smuzhiyun  *  @f_a: Sharpness factor, typically in range [-4.0, -0.25].
78*4882a593Smuzhiyun  *        A larger magnitude increases perceived sharpness, but going past
79*4882a593Smuzhiyun  *        -2.0 might cause ringing artifacts to outweigh any improvement.
80*4882a593Smuzhiyun  *        Nice values on a 320x240 LCD are between -0.75 and -2.0.
81*4882a593Smuzhiyun  *
82*4882a593Smuzhiyun  *  @f_x: Absolute distance in pixels from 'pixel 0' sample position
83*4882a593Smuzhiyun  *        along horizontal (or vertical) source axis. Range is [0, +2.0].
84*4882a593Smuzhiyun  *
85*4882a593Smuzhiyun  *  returns: Weight of this pixel within 4-pixel sample group. Range is
86*4882a593Smuzhiyun  *           [-2.0, +2.0]. For moderate (i.e. > -3.0) sharpness factors,
87*4882a593Smuzhiyun  *           range is within [-1.0, +1.0].
88*4882a593Smuzhiyun  */
cubic_conv(s32 f_a,s32 f_x)89*4882a593Smuzhiyun static inline s32 cubic_conv(s32 f_a, s32 f_x)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	const s32 f_1 = I2F(1);
92*4882a593Smuzhiyun 	const s32 f_2 = I2F(2);
93*4882a593Smuzhiyun 	const s32 f_3 = I2F(3);
94*4882a593Smuzhiyun 	const s32 f_4 = I2F(4);
95*4882a593Smuzhiyun 	const s32 f_x2 = FMUL(f_x, f_x);
96*4882a593Smuzhiyun 	const s32 f_x3 = FMUL(f_x, f_x2);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	if (f_x <= f_1)
99*4882a593Smuzhiyun 		return FMUL((f_a + f_2), f_x3) - FMUL((f_a + f_3), f_x2) + f_1;
100*4882a593Smuzhiyun 	else if (f_x <= f_2)
101*4882a593Smuzhiyun 		return FMUL(f_a, (f_x3 - 5 * f_x2 + 8 * f_x - f_4));
102*4882a593Smuzhiyun 	else
103*4882a593Smuzhiyun 		return 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /*
107*4882a593Smuzhiyun  * On entry, "weight" is a coefficient suitable for bilinear mode,
108*4882a593Smuzhiyun  *  which is converted to a set of four suitable for bicubic mode.
109*4882a593Smuzhiyun  *
110*4882a593Smuzhiyun  * "weight 512" means all of pixel 0;
111*4882a593Smuzhiyun  * "weight 256" means half of pixel 0 and half of pixel 1;
112*4882a593Smuzhiyun  * "weight 0" means all of pixel 1;
113*4882a593Smuzhiyun  *
114*4882a593Smuzhiyun  * "offset" is increment to next source pixel sample location.
115*4882a593Smuzhiyun  */
jz4760_set_coefs(struct ingenic_ipu * ipu,unsigned int reg,unsigned int sharpness,bool downscale,unsigned int weight,unsigned int offset)116*4882a593Smuzhiyun static void jz4760_set_coefs(struct ingenic_ipu *ipu, unsigned int reg,
117*4882a593Smuzhiyun 			     unsigned int sharpness, bool downscale,
118*4882a593Smuzhiyun 			     unsigned int weight, unsigned int offset)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	u32 val;
121*4882a593Smuzhiyun 	s32 w0, w1, w2, w3; /* Pixel weights at X (or Y) offsets -1,0,1,2 */
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	weight = clamp_val(weight, 0, 512);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	if (sharpness < 2) {
126*4882a593Smuzhiyun 		/*
127*4882a593Smuzhiyun 		 *  When sharpness setting is 0, emulate nearest-neighbor.
128*4882a593Smuzhiyun 		 *  When sharpness setting is 1, emulate bilinear.
129*4882a593Smuzhiyun 		 */
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 		if (sharpness == 0)
132*4882a593Smuzhiyun 			weight = weight >= 256 ? 512 : 0;
133*4882a593Smuzhiyun 		w0 = 0;
134*4882a593Smuzhiyun 		w1 = weight;
135*4882a593Smuzhiyun 		w2 = 512 - weight;
136*4882a593Smuzhiyun 		w3 = 0;
137*4882a593Smuzhiyun 	} else {
138*4882a593Smuzhiyun 		const s32 f_a = SHARPNESS_INCR * sharpness;
139*4882a593Smuzhiyun 		const s32 f_h = I2F(1) / 2; /* Round up 0.5 */
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 		/*
142*4882a593Smuzhiyun 		 * Note that always rounding towards +infinity here is intended.
143*4882a593Smuzhiyun 		 * The resulting coefficients match a round-to-nearest-int
144*4882a593Smuzhiyun 		 * double floating-point implementation.
145*4882a593Smuzhiyun 		 */
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 		weight = 512 - weight;
148*4882a593Smuzhiyun 		w0 = F2I(f_h + 512 * cubic_conv(f_a, I2F(512  + weight) / 512));
149*4882a593Smuzhiyun 		w1 = F2I(f_h + 512 * cubic_conv(f_a, I2F(0    + weight) / 512));
150*4882a593Smuzhiyun 		w2 = F2I(f_h + 512 * cubic_conv(f_a, I2F(512  - weight) / 512));
151*4882a593Smuzhiyun 		w3 = F2I(f_h + 512 * cubic_conv(f_a, I2F(1024 - weight) / 512));
152*4882a593Smuzhiyun 		w0 = clamp_val(w0, -1024, 1023);
153*4882a593Smuzhiyun 		w1 = clamp_val(w1, -1024, 1023);
154*4882a593Smuzhiyun 		w2 = clamp_val(w2, -1024, 1023);
155*4882a593Smuzhiyun 		w3 = clamp_val(w3, -1024, 1023);
156*4882a593Smuzhiyun 	}
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	val = ((w1 & JZ4760_IPU_RSZ_COEF_MASK) << JZ4760_IPU_RSZ_COEF31_LSB) |
159*4882a593Smuzhiyun 		((w0 & JZ4760_IPU_RSZ_COEF_MASK) << JZ4760_IPU_RSZ_COEF20_LSB);
160*4882a593Smuzhiyun 	regmap_write(ipu->map, reg, val);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	val = ((w3 & JZ4760_IPU_RSZ_COEF_MASK) << JZ4760_IPU_RSZ_COEF31_LSB) |
163*4882a593Smuzhiyun 		((w2 & JZ4760_IPU_RSZ_COEF_MASK) << JZ4760_IPU_RSZ_COEF20_LSB) |
164*4882a593Smuzhiyun 		((offset & JZ4760_IPU_RSZ_OFFSET_MASK) << JZ4760_IPU_RSZ_OFFSET_LSB);
165*4882a593Smuzhiyun 	regmap_write(ipu->map, reg, val);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
jz4725b_set_coefs(struct ingenic_ipu * ipu,unsigned int reg,unsigned int sharpness,bool downscale,unsigned int weight,unsigned int offset)168*4882a593Smuzhiyun static void jz4725b_set_coefs(struct ingenic_ipu *ipu, unsigned int reg,
169*4882a593Smuzhiyun 			      unsigned int sharpness, bool downscale,
170*4882a593Smuzhiyun 			      unsigned int weight, unsigned int offset)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	u32 val = JZ4725B_IPU_RSZ_LUT_OUT_EN;
173*4882a593Smuzhiyun 	unsigned int i;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	weight = clamp_val(weight, 0, 512);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	if (sharpness == 0)
178*4882a593Smuzhiyun 		weight = weight >= 256 ? 512 : 0;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	val |= (weight & JZ4725B_IPU_RSZ_LUT_COEF_MASK) << JZ4725B_IPU_RSZ_LUT_COEF_LSB;
181*4882a593Smuzhiyun 	if (downscale || !!offset)
182*4882a593Smuzhiyun 		val |= JZ4725B_IPU_RSZ_LUT_IN_EN;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	regmap_write(ipu->map, reg, val);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	if (downscale) {
187*4882a593Smuzhiyun 		for (i = 1; i < offset; i++)
188*4882a593Smuzhiyun 			regmap_write(ipu->map, reg, JZ4725B_IPU_RSZ_LUT_IN_EN);
189*4882a593Smuzhiyun 	}
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
ingenic_ipu_set_downscale_coefs(struct ingenic_ipu * ipu,unsigned int reg,unsigned int num,unsigned int denom)192*4882a593Smuzhiyun static void ingenic_ipu_set_downscale_coefs(struct ingenic_ipu *ipu,
193*4882a593Smuzhiyun 					    unsigned int reg,
194*4882a593Smuzhiyun 					    unsigned int num,
195*4882a593Smuzhiyun 					    unsigned int denom)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	unsigned int i, offset, weight, weight_num = denom;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
200*4882a593Smuzhiyun 		weight_num = num + (weight_num - num) % (num * 2);
201*4882a593Smuzhiyun 		weight = 512 - 512 * (weight_num - num) / (num * 2);
202*4882a593Smuzhiyun 		weight_num += denom * 2;
203*4882a593Smuzhiyun 		offset = (weight_num - num) / (num * 2);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 		ipu->soc_info->set_coefs(ipu, reg, ipu->sharpness,
206*4882a593Smuzhiyun 					 true, weight, offset);
207*4882a593Smuzhiyun 	}
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
ingenic_ipu_set_integer_upscale_coefs(struct ingenic_ipu * ipu,unsigned int reg,unsigned int num)210*4882a593Smuzhiyun static void ingenic_ipu_set_integer_upscale_coefs(struct ingenic_ipu *ipu,
211*4882a593Smuzhiyun 						  unsigned int reg,
212*4882a593Smuzhiyun 						  unsigned int num)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	/*
215*4882a593Smuzhiyun 	 * Force nearest-neighbor scaling and use simple math when upscaling
216*4882a593Smuzhiyun 	 * by an integer ratio. It looks better, and fixes a few problem cases.
217*4882a593Smuzhiyun 	 */
218*4882a593Smuzhiyun 	unsigned int i;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	for (i = 0; i < num; i++)
221*4882a593Smuzhiyun 		ipu->soc_info->set_coefs(ipu, reg, 0, false, 512, i == num - 1);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
ingenic_ipu_set_upscale_coefs(struct ingenic_ipu * ipu,unsigned int reg,unsigned int num,unsigned int denom)224*4882a593Smuzhiyun static void ingenic_ipu_set_upscale_coefs(struct ingenic_ipu *ipu,
225*4882a593Smuzhiyun 					  unsigned int reg,
226*4882a593Smuzhiyun 					  unsigned int num,
227*4882a593Smuzhiyun 					  unsigned int denom)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	unsigned int i, offset, weight, weight_num = 0;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
232*4882a593Smuzhiyun 		weight = 512 - 512 * weight_num / num;
233*4882a593Smuzhiyun 		weight_num += denom;
234*4882a593Smuzhiyun 		offset = weight_num >= num;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 		if (offset)
237*4882a593Smuzhiyun 			weight_num -= num;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 		ipu->soc_info->set_coefs(ipu, reg, ipu->sharpness,
240*4882a593Smuzhiyun 					 false, weight, offset);
241*4882a593Smuzhiyun 	}
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
ingenic_ipu_set_coefs(struct ingenic_ipu * ipu,unsigned int reg,unsigned int num,unsigned int denom)244*4882a593Smuzhiyun static void ingenic_ipu_set_coefs(struct ingenic_ipu *ipu, unsigned int reg,
245*4882a593Smuzhiyun 				  unsigned int num, unsigned int denom)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	/* Begin programming the LUT */
248*4882a593Smuzhiyun 	regmap_write(ipu->map, reg, -1);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	if (denom > num)
251*4882a593Smuzhiyun 		ingenic_ipu_set_downscale_coefs(ipu, reg, num, denom);
252*4882a593Smuzhiyun 	else if (denom == 1)
253*4882a593Smuzhiyun 		ingenic_ipu_set_integer_upscale_coefs(ipu, reg, num);
254*4882a593Smuzhiyun 	else
255*4882a593Smuzhiyun 		ingenic_ipu_set_upscale_coefs(ipu, reg, num, denom);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
reduce_fraction(unsigned int * num,unsigned int * denom)258*4882a593Smuzhiyun static int reduce_fraction(unsigned int *num, unsigned int *denom)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	unsigned long d = gcd(*num, *denom);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* The scaling table has only 31 entries */
263*4882a593Smuzhiyun 	if (*num > 31 * d)
264*4882a593Smuzhiyun 		return -EINVAL;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	*num /= d;
267*4882a593Smuzhiyun 	*denom /= d;
268*4882a593Smuzhiyun 	return 0;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
osd_changed(struct drm_plane_state * state,struct drm_plane_state * oldstate)271*4882a593Smuzhiyun static inline bool osd_changed(struct drm_plane_state *state,
272*4882a593Smuzhiyun 			       struct drm_plane_state *oldstate)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	return state->src_x != oldstate->src_x ||
275*4882a593Smuzhiyun 		state->src_y != oldstate->src_y ||
276*4882a593Smuzhiyun 		state->src_w != oldstate->src_w ||
277*4882a593Smuzhiyun 		state->src_h != oldstate->src_h ||
278*4882a593Smuzhiyun 		state->crtc_x != oldstate->crtc_x ||
279*4882a593Smuzhiyun 		state->crtc_y != oldstate->crtc_y ||
280*4882a593Smuzhiyun 		state->crtc_w != oldstate->crtc_w ||
281*4882a593Smuzhiyun 		state->crtc_h != oldstate->crtc_h;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
ingenic_ipu_plane_atomic_update(struct drm_plane * plane,struct drm_plane_state * oldstate)284*4882a593Smuzhiyun static void ingenic_ipu_plane_atomic_update(struct drm_plane *plane,
285*4882a593Smuzhiyun 					    struct drm_plane_state *oldstate)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	struct ingenic_ipu *ipu = plane_to_ingenic_ipu(plane);
288*4882a593Smuzhiyun 	struct drm_plane_state *state = plane->state;
289*4882a593Smuzhiyun 	const struct drm_format_info *finfo;
290*4882a593Smuzhiyun 	u32 ctrl, stride = 0, coef_index = 0, format = 0;
291*4882a593Smuzhiyun 	bool needs_modeset, upscaling_w, upscaling_h;
292*4882a593Smuzhiyun 	int err;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	if (!state || !state->fb)
295*4882a593Smuzhiyun 		return;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	finfo = drm_format_info(state->fb->format->format);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	if (!ipu->clk_enabled) {
300*4882a593Smuzhiyun 		err = clk_enable(ipu->clk);
301*4882a593Smuzhiyun 		if (err) {
302*4882a593Smuzhiyun 			dev_err(ipu->dev, "Unable to enable clock: %d\n", err);
303*4882a593Smuzhiyun 			return;
304*4882a593Smuzhiyun 		}
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 		ipu->clk_enabled = true;
307*4882a593Smuzhiyun 	}
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	/* Reset all the registers if needed */
310*4882a593Smuzhiyun 	needs_modeset = drm_atomic_crtc_needs_modeset(state->crtc->state);
311*4882a593Smuzhiyun 	if (needs_modeset) {
312*4882a593Smuzhiyun 		regmap_set_bits(ipu->map, JZ_REG_IPU_CTRL, JZ_IPU_CTRL_RST);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 		/* Enable the chip */
315*4882a593Smuzhiyun 		regmap_set_bits(ipu->map, JZ_REG_IPU_CTRL,
316*4882a593Smuzhiyun 				JZ_IPU_CTRL_CHIP_EN | JZ_IPU_CTRL_LCDC_SEL);
317*4882a593Smuzhiyun 	}
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	/* New addresses will be committed in vblank handler... */
320*4882a593Smuzhiyun 	ipu->addr_y = drm_fb_cma_get_gem_addr(state->fb, state, 0);
321*4882a593Smuzhiyun 	if (finfo->num_planes > 1)
322*4882a593Smuzhiyun 		ipu->addr_u = drm_fb_cma_get_gem_addr(state->fb, state, 1);
323*4882a593Smuzhiyun 	if (finfo->num_planes > 2)
324*4882a593Smuzhiyun 		ipu->addr_v = drm_fb_cma_get_gem_addr(state->fb, state, 2);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	if (!needs_modeset)
327*4882a593Smuzhiyun 		return;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	/* Or right here if we're doing a full modeset. */
330*4882a593Smuzhiyun 	regmap_write(ipu->map, JZ_REG_IPU_Y_ADDR, ipu->addr_y);
331*4882a593Smuzhiyun 	regmap_write(ipu->map, JZ_REG_IPU_U_ADDR, ipu->addr_u);
332*4882a593Smuzhiyun 	regmap_write(ipu->map, JZ_REG_IPU_V_ADDR, ipu->addr_v);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	if (finfo->num_planes == 1)
335*4882a593Smuzhiyun 		regmap_set_bits(ipu->map, JZ_REG_IPU_CTRL, JZ_IPU_CTRL_SPKG_SEL);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	ingenic_drm_plane_config(ipu->master, plane, DRM_FORMAT_XRGB8888);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	/* Set the input height/width/strides */
340*4882a593Smuzhiyun 	if (finfo->num_planes > 2)
341*4882a593Smuzhiyun 		stride = ((state->src_w >> 16) * finfo->cpp[2] / finfo->hsub)
342*4882a593Smuzhiyun 			<< JZ_IPU_UV_STRIDE_V_LSB;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	if (finfo->num_planes > 1)
345*4882a593Smuzhiyun 		stride |= ((state->src_w >> 16) * finfo->cpp[1] / finfo->hsub)
346*4882a593Smuzhiyun 			<< JZ_IPU_UV_STRIDE_U_LSB;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	regmap_write(ipu->map, JZ_REG_IPU_UV_STRIDE, stride);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	stride = ((state->src_w >> 16) * finfo->cpp[0]) << JZ_IPU_Y_STRIDE_Y_LSB;
351*4882a593Smuzhiyun 	regmap_write(ipu->map, JZ_REG_IPU_Y_STRIDE, stride);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	regmap_write(ipu->map, JZ_REG_IPU_IN_GS,
354*4882a593Smuzhiyun 		     (stride << JZ_IPU_IN_GS_W_LSB) |
355*4882a593Smuzhiyun 		     ((state->src_h >> 16) << JZ_IPU_IN_GS_H_LSB));
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	switch (finfo->format) {
358*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB1555:
359*4882a593Smuzhiyun 		format = JZ_IPU_D_FMT_IN_FMT_RGB555 |
360*4882a593Smuzhiyun 			JZ_IPU_D_FMT_RGB_OUT_OFT_RGB;
361*4882a593Smuzhiyun 		break;
362*4882a593Smuzhiyun 	case DRM_FORMAT_XBGR1555:
363*4882a593Smuzhiyun 		format = JZ_IPU_D_FMT_IN_FMT_RGB555 |
364*4882a593Smuzhiyun 			JZ_IPU_D_FMT_RGB_OUT_OFT_BGR;
365*4882a593Smuzhiyun 		break;
366*4882a593Smuzhiyun 	case DRM_FORMAT_RGB565:
367*4882a593Smuzhiyun 		format = JZ_IPU_D_FMT_IN_FMT_RGB565 |
368*4882a593Smuzhiyun 			JZ_IPU_D_FMT_RGB_OUT_OFT_RGB;
369*4882a593Smuzhiyun 		break;
370*4882a593Smuzhiyun 	case DRM_FORMAT_BGR565:
371*4882a593Smuzhiyun 		format = JZ_IPU_D_FMT_IN_FMT_RGB565 |
372*4882a593Smuzhiyun 			JZ_IPU_D_FMT_RGB_OUT_OFT_BGR;
373*4882a593Smuzhiyun 		break;
374*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB8888:
375*4882a593Smuzhiyun 	case DRM_FORMAT_XYUV8888:
376*4882a593Smuzhiyun 		format = JZ_IPU_D_FMT_IN_FMT_RGB888 |
377*4882a593Smuzhiyun 			JZ_IPU_D_FMT_RGB_OUT_OFT_RGB;
378*4882a593Smuzhiyun 		break;
379*4882a593Smuzhiyun 	case DRM_FORMAT_XBGR8888:
380*4882a593Smuzhiyun 		format = JZ_IPU_D_FMT_IN_FMT_RGB888 |
381*4882a593Smuzhiyun 			JZ_IPU_D_FMT_RGB_OUT_OFT_BGR;
382*4882a593Smuzhiyun 		break;
383*4882a593Smuzhiyun 	case DRM_FORMAT_YUYV:
384*4882a593Smuzhiyun 		format = JZ_IPU_D_FMT_IN_FMT_YUV422 |
385*4882a593Smuzhiyun 			JZ_IPU_D_FMT_YUV_VY1UY0;
386*4882a593Smuzhiyun 		break;
387*4882a593Smuzhiyun 	case DRM_FORMAT_YVYU:
388*4882a593Smuzhiyun 		format = JZ_IPU_D_FMT_IN_FMT_YUV422 |
389*4882a593Smuzhiyun 			JZ_IPU_D_FMT_YUV_UY1VY0;
390*4882a593Smuzhiyun 		break;
391*4882a593Smuzhiyun 	case DRM_FORMAT_UYVY:
392*4882a593Smuzhiyun 		format = JZ_IPU_D_FMT_IN_FMT_YUV422 |
393*4882a593Smuzhiyun 			JZ_IPU_D_FMT_YUV_Y1VY0U;
394*4882a593Smuzhiyun 		break;
395*4882a593Smuzhiyun 	case DRM_FORMAT_VYUY:
396*4882a593Smuzhiyun 		format = JZ_IPU_D_FMT_IN_FMT_YUV422 |
397*4882a593Smuzhiyun 			JZ_IPU_D_FMT_YUV_Y1UY0V;
398*4882a593Smuzhiyun 		break;
399*4882a593Smuzhiyun 	case DRM_FORMAT_YUV411:
400*4882a593Smuzhiyun 		format = JZ_IPU_D_FMT_IN_FMT_YUV411;
401*4882a593Smuzhiyun 		break;
402*4882a593Smuzhiyun 	case DRM_FORMAT_YUV420:
403*4882a593Smuzhiyun 		format = JZ_IPU_D_FMT_IN_FMT_YUV420;
404*4882a593Smuzhiyun 		break;
405*4882a593Smuzhiyun 	case DRM_FORMAT_YUV422:
406*4882a593Smuzhiyun 		format = JZ_IPU_D_FMT_IN_FMT_YUV422;
407*4882a593Smuzhiyun 		break;
408*4882a593Smuzhiyun 	case DRM_FORMAT_YUV444:
409*4882a593Smuzhiyun 		format = JZ_IPU_D_FMT_IN_FMT_YUV444;
410*4882a593Smuzhiyun 		break;
411*4882a593Smuzhiyun 	default:
412*4882a593Smuzhiyun 		WARN_ONCE(1, "Unsupported format");
413*4882a593Smuzhiyun 		break;
414*4882a593Smuzhiyun 	}
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	/* Fix output to RGB888 */
417*4882a593Smuzhiyun 	format |= JZ_IPU_D_FMT_OUT_FMT_RGB888;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	/* Set pixel format */
420*4882a593Smuzhiyun 	regmap_write(ipu->map, JZ_REG_IPU_D_FMT, format);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	/* Set the output height/width/stride */
423*4882a593Smuzhiyun 	regmap_write(ipu->map, JZ_REG_IPU_OUT_GS,
424*4882a593Smuzhiyun 		     ((state->crtc_w * 4) << JZ_IPU_OUT_GS_W_LSB)
425*4882a593Smuzhiyun 		     | state->crtc_h << JZ_IPU_OUT_GS_H_LSB);
426*4882a593Smuzhiyun 	regmap_write(ipu->map, JZ_REG_IPU_OUT_STRIDE, state->crtc_w * 4);
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	if (finfo->is_yuv) {
429*4882a593Smuzhiyun 		regmap_set_bits(ipu->map, JZ_REG_IPU_CTRL, JZ_IPU_CTRL_CSC_EN);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 		/*
432*4882a593Smuzhiyun 		 * Offsets for Chroma/Luma.
433*4882a593Smuzhiyun 		 * y = source Y - LUMA,
434*4882a593Smuzhiyun 		 * u = source Cb - CHROMA,
435*4882a593Smuzhiyun 		 * v = source Cr - CHROMA
436*4882a593Smuzhiyun 		 */
437*4882a593Smuzhiyun 		regmap_write(ipu->map, JZ_REG_IPU_CSC_OFFSET,
438*4882a593Smuzhiyun 			     128 << JZ_IPU_CSC_OFFSET_CHROMA_LSB |
439*4882a593Smuzhiyun 			     0 << JZ_IPU_CSC_OFFSET_LUMA_LSB);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 		/*
442*4882a593Smuzhiyun 		 * YUV422 to RGB conversion table.
443*4882a593Smuzhiyun 		 * R = C0 / 0x400 * y + C1 / 0x400 * v
444*4882a593Smuzhiyun 		 * G = C0 / 0x400 * y - C2 / 0x400 * u - C3 / 0x400 * v
445*4882a593Smuzhiyun 		 * B = C0 / 0x400 * y + C4 / 0x400 * u
446*4882a593Smuzhiyun 		 */
447*4882a593Smuzhiyun 		regmap_write(ipu->map, JZ_REG_IPU_CSC_C0_COEF, 0x4a8);
448*4882a593Smuzhiyun 		regmap_write(ipu->map, JZ_REG_IPU_CSC_C1_COEF, 0x662);
449*4882a593Smuzhiyun 		regmap_write(ipu->map, JZ_REG_IPU_CSC_C2_COEF, 0x191);
450*4882a593Smuzhiyun 		regmap_write(ipu->map, JZ_REG_IPU_CSC_C3_COEF, 0x341);
451*4882a593Smuzhiyun 		regmap_write(ipu->map, JZ_REG_IPU_CSC_C4_COEF, 0x811);
452*4882a593Smuzhiyun 	}
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	ctrl = 0;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	/*
457*4882a593Smuzhiyun 	 * Must set ZOOM_SEL before programming bicubic LUTs.
458*4882a593Smuzhiyun 	 * If the IPU supports bicubic, we enable it unconditionally, since it
459*4882a593Smuzhiyun 	 * can do anything bilinear can and more.
460*4882a593Smuzhiyun 	 */
461*4882a593Smuzhiyun 	if (ipu->soc_info->has_bicubic)
462*4882a593Smuzhiyun 		ctrl |= JZ_IPU_CTRL_ZOOM_SEL;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	upscaling_w = ipu->num_w > ipu->denom_w;
465*4882a593Smuzhiyun 	if (upscaling_w)
466*4882a593Smuzhiyun 		ctrl |= JZ_IPU_CTRL_HSCALE;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	if (ipu->num_w != 1 || ipu->denom_w != 1) {
469*4882a593Smuzhiyun 		if (!ipu->soc_info->has_bicubic && !upscaling_w)
470*4882a593Smuzhiyun 			coef_index |= (ipu->denom_w - 1) << 16;
471*4882a593Smuzhiyun 		else
472*4882a593Smuzhiyun 			coef_index |= (ipu->num_w - 1) << 16;
473*4882a593Smuzhiyun 		ctrl |= JZ_IPU_CTRL_HRSZ_EN;
474*4882a593Smuzhiyun 	}
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	upscaling_h = ipu->num_h > ipu->denom_h;
477*4882a593Smuzhiyun 	if (upscaling_h)
478*4882a593Smuzhiyun 		ctrl |= JZ_IPU_CTRL_VSCALE;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	if (ipu->num_h != 1 || ipu->denom_h != 1) {
481*4882a593Smuzhiyun 		if (!ipu->soc_info->has_bicubic && !upscaling_h)
482*4882a593Smuzhiyun 			coef_index |= ipu->denom_h - 1;
483*4882a593Smuzhiyun 		else
484*4882a593Smuzhiyun 			coef_index |= ipu->num_h - 1;
485*4882a593Smuzhiyun 		ctrl |= JZ_IPU_CTRL_VRSZ_EN;
486*4882a593Smuzhiyun 	}
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	regmap_update_bits(ipu->map, JZ_REG_IPU_CTRL, JZ_IPU_CTRL_ZOOM_SEL |
489*4882a593Smuzhiyun 			   JZ_IPU_CTRL_HRSZ_EN | JZ_IPU_CTRL_VRSZ_EN |
490*4882a593Smuzhiyun 			   JZ_IPU_CTRL_HSCALE | JZ_IPU_CTRL_VSCALE, ctrl);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	/* Set the LUT index register */
493*4882a593Smuzhiyun 	regmap_write(ipu->map, JZ_REG_IPU_RSZ_COEF_INDEX, coef_index);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	if (ipu->num_w != 1 || ipu->denom_w != 1)
496*4882a593Smuzhiyun 		ingenic_ipu_set_coefs(ipu, JZ_REG_IPU_HRSZ_COEF_LUT,
497*4882a593Smuzhiyun 				      ipu->num_w, ipu->denom_w);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	if (ipu->num_h != 1 || ipu->denom_h != 1)
500*4882a593Smuzhiyun 		ingenic_ipu_set_coefs(ipu, JZ_REG_IPU_VRSZ_COEF_LUT,
501*4882a593Smuzhiyun 				      ipu->num_h, ipu->denom_h);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	/* Clear STATUS register */
504*4882a593Smuzhiyun 	regmap_write(ipu->map, JZ_REG_IPU_STATUS, 0);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	/* Start IPU */
507*4882a593Smuzhiyun 	regmap_set_bits(ipu->map, JZ_REG_IPU_CTRL,
508*4882a593Smuzhiyun 			JZ_IPU_CTRL_RUN | JZ_IPU_CTRL_FM_IRQ_EN);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "Scaling %ux%u to %ux%u (%u:%u horiz, %u:%u vert)\n",
511*4882a593Smuzhiyun 		state->src_w >> 16, state->src_h >> 16,
512*4882a593Smuzhiyun 		state->crtc_w, state->crtc_h,
513*4882a593Smuzhiyun 		ipu->num_w, ipu->denom_w, ipu->num_h, ipu->denom_h);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
ingenic_ipu_plane_atomic_check(struct drm_plane * plane,struct drm_plane_state * state)516*4882a593Smuzhiyun static int ingenic_ipu_plane_atomic_check(struct drm_plane *plane,
517*4882a593Smuzhiyun 					  struct drm_plane_state *state)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun 	unsigned int num_w, denom_w, num_h, denom_h, xres, yres;
520*4882a593Smuzhiyun 	struct ingenic_ipu *ipu = plane_to_ingenic_ipu(plane);
521*4882a593Smuzhiyun 	struct drm_crtc *crtc = state->crtc ?: plane->state->crtc;
522*4882a593Smuzhiyun 	struct drm_crtc_state *crtc_state;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	if (!crtc)
525*4882a593Smuzhiyun 		return 0;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	crtc_state = drm_atomic_get_existing_crtc_state(state->state, crtc);
528*4882a593Smuzhiyun 	if (WARN_ON(!crtc_state))
529*4882a593Smuzhiyun 		return -EINVAL;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	/* Request a full modeset if we are enabling or disabling the IPU. */
532*4882a593Smuzhiyun 	if (!plane->state->crtc ^ !state->crtc)
533*4882a593Smuzhiyun 		crtc_state->mode_changed = true;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	if (!state->crtc ||
536*4882a593Smuzhiyun 	    !crtc_state->mode.hdisplay || !crtc_state->mode.vdisplay)
537*4882a593Smuzhiyun 		return 0;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	/* Plane must be fully visible */
540*4882a593Smuzhiyun 	if (state->crtc_x < 0 || state->crtc_y < 0 ||
541*4882a593Smuzhiyun 	    state->crtc_x + state->crtc_w > crtc_state->mode.hdisplay ||
542*4882a593Smuzhiyun 	    state->crtc_y + state->crtc_h > crtc_state->mode.vdisplay)
543*4882a593Smuzhiyun 		return -EINVAL;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	/* Minimum size is 4x4 */
546*4882a593Smuzhiyun 	if ((state->src_w >> 16) < 4 || (state->src_h >> 16) < 4)
547*4882a593Smuzhiyun 		return -EINVAL;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	/* Input and output lines must have an even number of pixels. */
550*4882a593Smuzhiyun 	if (((state->src_w >> 16) & 1) || (state->crtc_w & 1))
551*4882a593Smuzhiyun 		return -EINVAL;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	if (!osd_changed(state, plane->state))
554*4882a593Smuzhiyun 		return 0;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	crtc_state->mode_changed = true;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	xres = state->src_w >> 16;
559*4882a593Smuzhiyun 	yres = state->src_h >> 16;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	/* Adjust the coefficients until we find a valid configuration */
562*4882a593Smuzhiyun 	for (denom_w = xres, num_w = state->crtc_w;
563*4882a593Smuzhiyun 	     num_w <= crtc_state->mode.hdisplay; num_w++)
564*4882a593Smuzhiyun 		if (!reduce_fraction(&num_w, &denom_w))
565*4882a593Smuzhiyun 			break;
566*4882a593Smuzhiyun 	if (num_w > crtc_state->mode.hdisplay)
567*4882a593Smuzhiyun 		return -EINVAL;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	for (denom_h = yres, num_h = state->crtc_h;
570*4882a593Smuzhiyun 	     num_h <= crtc_state->mode.vdisplay; num_h++)
571*4882a593Smuzhiyun 		if (!reduce_fraction(&num_h, &denom_h))
572*4882a593Smuzhiyun 			break;
573*4882a593Smuzhiyun 	if (num_h > crtc_state->mode.vdisplay)
574*4882a593Smuzhiyun 		return -EINVAL;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	ipu->num_w = num_w;
577*4882a593Smuzhiyun 	ipu->num_h = num_h;
578*4882a593Smuzhiyun 	ipu->denom_w = denom_w;
579*4882a593Smuzhiyun 	ipu->denom_h = denom_h;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	return 0;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun 
ingenic_ipu_plane_atomic_disable(struct drm_plane * plane,struct drm_plane_state * old_state)584*4882a593Smuzhiyun static void ingenic_ipu_plane_atomic_disable(struct drm_plane *plane,
585*4882a593Smuzhiyun 					     struct drm_plane_state *old_state)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun 	struct ingenic_ipu *ipu = plane_to_ingenic_ipu(plane);
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	regmap_set_bits(ipu->map, JZ_REG_IPU_CTRL, JZ_IPU_CTRL_STOP);
590*4882a593Smuzhiyun 	regmap_clear_bits(ipu->map, JZ_REG_IPU_CTRL, JZ_IPU_CTRL_CHIP_EN);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	ingenic_drm_plane_disable(ipu->master, plane);
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	if (ipu->clk_enabled) {
595*4882a593Smuzhiyun 		clk_disable(ipu->clk);
596*4882a593Smuzhiyun 		ipu->clk_enabled = false;
597*4882a593Smuzhiyun 	}
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun static const struct drm_plane_helper_funcs ingenic_ipu_plane_helper_funcs = {
601*4882a593Smuzhiyun 	.atomic_update		= ingenic_ipu_plane_atomic_update,
602*4882a593Smuzhiyun 	.atomic_check		= ingenic_ipu_plane_atomic_check,
603*4882a593Smuzhiyun 	.atomic_disable		= ingenic_ipu_plane_atomic_disable,
604*4882a593Smuzhiyun 	.prepare_fb		= drm_gem_fb_prepare_fb,
605*4882a593Smuzhiyun };
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun static int
ingenic_ipu_plane_atomic_get_property(struct drm_plane * plane,const struct drm_plane_state * state,struct drm_property * property,u64 * val)608*4882a593Smuzhiyun ingenic_ipu_plane_atomic_get_property(struct drm_plane *plane,
609*4882a593Smuzhiyun 				      const struct drm_plane_state *state,
610*4882a593Smuzhiyun 				      struct drm_property *property, u64 *val)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	struct ingenic_ipu *ipu = plane_to_ingenic_ipu(plane);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	if (property != ipu->sharpness_prop)
615*4882a593Smuzhiyun 		return -EINVAL;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	*val = ipu->sharpness;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	return 0;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun static int
ingenic_ipu_plane_atomic_set_property(struct drm_plane * plane,struct drm_plane_state * state,struct drm_property * property,u64 val)623*4882a593Smuzhiyun ingenic_ipu_plane_atomic_set_property(struct drm_plane *plane,
624*4882a593Smuzhiyun 				      struct drm_plane_state *state,
625*4882a593Smuzhiyun 				      struct drm_property *property, u64 val)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun 	struct ingenic_ipu *ipu = plane_to_ingenic_ipu(plane);
628*4882a593Smuzhiyun 	struct drm_crtc_state *crtc_state;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	if (property != ipu->sharpness_prop)
631*4882a593Smuzhiyun 		return -EINVAL;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	ipu->sharpness = val;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	if (state->crtc) {
636*4882a593Smuzhiyun 		crtc_state = drm_atomic_get_existing_crtc_state(state->state, state->crtc);
637*4882a593Smuzhiyun 		if (WARN_ON(!crtc_state))
638*4882a593Smuzhiyun 			return -EINVAL;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 		crtc_state->mode_changed = true;
641*4882a593Smuzhiyun 	}
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	return 0;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun static const struct drm_plane_funcs ingenic_ipu_plane_funcs = {
647*4882a593Smuzhiyun 	.update_plane		= drm_atomic_helper_update_plane,
648*4882a593Smuzhiyun 	.disable_plane		= drm_atomic_helper_disable_plane,
649*4882a593Smuzhiyun 	.reset			= drm_atomic_helper_plane_reset,
650*4882a593Smuzhiyun 	.destroy		= drm_plane_cleanup,
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	.atomic_duplicate_state	= drm_atomic_helper_plane_duplicate_state,
653*4882a593Smuzhiyun 	.atomic_destroy_state	= drm_atomic_helper_plane_destroy_state,
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	.atomic_get_property	= ingenic_ipu_plane_atomic_get_property,
656*4882a593Smuzhiyun 	.atomic_set_property	= ingenic_ipu_plane_atomic_set_property,
657*4882a593Smuzhiyun };
658*4882a593Smuzhiyun 
ingenic_ipu_irq_handler(int irq,void * arg)659*4882a593Smuzhiyun static irqreturn_t ingenic_ipu_irq_handler(int irq, void *arg)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun 	struct ingenic_ipu *ipu = arg;
662*4882a593Smuzhiyun 	struct drm_crtc *crtc = drm_crtc_from_index(ipu->drm, 0);
663*4882a593Smuzhiyun 	unsigned int dummy;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	/* dummy read allows CPU to reconfigure IPU */
666*4882a593Smuzhiyun 	if (ipu->soc_info->manual_restart)
667*4882a593Smuzhiyun 		regmap_read(ipu->map, JZ_REG_IPU_STATUS, &dummy);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	/* ACK interrupt */
670*4882a593Smuzhiyun 	regmap_write(ipu->map, JZ_REG_IPU_STATUS, 0);
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	/* Set previously cached addresses */
673*4882a593Smuzhiyun 	regmap_write(ipu->map, JZ_REG_IPU_Y_ADDR, ipu->addr_y);
674*4882a593Smuzhiyun 	regmap_write(ipu->map, JZ_REG_IPU_U_ADDR, ipu->addr_u);
675*4882a593Smuzhiyun 	regmap_write(ipu->map, JZ_REG_IPU_V_ADDR, ipu->addr_v);
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	/* Run IPU for the new frame */
678*4882a593Smuzhiyun 	if (ipu->soc_info->manual_restart)
679*4882a593Smuzhiyun 		regmap_set_bits(ipu->map, JZ_REG_IPU_CTRL, JZ_IPU_CTRL_RUN);
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	drm_crtc_handle_vblank(crtc);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	return IRQ_HANDLED;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun static const struct regmap_config ingenic_ipu_regmap_config = {
687*4882a593Smuzhiyun 	.reg_bits = 32,
688*4882a593Smuzhiyun 	.val_bits = 32,
689*4882a593Smuzhiyun 	.reg_stride = 4,
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	.max_register = JZ_REG_IPU_OUT_PHY_T_ADDR,
692*4882a593Smuzhiyun };
693*4882a593Smuzhiyun 
ingenic_ipu_bind(struct device * dev,struct device * master,void * d)694*4882a593Smuzhiyun static int ingenic_ipu_bind(struct device *dev, struct device *master, void *d)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
697*4882a593Smuzhiyun 	const struct soc_info *soc_info;
698*4882a593Smuzhiyun 	struct drm_device *drm = d;
699*4882a593Smuzhiyun 	struct drm_plane *plane;
700*4882a593Smuzhiyun 	struct ingenic_ipu *ipu;
701*4882a593Smuzhiyun 	void __iomem *base;
702*4882a593Smuzhiyun 	unsigned int sharpness_max;
703*4882a593Smuzhiyun 	int err, irq;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	ipu = devm_kzalloc(dev, sizeof(*ipu), GFP_KERNEL);
706*4882a593Smuzhiyun 	if (!ipu)
707*4882a593Smuzhiyun 		return -ENOMEM;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	soc_info = of_device_get_match_data(dev);
710*4882a593Smuzhiyun 	if (!soc_info) {
711*4882a593Smuzhiyun 		dev_err(dev, "Missing platform data\n");
712*4882a593Smuzhiyun 		return -EINVAL;
713*4882a593Smuzhiyun 	}
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	ipu->dev = dev;
716*4882a593Smuzhiyun 	ipu->drm = drm;
717*4882a593Smuzhiyun 	ipu->master = master;
718*4882a593Smuzhiyun 	ipu->soc_info = soc_info;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	base = devm_platform_ioremap_resource(pdev, 0);
721*4882a593Smuzhiyun 	if (IS_ERR(base)) {
722*4882a593Smuzhiyun 		dev_err(dev, "Failed to get memory resource\n");
723*4882a593Smuzhiyun 		return PTR_ERR(base);
724*4882a593Smuzhiyun 	}
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	ipu->map = devm_regmap_init_mmio(dev, base, &ingenic_ipu_regmap_config);
727*4882a593Smuzhiyun 	if (IS_ERR(ipu->map)) {
728*4882a593Smuzhiyun 		dev_err(dev, "Failed to create regmap\n");
729*4882a593Smuzhiyun 		return PTR_ERR(ipu->map);
730*4882a593Smuzhiyun 	}
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
733*4882a593Smuzhiyun 	if (irq < 0)
734*4882a593Smuzhiyun 		return irq;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	ipu->clk = devm_clk_get(dev, "ipu");
737*4882a593Smuzhiyun 	if (IS_ERR(ipu->clk)) {
738*4882a593Smuzhiyun 		dev_err(dev, "Failed to get pixel clock\n");
739*4882a593Smuzhiyun 		return PTR_ERR(ipu->clk);
740*4882a593Smuzhiyun 	}
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	err = devm_request_irq(dev, irq, ingenic_ipu_irq_handler, 0,
743*4882a593Smuzhiyun 			       dev_name(dev), ipu);
744*4882a593Smuzhiyun 	if (err) {
745*4882a593Smuzhiyun 		dev_err(dev, "Unable to request IRQ\n");
746*4882a593Smuzhiyun 		return err;
747*4882a593Smuzhiyun 	}
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	plane = &ipu->plane;
750*4882a593Smuzhiyun 	dev_set_drvdata(dev, plane);
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	drm_plane_helper_add(plane, &ingenic_ipu_plane_helper_funcs);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	err = drm_universal_plane_init(drm, plane, 1, &ingenic_ipu_plane_funcs,
755*4882a593Smuzhiyun 				       soc_info->formats, soc_info->num_formats,
756*4882a593Smuzhiyun 				       NULL, DRM_PLANE_TYPE_OVERLAY, NULL);
757*4882a593Smuzhiyun 	if (err) {
758*4882a593Smuzhiyun 		dev_err(dev, "Failed to init plane: %i\n", err);
759*4882a593Smuzhiyun 		return err;
760*4882a593Smuzhiyun 	}
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	/*
763*4882a593Smuzhiyun 	 * Sharpness settings range is [0,32]
764*4882a593Smuzhiyun 	 * 0       : nearest-neighbor
765*4882a593Smuzhiyun 	 * 1       : bilinear
766*4882a593Smuzhiyun 	 * 2 .. 32 : bicubic (translated to sharpness factor -0.25 .. -4.0)
767*4882a593Smuzhiyun 	 */
768*4882a593Smuzhiyun 	sharpness_max = soc_info->has_bicubic ? 32 : 1;
769*4882a593Smuzhiyun 	ipu->sharpness_prop = drm_property_create_range(drm, 0, "sharpness",
770*4882a593Smuzhiyun 							0, sharpness_max);
771*4882a593Smuzhiyun 	if (!ipu->sharpness_prop) {
772*4882a593Smuzhiyun 		dev_err(dev, "Unable to create sharpness property\n");
773*4882a593Smuzhiyun 		return -ENOMEM;
774*4882a593Smuzhiyun 	}
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	/* Default sharpness factor: -0.125 * 8 = -1.0 */
777*4882a593Smuzhiyun 	ipu->sharpness = soc_info->has_bicubic ? 8 : 1;
778*4882a593Smuzhiyun 	drm_object_attach_property(&plane->base, ipu->sharpness_prop,
779*4882a593Smuzhiyun 				   ipu->sharpness);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	err = clk_prepare(ipu->clk);
782*4882a593Smuzhiyun 	if (err) {
783*4882a593Smuzhiyun 		dev_err(dev, "Unable to prepare clock\n");
784*4882a593Smuzhiyun 		return err;
785*4882a593Smuzhiyun 	}
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	return 0;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun 
ingenic_ipu_unbind(struct device * dev,struct device * master,void * d)790*4882a593Smuzhiyun static void ingenic_ipu_unbind(struct device *dev,
791*4882a593Smuzhiyun 			       struct device *master, void *d)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun 	struct ingenic_ipu *ipu = dev_get_drvdata(dev);
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	clk_unprepare(ipu->clk);
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun static const struct component_ops ingenic_ipu_ops = {
799*4882a593Smuzhiyun 	.bind = ingenic_ipu_bind,
800*4882a593Smuzhiyun 	.unbind = ingenic_ipu_unbind,
801*4882a593Smuzhiyun };
802*4882a593Smuzhiyun 
ingenic_ipu_probe(struct platform_device * pdev)803*4882a593Smuzhiyun static int ingenic_ipu_probe(struct platform_device *pdev)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun 	return component_add(&pdev->dev, &ingenic_ipu_ops);
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun 
ingenic_ipu_remove(struct platform_device * pdev)808*4882a593Smuzhiyun static int ingenic_ipu_remove(struct platform_device *pdev)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun 	component_del(&pdev->dev, &ingenic_ipu_ops);
811*4882a593Smuzhiyun 	return 0;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun static const u32 jz4725b_ipu_formats[] = {
815*4882a593Smuzhiyun 	/*
816*4882a593Smuzhiyun 	 * While officially supported, packed YUV 4:2:2 formats can cause
817*4882a593Smuzhiyun 	 * random hardware crashes on JZ4725B under certain circumstances.
818*4882a593Smuzhiyun 	 * It seems to happen with some specific resize ratios.
819*4882a593Smuzhiyun 	 * Until a proper workaround or fix is found, disable these formats.
820*4882a593Smuzhiyun 	DRM_FORMAT_YUYV,
821*4882a593Smuzhiyun 	DRM_FORMAT_YVYU,
822*4882a593Smuzhiyun 	DRM_FORMAT_UYVY,
823*4882a593Smuzhiyun 	DRM_FORMAT_VYUY,
824*4882a593Smuzhiyun 	*/
825*4882a593Smuzhiyun 	DRM_FORMAT_YUV411,
826*4882a593Smuzhiyun 	DRM_FORMAT_YUV420,
827*4882a593Smuzhiyun 	DRM_FORMAT_YUV422,
828*4882a593Smuzhiyun 	DRM_FORMAT_YUV444,
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun static const struct soc_info jz4725b_soc_info = {
832*4882a593Smuzhiyun 	.formats	= jz4725b_ipu_formats,
833*4882a593Smuzhiyun 	.num_formats	= ARRAY_SIZE(jz4725b_ipu_formats),
834*4882a593Smuzhiyun 	.has_bicubic	= false,
835*4882a593Smuzhiyun 	.manual_restart	= true,
836*4882a593Smuzhiyun 	.set_coefs	= jz4725b_set_coefs,
837*4882a593Smuzhiyun };
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun static const u32 jz4760_ipu_formats[] = {
840*4882a593Smuzhiyun 	DRM_FORMAT_XRGB1555,
841*4882a593Smuzhiyun 	DRM_FORMAT_XBGR1555,
842*4882a593Smuzhiyun 	DRM_FORMAT_RGB565,
843*4882a593Smuzhiyun 	DRM_FORMAT_BGR565,
844*4882a593Smuzhiyun 	DRM_FORMAT_XRGB8888,
845*4882a593Smuzhiyun 	DRM_FORMAT_XBGR8888,
846*4882a593Smuzhiyun 	DRM_FORMAT_YUYV,
847*4882a593Smuzhiyun 	DRM_FORMAT_YVYU,
848*4882a593Smuzhiyun 	DRM_FORMAT_UYVY,
849*4882a593Smuzhiyun 	DRM_FORMAT_VYUY,
850*4882a593Smuzhiyun 	DRM_FORMAT_YUV411,
851*4882a593Smuzhiyun 	DRM_FORMAT_YUV420,
852*4882a593Smuzhiyun 	DRM_FORMAT_YUV422,
853*4882a593Smuzhiyun 	DRM_FORMAT_YUV444,
854*4882a593Smuzhiyun 	DRM_FORMAT_XYUV8888,
855*4882a593Smuzhiyun };
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun static const struct soc_info jz4760_soc_info = {
858*4882a593Smuzhiyun 	.formats	= jz4760_ipu_formats,
859*4882a593Smuzhiyun 	.num_formats	= ARRAY_SIZE(jz4760_ipu_formats),
860*4882a593Smuzhiyun 	.has_bicubic	= true,
861*4882a593Smuzhiyun 	.manual_restart	= false,
862*4882a593Smuzhiyun 	.set_coefs	= jz4760_set_coefs,
863*4882a593Smuzhiyun };
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun static const struct of_device_id ingenic_ipu_of_match[] = {
866*4882a593Smuzhiyun 	{ .compatible = "ingenic,jz4725b-ipu", .data = &jz4725b_soc_info },
867*4882a593Smuzhiyun 	{ .compatible = "ingenic,jz4760-ipu", .data = &jz4760_soc_info },
868*4882a593Smuzhiyun 	{ /* sentinel */ },
869*4882a593Smuzhiyun };
870*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ingenic_ipu_of_match);
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun static struct platform_driver ingenic_ipu_driver = {
873*4882a593Smuzhiyun 	.driver = {
874*4882a593Smuzhiyun 		.name = "ingenic-ipu",
875*4882a593Smuzhiyun 		.of_match_table = ingenic_ipu_of_match,
876*4882a593Smuzhiyun 	},
877*4882a593Smuzhiyun 	.probe = ingenic_ipu_probe,
878*4882a593Smuzhiyun 	.remove = ingenic_ipu_remove,
879*4882a593Smuzhiyun };
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun struct platform_driver *ingenic_ipu_driver_ptr = &ingenic_ipu_driver;
882