1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * i.MX IPUv3 DP Overlay Planes
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013 Philipp Zabel, Pengutronix
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <drm/drm_atomic.h>
9*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
10*4882a593Smuzhiyun #include <drm/drm_fb_cma_helper.h>
11*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
12*4882a593Smuzhiyun #include <drm/drm_gem_cma_helper.h>
13*4882a593Smuzhiyun #include <drm/drm_gem_framebuffer_helper.h>
14*4882a593Smuzhiyun #include <drm/drm_plane_helper.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <video/imx-ipu-v3.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "imx-drm.h"
19*4882a593Smuzhiyun #include "ipuv3-plane.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun struct ipu_plane_state {
22*4882a593Smuzhiyun struct drm_plane_state base;
23*4882a593Smuzhiyun bool use_pre;
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun static inline struct ipu_plane_state *
to_ipu_plane_state(struct drm_plane_state * p)27*4882a593Smuzhiyun to_ipu_plane_state(struct drm_plane_state *p)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun return container_of(p, struct ipu_plane_state, base);
30*4882a593Smuzhiyun }
31*4882a593Smuzhiyun
to_ipu_plane(struct drm_plane * p)32*4882a593Smuzhiyun static inline struct ipu_plane *to_ipu_plane(struct drm_plane *p)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun return container_of(p, struct ipu_plane, base);
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static const uint32_t ipu_plane_formats[] = {
38*4882a593Smuzhiyun DRM_FORMAT_ARGB1555,
39*4882a593Smuzhiyun DRM_FORMAT_XRGB1555,
40*4882a593Smuzhiyun DRM_FORMAT_ABGR1555,
41*4882a593Smuzhiyun DRM_FORMAT_XBGR1555,
42*4882a593Smuzhiyun DRM_FORMAT_RGBA5551,
43*4882a593Smuzhiyun DRM_FORMAT_BGRA5551,
44*4882a593Smuzhiyun DRM_FORMAT_ARGB4444,
45*4882a593Smuzhiyun DRM_FORMAT_ARGB8888,
46*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
47*4882a593Smuzhiyun DRM_FORMAT_ABGR8888,
48*4882a593Smuzhiyun DRM_FORMAT_XBGR8888,
49*4882a593Smuzhiyun DRM_FORMAT_RGBA8888,
50*4882a593Smuzhiyun DRM_FORMAT_RGBX8888,
51*4882a593Smuzhiyun DRM_FORMAT_BGRA8888,
52*4882a593Smuzhiyun DRM_FORMAT_BGRX8888,
53*4882a593Smuzhiyun DRM_FORMAT_UYVY,
54*4882a593Smuzhiyun DRM_FORMAT_VYUY,
55*4882a593Smuzhiyun DRM_FORMAT_YUYV,
56*4882a593Smuzhiyun DRM_FORMAT_YVYU,
57*4882a593Smuzhiyun DRM_FORMAT_YUV420,
58*4882a593Smuzhiyun DRM_FORMAT_YVU420,
59*4882a593Smuzhiyun DRM_FORMAT_YUV422,
60*4882a593Smuzhiyun DRM_FORMAT_YVU422,
61*4882a593Smuzhiyun DRM_FORMAT_YUV444,
62*4882a593Smuzhiyun DRM_FORMAT_YVU444,
63*4882a593Smuzhiyun DRM_FORMAT_NV12,
64*4882a593Smuzhiyun DRM_FORMAT_NV16,
65*4882a593Smuzhiyun DRM_FORMAT_RGB565,
66*4882a593Smuzhiyun DRM_FORMAT_RGB565_A8,
67*4882a593Smuzhiyun DRM_FORMAT_BGR565_A8,
68*4882a593Smuzhiyun DRM_FORMAT_RGB888_A8,
69*4882a593Smuzhiyun DRM_FORMAT_BGR888_A8,
70*4882a593Smuzhiyun DRM_FORMAT_RGBX8888_A8,
71*4882a593Smuzhiyun DRM_FORMAT_BGRX8888_A8,
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static const uint64_t ipu_format_modifiers[] = {
75*4882a593Smuzhiyun DRM_FORMAT_MOD_LINEAR,
76*4882a593Smuzhiyun DRM_FORMAT_MOD_INVALID
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun static const uint64_t pre_format_modifiers[] = {
80*4882a593Smuzhiyun DRM_FORMAT_MOD_LINEAR,
81*4882a593Smuzhiyun DRM_FORMAT_MOD_VIVANTE_TILED,
82*4882a593Smuzhiyun DRM_FORMAT_MOD_VIVANTE_SUPER_TILED,
83*4882a593Smuzhiyun DRM_FORMAT_MOD_INVALID
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
ipu_plane_irq(struct ipu_plane * ipu_plane)86*4882a593Smuzhiyun int ipu_plane_irq(struct ipu_plane *ipu_plane)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun return ipu_idmac_channel_irq(ipu_plane->ipu, ipu_plane->ipu_ch,
89*4882a593Smuzhiyun IPU_IRQ_EOF);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun static inline unsigned long
drm_plane_state_to_eba(struct drm_plane_state * state,int plane)93*4882a593Smuzhiyun drm_plane_state_to_eba(struct drm_plane_state *state, int plane)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun struct drm_framebuffer *fb = state->fb;
96*4882a593Smuzhiyun struct drm_gem_cma_object *cma_obj;
97*4882a593Smuzhiyun int x = state->src.x1 >> 16;
98*4882a593Smuzhiyun int y = state->src.y1 >> 16;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun cma_obj = drm_fb_cma_get_gem_obj(fb, plane);
101*4882a593Smuzhiyun BUG_ON(!cma_obj);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun return cma_obj->paddr + fb->offsets[plane] + fb->pitches[plane] * y +
104*4882a593Smuzhiyun fb->format->cpp[plane] * x;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun static inline unsigned long
drm_plane_state_to_ubo(struct drm_plane_state * state)108*4882a593Smuzhiyun drm_plane_state_to_ubo(struct drm_plane_state *state)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun struct drm_framebuffer *fb = state->fb;
111*4882a593Smuzhiyun struct drm_gem_cma_object *cma_obj;
112*4882a593Smuzhiyun unsigned long eba = drm_plane_state_to_eba(state, 0);
113*4882a593Smuzhiyun int x = state->src.x1 >> 16;
114*4882a593Smuzhiyun int y = state->src.y1 >> 16;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun cma_obj = drm_fb_cma_get_gem_obj(fb, 1);
117*4882a593Smuzhiyun BUG_ON(!cma_obj);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun x /= fb->format->hsub;
120*4882a593Smuzhiyun y /= fb->format->vsub;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun return cma_obj->paddr + fb->offsets[1] + fb->pitches[1] * y +
123*4882a593Smuzhiyun fb->format->cpp[1] * x - eba;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun static inline unsigned long
drm_plane_state_to_vbo(struct drm_plane_state * state)127*4882a593Smuzhiyun drm_plane_state_to_vbo(struct drm_plane_state *state)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun struct drm_framebuffer *fb = state->fb;
130*4882a593Smuzhiyun struct drm_gem_cma_object *cma_obj;
131*4882a593Smuzhiyun unsigned long eba = drm_plane_state_to_eba(state, 0);
132*4882a593Smuzhiyun int x = state->src.x1 >> 16;
133*4882a593Smuzhiyun int y = state->src.y1 >> 16;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun cma_obj = drm_fb_cma_get_gem_obj(fb, 2);
136*4882a593Smuzhiyun BUG_ON(!cma_obj);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun x /= fb->format->hsub;
139*4882a593Smuzhiyun y /= fb->format->vsub;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return cma_obj->paddr + fb->offsets[2] + fb->pitches[2] * y +
142*4882a593Smuzhiyun fb->format->cpp[2] * x - eba;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
ipu_plane_put_resources(struct ipu_plane * ipu_plane)145*4882a593Smuzhiyun void ipu_plane_put_resources(struct ipu_plane *ipu_plane)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(ipu_plane->dp))
148*4882a593Smuzhiyun ipu_dp_put(ipu_plane->dp);
149*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(ipu_plane->dmfc))
150*4882a593Smuzhiyun ipu_dmfc_put(ipu_plane->dmfc);
151*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(ipu_plane->ipu_ch))
152*4882a593Smuzhiyun ipu_idmac_put(ipu_plane->ipu_ch);
153*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(ipu_plane->alpha_ch))
154*4882a593Smuzhiyun ipu_idmac_put(ipu_plane->alpha_ch);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
ipu_plane_get_resources(struct ipu_plane * ipu_plane)157*4882a593Smuzhiyun int ipu_plane_get_resources(struct ipu_plane *ipu_plane)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun int ret;
160*4882a593Smuzhiyun int alpha_ch;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun ipu_plane->ipu_ch = ipu_idmac_get(ipu_plane->ipu, ipu_plane->dma);
163*4882a593Smuzhiyun if (IS_ERR(ipu_plane->ipu_ch)) {
164*4882a593Smuzhiyun ret = PTR_ERR(ipu_plane->ipu_ch);
165*4882a593Smuzhiyun DRM_ERROR("failed to get idmac channel: %d\n", ret);
166*4882a593Smuzhiyun return ret;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun alpha_ch = ipu_channel_alpha_channel(ipu_plane->dma);
170*4882a593Smuzhiyun if (alpha_ch >= 0) {
171*4882a593Smuzhiyun ipu_plane->alpha_ch = ipu_idmac_get(ipu_plane->ipu, alpha_ch);
172*4882a593Smuzhiyun if (IS_ERR(ipu_plane->alpha_ch)) {
173*4882a593Smuzhiyun ret = PTR_ERR(ipu_plane->alpha_ch);
174*4882a593Smuzhiyun DRM_ERROR("failed to get alpha idmac channel %d: %d\n",
175*4882a593Smuzhiyun alpha_ch, ret);
176*4882a593Smuzhiyun return ret;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun ipu_plane->dmfc = ipu_dmfc_get(ipu_plane->ipu, ipu_plane->dma);
181*4882a593Smuzhiyun if (IS_ERR(ipu_plane->dmfc)) {
182*4882a593Smuzhiyun ret = PTR_ERR(ipu_plane->dmfc);
183*4882a593Smuzhiyun DRM_ERROR("failed to get dmfc: ret %d\n", ret);
184*4882a593Smuzhiyun goto err_out;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun if (ipu_plane->dp_flow >= 0) {
188*4882a593Smuzhiyun ipu_plane->dp = ipu_dp_get(ipu_plane->ipu, ipu_plane->dp_flow);
189*4882a593Smuzhiyun if (IS_ERR(ipu_plane->dp)) {
190*4882a593Smuzhiyun ret = PTR_ERR(ipu_plane->dp);
191*4882a593Smuzhiyun DRM_ERROR("failed to get dp flow: %d\n", ret);
192*4882a593Smuzhiyun goto err_out;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return 0;
197*4882a593Smuzhiyun err_out:
198*4882a593Smuzhiyun ipu_plane_put_resources(ipu_plane);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun return ret;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
ipu_plane_separate_alpha(struct ipu_plane * ipu_plane)203*4882a593Smuzhiyun static bool ipu_plane_separate_alpha(struct ipu_plane *ipu_plane)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun switch (ipu_plane->base.state->fb->format->format) {
206*4882a593Smuzhiyun case DRM_FORMAT_RGB565_A8:
207*4882a593Smuzhiyun case DRM_FORMAT_BGR565_A8:
208*4882a593Smuzhiyun case DRM_FORMAT_RGB888_A8:
209*4882a593Smuzhiyun case DRM_FORMAT_BGR888_A8:
210*4882a593Smuzhiyun case DRM_FORMAT_RGBX8888_A8:
211*4882a593Smuzhiyun case DRM_FORMAT_BGRX8888_A8:
212*4882a593Smuzhiyun return true;
213*4882a593Smuzhiyun default:
214*4882a593Smuzhiyun return false;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
ipu_plane_enable(struct ipu_plane * ipu_plane)218*4882a593Smuzhiyun static void ipu_plane_enable(struct ipu_plane *ipu_plane)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun if (ipu_plane->dp)
221*4882a593Smuzhiyun ipu_dp_enable(ipu_plane->ipu);
222*4882a593Smuzhiyun ipu_dmfc_enable_channel(ipu_plane->dmfc);
223*4882a593Smuzhiyun ipu_idmac_enable_channel(ipu_plane->ipu_ch);
224*4882a593Smuzhiyun if (ipu_plane_separate_alpha(ipu_plane))
225*4882a593Smuzhiyun ipu_idmac_enable_channel(ipu_plane->alpha_ch);
226*4882a593Smuzhiyun if (ipu_plane->dp)
227*4882a593Smuzhiyun ipu_dp_enable_channel(ipu_plane->dp);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
ipu_plane_disable(struct ipu_plane * ipu_plane,bool disable_dp_channel)230*4882a593Smuzhiyun void ipu_plane_disable(struct ipu_plane *ipu_plane, bool disable_dp_channel)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun int ret;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun DRM_DEBUG_KMS("[%d] %s\n", __LINE__, __func__);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun ret = ipu_idmac_wait_busy(ipu_plane->ipu_ch, 50);
237*4882a593Smuzhiyun if (ret == -ETIMEDOUT) {
238*4882a593Smuzhiyun DRM_ERROR("[PLANE:%d] IDMAC timeout\n",
239*4882a593Smuzhiyun ipu_plane->base.base.id);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun if (ipu_plane->dp && disable_dp_channel)
243*4882a593Smuzhiyun ipu_dp_disable_channel(ipu_plane->dp, false);
244*4882a593Smuzhiyun ipu_idmac_disable_channel(ipu_plane->ipu_ch);
245*4882a593Smuzhiyun if (ipu_plane->alpha_ch)
246*4882a593Smuzhiyun ipu_idmac_disable_channel(ipu_plane->alpha_ch);
247*4882a593Smuzhiyun ipu_dmfc_disable_channel(ipu_plane->dmfc);
248*4882a593Smuzhiyun if (ipu_plane->dp)
249*4882a593Smuzhiyun ipu_dp_disable(ipu_plane->ipu);
250*4882a593Smuzhiyun if (ipu_prg_present(ipu_plane->ipu))
251*4882a593Smuzhiyun ipu_prg_channel_disable(ipu_plane->ipu_ch);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
ipu_plane_disable_deferred(struct drm_plane * plane)254*4882a593Smuzhiyun void ipu_plane_disable_deferred(struct drm_plane *plane)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun struct ipu_plane *ipu_plane = to_ipu_plane(plane);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun if (ipu_plane->disabling) {
259*4882a593Smuzhiyun ipu_plane->disabling = false;
260*4882a593Smuzhiyun ipu_plane_disable(ipu_plane, false);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_plane_disable_deferred);
264*4882a593Smuzhiyun
ipu_plane_destroy(struct drm_plane * plane)265*4882a593Smuzhiyun static void ipu_plane_destroy(struct drm_plane *plane)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun struct ipu_plane *ipu_plane = to_ipu_plane(plane);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun DRM_DEBUG_KMS("[%d] %s\n", __LINE__, __func__);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun drm_plane_cleanup(plane);
272*4882a593Smuzhiyun kfree(ipu_plane);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
ipu_plane_state_reset(struct drm_plane * plane)275*4882a593Smuzhiyun static void ipu_plane_state_reset(struct drm_plane *plane)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun unsigned int zpos = (plane->type == DRM_PLANE_TYPE_PRIMARY) ? 0 : 1;
278*4882a593Smuzhiyun struct ipu_plane_state *ipu_state;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (plane->state) {
281*4882a593Smuzhiyun ipu_state = to_ipu_plane_state(plane->state);
282*4882a593Smuzhiyun __drm_atomic_helper_plane_destroy_state(plane->state);
283*4882a593Smuzhiyun kfree(ipu_state);
284*4882a593Smuzhiyun plane->state = NULL;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun ipu_state = kzalloc(sizeof(*ipu_state), GFP_KERNEL);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun if (ipu_state) {
290*4882a593Smuzhiyun __drm_atomic_helper_plane_reset(plane, &ipu_state->base);
291*4882a593Smuzhiyun ipu_state->base.zpos = zpos;
292*4882a593Smuzhiyun ipu_state->base.normalized_zpos = zpos;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun static struct drm_plane_state *
ipu_plane_duplicate_state(struct drm_plane * plane)297*4882a593Smuzhiyun ipu_plane_duplicate_state(struct drm_plane *plane)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun struct ipu_plane_state *state;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun if (WARN_ON(!plane->state))
302*4882a593Smuzhiyun return NULL;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun state = kmalloc(sizeof(*state), GFP_KERNEL);
305*4882a593Smuzhiyun if (state)
306*4882a593Smuzhiyun __drm_atomic_helper_plane_duplicate_state(plane, &state->base);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun return &state->base;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
ipu_plane_destroy_state(struct drm_plane * plane,struct drm_plane_state * state)311*4882a593Smuzhiyun static void ipu_plane_destroy_state(struct drm_plane *plane,
312*4882a593Smuzhiyun struct drm_plane_state *state)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun struct ipu_plane_state *ipu_state = to_ipu_plane_state(state);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun __drm_atomic_helper_plane_destroy_state(state);
317*4882a593Smuzhiyun kfree(ipu_state);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
ipu_plane_format_mod_supported(struct drm_plane * plane,uint32_t format,uint64_t modifier)320*4882a593Smuzhiyun static bool ipu_plane_format_mod_supported(struct drm_plane *plane,
321*4882a593Smuzhiyun uint32_t format, uint64_t modifier)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun struct ipu_soc *ipu = to_ipu_plane(plane)->ipu;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* linear is supported for all planes and formats */
326*4882a593Smuzhiyun if (modifier == DRM_FORMAT_MOD_LINEAR)
327*4882a593Smuzhiyun return true;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* without a PRG there are no supported modifiers */
330*4882a593Smuzhiyun if (!ipu_prg_present(ipu))
331*4882a593Smuzhiyun return false;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun return ipu_prg_format_supported(ipu, format, modifier);
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun static const struct drm_plane_funcs ipu_plane_funcs = {
337*4882a593Smuzhiyun .update_plane = drm_atomic_helper_update_plane,
338*4882a593Smuzhiyun .disable_plane = drm_atomic_helper_disable_plane,
339*4882a593Smuzhiyun .destroy = ipu_plane_destroy,
340*4882a593Smuzhiyun .reset = ipu_plane_state_reset,
341*4882a593Smuzhiyun .atomic_duplicate_state = ipu_plane_duplicate_state,
342*4882a593Smuzhiyun .atomic_destroy_state = ipu_plane_destroy_state,
343*4882a593Smuzhiyun .format_mod_supported = ipu_plane_format_mod_supported,
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun
ipu_plane_atomic_check(struct drm_plane * plane,struct drm_plane_state * state)346*4882a593Smuzhiyun static int ipu_plane_atomic_check(struct drm_plane *plane,
347*4882a593Smuzhiyun struct drm_plane_state *state)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun struct drm_plane_state *old_state = plane->state;
350*4882a593Smuzhiyun struct drm_crtc_state *crtc_state;
351*4882a593Smuzhiyun struct device *dev = plane->dev->dev;
352*4882a593Smuzhiyun struct drm_framebuffer *fb = state->fb;
353*4882a593Smuzhiyun struct drm_framebuffer *old_fb = old_state->fb;
354*4882a593Smuzhiyun unsigned long eba, ubo, vbo, old_ubo, old_vbo, alpha_eba;
355*4882a593Smuzhiyun bool can_position = (plane->type == DRM_PLANE_TYPE_OVERLAY);
356*4882a593Smuzhiyun int ret;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /* Ok to disable */
359*4882a593Smuzhiyun if (!fb)
360*4882a593Smuzhiyun return 0;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (WARN_ON(!state->crtc))
363*4882a593Smuzhiyun return -EINVAL;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun crtc_state =
366*4882a593Smuzhiyun drm_atomic_get_existing_crtc_state(state->state, state->crtc);
367*4882a593Smuzhiyun if (WARN_ON(!crtc_state))
368*4882a593Smuzhiyun return -EINVAL;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun ret = drm_atomic_helper_check_plane_state(state, crtc_state,
371*4882a593Smuzhiyun DRM_PLANE_HELPER_NO_SCALING,
372*4882a593Smuzhiyun DRM_PLANE_HELPER_NO_SCALING,
373*4882a593Smuzhiyun can_position, true);
374*4882a593Smuzhiyun if (ret)
375*4882a593Smuzhiyun return ret;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* nothing to check when disabling or disabled */
378*4882a593Smuzhiyun if (!crtc_state->enable)
379*4882a593Smuzhiyun return 0;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun switch (plane->type) {
382*4882a593Smuzhiyun case DRM_PLANE_TYPE_PRIMARY:
383*4882a593Smuzhiyun /* full plane minimum width is 13 pixels */
384*4882a593Smuzhiyun if (drm_rect_width(&state->dst) < 13)
385*4882a593Smuzhiyun return -EINVAL;
386*4882a593Smuzhiyun break;
387*4882a593Smuzhiyun case DRM_PLANE_TYPE_OVERLAY:
388*4882a593Smuzhiyun break;
389*4882a593Smuzhiyun default:
390*4882a593Smuzhiyun dev_warn(dev, "Unsupported plane type %d\n", plane->type);
391*4882a593Smuzhiyun return -EINVAL;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun if (drm_rect_height(&state->dst) < 2)
395*4882a593Smuzhiyun return -EINVAL;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /*
398*4882a593Smuzhiyun * We support resizing active plane or changing its format by
399*4882a593Smuzhiyun * forcing CRTC mode change in plane's ->atomic_check callback
400*4882a593Smuzhiyun * and disabling all affected active planes in CRTC's ->atomic_disable
401*4882a593Smuzhiyun * callback. The planes will be reenabled in plane's ->atomic_update
402*4882a593Smuzhiyun * callback.
403*4882a593Smuzhiyun */
404*4882a593Smuzhiyun if (old_fb &&
405*4882a593Smuzhiyun (drm_rect_width(&state->dst) != drm_rect_width(&old_state->dst) ||
406*4882a593Smuzhiyun drm_rect_height(&state->dst) != drm_rect_height(&old_state->dst) ||
407*4882a593Smuzhiyun fb->format != old_fb->format))
408*4882a593Smuzhiyun crtc_state->mode_changed = true;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun eba = drm_plane_state_to_eba(state, 0);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (eba & 0x7)
413*4882a593Smuzhiyun return -EINVAL;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun if (fb->pitches[0] < 1 || fb->pitches[0] > 16384)
416*4882a593Smuzhiyun return -EINVAL;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (old_fb && fb->pitches[0] != old_fb->pitches[0])
419*4882a593Smuzhiyun crtc_state->mode_changed = true;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun switch (fb->format->format) {
422*4882a593Smuzhiyun case DRM_FORMAT_YUV420:
423*4882a593Smuzhiyun case DRM_FORMAT_YVU420:
424*4882a593Smuzhiyun case DRM_FORMAT_YUV422:
425*4882a593Smuzhiyun case DRM_FORMAT_YVU422:
426*4882a593Smuzhiyun case DRM_FORMAT_YUV444:
427*4882a593Smuzhiyun case DRM_FORMAT_YVU444:
428*4882a593Smuzhiyun /*
429*4882a593Smuzhiyun * Multiplanar formats have to meet the following restrictions:
430*4882a593Smuzhiyun * - The (up to) three plane addresses are EBA, EBA+UBO, EBA+VBO
431*4882a593Smuzhiyun * - EBA, UBO and VBO are a multiple of 8
432*4882a593Smuzhiyun * - UBO and VBO are unsigned and not larger than 0xfffff8
433*4882a593Smuzhiyun * - Only EBA may be changed while scanout is active
434*4882a593Smuzhiyun * - The strides of U and V planes must be identical.
435*4882a593Smuzhiyun */
436*4882a593Smuzhiyun vbo = drm_plane_state_to_vbo(state);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun if (vbo & 0x7 || vbo > 0xfffff8)
439*4882a593Smuzhiyun return -EINVAL;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun if (old_fb && (fb->format == old_fb->format)) {
442*4882a593Smuzhiyun old_vbo = drm_plane_state_to_vbo(old_state);
443*4882a593Smuzhiyun if (vbo != old_vbo)
444*4882a593Smuzhiyun crtc_state->mode_changed = true;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun if (fb->pitches[1] != fb->pitches[2])
448*4882a593Smuzhiyun return -EINVAL;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun fallthrough;
451*4882a593Smuzhiyun case DRM_FORMAT_NV12:
452*4882a593Smuzhiyun case DRM_FORMAT_NV16:
453*4882a593Smuzhiyun ubo = drm_plane_state_to_ubo(state);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun if (ubo & 0x7 || ubo > 0xfffff8)
456*4882a593Smuzhiyun return -EINVAL;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun if (old_fb && (fb->format == old_fb->format)) {
459*4882a593Smuzhiyun old_ubo = drm_plane_state_to_ubo(old_state);
460*4882a593Smuzhiyun if (ubo != old_ubo)
461*4882a593Smuzhiyun crtc_state->mode_changed = true;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (fb->pitches[1] < 1 || fb->pitches[1] > 16384)
465*4882a593Smuzhiyun return -EINVAL;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun if (old_fb && old_fb->pitches[1] != fb->pitches[1])
468*4882a593Smuzhiyun crtc_state->mode_changed = true;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /*
471*4882a593Smuzhiyun * The x/y offsets must be even in case of horizontal/vertical
472*4882a593Smuzhiyun * chroma subsampling.
473*4882a593Smuzhiyun */
474*4882a593Smuzhiyun if (((state->src.x1 >> 16) & (fb->format->hsub - 1)) ||
475*4882a593Smuzhiyun ((state->src.y1 >> 16) & (fb->format->vsub - 1)))
476*4882a593Smuzhiyun return -EINVAL;
477*4882a593Smuzhiyun break;
478*4882a593Smuzhiyun case DRM_FORMAT_RGB565_A8:
479*4882a593Smuzhiyun case DRM_FORMAT_BGR565_A8:
480*4882a593Smuzhiyun case DRM_FORMAT_RGB888_A8:
481*4882a593Smuzhiyun case DRM_FORMAT_BGR888_A8:
482*4882a593Smuzhiyun case DRM_FORMAT_RGBX8888_A8:
483*4882a593Smuzhiyun case DRM_FORMAT_BGRX8888_A8:
484*4882a593Smuzhiyun alpha_eba = drm_plane_state_to_eba(state, 1);
485*4882a593Smuzhiyun if (alpha_eba & 0x7)
486*4882a593Smuzhiyun return -EINVAL;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun if (fb->pitches[1] < 1 || fb->pitches[1] > 16384)
489*4882a593Smuzhiyun return -EINVAL;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun if (old_fb && old_fb->pitches[1] != fb->pitches[1])
492*4882a593Smuzhiyun crtc_state->mode_changed = true;
493*4882a593Smuzhiyun break;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun return 0;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
ipu_plane_atomic_disable(struct drm_plane * plane,struct drm_plane_state * old_state)499*4882a593Smuzhiyun static void ipu_plane_atomic_disable(struct drm_plane *plane,
500*4882a593Smuzhiyun struct drm_plane_state *old_state)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun struct ipu_plane *ipu_plane = to_ipu_plane(plane);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun if (ipu_plane->dp)
505*4882a593Smuzhiyun ipu_dp_disable_channel(ipu_plane->dp, true);
506*4882a593Smuzhiyun ipu_plane->disabling = true;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
ipu_chan_assign_axi_id(int ipu_chan)509*4882a593Smuzhiyun static int ipu_chan_assign_axi_id(int ipu_chan)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun switch (ipu_chan) {
512*4882a593Smuzhiyun case IPUV3_CHANNEL_MEM_BG_SYNC:
513*4882a593Smuzhiyun return 1;
514*4882a593Smuzhiyun case IPUV3_CHANNEL_MEM_FG_SYNC:
515*4882a593Smuzhiyun return 2;
516*4882a593Smuzhiyun case IPUV3_CHANNEL_MEM_DC_SYNC:
517*4882a593Smuzhiyun return 3;
518*4882a593Smuzhiyun default:
519*4882a593Smuzhiyun return 0;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
ipu_calculate_bursts(u32 width,u32 cpp,u32 stride,u8 * burstsize,u8 * num_bursts)523*4882a593Smuzhiyun static void ipu_calculate_bursts(u32 width, u32 cpp, u32 stride,
524*4882a593Smuzhiyun u8 *burstsize, u8 *num_bursts)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun const unsigned int width_bytes = width * cpp;
527*4882a593Smuzhiyun unsigned int npb, bursts;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun /* Maximum number of pixels per burst without overshooting stride */
530*4882a593Smuzhiyun for (npb = 64 / cpp; npb > 0; --npb) {
531*4882a593Smuzhiyun if (round_up(width_bytes, npb * cpp) <= stride)
532*4882a593Smuzhiyun break;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun *burstsize = npb;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun /* Maximum number of consecutive bursts without overshooting stride */
537*4882a593Smuzhiyun for (bursts = 8; bursts > 1; bursts /= 2) {
538*4882a593Smuzhiyun if (round_up(width_bytes, npb * cpp * bursts) <= stride)
539*4882a593Smuzhiyun break;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun *num_bursts = bursts;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
ipu_plane_atomic_update(struct drm_plane * plane,struct drm_plane_state * old_state)544*4882a593Smuzhiyun static void ipu_plane_atomic_update(struct drm_plane *plane,
545*4882a593Smuzhiyun struct drm_plane_state *old_state)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun struct ipu_plane *ipu_plane = to_ipu_plane(plane);
548*4882a593Smuzhiyun struct drm_plane_state *state = plane->state;
549*4882a593Smuzhiyun struct ipu_plane_state *ipu_state = to_ipu_plane_state(state);
550*4882a593Smuzhiyun struct drm_crtc_state *crtc_state = state->crtc->state;
551*4882a593Smuzhiyun struct drm_framebuffer *fb = state->fb;
552*4882a593Smuzhiyun struct drm_rect *dst = &state->dst;
553*4882a593Smuzhiyun unsigned long eba, ubo, vbo;
554*4882a593Smuzhiyun unsigned long alpha_eba = 0;
555*4882a593Smuzhiyun enum ipu_color_space ics;
556*4882a593Smuzhiyun unsigned int axi_id = 0;
557*4882a593Smuzhiyun const struct drm_format_info *info;
558*4882a593Smuzhiyun u8 burstsize, num_bursts;
559*4882a593Smuzhiyun u32 width, height;
560*4882a593Smuzhiyun int active;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun if (ipu_plane->dp_flow == IPU_DP_FLOW_SYNC_FG)
563*4882a593Smuzhiyun ipu_dp_set_window_pos(ipu_plane->dp, dst->x1, dst->y1);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun switch (ipu_plane->dp_flow) {
566*4882a593Smuzhiyun case IPU_DP_FLOW_SYNC_BG:
567*4882a593Smuzhiyun if (state->normalized_zpos == 1) {
568*4882a593Smuzhiyun ipu_dp_set_global_alpha(ipu_plane->dp,
569*4882a593Smuzhiyun !fb->format->has_alpha, 0xff,
570*4882a593Smuzhiyun true);
571*4882a593Smuzhiyun } else {
572*4882a593Smuzhiyun ipu_dp_set_global_alpha(ipu_plane->dp, true, 0, true);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun break;
575*4882a593Smuzhiyun case IPU_DP_FLOW_SYNC_FG:
576*4882a593Smuzhiyun if (state->normalized_zpos == 1) {
577*4882a593Smuzhiyun ipu_dp_set_global_alpha(ipu_plane->dp,
578*4882a593Smuzhiyun !fb->format->has_alpha, 0xff,
579*4882a593Smuzhiyun false);
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun break;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun eba = drm_plane_state_to_eba(state, 0);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /*
587*4882a593Smuzhiyun * Configure PRG channel and attached PRE, this changes the EBA to an
588*4882a593Smuzhiyun * internal SRAM location.
589*4882a593Smuzhiyun */
590*4882a593Smuzhiyun if (ipu_state->use_pre) {
591*4882a593Smuzhiyun axi_id = ipu_chan_assign_axi_id(ipu_plane->dma);
592*4882a593Smuzhiyun ipu_prg_channel_configure(ipu_plane->ipu_ch, axi_id,
593*4882a593Smuzhiyun drm_rect_width(&state->src) >> 16,
594*4882a593Smuzhiyun drm_rect_height(&state->src) >> 16,
595*4882a593Smuzhiyun fb->pitches[0], fb->format->format,
596*4882a593Smuzhiyun fb->modifier, &eba);
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun if (old_state->fb && !drm_atomic_crtc_needs_modeset(crtc_state)) {
600*4882a593Smuzhiyun /* nothing to do if PRE is used */
601*4882a593Smuzhiyun if (ipu_state->use_pre)
602*4882a593Smuzhiyun return;
603*4882a593Smuzhiyun active = ipu_idmac_get_current_buffer(ipu_plane->ipu_ch);
604*4882a593Smuzhiyun ipu_cpmem_set_buffer(ipu_plane->ipu_ch, !active, eba);
605*4882a593Smuzhiyun ipu_idmac_select_buffer(ipu_plane->ipu_ch, !active);
606*4882a593Smuzhiyun if (ipu_plane_separate_alpha(ipu_plane)) {
607*4882a593Smuzhiyun active = ipu_idmac_get_current_buffer(ipu_plane->alpha_ch);
608*4882a593Smuzhiyun ipu_cpmem_set_buffer(ipu_plane->alpha_ch, !active,
609*4882a593Smuzhiyun alpha_eba);
610*4882a593Smuzhiyun ipu_idmac_select_buffer(ipu_plane->alpha_ch, !active);
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun return;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun ics = ipu_drm_fourcc_to_colorspace(fb->format->format);
616*4882a593Smuzhiyun switch (ipu_plane->dp_flow) {
617*4882a593Smuzhiyun case IPU_DP_FLOW_SYNC_BG:
618*4882a593Smuzhiyun ipu_dp_setup_channel(ipu_plane->dp, ics, IPUV3_COLORSPACE_RGB);
619*4882a593Smuzhiyun break;
620*4882a593Smuzhiyun case IPU_DP_FLOW_SYNC_FG:
621*4882a593Smuzhiyun ipu_dp_setup_channel(ipu_plane->dp, ics,
622*4882a593Smuzhiyun IPUV3_COLORSPACE_UNKNOWN);
623*4882a593Smuzhiyun break;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun ipu_dmfc_config_wait4eot(ipu_plane->dmfc, drm_rect_width(dst));
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun width = drm_rect_width(&state->src) >> 16;
629*4882a593Smuzhiyun height = drm_rect_height(&state->src) >> 16;
630*4882a593Smuzhiyun info = drm_format_info(fb->format->format);
631*4882a593Smuzhiyun ipu_calculate_bursts(width, info->cpp[0], fb->pitches[0],
632*4882a593Smuzhiyun &burstsize, &num_bursts);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun ipu_cpmem_zero(ipu_plane->ipu_ch);
635*4882a593Smuzhiyun ipu_cpmem_set_resolution(ipu_plane->ipu_ch, width, height);
636*4882a593Smuzhiyun ipu_cpmem_set_fmt(ipu_plane->ipu_ch, fb->format->format);
637*4882a593Smuzhiyun ipu_cpmem_set_burstsize(ipu_plane->ipu_ch, burstsize);
638*4882a593Smuzhiyun ipu_cpmem_set_high_priority(ipu_plane->ipu_ch);
639*4882a593Smuzhiyun ipu_idmac_enable_watermark(ipu_plane->ipu_ch, true);
640*4882a593Smuzhiyun ipu_idmac_set_double_buffer(ipu_plane->ipu_ch, 1);
641*4882a593Smuzhiyun ipu_cpmem_set_stride(ipu_plane->ipu_ch, fb->pitches[0]);
642*4882a593Smuzhiyun ipu_cpmem_set_axi_id(ipu_plane->ipu_ch, axi_id);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun switch (fb->format->format) {
645*4882a593Smuzhiyun case DRM_FORMAT_YUV420:
646*4882a593Smuzhiyun case DRM_FORMAT_YVU420:
647*4882a593Smuzhiyun case DRM_FORMAT_YUV422:
648*4882a593Smuzhiyun case DRM_FORMAT_YVU422:
649*4882a593Smuzhiyun case DRM_FORMAT_YUV444:
650*4882a593Smuzhiyun case DRM_FORMAT_YVU444:
651*4882a593Smuzhiyun ubo = drm_plane_state_to_ubo(state);
652*4882a593Smuzhiyun vbo = drm_plane_state_to_vbo(state);
653*4882a593Smuzhiyun if (fb->format->format == DRM_FORMAT_YVU420 ||
654*4882a593Smuzhiyun fb->format->format == DRM_FORMAT_YVU422 ||
655*4882a593Smuzhiyun fb->format->format == DRM_FORMAT_YVU444)
656*4882a593Smuzhiyun swap(ubo, vbo);
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun ipu_cpmem_set_yuv_planar_full(ipu_plane->ipu_ch,
659*4882a593Smuzhiyun fb->pitches[1], ubo, vbo);
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun dev_dbg(ipu_plane->base.dev->dev,
662*4882a593Smuzhiyun "phy = %lu %lu %lu, x = %d, y = %d", eba, ubo, vbo,
663*4882a593Smuzhiyun state->src.x1 >> 16, state->src.y1 >> 16);
664*4882a593Smuzhiyun break;
665*4882a593Smuzhiyun case DRM_FORMAT_NV12:
666*4882a593Smuzhiyun case DRM_FORMAT_NV16:
667*4882a593Smuzhiyun ubo = drm_plane_state_to_ubo(state);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun ipu_cpmem_set_yuv_planar_full(ipu_plane->ipu_ch,
670*4882a593Smuzhiyun fb->pitches[1], ubo, ubo);
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun dev_dbg(ipu_plane->base.dev->dev,
673*4882a593Smuzhiyun "phy = %lu %lu, x = %d, y = %d", eba, ubo,
674*4882a593Smuzhiyun state->src.x1 >> 16, state->src.y1 >> 16);
675*4882a593Smuzhiyun break;
676*4882a593Smuzhiyun case DRM_FORMAT_RGB565_A8:
677*4882a593Smuzhiyun case DRM_FORMAT_BGR565_A8:
678*4882a593Smuzhiyun case DRM_FORMAT_RGB888_A8:
679*4882a593Smuzhiyun case DRM_FORMAT_BGR888_A8:
680*4882a593Smuzhiyun case DRM_FORMAT_RGBX8888_A8:
681*4882a593Smuzhiyun case DRM_FORMAT_BGRX8888_A8:
682*4882a593Smuzhiyun alpha_eba = drm_plane_state_to_eba(state, 1);
683*4882a593Smuzhiyun num_bursts = 0;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun dev_dbg(ipu_plane->base.dev->dev, "phys = %lu %lu, x = %d, y = %d",
686*4882a593Smuzhiyun eba, alpha_eba, state->src.x1 >> 16, state->src.y1 >> 16);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun ipu_cpmem_set_burstsize(ipu_plane->ipu_ch, 16);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun ipu_cpmem_zero(ipu_plane->alpha_ch);
691*4882a593Smuzhiyun ipu_cpmem_set_resolution(ipu_plane->alpha_ch,
692*4882a593Smuzhiyun drm_rect_width(&state->src) >> 16,
693*4882a593Smuzhiyun drm_rect_height(&state->src) >> 16);
694*4882a593Smuzhiyun ipu_cpmem_set_format_passthrough(ipu_plane->alpha_ch, 8);
695*4882a593Smuzhiyun ipu_cpmem_set_high_priority(ipu_plane->alpha_ch);
696*4882a593Smuzhiyun ipu_idmac_set_double_buffer(ipu_plane->alpha_ch, 1);
697*4882a593Smuzhiyun ipu_cpmem_set_stride(ipu_plane->alpha_ch, fb->pitches[1]);
698*4882a593Smuzhiyun ipu_cpmem_set_burstsize(ipu_plane->alpha_ch, 16);
699*4882a593Smuzhiyun ipu_cpmem_set_buffer(ipu_plane->alpha_ch, 0, alpha_eba);
700*4882a593Smuzhiyun ipu_cpmem_set_buffer(ipu_plane->alpha_ch, 1, alpha_eba);
701*4882a593Smuzhiyun break;
702*4882a593Smuzhiyun default:
703*4882a593Smuzhiyun dev_dbg(ipu_plane->base.dev->dev, "phys = %lu, x = %d, y = %d",
704*4882a593Smuzhiyun eba, state->src.x1 >> 16, state->src.y1 >> 16);
705*4882a593Smuzhiyun break;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun ipu_cpmem_set_buffer(ipu_plane->ipu_ch, 0, eba);
708*4882a593Smuzhiyun ipu_cpmem_set_buffer(ipu_plane->ipu_ch, 1, eba);
709*4882a593Smuzhiyun ipu_idmac_lock_enable(ipu_plane->ipu_ch, num_bursts);
710*4882a593Smuzhiyun ipu_plane_enable(ipu_plane);
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun static const struct drm_plane_helper_funcs ipu_plane_helper_funcs = {
714*4882a593Smuzhiyun .prepare_fb = drm_gem_fb_prepare_fb,
715*4882a593Smuzhiyun .atomic_check = ipu_plane_atomic_check,
716*4882a593Smuzhiyun .atomic_disable = ipu_plane_atomic_disable,
717*4882a593Smuzhiyun .atomic_update = ipu_plane_atomic_update,
718*4882a593Smuzhiyun };
719*4882a593Smuzhiyun
ipu_plane_atomic_update_pending(struct drm_plane * plane)720*4882a593Smuzhiyun bool ipu_plane_atomic_update_pending(struct drm_plane *plane)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun struct ipu_plane *ipu_plane = to_ipu_plane(plane);
723*4882a593Smuzhiyun struct drm_plane_state *state = plane->state;
724*4882a593Smuzhiyun struct ipu_plane_state *ipu_state = to_ipu_plane_state(state);
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun /* disabled crtcs must not block the update */
727*4882a593Smuzhiyun if (!state->crtc)
728*4882a593Smuzhiyun return false;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun if (ipu_state->use_pre)
731*4882a593Smuzhiyun return ipu_prg_channel_configure_pending(ipu_plane->ipu_ch);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun /*
734*4882a593Smuzhiyun * Pretend no update is pending in the non-PRE/PRG case. For this to
735*4882a593Smuzhiyun * happen, an atomic update would have to be deferred until after the
736*4882a593Smuzhiyun * start of the next frame and simultaneously interrupt latency would
737*4882a593Smuzhiyun * have to be high enough to let the atomic update finish and issue an
738*4882a593Smuzhiyun * event before the previous end of frame interrupt handler can be
739*4882a593Smuzhiyun * executed.
740*4882a593Smuzhiyun */
741*4882a593Smuzhiyun return false;
742*4882a593Smuzhiyun }
ipu_planes_assign_pre(struct drm_device * dev,struct drm_atomic_state * state)743*4882a593Smuzhiyun int ipu_planes_assign_pre(struct drm_device *dev,
744*4882a593Smuzhiyun struct drm_atomic_state *state)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun struct drm_crtc_state *old_crtc_state, *crtc_state;
747*4882a593Smuzhiyun struct drm_plane_state *plane_state;
748*4882a593Smuzhiyun struct ipu_plane_state *ipu_state;
749*4882a593Smuzhiyun struct ipu_plane *ipu_plane;
750*4882a593Smuzhiyun struct drm_plane *plane;
751*4882a593Smuzhiyun struct drm_crtc *crtc;
752*4882a593Smuzhiyun int available_pres = ipu_prg_max_active_channels();
753*4882a593Smuzhiyun int ret, i;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
756*4882a593Smuzhiyun ret = drm_atomic_add_affected_planes(state, crtc);
757*4882a593Smuzhiyun if (ret)
758*4882a593Smuzhiyun return ret;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun /*
762*4882a593Smuzhiyun * We are going over the planes in 2 passes: first we assign PREs to
763*4882a593Smuzhiyun * planes with a tiling modifier, which need the PREs to resolve into
764*4882a593Smuzhiyun * linear. Any failure to assign a PRE there is fatal. In the second
765*4882a593Smuzhiyun * pass we try to assign PREs to linear FBs, to improve memory access
766*4882a593Smuzhiyun * patterns for them. Failure at this point is non-fatal, as we can
767*4882a593Smuzhiyun * scan out linear FBs without a PRE.
768*4882a593Smuzhiyun */
769*4882a593Smuzhiyun for_each_new_plane_in_state(state, plane, plane_state, i) {
770*4882a593Smuzhiyun ipu_state = to_ipu_plane_state(plane_state);
771*4882a593Smuzhiyun ipu_plane = to_ipu_plane(plane);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun if (!plane_state->fb) {
774*4882a593Smuzhiyun ipu_state->use_pre = false;
775*4882a593Smuzhiyun continue;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun if (!(plane_state->fb->flags & DRM_MODE_FB_MODIFIERS) ||
779*4882a593Smuzhiyun plane_state->fb->modifier == DRM_FORMAT_MOD_LINEAR)
780*4882a593Smuzhiyun continue;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun if (!ipu_prg_present(ipu_plane->ipu) || !available_pres)
783*4882a593Smuzhiyun return -EINVAL;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun if (!ipu_prg_format_supported(ipu_plane->ipu,
786*4882a593Smuzhiyun plane_state->fb->format->format,
787*4882a593Smuzhiyun plane_state->fb->modifier))
788*4882a593Smuzhiyun return -EINVAL;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun ipu_state->use_pre = true;
791*4882a593Smuzhiyun available_pres--;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun for_each_new_plane_in_state(state, plane, plane_state, i) {
795*4882a593Smuzhiyun ipu_state = to_ipu_plane_state(plane_state);
796*4882a593Smuzhiyun ipu_plane = to_ipu_plane(plane);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun if (!plane_state->fb) {
799*4882a593Smuzhiyun ipu_state->use_pre = false;
800*4882a593Smuzhiyun continue;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun if ((plane_state->fb->flags & DRM_MODE_FB_MODIFIERS) &&
804*4882a593Smuzhiyun plane_state->fb->modifier != DRM_FORMAT_MOD_LINEAR)
805*4882a593Smuzhiyun continue;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun /* make sure that modifier is initialized */
808*4882a593Smuzhiyun plane_state->fb->modifier = DRM_FORMAT_MOD_LINEAR;
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun if (ipu_prg_present(ipu_plane->ipu) && available_pres &&
811*4882a593Smuzhiyun ipu_prg_format_supported(ipu_plane->ipu,
812*4882a593Smuzhiyun plane_state->fb->format->format,
813*4882a593Smuzhiyun plane_state->fb->modifier)) {
814*4882a593Smuzhiyun ipu_state->use_pre = true;
815*4882a593Smuzhiyun available_pres--;
816*4882a593Smuzhiyun } else {
817*4882a593Smuzhiyun ipu_state->use_pre = false;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun return 0;
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_planes_assign_pre);
824*4882a593Smuzhiyun
ipu_plane_init(struct drm_device * dev,struct ipu_soc * ipu,int dma,int dp,unsigned int possible_crtcs,enum drm_plane_type type)825*4882a593Smuzhiyun struct ipu_plane *ipu_plane_init(struct drm_device *dev, struct ipu_soc *ipu,
826*4882a593Smuzhiyun int dma, int dp, unsigned int possible_crtcs,
827*4882a593Smuzhiyun enum drm_plane_type type)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun struct ipu_plane *ipu_plane;
830*4882a593Smuzhiyun const uint64_t *modifiers = ipu_format_modifiers;
831*4882a593Smuzhiyun unsigned int zpos = (type == DRM_PLANE_TYPE_PRIMARY) ? 0 : 1;
832*4882a593Smuzhiyun int ret;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun DRM_DEBUG_KMS("channel %d, dp flow %d, possible_crtcs=0x%x\n",
835*4882a593Smuzhiyun dma, dp, possible_crtcs);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun ipu_plane = kzalloc(sizeof(*ipu_plane), GFP_KERNEL);
838*4882a593Smuzhiyun if (!ipu_plane) {
839*4882a593Smuzhiyun DRM_ERROR("failed to allocate plane\n");
840*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun ipu_plane->ipu = ipu;
844*4882a593Smuzhiyun ipu_plane->dma = dma;
845*4882a593Smuzhiyun ipu_plane->dp_flow = dp;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun if (ipu_prg_present(ipu))
848*4882a593Smuzhiyun modifiers = pre_format_modifiers;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun ret = drm_universal_plane_init(dev, &ipu_plane->base, possible_crtcs,
851*4882a593Smuzhiyun &ipu_plane_funcs, ipu_plane_formats,
852*4882a593Smuzhiyun ARRAY_SIZE(ipu_plane_formats),
853*4882a593Smuzhiyun modifiers, type, NULL);
854*4882a593Smuzhiyun if (ret) {
855*4882a593Smuzhiyun DRM_ERROR("failed to initialize plane\n");
856*4882a593Smuzhiyun kfree(ipu_plane);
857*4882a593Smuzhiyun return ERR_PTR(ret);
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun drm_plane_helper_add(&ipu_plane->base, &ipu_plane_helper_funcs);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun if (dp == IPU_DP_FLOW_SYNC_BG || dp == IPU_DP_FLOW_SYNC_FG)
863*4882a593Smuzhiyun drm_plane_create_zpos_property(&ipu_plane->base, zpos, 0, 1);
864*4882a593Smuzhiyun else
865*4882a593Smuzhiyun drm_plane_create_zpos_immutable_property(&ipu_plane->base, 0);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun return ipu_plane;
868*4882a593Smuzhiyun }
869