1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * i.MX IPUv3 Graphics driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2011 Sascha Hauer, Pengutronix
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/component.h>
10*4882a593Smuzhiyun #include <linux/device.h>
11*4882a593Smuzhiyun #include <linux/dma-mapping.h>
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun #include <linux/export.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <video/imx-ipu-v3.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <drm/drm_atomic.h>
20*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
21*4882a593Smuzhiyun #include <drm/drm_fb_cma_helper.h>
22*4882a593Smuzhiyun #include <drm/drm_gem_cma_helper.h>
23*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
24*4882a593Smuzhiyun #include <drm/drm_vblank.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include "imx-drm.h"
27*4882a593Smuzhiyun #include "ipuv3-plane.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define DRIVER_DESC "i.MX IPUv3 Graphics"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun struct ipu_crtc {
32*4882a593Smuzhiyun struct device *dev;
33*4882a593Smuzhiyun struct drm_crtc base;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* plane[0] is the full plane, plane[1] is the partial plane */
36*4882a593Smuzhiyun struct ipu_plane *plane[2];
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun struct ipu_dc *dc;
39*4882a593Smuzhiyun struct ipu_di *di;
40*4882a593Smuzhiyun int irq;
41*4882a593Smuzhiyun struct drm_pending_vblank_event *event;
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
to_ipu_crtc(struct drm_crtc * crtc)44*4882a593Smuzhiyun static inline struct ipu_crtc *to_ipu_crtc(struct drm_crtc *crtc)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun return container_of(crtc, struct ipu_crtc, base);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
ipu_crtc_atomic_enable(struct drm_crtc * crtc,struct drm_crtc_state * old_state)49*4882a593Smuzhiyun static void ipu_crtc_atomic_enable(struct drm_crtc *crtc,
50*4882a593Smuzhiyun struct drm_crtc_state *old_state)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
53*4882a593Smuzhiyun struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun ipu_prg_enable(ipu);
56*4882a593Smuzhiyun ipu_dc_enable(ipu);
57*4882a593Smuzhiyun ipu_dc_enable_channel(ipu_crtc->dc);
58*4882a593Smuzhiyun ipu_di_enable(ipu_crtc->di);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
ipu_crtc_disable_planes(struct ipu_crtc * ipu_crtc,struct drm_crtc_state * old_crtc_state)61*4882a593Smuzhiyun static void ipu_crtc_disable_planes(struct ipu_crtc *ipu_crtc,
62*4882a593Smuzhiyun struct drm_crtc_state *old_crtc_state)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun bool disable_partial = false;
65*4882a593Smuzhiyun bool disable_full = false;
66*4882a593Smuzhiyun struct drm_plane *plane;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun drm_atomic_crtc_state_for_each_plane(plane, old_crtc_state) {
69*4882a593Smuzhiyun if (plane == &ipu_crtc->plane[0]->base)
70*4882a593Smuzhiyun disable_full = true;
71*4882a593Smuzhiyun if (ipu_crtc->plane[1] && plane == &ipu_crtc->plane[1]->base)
72*4882a593Smuzhiyun disable_partial = true;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun if (disable_partial)
76*4882a593Smuzhiyun ipu_plane_disable(ipu_crtc->plane[1], true);
77*4882a593Smuzhiyun if (disable_full)
78*4882a593Smuzhiyun ipu_plane_disable(ipu_crtc->plane[0], true);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
ipu_crtc_atomic_disable(struct drm_crtc * crtc,struct drm_crtc_state * old_crtc_state)81*4882a593Smuzhiyun static void ipu_crtc_atomic_disable(struct drm_crtc *crtc,
82*4882a593Smuzhiyun struct drm_crtc_state *old_crtc_state)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
85*4882a593Smuzhiyun struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun ipu_dc_disable_channel(ipu_crtc->dc);
88*4882a593Smuzhiyun ipu_di_disable(ipu_crtc->di);
89*4882a593Smuzhiyun /*
90*4882a593Smuzhiyun * Planes must be disabled before DC clock is removed, as otherwise the
91*4882a593Smuzhiyun * attached IDMACs will be left in undefined state, possibly hanging
92*4882a593Smuzhiyun * the IPU or even system.
93*4882a593Smuzhiyun */
94*4882a593Smuzhiyun ipu_crtc_disable_planes(ipu_crtc, old_crtc_state);
95*4882a593Smuzhiyun ipu_dc_disable(ipu);
96*4882a593Smuzhiyun ipu_prg_disable(ipu);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun drm_crtc_vblank_off(crtc);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun spin_lock_irq(&crtc->dev->event_lock);
101*4882a593Smuzhiyun if (crtc->state->event && !crtc->state->active) {
102*4882a593Smuzhiyun drm_crtc_send_vblank_event(crtc, crtc->state->event);
103*4882a593Smuzhiyun crtc->state->event = NULL;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun spin_unlock_irq(&crtc->dev->event_lock);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
imx_drm_crtc_reset(struct drm_crtc * crtc)108*4882a593Smuzhiyun static void imx_drm_crtc_reset(struct drm_crtc *crtc)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun struct imx_crtc_state *state;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if (crtc->state)
113*4882a593Smuzhiyun __drm_atomic_helper_crtc_destroy_state(crtc->state);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun kfree(to_imx_crtc_state(crtc->state));
116*4882a593Smuzhiyun crtc->state = NULL;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun state = kzalloc(sizeof(*state), GFP_KERNEL);
119*4882a593Smuzhiyun if (state)
120*4882a593Smuzhiyun __drm_atomic_helper_crtc_reset(crtc, &state->base);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
imx_drm_crtc_duplicate_state(struct drm_crtc * crtc)123*4882a593Smuzhiyun static struct drm_crtc_state *imx_drm_crtc_duplicate_state(struct drm_crtc *crtc)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun struct imx_crtc_state *state;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun state = kzalloc(sizeof(*state), GFP_KERNEL);
128*4882a593Smuzhiyun if (!state)
129*4882a593Smuzhiyun return NULL;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun WARN_ON(state->base.crtc != crtc);
134*4882a593Smuzhiyun state->base.crtc = crtc;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun return &state->base;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
imx_drm_crtc_destroy_state(struct drm_crtc * crtc,struct drm_crtc_state * state)139*4882a593Smuzhiyun static void imx_drm_crtc_destroy_state(struct drm_crtc *crtc,
140*4882a593Smuzhiyun struct drm_crtc_state *state)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun __drm_atomic_helper_crtc_destroy_state(state);
143*4882a593Smuzhiyun kfree(to_imx_crtc_state(state));
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
ipu_enable_vblank(struct drm_crtc * crtc)146*4882a593Smuzhiyun static int ipu_enable_vblank(struct drm_crtc *crtc)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun enable_irq(ipu_crtc->irq);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
ipu_disable_vblank(struct drm_crtc * crtc)155*4882a593Smuzhiyun static void ipu_disable_vblank(struct drm_crtc *crtc)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun disable_irq_nosync(ipu_crtc->irq);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun static const struct drm_crtc_funcs ipu_crtc_funcs = {
163*4882a593Smuzhiyun .set_config = drm_atomic_helper_set_config,
164*4882a593Smuzhiyun .destroy = drm_crtc_cleanup,
165*4882a593Smuzhiyun .page_flip = drm_atomic_helper_page_flip,
166*4882a593Smuzhiyun .reset = imx_drm_crtc_reset,
167*4882a593Smuzhiyun .atomic_duplicate_state = imx_drm_crtc_duplicate_state,
168*4882a593Smuzhiyun .atomic_destroy_state = imx_drm_crtc_destroy_state,
169*4882a593Smuzhiyun .enable_vblank = ipu_enable_vblank,
170*4882a593Smuzhiyun .disable_vblank = ipu_disable_vblank,
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
ipu_irq_handler(int irq,void * dev_id)173*4882a593Smuzhiyun static irqreturn_t ipu_irq_handler(int irq, void *dev_id)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun struct ipu_crtc *ipu_crtc = dev_id;
176*4882a593Smuzhiyun struct drm_crtc *crtc = &ipu_crtc->base;
177*4882a593Smuzhiyun unsigned long flags;
178*4882a593Smuzhiyun int i;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun drm_crtc_handle_vblank(crtc);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun if (ipu_crtc->event) {
183*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ipu_crtc->plane); i++) {
184*4882a593Smuzhiyun struct ipu_plane *plane = ipu_crtc->plane[i];
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (!plane)
187*4882a593Smuzhiyun continue;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (ipu_plane_atomic_update_pending(&plane->base))
190*4882a593Smuzhiyun break;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun if (i == ARRAY_SIZE(ipu_crtc->plane)) {
194*4882a593Smuzhiyun spin_lock_irqsave(&crtc->dev->event_lock, flags);
195*4882a593Smuzhiyun drm_crtc_send_vblank_event(crtc, ipu_crtc->event);
196*4882a593Smuzhiyun ipu_crtc->event = NULL;
197*4882a593Smuzhiyun drm_crtc_vblank_put(crtc);
198*4882a593Smuzhiyun spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun return IRQ_HANDLED;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
ipu_crtc_mode_fixup(struct drm_crtc * crtc,const struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)205*4882a593Smuzhiyun static bool ipu_crtc_mode_fixup(struct drm_crtc *crtc,
206*4882a593Smuzhiyun const struct drm_display_mode *mode,
207*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
210*4882a593Smuzhiyun struct videomode vm;
211*4882a593Smuzhiyun int ret;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun drm_display_mode_to_videomode(adjusted_mode, &vm);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun ret = ipu_di_adjust_videomode(ipu_crtc->di, &vm);
216*4882a593Smuzhiyun if (ret)
217*4882a593Smuzhiyun return false;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun if ((vm.vsync_len == 0) || (vm.hsync_len == 0))
220*4882a593Smuzhiyun return false;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun drm_display_mode_from_videomode(&vm, adjusted_mode);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun return true;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
ipu_crtc_atomic_check(struct drm_crtc * crtc,struct drm_crtc_state * state)227*4882a593Smuzhiyun static int ipu_crtc_atomic_check(struct drm_crtc *crtc,
228*4882a593Smuzhiyun struct drm_crtc_state *state)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun u32 primary_plane_mask = drm_plane_mask(crtc->primary);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun if (state->active && (primary_plane_mask & state->plane_mask) == 0)
233*4882a593Smuzhiyun return -EINVAL;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun return 0;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
ipu_crtc_atomic_begin(struct drm_crtc * crtc,struct drm_crtc_state * old_crtc_state)238*4882a593Smuzhiyun static void ipu_crtc_atomic_begin(struct drm_crtc *crtc,
239*4882a593Smuzhiyun struct drm_crtc_state *old_crtc_state)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun drm_crtc_vblank_on(crtc);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
ipu_crtc_atomic_flush(struct drm_crtc * crtc,struct drm_crtc_state * old_crtc_state)244*4882a593Smuzhiyun static void ipu_crtc_atomic_flush(struct drm_crtc *crtc,
245*4882a593Smuzhiyun struct drm_crtc_state *old_crtc_state)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun spin_lock_irq(&crtc->dev->event_lock);
248*4882a593Smuzhiyun if (crtc->state->event) {
249*4882a593Smuzhiyun struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun WARN_ON(drm_crtc_vblank_get(crtc));
252*4882a593Smuzhiyun ipu_crtc->event = crtc->state->event;
253*4882a593Smuzhiyun crtc->state->event = NULL;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun spin_unlock_irq(&crtc->dev->event_lock);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
ipu_crtc_mode_set_nofb(struct drm_crtc * crtc)258*4882a593Smuzhiyun static void ipu_crtc_mode_set_nofb(struct drm_crtc *crtc)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
261*4882a593Smuzhiyun struct drm_encoder *encoder;
262*4882a593Smuzhiyun struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
263*4882a593Smuzhiyun struct drm_display_mode *mode = &crtc->state->adjusted_mode;
264*4882a593Smuzhiyun struct imx_crtc_state *imx_crtc_state = to_imx_crtc_state(crtc->state);
265*4882a593Smuzhiyun struct ipu_di_signal_cfg sig_cfg = {};
266*4882a593Smuzhiyun unsigned long encoder_types = 0;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun dev_dbg(ipu_crtc->dev, "%s: mode->hdisplay: %d\n", __func__,
269*4882a593Smuzhiyun mode->hdisplay);
270*4882a593Smuzhiyun dev_dbg(ipu_crtc->dev, "%s: mode->vdisplay: %d\n", __func__,
271*4882a593Smuzhiyun mode->vdisplay);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
274*4882a593Smuzhiyun if (encoder->crtc == crtc)
275*4882a593Smuzhiyun encoder_types |= BIT(encoder->encoder_type);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun dev_dbg(ipu_crtc->dev, "%s: attached to encoder types 0x%lx\n",
279*4882a593Smuzhiyun __func__, encoder_types);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /*
282*4882a593Smuzhiyun * If we have DAC or LDB, then we need the IPU DI clock to be
283*4882a593Smuzhiyun * the same as the LDB DI clock. For TVDAC, derive the IPU DI
284*4882a593Smuzhiyun * clock from 27 MHz TVE_DI clock, but allow to divide it.
285*4882a593Smuzhiyun */
286*4882a593Smuzhiyun if (encoder_types & (BIT(DRM_MODE_ENCODER_DAC) |
287*4882a593Smuzhiyun BIT(DRM_MODE_ENCODER_LVDS)))
288*4882a593Smuzhiyun sig_cfg.clkflags = IPU_DI_CLKMODE_SYNC | IPU_DI_CLKMODE_EXT;
289*4882a593Smuzhiyun else if (encoder_types & BIT(DRM_MODE_ENCODER_TVDAC))
290*4882a593Smuzhiyun sig_cfg.clkflags = IPU_DI_CLKMODE_EXT;
291*4882a593Smuzhiyun else
292*4882a593Smuzhiyun sig_cfg.clkflags = 0;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun sig_cfg.enable_pol = !(imx_crtc_state->bus_flags & DRM_BUS_FLAG_DE_LOW);
295*4882a593Smuzhiyun /* Default to driving pixel data on negative clock edges */
296*4882a593Smuzhiyun sig_cfg.clk_pol = !!(imx_crtc_state->bus_flags &
297*4882a593Smuzhiyun DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE);
298*4882a593Smuzhiyun sig_cfg.bus_format = imx_crtc_state->bus_format;
299*4882a593Smuzhiyun sig_cfg.v_to_h_sync = 0;
300*4882a593Smuzhiyun sig_cfg.hsync_pin = imx_crtc_state->di_hsync_pin;
301*4882a593Smuzhiyun sig_cfg.vsync_pin = imx_crtc_state->di_vsync_pin;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun drm_display_mode_to_videomode(mode, &sig_cfg.mode);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun ipu_dc_init_sync(ipu_crtc->dc, ipu_crtc->di,
306*4882a593Smuzhiyun mode->flags & DRM_MODE_FLAG_INTERLACE,
307*4882a593Smuzhiyun imx_crtc_state->bus_format, mode->hdisplay);
308*4882a593Smuzhiyun ipu_di_init_sync_panel(ipu_crtc->di, &sig_cfg);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun static const struct drm_crtc_helper_funcs ipu_helper_funcs = {
312*4882a593Smuzhiyun .mode_fixup = ipu_crtc_mode_fixup,
313*4882a593Smuzhiyun .mode_set_nofb = ipu_crtc_mode_set_nofb,
314*4882a593Smuzhiyun .atomic_check = ipu_crtc_atomic_check,
315*4882a593Smuzhiyun .atomic_begin = ipu_crtc_atomic_begin,
316*4882a593Smuzhiyun .atomic_flush = ipu_crtc_atomic_flush,
317*4882a593Smuzhiyun .atomic_disable = ipu_crtc_atomic_disable,
318*4882a593Smuzhiyun .atomic_enable = ipu_crtc_atomic_enable,
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun
ipu_put_resources(struct ipu_crtc * ipu_crtc)321*4882a593Smuzhiyun static void ipu_put_resources(struct ipu_crtc *ipu_crtc)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(ipu_crtc->dc))
324*4882a593Smuzhiyun ipu_dc_put(ipu_crtc->dc);
325*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(ipu_crtc->di))
326*4882a593Smuzhiyun ipu_di_put(ipu_crtc->di);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
ipu_get_resources(struct ipu_crtc * ipu_crtc,struct ipu_client_platformdata * pdata)329*4882a593Smuzhiyun static int ipu_get_resources(struct ipu_crtc *ipu_crtc,
330*4882a593Smuzhiyun struct ipu_client_platformdata *pdata)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
333*4882a593Smuzhiyun int ret;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun ipu_crtc->dc = ipu_dc_get(ipu, pdata->dc);
336*4882a593Smuzhiyun if (IS_ERR(ipu_crtc->dc)) {
337*4882a593Smuzhiyun ret = PTR_ERR(ipu_crtc->dc);
338*4882a593Smuzhiyun goto err_out;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun ipu_crtc->di = ipu_di_get(ipu, pdata->di);
342*4882a593Smuzhiyun if (IS_ERR(ipu_crtc->di)) {
343*4882a593Smuzhiyun ret = PTR_ERR(ipu_crtc->di);
344*4882a593Smuzhiyun goto err_out;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun return 0;
348*4882a593Smuzhiyun err_out:
349*4882a593Smuzhiyun ipu_put_resources(ipu_crtc);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun return ret;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
ipu_crtc_init(struct ipu_crtc * ipu_crtc,struct ipu_client_platformdata * pdata,struct drm_device * drm)354*4882a593Smuzhiyun static int ipu_crtc_init(struct ipu_crtc *ipu_crtc,
355*4882a593Smuzhiyun struct ipu_client_platformdata *pdata, struct drm_device *drm)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
358*4882a593Smuzhiyun struct drm_crtc *crtc = &ipu_crtc->base;
359*4882a593Smuzhiyun int dp = -EINVAL;
360*4882a593Smuzhiyun int ret;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun ret = ipu_get_resources(ipu_crtc, pdata);
363*4882a593Smuzhiyun if (ret) {
364*4882a593Smuzhiyun dev_err(ipu_crtc->dev, "getting resources failed with %d.\n",
365*4882a593Smuzhiyun ret);
366*4882a593Smuzhiyun return ret;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun if (pdata->dp >= 0)
370*4882a593Smuzhiyun dp = IPU_DP_FLOW_SYNC_BG;
371*4882a593Smuzhiyun ipu_crtc->plane[0] = ipu_plane_init(drm, ipu, pdata->dma[0], dp, 0,
372*4882a593Smuzhiyun DRM_PLANE_TYPE_PRIMARY);
373*4882a593Smuzhiyun if (IS_ERR(ipu_crtc->plane[0])) {
374*4882a593Smuzhiyun ret = PTR_ERR(ipu_crtc->plane[0]);
375*4882a593Smuzhiyun goto err_put_resources;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun crtc->port = pdata->of_node;
379*4882a593Smuzhiyun drm_crtc_helper_add(crtc, &ipu_helper_funcs);
380*4882a593Smuzhiyun drm_crtc_init_with_planes(drm, crtc, &ipu_crtc->plane[0]->base, NULL,
381*4882a593Smuzhiyun &ipu_crtc_funcs, NULL);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun ret = ipu_plane_get_resources(ipu_crtc->plane[0]);
384*4882a593Smuzhiyun if (ret) {
385*4882a593Smuzhiyun dev_err(ipu_crtc->dev, "getting plane 0 resources failed with %d.\n",
386*4882a593Smuzhiyun ret);
387*4882a593Smuzhiyun goto err_put_resources;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* If this crtc is using the DP, add an overlay plane */
391*4882a593Smuzhiyun if (pdata->dp >= 0 && pdata->dma[1] > 0) {
392*4882a593Smuzhiyun ipu_crtc->plane[1] = ipu_plane_init(drm, ipu, pdata->dma[1],
393*4882a593Smuzhiyun IPU_DP_FLOW_SYNC_FG,
394*4882a593Smuzhiyun drm_crtc_mask(&ipu_crtc->base),
395*4882a593Smuzhiyun DRM_PLANE_TYPE_OVERLAY);
396*4882a593Smuzhiyun if (IS_ERR(ipu_crtc->plane[1])) {
397*4882a593Smuzhiyun ipu_crtc->plane[1] = NULL;
398*4882a593Smuzhiyun } else {
399*4882a593Smuzhiyun ret = ipu_plane_get_resources(ipu_crtc->plane[1]);
400*4882a593Smuzhiyun if (ret) {
401*4882a593Smuzhiyun dev_err(ipu_crtc->dev, "getting plane 1 "
402*4882a593Smuzhiyun "resources failed with %d.\n", ret);
403*4882a593Smuzhiyun goto err_put_plane0_res;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun ipu_crtc->irq = ipu_plane_irq(ipu_crtc->plane[0]);
409*4882a593Smuzhiyun ret = devm_request_irq(ipu_crtc->dev, ipu_crtc->irq, ipu_irq_handler, 0,
410*4882a593Smuzhiyun "imx_drm", ipu_crtc);
411*4882a593Smuzhiyun if (ret < 0) {
412*4882a593Smuzhiyun dev_err(ipu_crtc->dev, "irq request failed with %d.\n", ret);
413*4882a593Smuzhiyun goto err_put_plane1_res;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun /* Only enable IRQ when we actually need it to trigger work. */
416*4882a593Smuzhiyun disable_irq(ipu_crtc->irq);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun return 0;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun err_put_plane1_res:
421*4882a593Smuzhiyun if (ipu_crtc->plane[1])
422*4882a593Smuzhiyun ipu_plane_put_resources(ipu_crtc->plane[1]);
423*4882a593Smuzhiyun err_put_plane0_res:
424*4882a593Smuzhiyun ipu_plane_put_resources(ipu_crtc->plane[0]);
425*4882a593Smuzhiyun err_put_resources:
426*4882a593Smuzhiyun ipu_put_resources(ipu_crtc);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun return ret;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
ipu_drm_bind(struct device * dev,struct device * master,void * data)431*4882a593Smuzhiyun static int ipu_drm_bind(struct device *dev, struct device *master, void *data)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun struct ipu_client_platformdata *pdata = dev->platform_data;
434*4882a593Smuzhiyun struct drm_device *drm = data;
435*4882a593Smuzhiyun struct ipu_crtc *ipu_crtc;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun ipu_crtc = dev_get_drvdata(dev);
438*4882a593Smuzhiyun memset(ipu_crtc, 0, sizeof(*ipu_crtc));
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun ipu_crtc->dev = dev;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun return ipu_crtc_init(ipu_crtc, pdata, drm);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
ipu_drm_unbind(struct device * dev,struct device * master,void * data)445*4882a593Smuzhiyun static void ipu_drm_unbind(struct device *dev, struct device *master,
446*4882a593Smuzhiyun void *data)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun struct ipu_crtc *ipu_crtc = dev_get_drvdata(dev);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun ipu_put_resources(ipu_crtc);
451*4882a593Smuzhiyun if (ipu_crtc->plane[1])
452*4882a593Smuzhiyun ipu_plane_put_resources(ipu_crtc->plane[1]);
453*4882a593Smuzhiyun ipu_plane_put_resources(ipu_crtc->plane[0]);
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun static const struct component_ops ipu_crtc_ops = {
457*4882a593Smuzhiyun .bind = ipu_drm_bind,
458*4882a593Smuzhiyun .unbind = ipu_drm_unbind,
459*4882a593Smuzhiyun };
460*4882a593Smuzhiyun
ipu_drm_probe(struct platform_device * pdev)461*4882a593Smuzhiyun static int ipu_drm_probe(struct platform_device *pdev)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun struct device *dev = &pdev->dev;
464*4882a593Smuzhiyun struct ipu_crtc *ipu_crtc;
465*4882a593Smuzhiyun int ret;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun if (!dev->platform_data)
468*4882a593Smuzhiyun return -EINVAL;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun ret = dma_set_coherent_mask(dev, DMA_BIT_MASK(32));
471*4882a593Smuzhiyun if (ret)
472*4882a593Smuzhiyun return ret;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun ipu_crtc = devm_kzalloc(dev, sizeof(*ipu_crtc), GFP_KERNEL);
475*4882a593Smuzhiyun if (!ipu_crtc)
476*4882a593Smuzhiyun return -ENOMEM;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun dev_set_drvdata(dev, ipu_crtc);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun return component_add(dev, &ipu_crtc_ops);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
ipu_drm_remove(struct platform_device * pdev)483*4882a593Smuzhiyun static int ipu_drm_remove(struct platform_device *pdev)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun component_del(&pdev->dev, &ipu_crtc_ops);
486*4882a593Smuzhiyun return 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun struct platform_driver ipu_drm_driver = {
490*4882a593Smuzhiyun .driver = {
491*4882a593Smuzhiyun .name = "imx-ipuv3-crtc",
492*4882a593Smuzhiyun },
493*4882a593Smuzhiyun .probe = ipu_drm_probe,
494*4882a593Smuzhiyun .remove = ipu_drm_remove,
495*4882a593Smuzhiyun };
496