1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * i.MX drm driver - LVDS display bridge
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2012 Sascha Hauer, Pengutronix
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/component.h>
10*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
11*4882a593Smuzhiyun #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <linux/of_graph.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/videodev2.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <video/of_display_timing.h>
19*4882a593Smuzhiyun #include <video/of_videomode.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <drm/drm_atomic.h>
22*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
23*4882a593Smuzhiyun #include <drm/drm_bridge.h>
24*4882a593Smuzhiyun #include <drm/drm_fb_helper.h>
25*4882a593Smuzhiyun #include <drm/drm_of.h>
26*4882a593Smuzhiyun #include <drm/drm_panel.h>
27*4882a593Smuzhiyun #include <drm/drm_print.h>
28*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
29*4882a593Smuzhiyun #include <drm/drm_simple_kms_helper.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "imx-drm.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define DRIVER_NAME "imx-ldb"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define LDB_CH0_MODE_EN_TO_DI0 (1 << 0)
36*4882a593Smuzhiyun #define LDB_CH0_MODE_EN_TO_DI1 (3 << 0)
37*4882a593Smuzhiyun #define LDB_CH0_MODE_EN_MASK (3 << 0)
38*4882a593Smuzhiyun #define LDB_CH1_MODE_EN_TO_DI0 (1 << 2)
39*4882a593Smuzhiyun #define LDB_CH1_MODE_EN_TO_DI1 (3 << 2)
40*4882a593Smuzhiyun #define LDB_CH1_MODE_EN_MASK (3 << 2)
41*4882a593Smuzhiyun #define LDB_SPLIT_MODE_EN (1 << 4)
42*4882a593Smuzhiyun #define LDB_DATA_WIDTH_CH0_24 (1 << 5)
43*4882a593Smuzhiyun #define LDB_BIT_MAP_CH0_JEIDA (1 << 6)
44*4882a593Smuzhiyun #define LDB_DATA_WIDTH_CH1_24 (1 << 7)
45*4882a593Smuzhiyun #define LDB_BIT_MAP_CH1_JEIDA (1 << 8)
46*4882a593Smuzhiyun #define LDB_DI0_VS_POL_ACT_LOW (1 << 9)
47*4882a593Smuzhiyun #define LDB_DI1_VS_POL_ACT_LOW (1 << 10)
48*4882a593Smuzhiyun #define LDB_BGREF_RMODE_INT (1 << 15)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun struct imx_ldb;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun struct imx_ldb_channel {
53*4882a593Smuzhiyun struct imx_ldb *ldb;
54*4882a593Smuzhiyun struct drm_connector connector;
55*4882a593Smuzhiyun struct drm_encoder encoder;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* Defines what is connected to the ldb, only one at a time */
58*4882a593Smuzhiyun struct drm_panel *panel;
59*4882a593Smuzhiyun struct drm_bridge *bridge;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun struct device_node *child;
62*4882a593Smuzhiyun struct i2c_adapter *ddc;
63*4882a593Smuzhiyun int chno;
64*4882a593Smuzhiyun void *edid;
65*4882a593Smuzhiyun struct drm_display_mode mode;
66*4882a593Smuzhiyun int mode_valid;
67*4882a593Smuzhiyun u32 bus_format;
68*4882a593Smuzhiyun u32 bus_flags;
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
con_to_imx_ldb_ch(struct drm_connector * c)71*4882a593Smuzhiyun static inline struct imx_ldb_channel *con_to_imx_ldb_ch(struct drm_connector *c)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun return container_of(c, struct imx_ldb_channel, connector);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
enc_to_imx_ldb_ch(struct drm_encoder * e)76*4882a593Smuzhiyun static inline struct imx_ldb_channel *enc_to_imx_ldb_ch(struct drm_encoder *e)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun return container_of(e, struct imx_ldb_channel, encoder);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun struct bus_mux {
82*4882a593Smuzhiyun int reg;
83*4882a593Smuzhiyun int shift;
84*4882a593Smuzhiyun int mask;
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun struct imx_ldb {
88*4882a593Smuzhiyun struct regmap *regmap;
89*4882a593Smuzhiyun struct device *dev;
90*4882a593Smuzhiyun struct imx_ldb_channel channel[2];
91*4882a593Smuzhiyun struct clk *clk[2]; /* our own clock */
92*4882a593Smuzhiyun struct clk *clk_sel[4]; /* parent of display clock */
93*4882a593Smuzhiyun struct clk *clk_parent[4]; /* original parent of clk_sel */
94*4882a593Smuzhiyun struct clk *clk_pll[2]; /* upstream clock we can adjust */
95*4882a593Smuzhiyun u32 ldb_ctrl;
96*4882a593Smuzhiyun const struct bus_mux *lvds_mux;
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
imx_ldb_ch_set_bus_format(struct imx_ldb_channel * imx_ldb_ch,u32 bus_format)99*4882a593Smuzhiyun static void imx_ldb_ch_set_bus_format(struct imx_ldb_channel *imx_ldb_ch,
100*4882a593Smuzhiyun u32 bus_format)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun struct imx_ldb *ldb = imx_ldb_ch->ldb;
103*4882a593Smuzhiyun int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun switch (bus_format) {
106*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
107*4882a593Smuzhiyun break;
108*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
109*4882a593Smuzhiyun if (imx_ldb_ch->chno == 0 || dual)
110*4882a593Smuzhiyun ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH0_24;
111*4882a593Smuzhiyun if (imx_ldb_ch->chno == 1 || dual)
112*4882a593Smuzhiyun ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH1_24;
113*4882a593Smuzhiyun break;
114*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
115*4882a593Smuzhiyun if (imx_ldb_ch->chno == 0 || dual)
116*4882a593Smuzhiyun ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH0_24 |
117*4882a593Smuzhiyun LDB_BIT_MAP_CH0_JEIDA;
118*4882a593Smuzhiyun if (imx_ldb_ch->chno == 1 || dual)
119*4882a593Smuzhiyun ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH1_24 |
120*4882a593Smuzhiyun LDB_BIT_MAP_CH1_JEIDA;
121*4882a593Smuzhiyun break;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
imx_ldb_connector_get_modes(struct drm_connector * connector)125*4882a593Smuzhiyun static int imx_ldb_connector_get_modes(struct drm_connector *connector)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun struct imx_ldb_channel *imx_ldb_ch = con_to_imx_ldb_ch(connector);
128*4882a593Smuzhiyun int num_modes;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun num_modes = drm_panel_get_modes(imx_ldb_ch->panel, connector);
131*4882a593Smuzhiyun if (num_modes > 0)
132*4882a593Smuzhiyun return num_modes;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun if (!imx_ldb_ch->edid && imx_ldb_ch->ddc)
135*4882a593Smuzhiyun imx_ldb_ch->edid = drm_get_edid(connector, imx_ldb_ch->ddc);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun if (imx_ldb_ch->edid) {
138*4882a593Smuzhiyun drm_connector_update_edid_property(connector,
139*4882a593Smuzhiyun imx_ldb_ch->edid);
140*4882a593Smuzhiyun num_modes = drm_add_edid_modes(connector, imx_ldb_ch->edid);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (imx_ldb_ch->mode_valid) {
144*4882a593Smuzhiyun struct drm_display_mode *mode;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun mode = drm_mode_create(connector->dev);
147*4882a593Smuzhiyun if (!mode)
148*4882a593Smuzhiyun return -EINVAL;
149*4882a593Smuzhiyun drm_mode_copy(mode, &imx_ldb_ch->mode);
150*4882a593Smuzhiyun mode->type |= DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED;
151*4882a593Smuzhiyun drm_mode_probed_add(connector, mode);
152*4882a593Smuzhiyun num_modes++;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun return num_modes;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
imx_ldb_set_clock(struct imx_ldb * ldb,int mux,int chno,unsigned long serial_clk,unsigned long di_clk)158*4882a593Smuzhiyun static void imx_ldb_set_clock(struct imx_ldb *ldb, int mux, int chno,
159*4882a593Smuzhiyun unsigned long serial_clk, unsigned long di_clk)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun int ret;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun dev_dbg(ldb->dev, "%s: now: %ld want: %ld\n", __func__,
164*4882a593Smuzhiyun clk_get_rate(ldb->clk_pll[chno]), serial_clk);
165*4882a593Smuzhiyun clk_set_rate(ldb->clk_pll[chno], serial_clk);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun dev_dbg(ldb->dev, "%s after: %ld\n", __func__,
168*4882a593Smuzhiyun clk_get_rate(ldb->clk_pll[chno]));
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun dev_dbg(ldb->dev, "%s: now: %ld want: %ld\n", __func__,
171*4882a593Smuzhiyun clk_get_rate(ldb->clk[chno]),
172*4882a593Smuzhiyun (long int)di_clk);
173*4882a593Smuzhiyun clk_set_rate(ldb->clk[chno], di_clk);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun dev_dbg(ldb->dev, "%s after: %ld\n", __func__,
176*4882a593Smuzhiyun clk_get_rate(ldb->clk[chno]));
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* set display clock mux to LDB input clock */
179*4882a593Smuzhiyun ret = clk_set_parent(ldb->clk_sel[mux], ldb->clk[chno]);
180*4882a593Smuzhiyun if (ret)
181*4882a593Smuzhiyun dev_err(ldb->dev,
182*4882a593Smuzhiyun "unable to set di%d parent clock to ldb_di%d\n", mux,
183*4882a593Smuzhiyun chno);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
imx_ldb_encoder_enable(struct drm_encoder * encoder)186*4882a593Smuzhiyun static void imx_ldb_encoder_enable(struct drm_encoder *encoder)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
189*4882a593Smuzhiyun struct imx_ldb *ldb = imx_ldb_ch->ldb;
190*4882a593Smuzhiyun int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
191*4882a593Smuzhiyun int mux = drm_of_encoder_active_port_id(imx_ldb_ch->child, encoder);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun if (mux < 0 || mux >= ARRAY_SIZE(ldb->clk_sel)) {
194*4882a593Smuzhiyun dev_warn(ldb->dev, "%s: invalid mux %d\n", __func__, mux);
195*4882a593Smuzhiyun return;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun drm_panel_prepare(imx_ldb_ch->panel);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun if (dual) {
201*4882a593Smuzhiyun clk_set_parent(ldb->clk_sel[mux], ldb->clk[0]);
202*4882a593Smuzhiyun clk_set_parent(ldb->clk_sel[mux], ldb->clk[1]);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun clk_prepare_enable(ldb->clk[0]);
205*4882a593Smuzhiyun clk_prepare_enable(ldb->clk[1]);
206*4882a593Smuzhiyun } else {
207*4882a593Smuzhiyun clk_set_parent(ldb->clk_sel[mux], ldb->clk[imx_ldb_ch->chno]);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun if (imx_ldb_ch == &ldb->channel[0] || dual) {
211*4882a593Smuzhiyun ldb->ldb_ctrl &= ~LDB_CH0_MODE_EN_MASK;
212*4882a593Smuzhiyun if (mux == 0 || ldb->lvds_mux)
213*4882a593Smuzhiyun ldb->ldb_ctrl |= LDB_CH0_MODE_EN_TO_DI0;
214*4882a593Smuzhiyun else if (mux == 1)
215*4882a593Smuzhiyun ldb->ldb_ctrl |= LDB_CH0_MODE_EN_TO_DI1;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun if (imx_ldb_ch == &ldb->channel[1] || dual) {
218*4882a593Smuzhiyun ldb->ldb_ctrl &= ~LDB_CH1_MODE_EN_MASK;
219*4882a593Smuzhiyun if (mux == 1 || ldb->lvds_mux)
220*4882a593Smuzhiyun ldb->ldb_ctrl |= LDB_CH1_MODE_EN_TO_DI1;
221*4882a593Smuzhiyun else if (mux == 0)
222*4882a593Smuzhiyun ldb->ldb_ctrl |= LDB_CH1_MODE_EN_TO_DI0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun if (ldb->lvds_mux) {
226*4882a593Smuzhiyun const struct bus_mux *lvds_mux = NULL;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if (imx_ldb_ch == &ldb->channel[0])
229*4882a593Smuzhiyun lvds_mux = &ldb->lvds_mux[0];
230*4882a593Smuzhiyun else if (imx_ldb_ch == &ldb->channel[1])
231*4882a593Smuzhiyun lvds_mux = &ldb->lvds_mux[1];
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun regmap_update_bits(ldb->regmap, lvds_mux->reg, lvds_mux->mask,
234*4882a593Smuzhiyun mux << lvds_mux->shift);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun regmap_write(ldb->regmap, IOMUXC_GPR2, ldb->ldb_ctrl);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun drm_panel_enable(imx_ldb_ch->panel);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun static void
imx_ldb_encoder_atomic_mode_set(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * connector_state)243*4882a593Smuzhiyun imx_ldb_encoder_atomic_mode_set(struct drm_encoder *encoder,
244*4882a593Smuzhiyun struct drm_crtc_state *crtc_state,
245*4882a593Smuzhiyun struct drm_connector_state *connector_state)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
248*4882a593Smuzhiyun struct drm_display_mode *mode = &crtc_state->adjusted_mode;
249*4882a593Smuzhiyun struct imx_ldb *ldb = imx_ldb_ch->ldb;
250*4882a593Smuzhiyun int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
251*4882a593Smuzhiyun unsigned long serial_clk;
252*4882a593Smuzhiyun unsigned long di_clk = mode->clock * 1000;
253*4882a593Smuzhiyun int mux = drm_of_encoder_active_port_id(imx_ldb_ch->child, encoder);
254*4882a593Smuzhiyun u32 bus_format = imx_ldb_ch->bus_format;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun if (mux < 0 || mux >= ARRAY_SIZE(ldb->clk_sel)) {
257*4882a593Smuzhiyun dev_warn(ldb->dev, "%s: invalid mux %d\n", __func__, mux);
258*4882a593Smuzhiyun return;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun if (mode->clock > 170000) {
262*4882a593Smuzhiyun dev_warn(ldb->dev,
263*4882a593Smuzhiyun "%s: mode exceeds 170 MHz pixel clock\n", __func__);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun if (mode->clock > 85000 && !dual) {
266*4882a593Smuzhiyun dev_warn(ldb->dev,
267*4882a593Smuzhiyun "%s: mode exceeds 85 MHz pixel clock\n", __func__);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if (dual) {
271*4882a593Smuzhiyun serial_clk = 3500UL * mode->clock;
272*4882a593Smuzhiyun imx_ldb_set_clock(ldb, mux, 0, serial_clk, di_clk);
273*4882a593Smuzhiyun imx_ldb_set_clock(ldb, mux, 1, serial_clk, di_clk);
274*4882a593Smuzhiyun } else {
275*4882a593Smuzhiyun serial_clk = 7000UL * mode->clock;
276*4882a593Smuzhiyun imx_ldb_set_clock(ldb, mux, imx_ldb_ch->chno, serial_clk,
277*4882a593Smuzhiyun di_clk);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* FIXME - assumes straight connections DI0 --> CH0, DI1 --> CH1 */
281*4882a593Smuzhiyun if (imx_ldb_ch == &ldb->channel[0] || dual) {
282*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_NVSYNC)
283*4882a593Smuzhiyun ldb->ldb_ctrl |= LDB_DI0_VS_POL_ACT_LOW;
284*4882a593Smuzhiyun else if (mode->flags & DRM_MODE_FLAG_PVSYNC)
285*4882a593Smuzhiyun ldb->ldb_ctrl &= ~LDB_DI0_VS_POL_ACT_LOW;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun if (imx_ldb_ch == &ldb->channel[1] || dual) {
288*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_NVSYNC)
289*4882a593Smuzhiyun ldb->ldb_ctrl |= LDB_DI1_VS_POL_ACT_LOW;
290*4882a593Smuzhiyun else if (mode->flags & DRM_MODE_FLAG_PVSYNC)
291*4882a593Smuzhiyun ldb->ldb_ctrl &= ~LDB_DI1_VS_POL_ACT_LOW;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun if (!bus_format) {
295*4882a593Smuzhiyun struct drm_connector *connector = connector_state->connector;
296*4882a593Smuzhiyun struct drm_display_info *di = &connector->display_info;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun if (di->num_bus_formats)
299*4882a593Smuzhiyun bus_format = di->bus_formats[0];
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun imx_ldb_ch_set_bus_format(imx_ldb_ch, bus_format);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
imx_ldb_encoder_disable(struct drm_encoder * encoder)304*4882a593Smuzhiyun static void imx_ldb_encoder_disable(struct drm_encoder *encoder)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
307*4882a593Smuzhiyun struct imx_ldb *ldb = imx_ldb_ch->ldb;
308*4882a593Smuzhiyun int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
309*4882a593Smuzhiyun int mux, ret;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun drm_panel_disable(imx_ldb_ch->panel);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun if (imx_ldb_ch == &ldb->channel[0] || dual)
314*4882a593Smuzhiyun ldb->ldb_ctrl &= ~LDB_CH0_MODE_EN_MASK;
315*4882a593Smuzhiyun if (imx_ldb_ch == &ldb->channel[1] || dual)
316*4882a593Smuzhiyun ldb->ldb_ctrl &= ~LDB_CH1_MODE_EN_MASK;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun regmap_write(ldb->regmap, IOMUXC_GPR2, ldb->ldb_ctrl);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (dual) {
321*4882a593Smuzhiyun clk_disable_unprepare(ldb->clk[0]);
322*4882a593Smuzhiyun clk_disable_unprepare(ldb->clk[1]);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun if (ldb->lvds_mux) {
326*4882a593Smuzhiyun const struct bus_mux *lvds_mux = NULL;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun if (imx_ldb_ch == &ldb->channel[0])
329*4882a593Smuzhiyun lvds_mux = &ldb->lvds_mux[0];
330*4882a593Smuzhiyun else if (imx_ldb_ch == &ldb->channel[1])
331*4882a593Smuzhiyun lvds_mux = &ldb->lvds_mux[1];
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun regmap_read(ldb->regmap, lvds_mux->reg, &mux);
334*4882a593Smuzhiyun mux &= lvds_mux->mask;
335*4882a593Smuzhiyun mux >>= lvds_mux->shift;
336*4882a593Smuzhiyun } else {
337*4882a593Smuzhiyun mux = (imx_ldb_ch == &ldb->channel[0]) ? 0 : 1;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* set display clock mux back to original input clock */
341*4882a593Smuzhiyun ret = clk_set_parent(ldb->clk_sel[mux], ldb->clk_parent[mux]);
342*4882a593Smuzhiyun if (ret)
343*4882a593Smuzhiyun dev_err(ldb->dev,
344*4882a593Smuzhiyun "unable to set di%d parent clock to original parent\n",
345*4882a593Smuzhiyun mux);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun drm_panel_unprepare(imx_ldb_ch->panel);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
imx_ldb_encoder_atomic_check(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state)350*4882a593Smuzhiyun static int imx_ldb_encoder_atomic_check(struct drm_encoder *encoder,
351*4882a593Smuzhiyun struct drm_crtc_state *crtc_state,
352*4882a593Smuzhiyun struct drm_connector_state *conn_state)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun struct imx_crtc_state *imx_crtc_state = to_imx_crtc_state(crtc_state);
355*4882a593Smuzhiyun struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
356*4882a593Smuzhiyun struct drm_display_info *di = &conn_state->connector->display_info;
357*4882a593Smuzhiyun u32 bus_format = imx_ldb_ch->bus_format;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /* Bus format description in DT overrides connector display info. */
360*4882a593Smuzhiyun if (!bus_format && di->num_bus_formats) {
361*4882a593Smuzhiyun bus_format = di->bus_formats[0];
362*4882a593Smuzhiyun imx_crtc_state->bus_flags = di->bus_flags;
363*4882a593Smuzhiyun } else {
364*4882a593Smuzhiyun bus_format = imx_ldb_ch->bus_format;
365*4882a593Smuzhiyun imx_crtc_state->bus_flags = imx_ldb_ch->bus_flags;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun switch (bus_format) {
368*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
369*4882a593Smuzhiyun imx_crtc_state->bus_format = MEDIA_BUS_FMT_RGB666_1X18;
370*4882a593Smuzhiyun break;
371*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
372*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
373*4882a593Smuzhiyun imx_crtc_state->bus_format = MEDIA_BUS_FMT_RGB888_1X24;
374*4882a593Smuzhiyun break;
375*4882a593Smuzhiyun default:
376*4882a593Smuzhiyun return -EINVAL;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun imx_crtc_state->di_hsync_pin = 2;
380*4882a593Smuzhiyun imx_crtc_state->di_vsync_pin = 3;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun return 0;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun static const struct drm_connector_funcs imx_ldb_connector_funcs = {
387*4882a593Smuzhiyun .fill_modes = drm_helper_probe_single_connector_modes,
388*4882a593Smuzhiyun .destroy = imx_drm_connector_destroy,
389*4882a593Smuzhiyun .reset = drm_atomic_helper_connector_reset,
390*4882a593Smuzhiyun .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
391*4882a593Smuzhiyun .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun static const struct drm_connector_helper_funcs imx_ldb_connector_helper_funcs = {
395*4882a593Smuzhiyun .get_modes = imx_ldb_connector_get_modes,
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs imx_ldb_encoder_helper_funcs = {
399*4882a593Smuzhiyun .atomic_mode_set = imx_ldb_encoder_atomic_mode_set,
400*4882a593Smuzhiyun .enable = imx_ldb_encoder_enable,
401*4882a593Smuzhiyun .disable = imx_ldb_encoder_disable,
402*4882a593Smuzhiyun .atomic_check = imx_ldb_encoder_atomic_check,
403*4882a593Smuzhiyun };
404*4882a593Smuzhiyun
imx_ldb_get_clk(struct imx_ldb * ldb,int chno)405*4882a593Smuzhiyun static int imx_ldb_get_clk(struct imx_ldb *ldb, int chno)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun char clkname[16];
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun snprintf(clkname, sizeof(clkname), "di%d", chno);
410*4882a593Smuzhiyun ldb->clk[chno] = devm_clk_get(ldb->dev, clkname);
411*4882a593Smuzhiyun if (IS_ERR(ldb->clk[chno]))
412*4882a593Smuzhiyun return PTR_ERR(ldb->clk[chno]);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun snprintf(clkname, sizeof(clkname), "di%d_pll", chno);
415*4882a593Smuzhiyun ldb->clk_pll[chno] = devm_clk_get(ldb->dev, clkname);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(ldb->clk_pll[chno]);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
imx_ldb_register(struct drm_device * drm,struct imx_ldb_channel * imx_ldb_ch)420*4882a593Smuzhiyun static int imx_ldb_register(struct drm_device *drm,
421*4882a593Smuzhiyun struct imx_ldb_channel *imx_ldb_ch)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun struct imx_ldb *ldb = imx_ldb_ch->ldb;
424*4882a593Smuzhiyun struct drm_encoder *encoder = &imx_ldb_ch->encoder;
425*4882a593Smuzhiyun int ret;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun ret = imx_drm_encoder_parse_of(drm, encoder, imx_ldb_ch->child);
428*4882a593Smuzhiyun if (ret)
429*4882a593Smuzhiyun return ret;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun ret = imx_ldb_get_clk(ldb, imx_ldb_ch->chno);
432*4882a593Smuzhiyun if (ret)
433*4882a593Smuzhiyun return ret;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun if (ldb->ldb_ctrl & LDB_SPLIT_MODE_EN) {
436*4882a593Smuzhiyun ret = imx_ldb_get_clk(ldb, 1);
437*4882a593Smuzhiyun if (ret)
438*4882a593Smuzhiyun return ret;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun drm_encoder_helper_add(encoder, &imx_ldb_encoder_helper_funcs);
442*4882a593Smuzhiyun drm_simple_encoder_init(drm, encoder, DRM_MODE_ENCODER_LVDS);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (imx_ldb_ch->bridge) {
445*4882a593Smuzhiyun ret = drm_bridge_attach(&imx_ldb_ch->encoder,
446*4882a593Smuzhiyun imx_ldb_ch->bridge, NULL, 0);
447*4882a593Smuzhiyun if (ret) {
448*4882a593Smuzhiyun DRM_ERROR("Failed to initialize bridge with drm\n");
449*4882a593Smuzhiyun return ret;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun } else {
452*4882a593Smuzhiyun /*
453*4882a593Smuzhiyun * We want to add the connector whenever there is no bridge
454*4882a593Smuzhiyun * that brings its own, not only when there is a panel. For
455*4882a593Smuzhiyun * historical reasons, the ldb driver can also work without
456*4882a593Smuzhiyun * a panel.
457*4882a593Smuzhiyun */
458*4882a593Smuzhiyun drm_connector_helper_add(&imx_ldb_ch->connector,
459*4882a593Smuzhiyun &imx_ldb_connector_helper_funcs);
460*4882a593Smuzhiyun drm_connector_init_with_ddc(drm, &imx_ldb_ch->connector,
461*4882a593Smuzhiyun &imx_ldb_connector_funcs,
462*4882a593Smuzhiyun DRM_MODE_CONNECTOR_LVDS,
463*4882a593Smuzhiyun imx_ldb_ch->ddc);
464*4882a593Smuzhiyun drm_connector_attach_encoder(&imx_ldb_ch->connector, encoder);
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun return 0;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun struct imx_ldb_bit_mapping {
471*4882a593Smuzhiyun u32 bus_format;
472*4882a593Smuzhiyun u32 datawidth;
473*4882a593Smuzhiyun const char * const mapping;
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun static const struct imx_ldb_bit_mapping imx_ldb_bit_mappings[] = {
477*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 18, "spwg" },
478*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 24, "spwg" },
479*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA, 24, "jeida" },
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun
of_get_bus_format(struct device * dev,struct device_node * np)482*4882a593Smuzhiyun static u32 of_get_bus_format(struct device *dev, struct device_node *np)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun const char *bm;
485*4882a593Smuzhiyun u32 datawidth = 0;
486*4882a593Smuzhiyun int ret, i;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun ret = of_property_read_string(np, "fsl,data-mapping", &bm);
489*4882a593Smuzhiyun if (ret < 0)
490*4882a593Smuzhiyun return ret;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun of_property_read_u32(np, "fsl,data-width", &datawidth);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(imx_ldb_bit_mappings); i++) {
495*4882a593Smuzhiyun if (!strcasecmp(bm, imx_ldb_bit_mappings[i].mapping) &&
496*4882a593Smuzhiyun datawidth == imx_ldb_bit_mappings[i].datawidth)
497*4882a593Smuzhiyun return imx_ldb_bit_mappings[i].bus_format;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun dev_err(dev, "invalid data mapping: %d-bit \"%s\"\n", datawidth, bm);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun return -ENOENT;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun static struct bus_mux imx6q_lvds_mux[2] = {
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun .reg = IOMUXC_GPR3,
508*4882a593Smuzhiyun .shift = 6,
509*4882a593Smuzhiyun .mask = IMX6Q_GPR3_LVDS0_MUX_CTL_MASK,
510*4882a593Smuzhiyun }, {
511*4882a593Smuzhiyun .reg = IOMUXC_GPR3,
512*4882a593Smuzhiyun .shift = 8,
513*4882a593Smuzhiyun .mask = IMX6Q_GPR3_LVDS1_MUX_CTL_MASK,
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun };
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun /*
518*4882a593Smuzhiyun * For a device declaring compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb",
519*4882a593Smuzhiyun * of_match_device will walk through this list and take the first entry
520*4882a593Smuzhiyun * matching any of its compatible values. Therefore, the more generic
521*4882a593Smuzhiyun * entries (in this case fsl,imx53-ldb) need to be ordered last.
522*4882a593Smuzhiyun */
523*4882a593Smuzhiyun static const struct of_device_id imx_ldb_dt_ids[] = {
524*4882a593Smuzhiyun { .compatible = "fsl,imx6q-ldb", .data = imx6q_lvds_mux, },
525*4882a593Smuzhiyun { .compatible = "fsl,imx53-ldb", .data = NULL, },
526*4882a593Smuzhiyun { }
527*4882a593Smuzhiyun };
528*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, imx_ldb_dt_ids);
529*4882a593Smuzhiyun
imx_ldb_panel_ddc(struct device * dev,struct imx_ldb_channel * channel,struct device_node * child)530*4882a593Smuzhiyun static int imx_ldb_panel_ddc(struct device *dev,
531*4882a593Smuzhiyun struct imx_ldb_channel *channel, struct device_node *child)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun struct device_node *ddc_node;
534*4882a593Smuzhiyun const u8 *edidp;
535*4882a593Smuzhiyun int ret;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun ddc_node = of_parse_phandle(child, "ddc-i2c-bus", 0);
538*4882a593Smuzhiyun if (ddc_node) {
539*4882a593Smuzhiyun channel->ddc = of_find_i2c_adapter_by_node(ddc_node);
540*4882a593Smuzhiyun of_node_put(ddc_node);
541*4882a593Smuzhiyun if (!channel->ddc) {
542*4882a593Smuzhiyun dev_warn(dev, "failed to get ddc i2c adapter\n");
543*4882a593Smuzhiyun return -EPROBE_DEFER;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun if (!channel->ddc) {
548*4882a593Smuzhiyun int edid_len;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun /* if no DDC available, fallback to hardcoded EDID */
551*4882a593Smuzhiyun dev_dbg(dev, "no ddc available\n");
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun edidp = of_get_property(child, "edid", &edid_len);
554*4882a593Smuzhiyun if (edidp) {
555*4882a593Smuzhiyun channel->edid = kmemdup(edidp, edid_len, GFP_KERNEL);
556*4882a593Smuzhiyun if (!channel->edid)
557*4882a593Smuzhiyun return -ENOMEM;
558*4882a593Smuzhiyun } else if (!channel->panel) {
559*4882a593Smuzhiyun /* fallback to display-timings node */
560*4882a593Smuzhiyun ret = of_get_drm_display_mode(child,
561*4882a593Smuzhiyun &channel->mode,
562*4882a593Smuzhiyun &channel->bus_flags,
563*4882a593Smuzhiyun OF_USE_NATIVE_MODE);
564*4882a593Smuzhiyun if (!ret)
565*4882a593Smuzhiyun channel->mode_valid = 1;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun return 0;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
imx_ldb_bind(struct device * dev,struct device * master,void * data)571*4882a593Smuzhiyun static int imx_ldb_bind(struct device *dev, struct device *master, void *data)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun struct drm_device *drm = data;
574*4882a593Smuzhiyun struct device_node *np = dev->of_node;
575*4882a593Smuzhiyun const struct of_device_id *of_id =
576*4882a593Smuzhiyun of_match_device(imx_ldb_dt_ids, dev);
577*4882a593Smuzhiyun struct device_node *child;
578*4882a593Smuzhiyun struct imx_ldb *imx_ldb;
579*4882a593Smuzhiyun int dual;
580*4882a593Smuzhiyun int ret;
581*4882a593Smuzhiyun int i;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun imx_ldb = dev_get_drvdata(dev);
584*4882a593Smuzhiyun memset(imx_ldb, 0, sizeof(*imx_ldb));
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun imx_ldb->regmap = syscon_regmap_lookup_by_phandle(np, "gpr");
587*4882a593Smuzhiyun if (IS_ERR(imx_ldb->regmap)) {
588*4882a593Smuzhiyun dev_err(dev, "failed to get parent regmap\n");
589*4882a593Smuzhiyun return PTR_ERR(imx_ldb->regmap);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /* disable LDB by resetting the control register to POR default */
593*4882a593Smuzhiyun regmap_write(imx_ldb->regmap, IOMUXC_GPR2, 0);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun imx_ldb->dev = dev;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun if (of_id)
598*4882a593Smuzhiyun imx_ldb->lvds_mux = of_id->data;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun dual = of_property_read_bool(np, "fsl,dual-channel");
601*4882a593Smuzhiyun if (dual)
602*4882a593Smuzhiyun imx_ldb->ldb_ctrl |= LDB_SPLIT_MODE_EN;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /*
605*4882a593Smuzhiyun * There are three different possible clock mux configurations:
606*4882a593Smuzhiyun * i.MX53: ipu1_di0_sel, ipu1_di1_sel
607*4882a593Smuzhiyun * i.MX6q: ipu1_di0_sel, ipu1_di1_sel, ipu2_di0_sel, ipu2_di1_sel
608*4882a593Smuzhiyun * i.MX6dl: ipu1_di0_sel, ipu1_di1_sel, lcdif_sel
609*4882a593Smuzhiyun * Map them all to di0_sel...di3_sel.
610*4882a593Smuzhiyun */
611*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
612*4882a593Smuzhiyun char clkname[16];
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun sprintf(clkname, "di%d_sel", i);
615*4882a593Smuzhiyun imx_ldb->clk_sel[i] = devm_clk_get(imx_ldb->dev, clkname);
616*4882a593Smuzhiyun if (IS_ERR(imx_ldb->clk_sel[i])) {
617*4882a593Smuzhiyun ret = PTR_ERR(imx_ldb->clk_sel[i]);
618*4882a593Smuzhiyun imx_ldb->clk_sel[i] = NULL;
619*4882a593Smuzhiyun break;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun imx_ldb->clk_parent[i] = clk_get_parent(imx_ldb->clk_sel[i]);
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun if (i == 0)
625*4882a593Smuzhiyun return ret;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun for_each_child_of_node(np, child) {
628*4882a593Smuzhiyun struct imx_ldb_channel *channel;
629*4882a593Smuzhiyun int bus_format;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun ret = of_property_read_u32(child, "reg", &i);
632*4882a593Smuzhiyun if (ret || i < 0 || i > 1) {
633*4882a593Smuzhiyun ret = -EINVAL;
634*4882a593Smuzhiyun goto free_child;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun if (!of_device_is_available(child))
638*4882a593Smuzhiyun continue;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun if (dual && i > 0) {
641*4882a593Smuzhiyun dev_warn(dev, "dual-channel mode, ignoring second output\n");
642*4882a593Smuzhiyun continue;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun channel = &imx_ldb->channel[i];
646*4882a593Smuzhiyun channel->ldb = imx_ldb;
647*4882a593Smuzhiyun channel->chno = i;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /*
650*4882a593Smuzhiyun * The output port is port@4 with an external 4-port mux or
651*4882a593Smuzhiyun * port@2 with the internal 2-port mux.
652*4882a593Smuzhiyun */
653*4882a593Smuzhiyun ret = drm_of_find_panel_or_bridge(child,
654*4882a593Smuzhiyun imx_ldb->lvds_mux ? 4 : 2, 0,
655*4882a593Smuzhiyun &channel->panel, &channel->bridge);
656*4882a593Smuzhiyun if (ret && ret != -ENODEV)
657*4882a593Smuzhiyun goto free_child;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /* panel ddc only if there is no bridge */
660*4882a593Smuzhiyun if (!channel->bridge) {
661*4882a593Smuzhiyun ret = imx_ldb_panel_ddc(dev, channel, child);
662*4882a593Smuzhiyun if (ret)
663*4882a593Smuzhiyun goto free_child;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun bus_format = of_get_bus_format(dev, child);
667*4882a593Smuzhiyun if (bus_format == -EINVAL) {
668*4882a593Smuzhiyun /*
669*4882a593Smuzhiyun * If no bus format was specified in the device tree,
670*4882a593Smuzhiyun * we can still get it from the connected panel later.
671*4882a593Smuzhiyun */
672*4882a593Smuzhiyun if (channel->panel && channel->panel->funcs &&
673*4882a593Smuzhiyun channel->panel->funcs->get_modes)
674*4882a593Smuzhiyun bus_format = 0;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun if (bus_format < 0) {
677*4882a593Smuzhiyun dev_err(dev, "could not determine data mapping: %d\n",
678*4882a593Smuzhiyun bus_format);
679*4882a593Smuzhiyun ret = bus_format;
680*4882a593Smuzhiyun goto free_child;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun channel->bus_format = bus_format;
683*4882a593Smuzhiyun channel->child = child;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun ret = imx_ldb_register(drm, channel);
686*4882a593Smuzhiyun if (ret) {
687*4882a593Smuzhiyun channel->child = NULL;
688*4882a593Smuzhiyun goto free_child;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun return 0;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun free_child:
695*4882a593Smuzhiyun of_node_put(child);
696*4882a593Smuzhiyun return ret;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
imx_ldb_unbind(struct device * dev,struct device * master,void * data)699*4882a593Smuzhiyun static void imx_ldb_unbind(struct device *dev, struct device *master,
700*4882a593Smuzhiyun void *data)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun struct imx_ldb *imx_ldb = dev_get_drvdata(dev);
703*4882a593Smuzhiyun int i;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
706*4882a593Smuzhiyun struct imx_ldb_channel *channel = &imx_ldb->channel[i];
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun kfree(channel->edid);
709*4882a593Smuzhiyun i2c_put_adapter(channel->ddc);
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun static const struct component_ops imx_ldb_ops = {
714*4882a593Smuzhiyun .bind = imx_ldb_bind,
715*4882a593Smuzhiyun .unbind = imx_ldb_unbind,
716*4882a593Smuzhiyun };
717*4882a593Smuzhiyun
imx_ldb_probe(struct platform_device * pdev)718*4882a593Smuzhiyun static int imx_ldb_probe(struct platform_device *pdev)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun struct imx_ldb *imx_ldb;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun imx_ldb = devm_kzalloc(&pdev->dev, sizeof(*imx_ldb), GFP_KERNEL);
723*4882a593Smuzhiyun if (!imx_ldb)
724*4882a593Smuzhiyun return -ENOMEM;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun platform_set_drvdata(pdev, imx_ldb);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun return component_add(&pdev->dev, &imx_ldb_ops);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
imx_ldb_remove(struct platform_device * pdev)731*4882a593Smuzhiyun static int imx_ldb_remove(struct platform_device *pdev)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun component_del(&pdev->dev, &imx_ldb_ops);
734*4882a593Smuzhiyun return 0;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun static struct platform_driver imx_ldb_driver = {
738*4882a593Smuzhiyun .probe = imx_ldb_probe,
739*4882a593Smuzhiyun .remove = imx_ldb_remove,
740*4882a593Smuzhiyun .driver = {
741*4882a593Smuzhiyun .of_match_table = imx_ldb_dt_ids,
742*4882a593Smuzhiyun .name = DRIVER_NAME,
743*4882a593Smuzhiyun },
744*4882a593Smuzhiyun };
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun module_platform_driver(imx_ldb_driver);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun MODULE_DESCRIPTION("i.MX LVDS driver");
749*4882a593Smuzhiyun MODULE_AUTHOR("Sascha Hauer, Pengutronix");
750*4882a593Smuzhiyun MODULE_LICENSE("GPL");
751*4882a593Smuzhiyun MODULE_ALIAS("platform:" DRIVER_NAME);
752