xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/i915/i915_sysfs.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright © 2012 Intel Corporation
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the next
12*4882a593Smuzhiyun  * paragraph) shall be included in all copies or substantial portions of the
13*4882a593Smuzhiyun  * Software.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18*4882a593Smuzhiyun  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19*4882a593Smuzhiyun  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20*4882a593Smuzhiyun  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21*4882a593Smuzhiyun  * IN THE SOFTWARE.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * Authors:
24*4882a593Smuzhiyun  *    Ben Widawsky <ben@bwidawsk.net>
25*4882a593Smuzhiyun  *
26*4882a593Smuzhiyun  */
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <linux/device.h>
29*4882a593Smuzhiyun #include <linux/module.h>
30*4882a593Smuzhiyun #include <linux/stat.h>
31*4882a593Smuzhiyun #include <linux/sysfs.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include "gt/intel_rc6.h"
34*4882a593Smuzhiyun #include "gt/intel_rps.h"
35*4882a593Smuzhiyun #include "gt/sysfs_engines.h"
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #include "i915_drv.h"
38*4882a593Smuzhiyun #include "i915_sysfs.h"
39*4882a593Smuzhiyun #include "intel_pm.h"
40*4882a593Smuzhiyun #include "intel_sideband.h"
41*4882a593Smuzhiyun 
kdev_minor_to_i915(struct device * kdev)42*4882a593Smuzhiyun static inline struct drm_i915_private *kdev_minor_to_i915(struct device *kdev)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	struct drm_minor *minor = dev_get_drvdata(kdev);
45*4882a593Smuzhiyun 	return to_i915(minor->dev);
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #ifdef CONFIG_PM
calc_residency(struct drm_i915_private * dev_priv,i915_reg_t reg)49*4882a593Smuzhiyun static u32 calc_residency(struct drm_i915_private *dev_priv,
50*4882a593Smuzhiyun 			  i915_reg_t reg)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	intel_wakeref_t wakeref;
53*4882a593Smuzhiyun 	u64 res = 0;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref)
56*4882a593Smuzhiyun 		res = intel_rc6_residency_us(&dev_priv->gt.rc6, reg);
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	return DIV_ROUND_CLOSEST_ULL(res, 1000);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun static ssize_t
show_rc6_mask(struct device * kdev,struct device_attribute * attr,char * buf)62*4882a593Smuzhiyun show_rc6_mask(struct device *kdev, struct device_attribute *attr, char *buf)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
65*4882a593Smuzhiyun 	unsigned int mask;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	mask = 0;
68*4882a593Smuzhiyun 	if (HAS_RC6(dev_priv))
69*4882a593Smuzhiyun 		mask |= BIT(0);
70*4882a593Smuzhiyun 	if (HAS_RC6p(dev_priv))
71*4882a593Smuzhiyun 		mask |= BIT(1);
72*4882a593Smuzhiyun 	if (HAS_RC6pp(dev_priv))
73*4882a593Smuzhiyun 		mask |= BIT(2);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%x\n", mask);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun static ssize_t
show_rc6_ms(struct device * kdev,struct device_attribute * attr,char * buf)79*4882a593Smuzhiyun show_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
82*4882a593Smuzhiyun 	u32 rc6_residency = calc_residency(dev_priv, GEN6_GT_GFX_RC6);
83*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static ssize_t
show_rc6p_ms(struct device * kdev,struct device_attribute * attr,char * buf)87*4882a593Smuzhiyun show_rc6p_ms(struct device *kdev, struct device_attribute *attr, char *buf)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
90*4882a593Smuzhiyun 	u32 rc6p_residency = calc_residency(dev_priv, GEN6_GT_GFX_RC6p);
91*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%u\n", rc6p_residency);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun static ssize_t
show_rc6pp_ms(struct device * kdev,struct device_attribute * attr,char * buf)95*4882a593Smuzhiyun show_rc6pp_ms(struct device *kdev, struct device_attribute *attr, char *buf)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
98*4882a593Smuzhiyun 	u32 rc6pp_residency = calc_residency(dev_priv, GEN6_GT_GFX_RC6pp);
99*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%u\n", rc6pp_residency);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun static ssize_t
show_media_rc6_ms(struct device * kdev,struct device_attribute * attr,char * buf)103*4882a593Smuzhiyun show_media_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
106*4882a593Smuzhiyun 	u32 rc6_residency = calc_residency(dev_priv, VLV_GT_MEDIA_RC6);
107*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun static DEVICE_ATTR(rc6_enable, S_IRUGO, show_rc6_mask, NULL);
111*4882a593Smuzhiyun static DEVICE_ATTR(rc6_residency_ms, S_IRUGO, show_rc6_ms, NULL);
112*4882a593Smuzhiyun static DEVICE_ATTR(rc6p_residency_ms, S_IRUGO, show_rc6p_ms, NULL);
113*4882a593Smuzhiyun static DEVICE_ATTR(rc6pp_residency_ms, S_IRUGO, show_rc6pp_ms, NULL);
114*4882a593Smuzhiyun static DEVICE_ATTR(media_rc6_residency_ms, S_IRUGO, show_media_rc6_ms, NULL);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun static struct attribute *rc6_attrs[] = {
117*4882a593Smuzhiyun 	&dev_attr_rc6_enable.attr,
118*4882a593Smuzhiyun 	&dev_attr_rc6_residency_ms.attr,
119*4882a593Smuzhiyun 	NULL
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun static const struct attribute_group rc6_attr_group = {
123*4882a593Smuzhiyun 	.name = power_group_name,
124*4882a593Smuzhiyun 	.attrs =  rc6_attrs
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun static struct attribute *rc6p_attrs[] = {
128*4882a593Smuzhiyun 	&dev_attr_rc6p_residency_ms.attr,
129*4882a593Smuzhiyun 	&dev_attr_rc6pp_residency_ms.attr,
130*4882a593Smuzhiyun 	NULL
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun static const struct attribute_group rc6p_attr_group = {
134*4882a593Smuzhiyun 	.name = power_group_name,
135*4882a593Smuzhiyun 	.attrs =  rc6p_attrs
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun static struct attribute *media_rc6_attrs[] = {
139*4882a593Smuzhiyun 	&dev_attr_media_rc6_residency_ms.attr,
140*4882a593Smuzhiyun 	NULL
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun static const struct attribute_group media_rc6_attr_group = {
144*4882a593Smuzhiyun 	.name = power_group_name,
145*4882a593Smuzhiyun 	.attrs =  media_rc6_attrs
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun #endif
148*4882a593Smuzhiyun 
l3_access_valid(struct drm_i915_private * i915,loff_t offset)149*4882a593Smuzhiyun static int l3_access_valid(struct drm_i915_private *i915, loff_t offset)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	if (!HAS_L3_DPF(i915))
152*4882a593Smuzhiyun 		return -EPERM;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	if (!IS_ALIGNED(offset, sizeof(u32)))
155*4882a593Smuzhiyun 		return -EINVAL;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	if (offset >= GEN7_L3LOG_SIZE)
158*4882a593Smuzhiyun 		return -ENXIO;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	return 0;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static ssize_t
i915_l3_read(struct file * filp,struct kobject * kobj,struct bin_attribute * attr,char * buf,loff_t offset,size_t count)164*4882a593Smuzhiyun i915_l3_read(struct file *filp, struct kobject *kobj,
165*4882a593Smuzhiyun 	     struct bin_attribute *attr, char *buf,
166*4882a593Smuzhiyun 	     loff_t offset, size_t count)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	struct device *kdev = kobj_to_dev(kobj);
169*4882a593Smuzhiyun 	struct drm_i915_private *i915 = kdev_minor_to_i915(kdev);
170*4882a593Smuzhiyun 	int slice = (int)(uintptr_t)attr->private;
171*4882a593Smuzhiyun 	int ret;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	ret = l3_access_valid(i915, offset);
174*4882a593Smuzhiyun 	if (ret)
175*4882a593Smuzhiyun 		return ret;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	count = round_down(count, sizeof(u32));
178*4882a593Smuzhiyun 	count = min_t(size_t, GEN7_L3LOG_SIZE - offset, count);
179*4882a593Smuzhiyun 	memset(buf, 0, count);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	spin_lock(&i915->gem.contexts.lock);
182*4882a593Smuzhiyun 	if (i915->l3_parity.remap_info[slice])
183*4882a593Smuzhiyun 		memcpy(buf,
184*4882a593Smuzhiyun 		       i915->l3_parity.remap_info[slice] + offset / sizeof(u32),
185*4882a593Smuzhiyun 		       count);
186*4882a593Smuzhiyun 	spin_unlock(&i915->gem.contexts.lock);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	return count;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun static ssize_t
i915_l3_write(struct file * filp,struct kobject * kobj,struct bin_attribute * attr,char * buf,loff_t offset,size_t count)192*4882a593Smuzhiyun i915_l3_write(struct file *filp, struct kobject *kobj,
193*4882a593Smuzhiyun 	      struct bin_attribute *attr, char *buf,
194*4882a593Smuzhiyun 	      loff_t offset, size_t count)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	struct device *kdev = kobj_to_dev(kobj);
197*4882a593Smuzhiyun 	struct drm_i915_private *i915 = kdev_minor_to_i915(kdev);
198*4882a593Smuzhiyun 	int slice = (int)(uintptr_t)attr->private;
199*4882a593Smuzhiyun 	u32 *remap_info, *freeme = NULL;
200*4882a593Smuzhiyun 	struct i915_gem_context *ctx;
201*4882a593Smuzhiyun 	int ret;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	ret = l3_access_valid(i915, offset);
204*4882a593Smuzhiyun 	if (ret)
205*4882a593Smuzhiyun 		return ret;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	if (count < sizeof(u32))
208*4882a593Smuzhiyun 		return -EINVAL;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	remap_info = kzalloc(GEN7_L3LOG_SIZE, GFP_KERNEL);
211*4882a593Smuzhiyun 	if (!remap_info)
212*4882a593Smuzhiyun 		return -ENOMEM;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	spin_lock(&i915->gem.contexts.lock);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	if (i915->l3_parity.remap_info[slice]) {
217*4882a593Smuzhiyun 		freeme = remap_info;
218*4882a593Smuzhiyun 		remap_info = i915->l3_parity.remap_info[slice];
219*4882a593Smuzhiyun 	} else {
220*4882a593Smuzhiyun 		i915->l3_parity.remap_info[slice] = remap_info;
221*4882a593Smuzhiyun 	}
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	count = round_down(count, sizeof(u32));
224*4882a593Smuzhiyun 	memcpy(remap_info + offset / sizeof(u32), buf, count);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	/* NB: We defer the remapping until we switch to the context */
227*4882a593Smuzhiyun 	list_for_each_entry(ctx, &i915->gem.contexts.list, link)
228*4882a593Smuzhiyun 		ctx->remap_slice |= BIT(slice);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	spin_unlock(&i915->gem.contexts.lock);
231*4882a593Smuzhiyun 	kfree(freeme);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	/*
234*4882a593Smuzhiyun 	 * TODO: Ideally we really want a GPU reset here to make sure errors
235*4882a593Smuzhiyun 	 * aren't propagated. Since I cannot find a stable way to reset the GPU
236*4882a593Smuzhiyun 	 * at this point it is left as a TODO.
237*4882a593Smuzhiyun 	*/
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	return count;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun static const struct bin_attribute dpf_attrs = {
243*4882a593Smuzhiyun 	.attr = {.name = "l3_parity", .mode = (S_IRUSR | S_IWUSR)},
244*4882a593Smuzhiyun 	.size = GEN7_L3LOG_SIZE,
245*4882a593Smuzhiyun 	.read = i915_l3_read,
246*4882a593Smuzhiyun 	.write = i915_l3_write,
247*4882a593Smuzhiyun 	.mmap = NULL,
248*4882a593Smuzhiyun 	.private = (void *)0
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun static const struct bin_attribute dpf_attrs_1 = {
252*4882a593Smuzhiyun 	.attr = {.name = "l3_parity_slice_1", .mode = (S_IRUSR | S_IWUSR)},
253*4882a593Smuzhiyun 	.size = GEN7_L3LOG_SIZE,
254*4882a593Smuzhiyun 	.read = i915_l3_read,
255*4882a593Smuzhiyun 	.write = i915_l3_write,
256*4882a593Smuzhiyun 	.mmap = NULL,
257*4882a593Smuzhiyun 	.private = (void *)1
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
gt_act_freq_mhz_show(struct device * kdev,struct device_attribute * attr,char * buf)260*4882a593Smuzhiyun static ssize_t gt_act_freq_mhz_show(struct device *kdev,
261*4882a593Smuzhiyun 				    struct device_attribute *attr, char *buf)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	struct drm_i915_private *i915 = kdev_minor_to_i915(kdev);
264*4882a593Smuzhiyun 	struct intel_rps *rps = &i915->gt.rps;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n",
267*4882a593Smuzhiyun 			intel_rps_read_actual_frequency(rps));
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
gt_cur_freq_mhz_show(struct device * kdev,struct device_attribute * attr,char * buf)270*4882a593Smuzhiyun static ssize_t gt_cur_freq_mhz_show(struct device *kdev,
271*4882a593Smuzhiyun 				    struct device_attribute *attr, char *buf)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	struct drm_i915_private *i915 = kdev_minor_to_i915(kdev);
274*4882a593Smuzhiyun 	struct intel_rps *rps = &i915->gt.rps;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n",
277*4882a593Smuzhiyun 			intel_gpu_freq(rps, rps->cur_freq));
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
gt_boost_freq_mhz_show(struct device * kdev,struct device_attribute * attr,char * buf)280*4882a593Smuzhiyun static ssize_t gt_boost_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	struct drm_i915_private *i915 = kdev_minor_to_i915(kdev);
283*4882a593Smuzhiyun 	struct intel_rps *rps = &i915->gt.rps;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n",
286*4882a593Smuzhiyun 			intel_gpu_freq(rps, rps->boost_freq));
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
gt_boost_freq_mhz_store(struct device * kdev,struct device_attribute * attr,const char * buf,size_t count)289*4882a593Smuzhiyun static ssize_t gt_boost_freq_mhz_store(struct device *kdev,
290*4882a593Smuzhiyun 				       struct device_attribute *attr,
291*4882a593Smuzhiyun 				       const char *buf, size_t count)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
294*4882a593Smuzhiyun 	struct intel_rps *rps = &dev_priv->gt.rps;
295*4882a593Smuzhiyun 	bool boost = false;
296*4882a593Smuzhiyun 	ssize_t ret;
297*4882a593Smuzhiyun 	u32 val;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	ret = kstrtou32(buf, 0, &val);
300*4882a593Smuzhiyun 	if (ret)
301*4882a593Smuzhiyun 		return ret;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	/* Validate against (static) hardware limits */
304*4882a593Smuzhiyun 	val = intel_freq_opcode(rps, val);
305*4882a593Smuzhiyun 	if (val < rps->min_freq || val > rps->max_freq)
306*4882a593Smuzhiyun 		return -EINVAL;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	mutex_lock(&rps->lock);
309*4882a593Smuzhiyun 	if (val != rps->boost_freq) {
310*4882a593Smuzhiyun 		rps->boost_freq = val;
311*4882a593Smuzhiyun 		boost = atomic_read(&rps->num_waiters);
312*4882a593Smuzhiyun 	}
313*4882a593Smuzhiyun 	mutex_unlock(&rps->lock);
314*4882a593Smuzhiyun 	if (boost)
315*4882a593Smuzhiyun 		schedule_work(&rps->work);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	return count;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
vlv_rpe_freq_mhz_show(struct device * kdev,struct device_attribute * attr,char * buf)320*4882a593Smuzhiyun static ssize_t vlv_rpe_freq_mhz_show(struct device *kdev,
321*4882a593Smuzhiyun 				     struct device_attribute *attr, char *buf)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
324*4882a593Smuzhiyun 	struct intel_rps *rps = &dev_priv->gt.rps;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n",
327*4882a593Smuzhiyun 			intel_gpu_freq(rps, rps->efficient_freq));
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
gt_max_freq_mhz_show(struct device * kdev,struct device_attribute * attr,char * buf)330*4882a593Smuzhiyun static ssize_t gt_max_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
333*4882a593Smuzhiyun 	struct intel_rps *rps = &dev_priv->gt.rps;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n",
336*4882a593Smuzhiyun 			intel_gpu_freq(rps, rps->max_freq_softlimit));
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
gt_max_freq_mhz_store(struct device * kdev,struct device_attribute * attr,const char * buf,size_t count)339*4882a593Smuzhiyun static ssize_t gt_max_freq_mhz_store(struct device *kdev,
340*4882a593Smuzhiyun 				     struct device_attribute *attr,
341*4882a593Smuzhiyun 				     const char *buf, size_t count)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
344*4882a593Smuzhiyun 	struct intel_rps *rps = &dev_priv->gt.rps;
345*4882a593Smuzhiyun 	ssize_t ret;
346*4882a593Smuzhiyun 	u32 val;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	ret = kstrtou32(buf, 0, &val);
349*4882a593Smuzhiyun 	if (ret)
350*4882a593Smuzhiyun 		return ret;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	mutex_lock(&rps->lock);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	val = intel_freq_opcode(rps, val);
355*4882a593Smuzhiyun 	if (val < rps->min_freq ||
356*4882a593Smuzhiyun 	    val > rps->max_freq ||
357*4882a593Smuzhiyun 	    val < rps->min_freq_softlimit) {
358*4882a593Smuzhiyun 		ret = -EINVAL;
359*4882a593Smuzhiyun 		goto unlock;
360*4882a593Smuzhiyun 	}
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	if (val > rps->rp0_freq)
363*4882a593Smuzhiyun 		DRM_DEBUG("User requested overclocking to %d\n",
364*4882a593Smuzhiyun 			  intel_gpu_freq(rps, val));
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	rps->max_freq_softlimit = val;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	val = clamp_t(int, rps->cur_freq,
369*4882a593Smuzhiyun 		      rps->min_freq_softlimit,
370*4882a593Smuzhiyun 		      rps->max_freq_softlimit);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	/*
373*4882a593Smuzhiyun 	 * We still need *_set_rps to process the new max_delay and
374*4882a593Smuzhiyun 	 * update the interrupt limits and PMINTRMSK even though
375*4882a593Smuzhiyun 	 * frequency request may be unchanged.
376*4882a593Smuzhiyun 	 */
377*4882a593Smuzhiyun 	intel_rps_set(rps, val);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun unlock:
380*4882a593Smuzhiyun 	mutex_unlock(&rps->lock);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	return ret ?: count;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
gt_min_freq_mhz_show(struct device * kdev,struct device_attribute * attr,char * buf)385*4882a593Smuzhiyun static ssize_t gt_min_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
388*4882a593Smuzhiyun 	struct intel_rps *rps = &dev_priv->gt.rps;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n",
391*4882a593Smuzhiyun 			intel_gpu_freq(rps, rps->min_freq_softlimit));
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun 
gt_min_freq_mhz_store(struct device * kdev,struct device_attribute * attr,const char * buf,size_t count)394*4882a593Smuzhiyun static ssize_t gt_min_freq_mhz_store(struct device *kdev,
395*4882a593Smuzhiyun 				     struct device_attribute *attr,
396*4882a593Smuzhiyun 				     const char *buf, size_t count)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
399*4882a593Smuzhiyun 	struct intel_rps *rps = &dev_priv->gt.rps;
400*4882a593Smuzhiyun 	ssize_t ret;
401*4882a593Smuzhiyun 	u32 val;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	ret = kstrtou32(buf, 0, &val);
404*4882a593Smuzhiyun 	if (ret)
405*4882a593Smuzhiyun 		return ret;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	mutex_lock(&rps->lock);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	val = intel_freq_opcode(rps, val);
410*4882a593Smuzhiyun 	if (val < rps->min_freq ||
411*4882a593Smuzhiyun 	    val > rps->max_freq ||
412*4882a593Smuzhiyun 	    val > rps->max_freq_softlimit) {
413*4882a593Smuzhiyun 		ret = -EINVAL;
414*4882a593Smuzhiyun 		goto unlock;
415*4882a593Smuzhiyun 	}
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	rps->min_freq_softlimit = val;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	val = clamp_t(int, rps->cur_freq,
420*4882a593Smuzhiyun 		      rps->min_freq_softlimit,
421*4882a593Smuzhiyun 		      rps->max_freq_softlimit);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	/*
424*4882a593Smuzhiyun 	 * We still need *_set_rps to process the new min_delay and
425*4882a593Smuzhiyun 	 * update the interrupt limits and PMINTRMSK even though
426*4882a593Smuzhiyun 	 * frequency request may be unchanged.
427*4882a593Smuzhiyun 	 */
428*4882a593Smuzhiyun 	intel_rps_set(rps, val);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun unlock:
431*4882a593Smuzhiyun 	mutex_unlock(&rps->lock);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	return ret ?: count;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun static DEVICE_ATTR_RO(gt_act_freq_mhz);
437*4882a593Smuzhiyun static DEVICE_ATTR_RO(gt_cur_freq_mhz);
438*4882a593Smuzhiyun static DEVICE_ATTR_RW(gt_boost_freq_mhz);
439*4882a593Smuzhiyun static DEVICE_ATTR_RW(gt_max_freq_mhz);
440*4882a593Smuzhiyun static DEVICE_ATTR_RW(gt_min_freq_mhz);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun static DEVICE_ATTR_RO(vlv_rpe_freq_mhz);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf);
445*4882a593Smuzhiyun static DEVICE_ATTR(gt_RP0_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
446*4882a593Smuzhiyun static DEVICE_ATTR(gt_RP1_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
447*4882a593Smuzhiyun static DEVICE_ATTR(gt_RPn_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun /* For now we have a static number of RP states */
gt_rp_mhz_show(struct device * kdev,struct device_attribute * attr,char * buf)450*4882a593Smuzhiyun static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
453*4882a593Smuzhiyun 	struct intel_rps *rps = &dev_priv->gt.rps;
454*4882a593Smuzhiyun 	u32 val;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	if (attr == &dev_attr_gt_RP0_freq_mhz)
457*4882a593Smuzhiyun 		val = intel_gpu_freq(rps, rps->rp0_freq);
458*4882a593Smuzhiyun 	else if (attr == &dev_attr_gt_RP1_freq_mhz)
459*4882a593Smuzhiyun 		val = intel_gpu_freq(rps, rps->rp1_freq);
460*4882a593Smuzhiyun 	else if (attr == &dev_attr_gt_RPn_freq_mhz)
461*4882a593Smuzhiyun 		val = intel_gpu_freq(rps, rps->min_freq);
462*4882a593Smuzhiyun 	else
463*4882a593Smuzhiyun 		BUG();
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n", val);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun static const struct attribute * const gen6_attrs[] = {
469*4882a593Smuzhiyun 	&dev_attr_gt_act_freq_mhz.attr,
470*4882a593Smuzhiyun 	&dev_attr_gt_cur_freq_mhz.attr,
471*4882a593Smuzhiyun 	&dev_attr_gt_boost_freq_mhz.attr,
472*4882a593Smuzhiyun 	&dev_attr_gt_max_freq_mhz.attr,
473*4882a593Smuzhiyun 	&dev_attr_gt_min_freq_mhz.attr,
474*4882a593Smuzhiyun 	&dev_attr_gt_RP0_freq_mhz.attr,
475*4882a593Smuzhiyun 	&dev_attr_gt_RP1_freq_mhz.attr,
476*4882a593Smuzhiyun 	&dev_attr_gt_RPn_freq_mhz.attr,
477*4882a593Smuzhiyun 	NULL,
478*4882a593Smuzhiyun };
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun static const struct attribute * const vlv_attrs[] = {
481*4882a593Smuzhiyun 	&dev_attr_gt_act_freq_mhz.attr,
482*4882a593Smuzhiyun 	&dev_attr_gt_cur_freq_mhz.attr,
483*4882a593Smuzhiyun 	&dev_attr_gt_boost_freq_mhz.attr,
484*4882a593Smuzhiyun 	&dev_attr_gt_max_freq_mhz.attr,
485*4882a593Smuzhiyun 	&dev_attr_gt_min_freq_mhz.attr,
486*4882a593Smuzhiyun 	&dev_attr_gt_RP0_freq_mhz.attr,
487*4882a593Smuzhiyun 	&dev_attr_gt_RP1_freq_mhz.attr,
488*4882a593Smuzhiyun 	&dev_attr_gt_RPn_freq_mhz.attr,
489*4882a593Smuzhiyun 	&dev_attr_vlv_rpe_freq_mhz.attr,
490*4882a593Smuzhiyun 	NULL,
491*4882a593Smuzhiyun };
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
494*4882a593Smuzhiyun 
error_state_read(struct file * filp,struct kobject * kobj,struct bin_attribute * attr,char * buf,loff_t off,size_t count)495*4882a593Smuzhiyun static ssize_t error_state_read(struct file *filp, struct kobject *kobj,
496*4882a593Smuzhiyun 				struct bin_attribute *attr, char *buf,
497*4882a593Smuzhiyun 				loff_t off, size_t count)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	struct device *kdev = kobj_to_dev(kobj);
501*4882a593Smuzhiyun 	struct drm_i915_private *i915 = kdev_minor_to_i915(kdev);
502*4882a593Smuzhiyun 	struct i915_gpu_coredump *gpu;
503*4882a593Smuzhiyun 	ssize_t ret = 0;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	/*
506*4882a593Smuzhiyun 	 * FIXME: Concurrent clients triggering resets and reading + clearing
507*4882a593Smuzhiyun 	 * dumps can cause inconsistent sysfs reads when a user calls in with a
508*4882a593Smuzhiyun 	 * non-zero offset to complete a prior partial read but the
509*4882a593Smuzhiyun 	 * gpu_coredump has been cleared or replaced.
510*4882a593Smuzhiyun 	 */
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	gpu = i915_first_error_state(i915);
513*4882a593Smuzhiyun 	if (IS_ERR(gpu)) {
514*4882a593Smuzhiyun 		ret = PTR_ERR(gpu);
515*4882a593Smuzhiyun 	} else if (gpu) {
516*4882a593Smuzhiyun 		ret = i915_gpu_coredump_copy_to_buffer(gpu, buf, off, count);
517*4882a593Smuzhiyun 		i915_gpu_coredump_put(gpu);
518*4882a593Smuzhiyun 	} else {
519*4882a593Smuzhiyun 		const char *str = "No error state collected\n";
520*4882a593Smuzhiyun 		size_t len = strlen(str);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 		if (off < len) {
523*4882a593Smuzhiyun 			ret = min_t(size_t, count, len - off);
524*4882a593Smuzhiyun 			memcpy(buf, str + off, ret);
525*4882a593Smuzhiyun 		}
526*4882a593Smuzhiyun 	}
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	return ret;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun 
error_state_write(struct file * file,struct kobject * kobj,struct bin_attribute * attr,char * buf,loff_t off,size_t count)531*4882a593Smuzhiyun static ssize_t error_state_write(struct file *file, struct kobject *kobj,
532*4882a593Smuzhiyun 				 struct bin_attribute *attr, char *buf,
533*4882a593Smuzhiyun 				 loff_t off, size_t count)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun 	struct device *kdev = kobj_to_dev(kobj);
536*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	drm_dbg(&dev_priv->drm, "Resetting error state\n");
539*4882a593Smuzhiyun 	i915_reset_error_state(dev_priv);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	return count;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun static const struct bin_attribute error_state_attr = {
545*4882a593Smuzhiyun 	.attr.name = "error",
546*4882a593Smuzhiyun 	.attr.mode = S_IRUSR | S_IWUSR,
547*4882a593Smuzhiyun 	.size = 0,
548*4882a593Smuzhiyun 	.read = error_state_read,
549*4882a593Smuzhiyun 	.write = error_state_write,
550*4882a593Smuzhiyun };
551*4882a593Smuzhiyun 
i915_setup_error_capture(struct device * kdev)552*4882a593Smuzhiyun static void i915_setup_error_capture(struct device *kdev)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun 	if (sysfs_create_bin_file(&kdev->kobj, &error_state_attr))
555*4882a593Smuzhiyun 		DRM_ERROR("error_state sysfs setup failed\n");
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun 
i915_teardown_error_capture(struct device * kdev)558*4882a593Smuzhiyun static void i915_teardown_error_capture(struct device *kdev)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun 	sysfs_remove_bin_file(&kdev->kobj, &error_state_attr);
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun #else
i915_setup_error_capture(struct device * kdev)563*4882a593Smuzhiyun static void i915_setup_error_capture(struct device *kdev) {}
i915_teardown_error_capture(struct device * kdev)564*4882a593Smuzhiyun static void i915_teardown_error_capture(struct device *kdev) {}
565*4882a593Smuzhiyun #endif
566*4882a593Smuzhiyun 
i915_setup_sysfs(struct drm_i915_private * dev_priv)567*4882a593Smuzhiyun void i915_setup_sysfs(struct drm_i915_private *dev_priv)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun 	struct device *kdev = dev_priv->drm.primary->kdev;
570*4882a593Smuzhiyun 	int ret;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun #ifdef CONFIG_PM
573*4882a593Smuzhiyun 	if (HAS_RC6(dev_priv)) {
574*4882a593Smuzhiyun 		ret = sysfs_merge_group(&kdev->kobj,
575*4882a593Smuzhiyun 					&rc6_attr_group);
576*4882a593Smuzhiyun 		if (ret)
577*4882a593Smuzhiyun 			drm_err(&dev_priv->drm,
578*4882a593Smuzhiyun 				"RC6 residency sysfs setup failed\n");
579*4882a593Smuzhiyun 	}
580*4882a593Smuzhiyun 	if (HAS_RC6p(dev_priv)) {
581*4882a593Smuzhiyun 		ret = sysfs_merge_group(&kdev->kobj,
582*4882a593Smuzhiyun 					&rc6p_attr_group);
583*4882a593Smuzhiyun 		if (ret)
584*4882a593Smuzhiyun 			drm_err(&dev_priv->drm,
585*4882a593Smuzhiyun 				"RC6p residency sysfs setup failed\n");
586*4882a593Smuzhiyun 	}
587*4882a593Smuzhiyun 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
588*4882a593Smuzhiyun 		ret = sysfs_merge_group(&kdev->kobj,
589*4882a593Smuzhiyun 					&media_rc6_attr_group);
590*4882a593Smuzhiyun 		if (ret)
591*4882a593Smuzhiyun 			drm_err(&dev_priv->drm,
592*4882a593Smuzhiyun 				"Media RC6 residency sysfs setup failed\n");
593*4882a593Smuzhiyun 	}
594*4882a593Smuzhiyun #endif
595*4882a593Smuzhiyun 	if (HAS_L3_DPF(dev_priv)) {
596*4882a593Smuzhiyun 		ret = device_create_bin_file(kdev, &dpf_attrs);
597*4882a593Smuzhiyun 		if (ret)
598*4882a593Smuzhiyun 			drm_err(&dev_priv->drm,
599*4882a593Smuzhiyun 				"l3 parity sysfs setup failed\n");
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 		if (NUM_L3_SLICES(dev_priv) > 1) {
602*4882a593Smuzhiyun 			ret = device_create_bin_file(kdev,
603*4882a593Smuzhiyun 						     &dpf_attrs_1);
604*4882a593Smuzhiyun 			if (ret)
605*4882a593Smuzhiyun 				drm_err(&dev_priv->drm,
606*4882a593Smuzhiyun 					"l3 parity slice 1 setup failed\n");
607*4882a593Smuzhiyun 		}
608*4882a593Smuzhiyun 	}
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	ret = 0;
611*4882a593Smuzhiyun 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
612*4882a593Smuzhiyun 		ret = sysfs_create_files(&kdev->kobj, vlv_attrs);
613*4882a593Smuzhiyun 	else if (INTEL_GEN(dev_priv) >= 6)
614*4882a593Smuzhiyun 		ret = sysfs_create_files(&kdev->kobj, gen6_attrs);
615*4882a593Smuzhiyun 	if (ret)
616*4882a593Smuzhiyun 		drm_err(&dev_priv->drm, "RPS sysfs setup failed\n");
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	i915_setup_error_capture(kdev);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	intel_engines_add_sysfs(dev_priv);
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun 
i915_teardown_sysfs(struct drm_i915_private * dev_priv)623*4882a593Smuzhiyun void i915_teardown_sysfs(struct drm_i915_private *dev_priv)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun 	struct device *kdev = dev_priv->drm.primary->kdev;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	i915_teardown_error_capture(kdev);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
630*4882a593Smuzhiyun 		sysfs_remove_files(&kdev->kobj, vlv_attrs);
631*4882a593Smuzhiyun 	else
632*4882a593Smuzhiyun 		sysfs_remove_files(&kdev->kobj, gen6_attrs);
633*4882a593Smuzhiyun 	device_remove_bin_file(kdev,  &dpf_attrs_1);
634*4882a593Smuzhiyun 	device_remove_bin_file(kdev,  &dpf_attrs);
635*4882a593Smuzhiyun #ifdef CONFIG_PM
636*4882a593Smuzhiyun 	sysfs_unmerge_group(&kdev->kobj, &rc6_attr_group);
637*4882a593Smuzhiyun 	sysfs_unmerge_group(&kdev->kobj, &rc6p_attr_group);
638*4882a593Smuzhiyun #endif
639*4882a593Smuzhiyun }
640