xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/i915/i915_pmu.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * SPDX-License-Identifier: MIT
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright © 2017-2018 Intel Corporation
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef __I915_PMU_H__
8*4882a593Smuzhiyun #define __I915_PMU_H__
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/hrtimer.h>
11*4882a593Smuzhiyun #include <linux/perf_event.h>
12*4882a593Smuzhiyun #include <linux/spinlock_types.h>
13*4882a593Smuzhiyun #include <uapi/drm/i915_drm.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun struct drm_i915_private;
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun enum {
18*4882a593Smuzhiyun 	__I915_SAMPLE_FREQ_ACT = 0,
19*4882a593Smuzhiyun 	__I915_SAMPLE_FREQ_REQ,
20*4882a593Smuzhiyun 	__I915_SAMPLE_RC6,
21*4882a593Smuzhiyun 	__I915_SAMPLE_RC6_LAST_REPORTED,
22*4882a593Smuzhiyun 	__I915_NUM_PMU_SAMPLERS
23*4882a593Smuzhiyun };
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /**
26*4882a593Smuzhiyun  * How many different events we track in the global PMU mask.
27*4882a593Smuzhiyun  *
28*4882a593Smuzhiyun  * It is also used to know to needed number of event reference counters.
29*4882a593Smuzhiyun  */
30*4882a593Smuzhiyun #define I915_PMU_MASK_BITS \
31*4882a593Smuzhiyun 	((1 << I915_PMU_SAMPLE_BITS) + \
32*4882a593Smuzhiyun 	 (I915_PMU_LAST + 1 - __I915_PMU_OTHER(0)))
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define I915_ENGINE_SAMPLE_COUNT (I915_SAMPLE_SEMA + 1)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun struct i915_pmu_sample {
37*4882a593Smuzhiyun 	u64 cur;
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun struct i915_pmu {
41*4882a593Smuzhiyun 	/**
42*4882a593Smuzhiyun 	 * @cpuhp: Struct used for CPU hotplug handling.
43*4882a593Smuzhiyun 	 */
44*4882a593Smuzhiyun 	struct {
45*4882a593Smuzhiyun 		struct hlist_node node;
46*4882a593Smuzhiyun 		enum cpuhp_state slot;
47*4882a593Smuzhiyun 	} cpuhp;
48*4882a593Smuzhiyun 	/**
49*4882a593Smuzhiyun 	 * @base: PMU base.
50*4882a593Smuzhiyun 	 */
51*4882a593Smuzhiyun 	struct pmu base;
52*4882a593Smuzhiyun 	/**
53*4882a593Smuzhiyun 	 * @name: Name as registered with perf core.
54*4882a593Smuzhiyun 	 */
55*4882a593Smuzhiyun 	const char *name;
56*4882a593Smuzhiyun 	/**
57*4882a593Smuzhiyun 	 * @lock: Lock protecting enable mask and ref count handling.
58*4882a593Smuzhiyun 	 */
59*4882a593Smuzhiyun 	spinlock_t lock;
60*4882a593Smuzhiyun 	/**
61*4882a593Smuzhiyun 	 * @timer: Timer for internal i915 PMU sampling.
62*4882a593Smuzhiyun 	 */
63*4882a593Smuzhiyun 	struct hrtimer timer;
64*4882a593Smuzhiyun 	/**
65*4882a593Smuzhiyun 	 * @enable: Bitmask of all currently enabled events.
66*4882a593Smuzhiyun 	 *
67*4882a593Smuzhiyun 	 * Bits are derived from uAPI event numbers in a way that low 16 bits
68*4882a593Smuzhiyun 	 * correspond to engine event _sample_ _type_ (I915_SAMPLE_QUEUED is
69*4882a593Smuzhiyun 	 * bit 0), and higher bits correspond to other events (for instance
70*4882a593Smuzhiyun 	 * I915_PMU_ACTUAL_FREQUENCY is bit 16 etc).
71*4882a593Smuzhiyun 	 *
72*4882a593Smuzhiyun 	 * In other words, low 16 bits are not per engine but per engine
73*4882a593Smuzhiyun 	 * sampler type, while the upper bits are directly mapped to other
74*4882a593Smuzhiyun 	 * event types.
75*4882a593Smuzhiyun 	 */
76*4882a593Smuzhiyun 	u64 enable;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/**
79*4882a593Smuzhiyun 	 * @timer_last:
80*4882a593Smuzhiyun 	 *
81*4882a593Smuzhiyun 	 * Timestmap of the previous timer invocation.
82*4882a593Smuzhiyun 	 */
83*4882a593Smuzhiyun 	ktime_t timer_last;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	/**
86*4882a593Smuzhiyun 	 * @enable_count: Reference counts for the enabled events.
87*4882a593Smuzhiyun 	 *
88*4882a593Smuzhiyun 	 * Array indices are mapped in the same way as bits in the @enable field
89*4882a593Smuzhiyun 	 * and they are used to control sampling on/off when multiple clients
90*4882a593Smuzhiyun 	 * are using the PMU API.
91*4882a593Smuzhiyun 	 */
92*4882a593Smuzhiyun 	unsigned int enable_count[I915_PMU_MASK_BITS];
93*4882a593Smuzhiyun 	/**
94*4882a593Smuzhiyun 	 * @timer_enabled: Should the internal sampling timer be running.
95*4882a593Smuzhiyun 	 */
96*4882a593Smuzhiyun 	bool timer_enabled;
97*4882a593Smuzhiyun 	/**
98*4882a593Smuzhiyun 	 * @sample: Current and previous (raw) counters for sampling events.
99*4882a593Smuzhiyun 	 *
100*4882a593Smuzhiyun 	 * These counters are updated from the i915 PMU sampling timer.
101*4882a593Smuzhiyun 	 *
102*4882a593Smuzhiyun 	 * Only global counters are held here, while the per-engine ones are in
103*4882a593Smuzhiyun 	 * struct intel_engine_cs.
104*4882a593Smuzhiyun 	 */
105*4882a593Smuzhiyun 	struct i915_pmu_sample sample[__I915_NUM_PMU_SAMPLERS];
106*4882a593Smuzhiyun 	/**
107*4882a593Smuzhiyun 	 * @sleep_last: Last time GT parked for RC6 estimation.
108*4882a593Smuzhiyun 	 */
109*4882a593Smuzhiyun 	ktime_t sleep_last;
110*4882a593Smuzhiyun 	/**
111*4882a593Smuzhiyun 	 * @events_attr_group: Device events attribute group.
112*4882a593Smuzhiyun 	 */
113*4882a593Smuzhiyun 	struct attribute_group events_attr_group;
114*4882a593Smuzhiyun 	/**
115*4882a593Smuzhiyun 	 * @i915_attr: Memory block holding device attributes.
116*4882a593Smuzhiyun 	 */
117*4882a593Smuzhiyun 	void *i915_attr;
118*4882a593Smuzhiyun 	/**
119*4882a593Smuzhiyun 	 * @pmu_attr: Memory block holding device attributes.
120*4882a593Smuzhiyun 	 */
121*4882a593Smuzhiyun 	void *pmu_attr;
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #ifdef CONFIG_PERF_EVENTS
125*4882a593Smuzhiyun void i915_pmu_register(struct drm_i915_private *i915);
126*4882a593Smuzhiyun void i915_pmu_unregister(struct drm_i915_private *i915);
127*4882a593Smuzhiyun void i915_pmu_gt_parked(struct drm_i915_private *i915);
128*4882a593Smuzhiyun void i915_pmu_gt_unparked(struct drm_i915_private *i915);
129*4882a593Smuzhiyun #else
i915_pmu_register(struct drm_i915_private * i915)130*4882a593Smuzhiyun static inline void i915_pmu_register(struct drm_i915_private *i915) {}
i915_pmu_unregister(struct drm_i915_private * i915)131*4882a593Smuzhiyun static inline void i915_pmu_unregister(struct drm_i915_private *i915) {}
i915_pmu_gt_parked(struct drm_i915_private * i915)132*4882a593Smuzhiyun static inline void i915_pmu_gt_parked(struct drm_i915_private *i915) {}
i915_pmu_gt_unparked(struct drm_i915_private * i915)133*4882a593Smuzhiyun static inline void i915_pmu_gt_unparked(struct drm_i915_private *i915) {}
134*4882a593Smuzhiyun #endif
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #endif
137