xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/i915/i915_pmu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * SPDX-License-Identifier: MIT
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright © 2017-2018 Intel Corporation
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/irq.h>
8*4882a593Smuzhiyun #include <linux/pm_runtime.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include "gt/intel_engine.h"
11*4882a593Smuzhiyun #include "gt/intel_engine_pm.h"
12*4882a593Smuzhiyun #include "gt/intel_engine_user.h"
13*4882a593Smuzhiyun #include "gt/intel_gt_pm.h"
14*4882a593Smuzhiyun #include "gt/intel_rc6.h"
15*4882a593Smuzhiyun #include "gt/intel_rps.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "i915_drv.h"
18*4882a593Smuzhiyun #include "i915_pmu.h"
19*4882a593Smuzhiyun #include "intel_pm.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* Frequency for the sampling timer for events which need it. */
22*4882a593Smuzhiyun #define FREQUENCY 200
23*4882a593Smuzhiyun #define PERIOD max_t(u64, 10000, NSEC_PER_SEC / FREQUENCY)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define ENGINE_SAMPLE_MASK \
26*4882a593Smuzhiyun 	(BIT(I915_SAMPLE_BUSY) | \
27*4882a593Smuzhiyun 	 BIT(I915_SAMPLE_WAIT) | \
28*4882a593Smuzhiyun 	 BIT(I915_SAMPLE_SEMA))
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define ENGINE_SAMPLE_BITS (1 << I915_PMU_SAMPLE_BITS)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun static cpumask_t i915_pmu_cpumask;
33*4882a593Smuzhiyun 
engine_config_sample(u64 config)34*4882a593Smuzhiyun static u8 engine_config_sample(u64 config)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	return config & I915_PMU_SAMPLE_MASK;
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun 
engine_event_sample(struct perf_event * event)39*4882a593Smuzhiyun static u8 engine_event_sample(struct perf_event *event)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun 	return engine_config_sample(event->attr.config);
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun 
engine_event_class(struct perf_event * event)44*4882a593Smuzhiyun static u8 engine_event_class(struct perf_event *event)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	return (event->attr.config >> I915_PMU_CLASS_SHIFT) & 0xff;
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
engine_event_instance(struct perf_event * event)49*4882a593Smuzhiyun static u8 engine_event_instance(struct perf_event *event)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	return (event->attr.config >> I915_PMU_SAMPLE_BITS) & 0xff;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
is_engine_config(u64 config)54*4882a593Smuzhiyun static bool is_engine_config(u64 config)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	return config < __I915_PMU_OTHER(0);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
config_enabled_bit(u64 config)59*4882a593Smuzhiyun static unsigned int config_enabled_bit(u64 config)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	if (is_engine_config(config))
62*4882a593Smuzhiyun 		return engine_config_sample(config);
63*4882a593Smuzhiyun 	else
64*4882a593Smuzhiyun 		return ENGINE_SAMPLE_BITS + (config - __I915_PMU_OTHER(0));
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
config_enabled_mask(u64 config)67*4882a593Smuzhiyun static u64 config_enabled_mask(u64 config)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	return BIT_ULL(config_enabled_bit(config));
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
is_engine_event(struct perf_event * event)72*4882a593Smuzhiyun static bool is_engine_event(struct perf_event *event)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	return is_engine_config(event->attr.config);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun 
event_enabled_bit(struct perf_event * event)77*4882a593Smuzhiyun static unsigned int event_enabled_bit(struct perf_event *event)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	return config_enabled_bit(event->attr.config);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
pmu_needs_timer(struct i915_pmu * pmu,bool gpu_active)82*4882a593Smuzhiyun static bool pmu_needs_timer(struct i915_pmu *pmu, bool gpu_active)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
85*4882a593Smuzhiyun 	u64 enable;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	/*
88*4882a593Smuzhiyun 	 * Only some counters need the sampling timer.
89*4882a593Smuzhiyun 	 *
90*4882a593Smuzhiyun 	 * We start with a bitmask of all currently enabled events.
91*4882a593Smuzhiyun 	 */
92*4882a593Smuzhiyun 	enable = pmu->enable;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	/*
95*4882a593Smuzhiyun 	 * Mask out all the ones which do not need the timer, or in
96*4882a593Smuzhiyun 	 * other words keep all the ones that could need the timer.
97*4882a593Smuzhiyun 	 */
98*4882a593Smuzhiyun 	enable &= config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) |
99*4882a593Smuzhiyun 		  config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY) |
100*4882a593Smuzhiyun 		  ENGINE_SAMPLE_MASK;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	/*
103*4882a593Smuzhiyun 	 * When the GPU is idle per-engine counters do not need to be
104*4882a593Smuzhiyun 	 * running so clear those bits out.
105*4882a593Smuzhiyun 	 */
106*4882a593Smuzhiyun 	if (!gpu_active)
107*4882a593Smuzhiyun 		enable &= ~ENGINE_SAMPLE_MASK;
108*4882a593Smuzhiyun 	/*
109*4882a593Smuzhiyun 	 * Also there is software busyness tracking available we do not
110*4882a593Smuzhiyun 	 * need the timer for I915_SAMPLE_BUSY counter.
111*4882a593Smuzhiyun 	 */
112*4882a593Smuzhiyun 	else if (i915->caps.scheduler & I915_SCHEDULER_CAP_ENGINE_BUSY_STATS)
113*4882a593Smuzhiyun 		enable &= ~BIT(I915_SAMPLE_BUSY);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	/*
116*4882a593Smuzhiyun 	 * If some bits remain it means we need the sampling timer running.
117*4882a593Smuzhiyun 	 */
118*4882a593Smuzhiyun 	return enable;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
__get_rc6(struct intel_gt * gt)121*4882a593Smuzhiyun static u64 __get_rc6(struct intel_gt *gt)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	struct drm_i915_private *i915 = gt->i915;
124*4882a593Smuzhiyun 	u64 val;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	val = intel_rc6_residency_ns(&gt->rc6,
127*4882a593Smuzhiyun 				     IS_VALLEYVIEW(i915) ?
128*4882a593Smuzhiyun 				     VLV_GT_RENDER_RC6 :
129*4882a593Smuzhiyun 				     GEN6_GT_GFX_RC6);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	if (HAS_RC6p(i915))
132*4882a593Smuzhiyun 		val += intel_rc6_residency_ns(&gt->rc6, GEN6_GT_GFX_RC6p);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	if (HAS_RC6pp(i915))
135*4882a593Smuzhiyun 		val += intel_rc6_residency_ns(&gt->rc6, GEN6_GT_GFX_RC6pp);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	return val;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_PM)
141*4882a593Smuzhiyun 
ktime_since(const ktime_t kt)142*4882a593Smuzhiyun static inline s64 ktime_since(const ktime_t kt)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	return ktime_to_ns(ktime_sub(ktime_get(), kt));
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
get_rc6(struct intel_gt * gt)147*4882a593Smuzhiyun static u64 get_rc6(struct intel_gt *gt)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	struct drm_i915_private *i915 = gt->i915;
150*4882a593Smuzhiyun 	struct i915_pmu *pmu = &i915->pmu;
151*4882a593Smuzhiyun 	unsigned long flags;
152*4882a593Smuzhiyun 	bool awake = false;
153*4882a593Smuzhiyun 	u64 val;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	if (intel_gt_pm_get_if_awake(gt)) {
156*4882a593Smuzhiyun 		val = __get_rc6(gt);
157*4882a593Smuzhiyun 		intel_gt_pm_put_async(gt);
158*4882a593Smuzhiyun 		awake = true;
159*4882a593Smuzhiyun 	}
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	spin_lock_irqsave(&pmu->lock, flags);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	if (awake) {
164*4882a593Smuzhiyun 		pmu->sample[__I915_SAMPLE_RC6].cur = val;
165*4882a593Smuzhiyun 	} else {
166*4882a593Smuzhiyun 		/*
167*4882a593Smuzhiyun 		 * We think we are runtime suspended.
168*4882a593Smuzhiyun 		 *
169*4882a593Smuzhiyun 		 * Report the delta from when the device was suspended to now,
170*4882a593Smuzhiyun 		 * on top of the last known real value, as the approximated RC6
171*4882a593Smuzhiyun 		 * counter value.
172*4882a593Smuzhiyun 		 */
173*4882a593Smuzhiyun 		val = ktime_since(pmu->sleep_last);
174*4882a593Smuzhiyun 		val += pmu->sample[__I915_SAMPLE_RC6].cur;
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	if (val < pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur)
178*4882a593Smuzhiyun 		val = pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur;
179*4882a593Smuzhiyun 	else
180*4882a593Smuzhiyun 		pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur = val;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pmu->lock, flags);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	return val;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
init_rc6(struct i915_pmu * pmu)187*4882a593Smuzhiyun static void init_rc6(struct i915_pmu *pmu)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
190*4882a593Smuzhiyun 	intel_wakeref_t wakeref;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	with_intel_runtime_pm(i915->gt.uncore->rpm, wakeref) {
193*4882a593Smuzhiyun 		pmu->sample[__I915_SAMPLE_RC6].cur = __get_rc6(&i915->gt);
194*4882a593Smuzhiyun 		pmu->sample[__I915_SAMPLE_RC6_LAST_REPORTED].cur =
195*4882a593Smuzhiyun 					pmu->sample[__I915_SAMPLE_RC6].cur;
196*4882a593Smuzhiyun 		pmu->sleep_last = ktime_get();
197*4882a593Smuzhiyun 	}
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
park_rc6(struct drm_i915_private * i915)200*4882a593Smuzhiyun static void park_rc6(struct drm_i915_private *i915)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	struct i915_pmu *pmu = &i915->pmu;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	pmu->sample[__I915_SAMPLE_RC6].cur = __get_rc6(&i915->gt);
205*4882a593Smuzhiyun 	pmu->sleep_last = ktime_get();
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun #else
209*4882a593Smuzhiyun 
get_rc6(struct intel_gt * gt)210*4882a593Smuzhiyun static u64 get_rc6(struct intel_gt *gt)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	return __get_rc6(gt);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
init_rc6(struct i915_pmu * pmu)215*4882a593Smuzhiyun static void init_rc6(struct i915_pmu *pmu) { }
park_rc6(struct drm_i915_private * i915)216*4882a593Smuzhiyun static void park_rc6(struct drm_i915_private *i915) {}
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun #endif
219*4882a593Smuzhiyun 
__i915_pmu_maybe_start_timer(struct i915_pmu * pmu)220*4882a593Smuzhiyun static void __i915_pmu_maybe_start_timer(struct i915_pmu *pmu)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	if (!pmu->timer_enabled && pmu_needs_timer(pmu, true)) {
223*4882a593Smuzhiyun 		pmu->timer_enabled = true;
224*4882a593Smuzhiyun 		pmu->timer_last = ktime_get();
225*4882a593Smuzhiyun 		hrtimer_start_range_ns(&pmu->timer,
226*4882a593Smuzhiyun 				       ns_to_ktime(PERIOD), 0,
227*4882a593Smuzhiyun 				       HRTIMER_MODE_REL_PINNED);
228*4882a593Smuzhiyun 	}
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
i915_pmu_gt_parked(struct drm_i915_private * i915)231*4882a593Smuzhiyun void i915_pmu_gt_parked(struct drm_i915_private *i915)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	struct i915_pmu *pmu = &i915->pmu;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	if (!pmu->base.event_init)
236*4882a593Smuzhiyun 		return;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	spin_lock_irq(&pmu->lock);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	park_rc6(i915);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	/*
243*4882a593Smuzhiyun 	 * Signal sampling timer to stop if only engine events are enabled and
244*4882a593Smuzhiyun 	 * GPU went idle.
245*4882a593Smuzhiyun 	 */
246*4882a593Smuzhiyun 	pmu->timer_enabled = pmu_needs_timer(pmu, false);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	spin_unlock_irq(&pmu->lock);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
i915_pmu_gt_unparked(struct drm_i915_private * i915)251*4882a593Smuzhiyun void i915_pmu_gt_unparked(struct drm_i915_private *i915)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	struct i915_pmu *pmu = &i915->pmu;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	if (!pmu->base.event_init)
256*4882a593Smuzhiyun 		return;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	spin_lock_irq(&pmu->lock);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	/*
261*4882a593Smuzhiyun 	 * Re-enable sampling timer when GPU goes active.
262*4882a593Smuzhiyun 	 */
263*4882a593Smuzhiyun 	__i915_pmu_maybe_start_timer(pmu);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	spin_unlock_irq(&pmu->lock);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun static void
add_sample(struct i915_pmu_sample * sample,u32 val)269*4882a593Smuzhiyun add_sample(struct i915_pmu_sample *sample, u32 val)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	sample->cur += val;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
exclusive_mmio_access(const struct drm_i915_private * i915)274*4882a593Smuzhiyun static bool exclusive_mmio_access(const struct drm_i915_private *i915)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	/*
277*4882a593Smuzhiyun 	 * We have to avoid concurrent mmio cache line access on gen7 or
278*4882a593Smuzhiyun 	 * risk a machine hang. For a fun history lesson dig out the old
279*4882a593Smuzhiyun 	 * userspace intel_gpu_top and run it on Ivybridge or Haswell!
280*4882a593Smuzhiyun 	 */
281*4882a593Smuzhiyun 	return IS_GEN(i915, 7);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
engine_sample(struct intel_engine_cs * engine,unsigned int period_ns)284*4882a593Smuzhiyun static void engine_sample(struct intel_engine_cs *engine, unsigned int period_ns)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	struct intel_engine_pmu *pmu = &engine->pmu;
287*4882a593Smuzhiyun 	bool busy;
288*4882a593Smuzhiyun 	u32 val;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	val = ENGINE_READ_FW(engine, RING_CTL);
291*4882a593Smuzhiyun 	if (val == 0) /* powerwell off => engine idle */
292*4882a593Smuzhiyun 		return;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	if (val & RING_WAIT)
295*4882a593Smuzhiyun 		add_sample(&pmu->sample[I915_SAMPLE_WAIT], period_ns);
296*4882a593Smuzhiyun 	if (val & RING_WAIT_SEMAPHORE)
297*4882a593Smuzhiyun 		add_sample(&pmu->sample[I915_SAMPLE_SEMA], period_ns);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/* No need to sample when busy stats are supported. */
300*4882a593Smuzhiyun 	if (intel_engine_supports_stats(engine))
301*4882a593Smuzhiyun 		return;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	/*
304*4882a593Smuzhiyun 	 * While waiting on a semaphore or event, MI_MODE reports the
305*4882a593Smuzhiyun 	 * ring as idle. However, previously using the seqno, and with
306*4882a593Smuzhiyun 	 * execlists sampling, we account for the ring waiting as the
307*4882a593Smuzhiyun 	 * engine being busy. Therefore, we record the sample as being
308*4882a593Smuzhiyun 	 * busy if either waiting or !idle.
309*4882a593Smuzhiyun 	 */
310*4882a593Smuzhiyun 	busy = val & (RING_WAIT_SEMAPHORE | RING_WAIT);
311*4882a593Smuzhiyun 	if (!busy) {
312*4882a593Smuzhiyun 		val = ENGINE_READ_FW(engine, RING_MI_MODE);
313*4882a593Smuzhiyun 		busy = !(val & MODE_IDLE);
314*4882a593Smuzhiyun 	}
315*4882a593Smuzhiyun 	if (busy)
316*4882a593Smuzhiyun 		add_sample(&pmu->sample[I915_SAMPLE_BUSY], period_ns);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun static void
engines_sample(struct intel_gt * gt,unsigned int period_ns)320*4882a593Smuzhiyun engines_sample(struct intel_gt *gt, unsigned int period_ns)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	struct drm_i915_private *i915 = gt->i915;
323*4882a593Smuzhiyun 	struct intel_engine_cs *engine;
324*4882a593Smuzhiyun 	enum intel_engine_id id;
325*4882a593Smuzhiyun 	unsigned long flags;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	if ((i915->pmu.enable & ENGINE_SAMPLE_MASK) == 0)
328*4882a593Smuzhiyun 		return;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (!intel_gt_pm_is_awake(gt))
331*4882a593Smuzhiyun 		return;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	for_each_engine(engine, gt, id) {
334*4882a593Smuzhiyun 		if (!intel_engine_pm_get_if_awake(engine))
335*4882a593Smuzhiyun 			continue;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 		if (exclusive_mmio_access(i915)) {
338*4882a593Smuzhiyun 			spin_lock_irqsave(&engine->uncore->lock, flags);
339*4882a593Smuzhiyun 			engine_sample(engine, period_ns);
340*4882a593Smuzhiyun 			spin_unlock_irqrestore(&engine->uncore->lock, flags);
341*4882a593Smuzhiyun 		} else {
342*4882a593Smuzhiyun 			engine_sample(engine, period_ns);
343*4882a593Smuzhiyun 		}
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 		intel_engine_pm_put_async(engine);
346*4882a593Smuzhiyun 	}
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun static void
add_sample_mult(struct i915_pmu_sample * sample,u32 val,u32 mul)350*4882a593Smuzhiyun add_sample_mult(struct i915_pmu_sample *sample, u32 val, u32 mul)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	sample->cur += mul_u32_u32(val, mul);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
frequency_sampling_enabled(struct i915_pmu * pmu)355*4882a593Smuzhiyun static bool frequency_sampling_enabled(struct i915_pmu *pmu)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	return pmu->enable &
358*4882a593Smuzhiyun 	       (config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY) |
359*4882a593Smuzhiyun 		config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY));
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun static void
frequency_sample(struct intel_gt * gt,unsigned int period_ns)363*4882a593Smuzhiyun frequency_sample(struct intel_gt *gt, unsigned int period_ns)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	struct drm_i915_private *i915 = gt->i915;
366*4882a593Smuzhiyun 	struct intel_uncore *uncore = gt->uncore;
367*4882a593Smuzhiyun 	struct i915_pmu *pmu = &i915->pmu;
368*4882a593Smuzhiyun 	struct intel_rps *rps = &gt->rps;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	if (!frequency_sampling_enabled(pmu))
371*4882a593Smuzhiyun 		return;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/* Report 0/0 (actual/requested) frequency while parked. */
374*4882a593Smuzhiyun 	if (!intel_gt_pm_get_if_awake(gt))
375*4882a593Smuzhiyun 		return;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	if (pmu->enable & config_enabled_mask(I915_PMU_ACTUAL_FREQUENCY)) {
378*4882a593Smuzhiyun 		u32 val;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 		/*
381*4882a593Smuzhiyun 		 * We take a quick peek here without using forcewake
382*4882a593Smuzhiyun 		 * so that we don't perturb the system under observation
383*4882a593Smuzhiyun 		 * (forcewake => !rc6 => increased power use). We expect
384*4882a593Smuzhiyun 		 * that if the read fails because it is outside of the
385*4882a593Smuzhiyun 		 * mmio power well, then it will return 0 -- in which
386*4882a593Smuzhiyun 		 * case we assume the system is running at the intended
387*4882a593Smuzhiyun 		 * frequency. Fortunately, the read should rarely fail!
388*4882a593Smuzhiyun 		 */
389*4882a593Smuzhiyun 		val = intel_uncore_read_fw(uncore, GEN6_RPSTAT1);
390*4882a593Smuzhiyun 		if (val)
391*4882a593Smuzhiyun 			val = intel_rps_get_cagf(rps, val);
392*4882a593Smuzhiyun 		else
393*4882a593Smuzhiyun 			val = rps->cur_freq;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 		add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_ACT],
396*4882a593Smuzhiyun 				intel_gpu_freq(rps, val), period_ns / 1000);
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	if (pmu->enable & config_enabled_mask(I915_PMU_REQUESTED_FREQUENCY)) {
400*4882a593Smuzhiyun 		add_sample_mult(&pmu->sample[__I915_SAMPLE_FREQ_REQ],
401*4882a593Smuzhiyun 				intel_gpu_freq(rps, rps->cur_freq),
402*4882a593Smuzhiyun 				period_ns / 1000);
403*4882a593Smuzhiyun 	}
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	intel_gt_pm_put_async(gt);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun 
i915_sample(struct hrtimer * hrtimer)408*4882a593Smuzhiyun static enum hrtimer_restart i915_sample(struct hrtimer *hrtimer)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	struct drm_i915_private *i915 =
411*4882a593Smuzhiyun 		container_of(hrtimer, struct drm_i915_private, pmu.timer);
412*4882a593Smuzhiyun 	struct i915_pmu *pmu = &i915->pmu;
413*4882a593Smuzhiyun 	struct intel_gt *gt = &i915->gt;
414*4882a593Smuzhiyun 	unsigned int period_ns;
415*4882a593Smuzhiyun 	ktime_t now;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	if (!READ_ONCE(pmu->timer_enabled))
418*4882a593Smuzhiyun 		return HRTIMER_NORESTART;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	now = ktime_get();
421*4882a593Smuzhiyun 	period_ns = ktime_to_ns(ktime_sub(now, pmu->timer_last));
422*4882a593Smuzhiyun 	pmu->timer_last = now;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	/*
425*4882a593Smuzhiyun 	 * Strictly speaking the passed in period may not be 100% accurate for
426*4882a593Smuzhiyun 	 * all internal calculation, since some amount of time can be spent on
427*4882a593Smuzhiyun 	 * grabbing the forcewake. However the potential error from timer call-
428*4882a593Smuzhiyun 	 * back delay greatly dominates this so we keep it simple.
429*4882a593Smuzhiyun 	 */
430*4882a593Smuzhiyun 	engines_sample(gt, period_ns);
431*4882a593Smuzhiyun 	frequency_sample(gt, period_ns);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	hrtimer_forward(hrtimer, now, ns_to_ktime(PERIOD));
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	return HRTIMER_RESTART;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
count_interrupts(struct drm_i915_private * i915)438*4882a593Smuzhiyun static u64 count_interrupts(struct drm_i915_private *i915)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	/* open-coded kstat_irqs() */
441*4882a593Smuzhiyun 	struct irq_desc *desc = irq_to_desc(i915->drm.pdev->irq);
442*4882a593Smuzhiyun 	u64 sum = 0;
443*4882a593Smuzhiyun 	int cpu;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	if (!desc || !desc->kstat_irqs)
446*4882a593Smuzhiyun 		return 0;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	for_each_possible_cpu(cpu)
449*4882a593Smuzhiyun 		sum += *per_cpu_ptr(desc->kstat_irqs, cpu);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	return sum;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun 
i915_pmu_event_destroy(struct perf_event * event)454*4882a593Smuzhiyun static void i915_pmu_event_destroy(struct perf_event *event)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun 	struct drm_i915_private *i915 =
457*4882a593Smuzhiyun 		container_of(event->pmu, typeof(*i915), pmu.base);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	drm_WARN_ON(&i915->drm, event->parent);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun static int
engine_event_status(struct intel_engine_cs * engine,enum drm_i915_pmu_engine_sample sample)463*4882a593Smuzhiyun engine_event_status(struct intel_engine_cs *engine,
464*4882a593Smuzhiyun 		    enum drm_i915_pmu_engine_sample sample)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	switch (sample) {
467*4882a593Smuzhiyun 	case I915_SAMPLE_BUSY:
468*4882a593Smuzhiyun 	case I915_SAMPLE_WAIT:
469*4882a593Smuzhiyun 		break;
470*4882a593Smuzhiyun 	case I915_SAMPLE_SEMA:
471*4882a593Smuzhiyun 		if (INTEL_GEN(engine->i915) < 6)
472*4882a593Smuzhiyun 			return -ENODEV;
473*4882a593Smuzhiyun 		break;
474*4882a593Smuzhiyun 	default:
475*4882a593Smuzhiyun 		return -ENOENT;
476*4882a593Smuzhiyun 	}
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	return 0;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun static int
config_status(struct drm_i915_private * i915,u64 config)482*4882a593Smuzhiyun config_status(struct drm_i915_private *i915, u64 config)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	switch (config) {
485*4882a593Smuzhiyun 	case I915_PMU_ACTUAL_FREQUENCY:
486*4882a593Smuzhiyun 		if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
487*4882a593Smuzhiyun 			/* Requires a mutex for sampling! */
488*4882a593Smuzhiyun 			return -ENODEV;
489*4882a593Smuzhiyun 		fallthrough;
490*4882a593Smuzhiyun 	case I915_PMU_REQUESTED_FREQUENCY:
491*4882a593Smuzhiyun 		if (INTEL_GEN(i915) < 6)
492*4882a593Smuzhiyun 			return -ENODEV;
493*4882a593Smuzhiyun 		break;
494*4882a593Smuzhiyun 	case I915_PMU_INTERRUPTS:
495*4882a593Smuzhiyun 		break;
496*4882a593Smuzhiyun 	case I915_PMU_RC6_RESIDENCY:
497*4882a593Smuzhiyun 		if (!HAS_RC6(i915))
498*4882a593Smuzhiyun 			return -ENODEV;
499*4882a593Smuzhiyun 		break;
500*4882a593Smuzhiyun 	default:
501*4882a593Smuzhiyun 		return -ENOENT;
502*4882a593Smuzhiyun 	}
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	return 0;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun 
engine_event_init(struct perf_event * event)507*4882a593Smuzhiyun static int engine_event_init(struct perf_event *event)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun 	struct drm_i915_private *i915 =
510*4882a593Smuzhiyun 		container_of(event->pmu, typeof(*i915), pmu.base);
511*4882a593Smuzhiyun 	struct intel_engine_cs *engine;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	engine = intel_engine_lookup_user(i915, engine_event_class(event),
514*4882a593Smuzhiyun 					  engine_event_instance(event));
515*4882a593Smuzhiyun 	if (!engine)
516*4882a593Smuzhiyun 		return -ENODEV;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	return engine_event_status(engine, engine_event_sample(event));
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
i915_pmu_event_init(struct perf_event * event)521*4882a593Smuzhiyun static int i915_pmu_event_init(struct perf_event *event)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	struct drm_i915_private *i915 =
524*4882a593Smuzhiyun 		container_of(event->pmu, typeof(*i915), pmu.base);
525*4882a593Smuzhiyun 	int ret;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	if (event->attr.type != event->pmu->type)
528*4882a593Smuzhiyun 		return -ENOENT;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	/* unsupported modes and filters */
531*4882a593Smuzhiyun 	if (event->attr.sample_period) /* no sampling */
532*4882a593Smuzhiyun 		return -EINVAL;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	if (has_branch_stack(event))
535*4882a593Smuzhiyun 		return -EOPNOTSUPP;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	if (event->cpu < 0)
538*4882a593Smuzhiyun 		return -EINVAL;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	/* only allow running on one cpu at a time */
541*4882a593Smuzhiyun 	if (!cpumask_test_cpu(event->cpu, &i915_pmu_cpumask))
542*4882a593Smuzhiyun 		return -EINVAL;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	if (is_engine_event(event))
545*4882a593Smuzhiyun 		ret = engine_event_init(event);
546*4882a593Smuzhiyun 	else
547*4882a593Smuzhiyun 		ret = config_status(i915, event->attr.config);
548*4882a593Smuzhiyun 	if (ret)
549*4882a593Smuzhiyun 		return ret;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	if (!event->parent)
552*4882a593Smuzhiyun 		event->destroy = i915_pmu_event_destroy;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	return 0;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun 
__i915_pmu_event_read(struct perf_event * event)557*4882a593Smuzhiyun static u64 __i915_pmu_event_read(struct perf_event *event)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun 	struct drm_i915_private *i915 =
560*4882a593Smuzhiyun 		container_of(event->pmu, typeof(*i915), pmu.base);
561*4882a593Smuzhiyun 	struct i915_pmu *pmu = &i915->pmu;
562*4882a593Smuzhiyun 	u64 val = 0;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	if (is_engine_event(event)) {
565*4882a593Smuzhiyun 		u8 sample = engine_event_sample(event);
566*4882a593Smuzhiyun 		struct intel_engine_cs *engine;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 		engine = intel_engine_lookup_user(i915,
569*4882a593Smuzhiyun 						  engine_event_class(event),
570*4882a593Smuzhiyun 						  engine_event_instance(event));
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 		if (drm_WARN_ON_ONCE(&i915->drm, !engine)) {
573*4882a593Smuzhiyun 			/* Do nothing */
574*4882a593Smuzhiyun 		} else if (sample == I915_SAMPLE_BUSY &&
575*4882a593Smuzhiyun 			   intel_engine_supports_stats(engine)) {
576*4882a593Smuzhiyun 			ktime_t unused;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 			val = ktime_to_ns(intel_engine_get_busy_time(engine,
579*4882a593Smuzhiyun 								     &unused));
580*4882a593Smuzhiyun 		} else {
581*4882a593Smuzhiyun 			val = engine->pmu.sample[sample].cur;
582*4882a593Smuzhiyun 		}
583*4882a593Smuzhiyun 	} else {
584*4882a593Smuzhiyun 		switch (event->attr.config) {
585*4882a593Smuzhiyun 		case I915_PMU_ACTUAL_FREQUENCY:
586*4882a593Smuzhiyun 			val =
587*4882a593Smuzhiyun 			   div_u64(pmu->sample[__I915_SAMPLE_FREQ_ACT].cur,
588*4882a593Smuzhiyun 				   USEC_PER_SEC /* to MHz */);
589*4882a593Smuzhiyun 			break;
590*4882a593Smuzhiyun 		case I915_PMU_REQUESTED_FREQUENCY:
591*4882a593Smuzhiyun 			val =
592*4882a593Smuzhiyun 			   div_u64(pmu->sample[__I915_SAMPLE_FREQ_REQ].cur,
593*4882a593Smuzhiyun 				   USEC_PER_SEC /* to MHz */);
594*4882a593Smuzhiyun 			break;
595*4882a593Smuzhiyun 		case I915_PMU_INTERRUPTS:
596*4882a593Smuzhiyun 			val = count_interrupts(i915);
597*4882a593Smuzhiyun 			break;
598*4882a593Smuzhiyun 		case I915_PMU_RC6_RESIDENCY:
599*4882a593Smuzhiyun 			val = get_rc6(&i915->gt);
600*4882a593Smuzhiyun 			break;
601*4882a593Smuzhiyun 		}
602*4882a593Smuzhiyun 	}
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	return val;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun 
i915_pmu_event_read(struct perf_event * event)607*4882a593Smuzhiyun static void i915_pmu_event_read(struct perf_event *event)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun 	struct hw_perf_event *hwc = &event->hw;
610*4882a593Smuzhiyun 	u64 prev, new;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun again:
613*4882a593Smuzhiyun 	prev = local64_read(&hwc->prev_count);
614*4882a593Smuzhiyun 	new = __i915_pmu_event_read(event);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	if (local64_cmpxchg(&hwc->prev_count, prev, new) != prev)
617*4882a593Smuzhiyun 		goto again;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	local64_add(new - prev, &event->count);
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun 
i915_pmu_enable(struct perf_event * event)622*4882a593Smuzhiyun static void i915_pmu_enable(struct perf_event *event)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun 	struct drm_i915_private *i915 =
625*4882a593Smuzhiyun 		container_of(event->pmu, typeof(*i915), pmu.base);
626*4882a593Smuzhiyun 	unsigned int bit = event_enabled_bit(event);
627*4882a593Smuzhiyun 	struct i915_pmu *pmu = &i915->pmu;
628*4882a593Smuzhiyun 	unsigned long flags;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	spin_lock_irqsave(&pmu->lock, flags);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	/*
633*4882a593Smuzhiyun 	 * Update the bitmask of enabled events and increment
634*4882a593Smuzhiyun 	 * the event reference counter.
635*4882a593Smuzhiyun 	 */
636*4882a593Smuzhiyun 	BUILD_BUG_ON(ARRAY_SIZE(pmu->enable_count) != I915_PMU_MASK_BITS);
637*4882a593Smuzhiyun 	GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count));
638*4882a593Smuzhiyun 	GEM_BUG_ON(pmu->enable_count[bit] == ~0);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	pmu->enable |= BIT_ULL(bit);
641*4882a593Smuzhiyun 	pmu->enable_count[bit]++;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	/*
644*4882a593Smuzhiyun 	 * Start the sampling timer if needed and not already enabled.
645*4882a593Smuzhiyun 	 */
646*4882a593Smuzhiyun 	__i915_pmu_maybe_start_timer(pmu);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	/*
649*4882a593Smuzhiyun 	 * For per-engine events the bitmask and reference counting
650*4882a593Smuzhiyun 	 * is stored per engine.
651*4882a593Smuzhiyun 	 */
652*4882a593Smuzhiyun 	if (is_engine_event(event)) {
653*4882a593Smuzhiyun 		u8 sample = engine_event_sample(event);
654*4882a593Smuzhiyun 		struct intel_engine_cs *engine;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 		engine = intel_engine_lookup_user(i915,
657*4882a593Smuzhiyun 						  engine_event_class(event),
658*4882a593Smuzhiyun 						  engine_event_instance(event));
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 		BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.enable_count) !=
661*4882a593Smuzhiyun 			     I915_ENGINE_SAMPLE_COUNT);
662*4882a593Smuzhiyun 		BUILD_BUG_ON(ARRAY_SIZE(engine->pmu.sample) !=
663*4882a593Smuzhiyun 			     I915_ENGINE_SAMPLE_COUNT);
664*4882a593Smuzhiyun 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count));
665*4882a593Smuzhiyun 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample));
666*4882a593Smuzhiyun 		GEM_BUG_ON(engine->pmu.enable_count[sample] == ~0);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 		engine->pmu.enable |= BIT(sample);
669*4882a593Smuzhiyun 		engine->pmu.enable_count[sample]++;
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pmu->lock, flags);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	/*
675*4882a593Smuzhiyun 	 * Store the current counter value so we can report the correct delta
676*4882a593Smuzhiyun 	 * for all listeners. Even when the event was already enabled and has
677*4882a593Smuzhiyun 	 * an existing non-zero value.
678*4882a593Smuzhiyun 	 */
679*4882a593Smuzhiyun 	local64_set(&event->hw.prev_count, __i915_pmu_event_read(event));
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun 
i915_pmu_disable(struct perf_event * event)682*4882a593Smuzhiyun static void i915_pmu_disable(struct perf_event *event)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun 	struct drm_i915_private *i915 =
685*4882a593Smuzhiyun 		container_of(event->pmu, typeof(*i915), pmu.base);
686*4882a593Smuzhiyun 	unsigned int bit = event_enabled_bit(event);
687*4882a593Smuzhiyun 	struct i915_pmu *pmu = &i915->pmu;
688*4882a593Smuzhiyun 	unsigned long flags;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	spin_lock_irqsave(&pmu->lock, flags);
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	if (is_engine_event(event)) {
693*4882a593Smuzhiyun 		u8 sample = engine_event_sample(event);
694*4882a593Smuzhiyun 		struct intel_engine_cs *engine;
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 		engine = intel_engine_lookup_user(i915,
697*4882a593Smuzhiyun 						  engine_event_class(event),
698*4882a593Smuzhiyun 						  engine_event_instance(event));
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.enable_count));
701*4882a593Smuzhiyun 		GEM_BUG_ON(sample >= ARRAY_SIZE(engine->pmu.sample));
702*4882a593Smuzhiyun 		GEM_BUG_ON(engine->pmu.enable_count[sample] == 0);
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 		/*
705*4882a593Smuzhiyun 		 * Decrement the reference count and clear the enabled
706*4882a593Smuzhiyun 		 * bitmask when the last listener on an event goes away.
707*4882a593Smuzhiyun 		 */
708*4882a593Smuzhiyun 		if (--engine->pmu.enable_count[sample] == 0)
709*4882a593Smuzhiyun 			engine->pmu.enable &= ~BIT(sample);
710*4882a593Smuzhiyun 	}
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	GEM_BUG_ON(bit >= ARRAY_SIZE(pmu->enable_count));
713*4882a593Smuzhiyun 	GEM_BUG_ON(pmu->enable_count[bit] == 0);
714*4882a593Smuzhiyun 	/*
715*4882a593Smuzhiyun 	 * Decrement the reference count and clear the enabled
716*4882a593Smuzhiyun 	 * bitmask when the last listener on an event goes away.
717*4882a593Smuzhiyun 	 */
718*4882a593Smuzhiyun 	if (--pmu->enable_count[bit] == 0) {
719*4882a593Smuzhiyun 		pmu->enable &= ~BIT_ULL(bit);
720*4882a593Smuzhiyun 		pmu->timer_enabled &= pmu_needs_timer(pmu, true);
721*4882a593Smuzhiyun 	}
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pmu->lock, flags);
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
i915_pmu_event_start(struct perf_event * event,int flags)726*4882a593Smuzhiyun static void i915_pmu_event_start(struct perf_event *event, int flags)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun 	i915_pmu_enable(event);
729*4882a593Smuzhiyun 	event->hw.state = 0;
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun 
i915_pmu_event_stop(struct perf_event * event,int flags)732*4882a593Smuzhiyun static void i915_pmu_event_stop(struct perf_event *event, int flags)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun 	if (flags & PERF_EF_UPDATE)
735*4882a593Smuzhiyun 		i915_pmu_event_read(event);
736*4882a593Smuzhiyun 	i915_pmu_disable(event);
737*4882a593Smuzhiyun 	event->hw.state = PERF_HES_STOPPED;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun 
i915_pmu_event_add(struct perf_event * event,int flags)740*4882a593Smuzhiyun static int i915_pmu_event_add(struct perf_event *event, int flags)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun 	if (flags & PERF_EF_START)
743*4882a593Smuzhiyun 		i915_pmu_event_start(event, flags);
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	return 0;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun 
i915_pmu_event_del(struct perf_event * event,int flags)748*4882a593Smuzhiyun static void i915_pmu_event_del(struct perf_event *event, int flags)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun 	i915_pmu_event_stop(event, PERF_EF_UPDATE);
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun 
i915_pmu_event_event_idx(struct perf_event * event)753*4882a593Smuzhiyun static int i915_pmu_event_event_idx(struct perf_event *event)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun 	return 0;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun struct i915_str_attribute {
759*4882a593Smuzhiyun 	struct device_attribute attr;
760*4882a593Smuzhiyun 	const char *str;
761*4882a593Smuzhiyun };
762*4882a593Smuzhiyun 
i915_pmu_format_show(struct device * dev,struct device_attribute * attr,char * buf)763*4882a593Smuzhiyun static ssize_t i915_pmu_format_show(struct device *dev,
764*4882a593Smuzhiyun 				    struct device_attribute *attr, char *buf)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun 	struct i915_str_attribute *eattr;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	eattr = container_of(attr, struct i915_str_attribute, attr);
769*4882a593Smuzhiyun 	return sprintf(buf, "%s\n", eattr->str);
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun #define I915_PMU_FORMAT_ATTR(_name, _config) \
773*4882a593Smuzhiyun 	(&((struct i915_str_attribute[]) { \
774*4882a593Smuzhiyun 		{ .attr = __ATTR(_name, 0444, i915_pmu_format_show, NULL), \
775*4882a593Smuzhiyun 		  .str = _config, } \
776*4882a593Smuzhiyun 	})[0].attr.attr)
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun static struct attribute *i915_pmu_format_attrs[] = {
779*4882a593Smuzhiyun 	I915_PMU_FORMAT_ATTR(i915_eventid, "config:0-20"),
780*4882a593Smuzhiyun 	NULL,
781*4882a593Smuzhiyun };
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun static const struct attribute_group i915_pmu_format_attr_group = {
784*4882a593Smuzhiyun 	.name = "format",
785*4882a593Smuzhiyun 	.attrs = i915_pmu_format_attrs,
786*4882a593Smuzhiyun };
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun struct i915_ext_attribute {
789*4882a593Smuzhiyun 	struct device_attribute attr;
790*4882a593Smuzhiyun 	unsigned long val;
791*4882a593Smuzhiyun };
792*4882a593Smuzhiyun 
i915_pmu_event_show(struct device * dev,struct device_attribute * attr,char * buf)793*4882a593Smuzhiyun static ssize_t i915_pmu_event_show(struct device *dev,
794*4882a593Smuzhiyun 				   struct device_attribute *attr, char *buf)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	struct i915_ext_attribute *eattr;
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	eattr = container_of(attr, struct i915_ext_attribute, attr);
799*4882a593Smuzhiyun 	return sprintf(buf, "config=0x%lx\n", eattr->val);
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun static ssize_t
i915_pmu_get_attr_cpumask(struct device * dev,struct device_attribute * attr,char * buf)803*4882a593Smuzhiyun i915_pmu_get_attr_cpumask(struct device *dev,
804*4882a593Smuzhiyun 			  struct device_attribute *attr,
805*4882a593Smuzhiyun 			  char *buf)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun 	return cpumap_print_to_pagebuf(true, buf, &i915_pmu_cpumask);
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun static DEVICE_ATTR(cpumask, 0444, i915_pmu_get_attr_cpumask, NULL);
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun static struct attribute *i915_cpumask_attrs[] = {
813*4882a593Smuzhiyun 	&dev_attr_cpumask.attr,
814*4882a593Smuzhiyun 	NULL,
815*4882a593Smuzhiyun };
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun static const struct attribute_group i915_pmu_cpumask_attr_group = {
818*4882a593Smuzhiyun 	.attrs = i915_cpumask_attrs,
819*4882a593Smuzhiyun };
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun #define __event(__config, __name, __unit) \
822*4882a593Smuzhiyun { \
823*4882a593Smuzhiyun 	.config = (__config), \
824*4882a593Smuzhiyun 	.name = (__name), \
825*4882a593Smuzhiyun 	.unit = (__unit), \
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun #define __engine_event(__sample, __name) \
829*4882a593Smuzhiyun { \
830*4882a593Smuzhiyun 	.sample = (__sample), \
831*4882a593Smuzhiyun 	.name = (__name), \
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun static struct i915_ext_attribute *
add_i915_attr(struct i915_ext_attribute * attr,const char * name,u64 config)835*4882a593Smuzhiyun add_i915_attr(struct i915_ext_attribute *attr, const char *name, u64 config)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun 	sysfs_attr_init(&attr->attr.attr);
838*4882a593Smuzhiyun 	attr->attr.attr.name = name;
839*4882a593Smuzhiyun 	attr->attr.attr.mode = 0444;
840*4882a593Smuzhiyun 	attr->attr.show = i915_pmu_event_show;
841*4882a593Smuzhiyun 	attr->val = config;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	return ++attr;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun static struct perf_pmu_events_attr *
add_pmu_attr(struct perf_pmu_events_attr * attr,const char * name,const char * str)847*4882a593Smuzhiyun add_pmu_attr(struct perf_pmu_events_attr *attr, const char *name,
848*4882a593Smuzhiyun 	     const char *str)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	sysfs_attr_init(&attr->attr.attr);
851*4882a593Smuzhiyun 	attr->attr.attr.name = name;
852*4882a593Smuzhiyun 	attr->attr.attr.mode = 0444;
853*4882a593Smuzhiyun 	attr->attr.show = perf_event_sysfs_show;
854*4882a593Smuzhiyun 	attr->event_str = str;
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	return ++attr;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun static struct attribute **
create_event_attributes(struct i915_pmu * pmu)860*4882a593Smuzhiyun create_event_attributes(struct i915_pmu *pmu)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
863*4882a593Smuzhiyun 	static const struct {
864*4882a593Smuzhiyun 		u64 config;
865*4882a593Smuzhiyun 		const char *name;
866*4882a593Smuzhiyun 		const char *unit;
867*4882a593Smuzhiyun 	} events[] = {
868*4882a593Smuzhiyun 		__event(I915_PMU_ACTUAL_FREQUENCY, "actual-frequency", "M"),
869*4882a593Smuzhiyun 		__event(I915_PMU_REQUESTED_FREQUENCY, "requested-frequency", "M"),
870*4882a593Smuzhiyun 		__event(I915_PMU_INTERRUPTS, "interrupts", NULL),
871*4882a593Smuzhiyun 		__event(I915_PMU_RC6_RESIDENCY, "rc6-residency", "ns"),
872*4882a593Smuzhiyun 	};
873*4882a593Smuzhiyun 	static const struct {
874*4882a593Smuzhiyun 		enum drm_i915_pmu_engine_sample sample;
875*4882a593Smuzhiyun 		char *name;
876*4882a593Smuzhiyun 	} engine_events[] = {
877*4882a593Smuzhiyun 		__engine_event(I915_SAMPLE_BUSY, "busy"),
878*4882a593Smuzhiyun 		__engine_event(I915_SAMPLE_SEMA, "sema"),
879*4882a593Smuzhiyun 		__engine_event(I915_SAMPLE_WAIT, "wait"),
880*4882a593Smuzhiyun 	};
881*4882a593Smuzhiyun 	unsigned int count = 0;
882*4882a593Smuzhiyun 	struct perf_pmu_events_attr *pmu_attr = NULL, *pmu_iter;
883*4882a593Smuzhiyun 	struct i915_ext_attribute *i915_attr = NULL, *i915_iter;
884*4882a593Smuzhiyun 	struct attribute **attr = NULL, **attr_iter;
885*4882a593Smuzhiyun 	struct intel_engine_cs *engine;
886*4882a593Smuzhiyun 	unsigned int i;
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	/* Count how many counters we will be exposing. */
889*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(events); i++) {
890*4882a593Smuzhiyun 		if (!config_status(i915, events[i].config))
891*4882a593Smuzhiyun 			count++;
892*4882a593Smuzhiyun 	}
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	for_each_uabi_engine(engine, i915) {
895*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
896*4882a593Smuzhiyun 			if (!engine_event_status(engine,
897*4882a593Smuzhiyun 						 engine_events[i].sample))
898*4882a593Smuzhiyun 				count++;
899*4882a593Smuzhiyun 		}
900*4882a593Smuzhiyun 	}
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	/* Allocate attribute objects and table. */
903*4882a593Smuzhiyun 	i915_attr = kcalloc(count, sizeof(*i915_attr), GFP_KERNEL);
904*4882a593Smuzhiyun 	if (!i915_attr)
905*4882a593Smuzhiyun 		goto err_alloc;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	pmu_attr = kcalloc(count, sizeof(*pmu_attr), GFP_KERNEL);
908*4882a593Smuzhiyun 	if (!pmu_attr)
909*4882a593Smuzhiyun 		goto err_alloc;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	/* Max one pointer of each attribute type plus a termination entry. */
912*4882a593Smuzhiyun 	attr = kcalloc(count * 2 + 1, sizeof(*attr), GFP_KERNEL);
913*4882a593Smuzhiyun 	if (!attr)
914*4882a593Smuzhiyun 		goto err_alloc;
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	i915_iter = i915_attr;
917*4882a593Smuzhiyun 	pmu_iter = pmu_attr;
918*4882a593Smuzhiyun 	attr_iter = attr;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	/* Initialize supported non-engine counters. */
921*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(events); i++) {
922*4882a593Smuzhiyun 		char *str;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 		if (config_status(i915, events[i].config))
925*4882a593Smuzhiyun 			continue;
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 		str = kstrdup(events[i].name, GFP_KERNEL);
928*4882a593Smuzhiyun 		if (!str)
929*4882a593Smuzhiyun 			goto err;
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 		*attr_iter++ = &i915_iter->attr.attr;
932*4882a593Smuzhiyun 		i915_iter = add_i915_attr(i915_iter, str, events[i].config);
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 		if (events[i].unit) {
935*4882a593Smuzhiyun 			str = kasprintf(GFP_KERNEL, "%s.unit", events[i].name);
936*4882a593Smuzhiyun 			if (!str)
937*4882a593Smuzhiyun 				goto err;
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 			*attr_iter++ = &pmu_iter->attr.attr;
940*4882a593Smuzhiyun 			pmu_iter = add_pmu_attr(pmu_iter, str, events[i].unit);
941*4882a593Smuzhiyun 		}
942*4882a593Smuzhiyun 	}
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	/* Initialize supported engine counters. */
945*4882a593Smuzhiyun 	for_each_uabi_engine(engine, i915) {
946*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(engine_events); i++) {
947*4882a593Smuzhiyun 			char *str;
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 			if (engine_event_status(engine,
950*4882a593Smuzhiyun 						engine_events[i].sample))
951*4882a593Smuzhiyun 				continue;
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 			str = kasprintf(GFP_KERNEL, "%s-%s",
954*4882a593Smuzhiyun 					engine->name, engine_events[i].name);
955*4882a593Smuzhiyun 			if (!str)
956*4882a593Smuzhiyun 				goto err;
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 			*attr_iter++ = &i915_iter->attr.attr;
959*4882a593Smuzhiyun 			i915_iter =
960*4882a593Smuzhiyun 				add_i915_attr(i915_iter, str,
961*4882a593Smuzhiyun 					      __I915_PMU_ENGINE(engine->uabi_class,
962*4882a593Smuzhiyun 								engine->uabi_instance,
963*4882a593Smuzhiyun 								engine_events[i].sample));
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 			str = kasprintf(GFP_KERNEL, "%s-%s.unit",
966*4882a593Smuzhiyun 					engine->name, engine_events[i].name);
967*4882a593Smuzhiyun 			if (!str)
968*4882a593Smuzhiyun 				goto err;
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 			*attr_iter++ = &pmu_iter->attr.attr;
971*4882a593Smuzhiyun 			pmu_iter = add_pmu_attr(pmu_iter, str, "ns");
972*4882a593Smuzhiyun 		}
973*4882a593Smuzhiyun 	}
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	pmu->i915_attr = i915_attr;
976*4882a593Smuzhiyun 	pmu->pmu_attr = pmu_attr;
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	return attr;
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun err:;
981*4882a593Smuzhiyun 	for (attr_iter = attr; *attr_iter; attr_iter++)
982*4882a593Smuzhiyun 		kfree((*attr_iter)->name);
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun err_alloc:
985*4882a593Smuzhiyun 	kfree(attr);
986*4882a593Smuzhiyun 	kfree(i915_attr);
987*4882a593Smuzhiyun 	kfree(pmu_attr);
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	return NULL;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun 
free_event_attributes(struct i915_pmu * pmu)992*4882a593Smuzhiyun static void free_event_attributes(struct i915_pmu *pmu)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun 	struct attribute **attr_iter = pmu->events_attr_group.attrs;
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	for (; *attr_iter; attr_iter++)
997*4882a593Smuzhiyun 		kfree((*attr_iter)->name);
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	kfree(pmu->events_attr_group.attrs);
1000*4882a593Smuzhiyun 	kfree(pmu->i915_attr);
1001*4882a593Smuzhiyun 	kfree(pmu->pmu_attr);
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	pmu->events_attr_group.attrs = NULL;
1004*4882a593Smuzhiyun 	pmu->i915_attr = NULL;
1005*4882a593Smuzhiyun 	pmu->pmu_attr = NULL;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun 
i915_pmu_cpu_online(unsigned int cpu,struct hlist_node * node)1008*4882a593Smuzhiyun static int i915_pmu_cpu_online(unsigned int cpu, struct hlist_node *node)
1009*4882a593Smuzhiyun {
1010*4882a593Smuzhiyun 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), cpuhp.node);
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	GEM_BUG_ON(!pmu->base.event_init);
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	/* Select the first online CPU as a designated reader. */
1015*4882a593Smuzhiyun 	if (!cpumask_weight(&i915_pmu_cpumask))
1016*4882a593Smuzhiyun 		cpumask_set_cpu(cpu, &i915_pmu_cpumask);
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	return 0;
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun 
i915_pmu_cpu_offline(unsigned int cpu,struct hlist_node * node)1021*4882a593Smuzhiyun static int i915_pmu_cpu_offline(unsigned int cpu, struct hlist_node *node)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun 	struct i915_pmu *pmu = hlist_entry_safe(node, typeof(*pmu), cpuhp.node);
1024*4882a593Smuzhiyun 	unsigned int target;
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	GEM_BUG_ON(!pmu->base.event_init);
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	if (cpumask_test_and_clear_cpu(cpu, &i915_pmu_cpumask)) {
1029*4882a593Smuzhiyun 		target = cpumask_any_but(topology_sibling_cpumask(cpu), cpu);
1030*4882a593Smuzhiyun 		/* Migrate events if there is a valid target */
1031*4882a593Smuzhiyun 		if (target < nr_cpu_ids) {
1032*4882a593Smuzhiyun 			cpumask_set_cpu(target, &i915_pmu_cpumask);
1033*4882a593Smuzhiyun 			perf_pmu_migrate_context(&pmu->base, cpu, target);
1034*4882a593Smuzhiyun 		}
1035*4882a593Smuzhiyun 	}
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	return 0;
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun 
i915_pmu_register_cpuhp_state(struct i915_pmu * pmu)1040*4882a593Smuzhiyun static int i915_pmu_register_cpuhp_state(struct i915_pmu *pmu)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun 	enum cpuhp_state slot;
1043*4882a593Smuzhiyun 	int ret;
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
1046*4882a593Smuzhiyun 				      "perf/x86/intel/i915:online",
1047*4882a593Smuzhiyun 				      i915_pmu_cpu_online,
1048*4882a593Smuzhiyun 				      i915_pmu_cpu_offline);
1049*4882a593Smuzhiyun 	if (ret < 0)
1050*4882a593Smuzhiyun 		return ret;
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	slot = ret;
1053*4882a593Smuzhiyun 	ret = cpuhp_state_add_instance(slot, &pmu->cpuhp.node);
1054*4882a593Smuzhiyun 	if (ret) {
1055*4882a593Smuzhiyun 		cpuhp_remove_multi_state(slot);
1056*4882a593Smuzhiyun 		return ret;
1057*4882a593Smuzhiyun 	}
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	pmu->cpuhp.slot = slot;
1060*4882a593Smuzhiyun 	return 0;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun 
i915_pmu_unregister_cpuhp_state(struct i915_pmu * pmu)1063*4882a593Smuzhiyun static void i915_pmu_unregister_cpuhp_state(struct i915_pmu *pmu)
1064*4882a593Smuzhiyun {
1065*4882a593Smuzhiyun 	struct drm_i915_private *i915 = container_of(pmu, typeof(*i915), pmu);
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	drm_WARN_ON(&i915->drm, pmu->cpuhp.slot == CPUHP_INVALID);
1068*4882a593Smuzhiyun 	drm_WARN_ON(&i915->drm, cpuhp_state_remove_instance(pmu->cpuhp.slot, &pmu->cpuhp.node));
1069*4882a593Smuzhiyun 	cpuhp_remove_multi_state(pmu->cpuhp.slot);
1070*4882a593Smuzhiyun 	pmu->cpuhp.slot = CPUHP_INVALID;
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun 
is_igp(struct drm_i915_private * i915)1073*4882a593Smuzhiyun static bool is_igp(struct drm_i915_private *i915)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun 	struct pci_dev *pdev = i915->drm.pdev;
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	/* IGP is 0000:00:02.0 */
1078*4882a593Smuzhiyun 	return pci_domain_nr(pdev->bus) == 0 &&
1079*4882a593Smuzhiyun 	       pdev->bus->number == 0 &&
1080*4882a593Smuzhiyun 	       PCI_SLOT(pdev->devfn) == 2 &&
1081*4882a593Smuzhiyun 	       PCI_FUNC(pdev->devfn) == 0;
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun 
i915_pmu_register(struct drm_i915_private * i915)1084*4882a593Smuzhiyun void i915_pmu_register(struct drm_i915_private *i915)
1085*4882a593Smuzhiyun {
1086*4882a593Smuzhiyun 	struct i915_pmu *pmu = &i915->pmu;
1087*4882a593Smuzhiyun 	const struct attribute_group *attr_groups[] = {
1088*4882a593Smuzhiyun 		&i915_pmu_format_attr_group,
1089*4882a593Smuzhiyun 		&pmu->events_attr_group,
1090*4882a593Smuzhiyun 		&i915_pmu_cpumask_attr_group,
1091*4882a593Smuzhiyun 		NULL
1092*4882a593Smuzhiyun 	};
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	int ret = -ENOMEM;
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	if (INTEL_GEN(i915) <= 2) {
1097*4882a593Smuzhiyun 		drm_info(&i915->drm, "PMU not supported for this GPU.");
1098*4882a593Smuzhiyun 		return;
1099*4882a593Smuzhiyun 	}
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	spin_lock_init(&pmu->lock);
1102*4882a593Smuzhiyun 	hrtimer_init(&pmu->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1103*4882a593Smuzhiyun 	pmu->timer.function = i915_sample;
1104*4882a593Smuzhiyun 	pmu->cpuhp.slot = CPUHP_INVALID;
1105*4882a593Smuzhiyun 	init_rc6(pmu);
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	if (!is_igp(i915)) {
1108*4882a593Smuzhiyun 		pmu->name = kasprintf(GFP_KERNEL,
1109*4882a593Smuzhiyun 				      "i915_%s",
1110*4882a593Smuzhiyun 				      dev_name(i915->drm.dev));
1111*4882a593Smuzhiyun 		if (pmu->name) {
1112*4882a593Smuzhiyun 			/* tools/perf reserves colons as special. */
1113*4882a593Smuzhiyun 			strreplace((char *)pmu->name, ':', '_');
1114*4882a593Smuzhiyun 		}
1115*4882a593Smuzhiyun 	} else {
1116*4882a593Smuzhiyun 		pmu->name = "i915";
1117*4882a593Smuzhiyun 	}
1118*4882a593Smuzhiyun 	if (!pmu->name)
1119*4882a593Smuzhiyun 		goto err;
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	pmu->events_attr_group.name = "events";
1122*4882a593Smuzhiyun 	pmu->events_attr_group.attrs = create_event_attributes(pmu);
1123*4882a593Smuzhiyun 	if (!pmu->events_attr_group.attrs)
1124*4882a593Smuzhiyun 		goto err_name;
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	pmu->base.attr_groups = kmemdup(attr_groups, sizeof(attr_groups),
1127*4882a593Smuzhiyun 					GFP_KERNEL);
1128*4882a593Smuzhiyun 	if (!pmu->base.attr_groups)
1129*4882a593Smuzhiyun 		goto err_attr;
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	pmu->base.module	= THIS_MODULE;
1132*4882a593Smuzhiyun 	pmu->base.task_ctx_nr	= perf_invalid_context;
1133*4882a593Smuzhiyun 	pmu->base.event_init	= i915_pmu_event_init;
1134*4882a593Smuzhiyun 	pmu->base.add		= i915_pmu_event_add;
1135*4882a593Smuzhiyun 	pmu->base.del		= i915_pmu_event_del;
1136*4882a593Smuzhiyun 	pmu->base.start		= i915_pmu_event_start;
1137*4882a593Smuzhiyun 	pmu->base.stop		= i915_pmu_event_stop;
1138*4882a593Smuzhiyun 	pmu->base.read		= i915_pmu_event_read;
1139*4882a593Smuzhiyun 	pmu->base.event_idx	= i915_pmu_event_event_idx;
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	ret = perf_pmu_register(&pmu->base, pmu->name, -1);
1142*4882a593Smuzhiyun 	if (ret)
1143*4882a593Smuzhiyun 		goto err_groups;
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	ret = i915_pmu_register_cpuhp_state(pmu);
1146*4882a593Smuzhiyun 	if (ret)
1147*4882a593Smuzhiyun 		goto err_unreg;
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	return;
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun err_unreg:
1152*4882a593Smuzhiyun 	perf_pmu_unregister(&pmu->base);
1153*4882a593Smuzhiyun err_groups:
1154*4882a593Smuzhiyun 	kfree(pmu->base.attr_groups);
1155*4882a593Smuzhiyun err_attr:
1156*4882a593Smuzhiyun 	pmu->base.event_init = NULL;
1157*4882a593Smuzhiyun 	free_event_attributes(pmu);
1158*4882a593Smuzhiyun err_name:
1159*4882a593Smuzhiyun 	if (!is_igp(i915))
1160*4882a593Smuzhiyun 		kfree(pmu->name);
1161*4882a593Smuzhiyun err:
1162*4882a593Smuzhiyun 	drm_notice(&i915->drm, "Failed to register PMU!\n");
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun 
i915_pmu_unregister(struct drm_i915_private * i915)1165*4882a593Smuzhiyun void i915_pmu_unregister(struct drm_i915_private *i915)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun 	struct i915_pmu *pmu = &i915->pmu;
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	if (!pmu->base.event_init)
1170*4882a593Smuzhiyun 		return;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	drm_WARN_ON(&i915->drm, pmu->enable);
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	hrtimer_cancel(&pmu->timer);
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	i915_pmu_unregister_cpuhp_state(pmu);
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	perf_pmu_unregister(&pmu->base);
1179*4882a593Smuzhiyun 	pmu->base.event_init = NULL;
1180*4882a593Smuzhiyun 	kfree(pmu->base.attr_groups);
1181*4882a593Smuzhiyun 	if (!is_igp(i915))
1182*4882a593Smuzhiyun 		kfree(pmu->name);
1183*4882a593Smuzhiyun 	free_event_attributes(pmu);
1184*4882a593Smuzhiyun }
1185