1*4882a593Smuzhiyun /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2*4882a593Smuzhiyun */
3*4882a593Smuzhiyun /*
4*4882a593Smuzhiyun * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5*4882a593Smuzhiyun * All Rights Reserved.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
8*4882a593Smuzhiyun * copy of this software and associated documentation files (the
9*4882a593Smuzhiyun * "Software"), to deal in the Software without restriction, including
10*4882a593Smuzhiyun * without limitation the rights to use, copy, modify, merge, publish,
11*4882a593Smuzhiyun * distribute, sub license, and/or sell copies of the Software, and to
12*4882a593Smuzhiyun * permit persons to whom the Software is furnished to do so, subject to
13*4882a593Smuzhiyun * the following conditions:
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the
16*4882a593Smuzhiyun * next paragraph) shall be included in all copies or substantial portions
17*4882a593Smuzhiyun * of the Software.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20*4882a593Smuzhiyun * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22*4882a593Smuzhiyun * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23*4882a593Smuzhiyun * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24*4882a593Smuzhiyun * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25*4882a593Smuzhiyun * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26*4882a593Smuzhiyun *
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include <linux/circ_buf.h>
32*4882a593Smuzhiyun #include <linux/slab.h>
33*4882a593Smuzhiyun #include <linux/sysrq.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include <drm/drm_drv.h>
36*4882a593Smuzhiyun #include <drm/drm_irq.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include "display/intel_display_types.h"
39*4882a593Smuzhiyun #include "display/intel_fifo_underrun.h"
40*4882a593Smuzhiyun #include "display/intel_hotplug.h"
41*4882a593Smuzhiyun #include "display/intel_lpe_audio.h"
42*4882a593Smuzhiyun #include "display/intel_psr.h"
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #include "gt/intel_breadcrumbs.h"
45*4882a593Smuzhiyun #include "gt/intel_gt.h"
46*4882a593Smuzhiyun #include "gt/intel_gt_irq.h"
47*4882a593Smuzhiyun #include "gt/intel_gt_pm_irq.h"
48*4882a593Smuzhiyun #include "gt/intel_rps.h"
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #include "i915_drv.h"
51*4882a593Smuzhiyun #include "i915_irq.h"
52*4882a593Smuzhiyun #include "i915_trace.h"
53*4882a593Smuzhiyun #include "intel_pm.h"
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /**
56*4882a593Smuzhiyun * DOC: interrupt handling
57*4882a593Smuzhiyun *
58*4882a593Smuzhiyun * These functions provide the basic support for enabling and disabling the
59*4882a593Smuzhiyun * interrupt handling support. There's a lot more functionality in i915_irq.c
60*4882a593Smuzhiyun * and related files, but that will be described in separate chapters.
61*4882a593Smuzhiyun */
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static const u32 hpd_ilk[HPD_NUM_PINS] = {
66*4882a593Smuzhiyun [HPD_PORT_A] = DE_DP_A_HOTPLUG,
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun static const u32 hpd_ivb[HPD_NUM_PINS] = {
70*4882a593Smuzhiyun [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static const u32 hpd_bdw[HPD_NUM_PINS] = {
74*4882a593Smuzhiyun [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static const u32 hpd_ibx[HPD_NUM_PINS] = {
78*4882a593Smuzhiyun [HPD_CRT] = SDE_CRT_HOTPLUG,
79*4882a593Smuzhiyun [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
80*4882a593Smuzhiyun [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
81*4882a593Smuzhiyun [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
82*4882a593Smuzhiyun [HPD_PORT_D] = SDE_PORTD_HOTPLUG,
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static const u32 hpd_cpt[HPD_NUM_PINS] = {
86*4882a593Smuzhiyun [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
87*4882a593Smuzhiyun [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
88*4882a593Smuzhiyun [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
89*4882a593Smuzhiyun [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
90*4882a593Smuzhiyun [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun static const u32 hpd_spt[HPD_NUM_PINS] = {
94*4882a593Smuzhiyun [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
95*4882a593Smuzhiyun [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
96*4882a593Smuzhiyun [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
97*4882a593Smuzhiyun [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
98*4882a593Smuzhiyun [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT,
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
102*4882a593Smuzhiyun [HPD_CRT] = CRT_HOTPLUG_INT_EN,
103*4882a593Smuzhiyun [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
104*4882a593Smuzhiyun [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
105*4882a593Smuzhiyun [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
106*4882a593Smuzhiyun [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
107*4882a593Smuzhiyun [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
111*4882a593Smuzhiyun [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
112*4882a593Smuzhiyun [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
113*4882a593Smuzhiyun [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
114*4882a593Smuzhiyun [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
115*4882a593Smuzhiyun [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
116*4882a593Smuzhiyun [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static const u32 hpd_status_i915[HPD_NUM_PINS] = {
120*4882a593Smuzhiyun [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
121*4882a593Smuzhiyun [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
122*4882a593Smuzhiyun [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
123*4882a593Smuzhiyun [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
124*4882a593Smuzhiyun [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
125*4882a593Smuzhiyun [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static const u32 hpd_bxt[HPD_NUM_PINS] = {
129*4882a593Smuzhiyun [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
130*4882a593Smuzhiyun [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
131*4882a593Smuzhiyun [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC,
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun static const u32 hpd_gen11[HPD_NUM_PINS] = {
135*4882a593Smuzhiyun [HPD_PORT_TC1] = GEN11_TC_HOTPLUG(PORT_TC1) | GEN11_TBT_HOTPLUG(PORT_TC1),
136*4882a593Smuzhiyun [HPD_PORT_TC2] = GEN11_TC_HOTPLUG(PORT_TC2) | GEN11_TBT_HOTPLUG(PORT_TC2),
137*4882a593Smuzhiyun [HPD_PORT_TC3] = GEN11_TC_HOTPLUG(PORT_TC3) | GEN11_TBT_HOTPLUG(PORT_TC3),
138*4882a593Smuzhiyun [HPD_PORT_TC4] = GEN11_TC_HOTPLUG(PORT_TC4) | GEN11_TBT_HOTPLUG(PORT_TC4),
139*4882a593Smuzhiyun [HPD_PORT_TC5] = GEN11_TC_HOTPLUG(PORT_TC5) | GEN11_TBT_HOTPLUG(PORT_TC5),
140*4882a593Smuzhiyun [HPD_PORT_TC6] = GEN11_TC_HOTPLUG(PORT_TC6) | GEN11_TBT_HOTPLUG(PORT_TC6),
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun static const u32 hpd_icp[HPD_NUM_PINS] = {
144*4882a593Smuzhiyun [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A),
145*4882a593Smuzhiyun [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B),
146*4882a593Smuzhiyun [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(PORT_C),
147*4882a593Smuzhiyun [HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(PORT_TC1),
148*4882a593Smuzhiyun [HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(PORT_TC2),
149*4882a593Smuzhiyun [HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(PORT_TC3),
150*4882a593Smuzhiyun [HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(PORT_TC4),
151*4882a593Smuzhiyun [HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(PORT_TC5),
152*4882a593Smuzhiyun [HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(PORT_TC6),
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun
intel_hpd_init_pins(struct drm_i915_private * dev_priv)155*4882a593Smuzhiyun static void intel_hpd_init_pins(struct drm_i915_private *dev_priv)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun struct i915_hotplug *hpd = &dev_priv->hotplug;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if (HAS_GMCH(dev_priv)) {
160*4882a593Smuzhiyun if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
161*4882a593Smuzhiyun IS_CHERRYVIEW(dev_priv))
162*4882a593Smuzhiyun hpd->hpd = hpd_status_g4x;
163*4882a593Smuzhiyun else
164*4882a593Smuzhiyun hpd->hpd = hpd_status_i915;
165*4882a593Smuzhiyun return;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 11)
169*4882a593Smuzhiyun hpd->hpd = hpd_gen11;
170*4882a593Smuzhiyun else if (IS_GEN9_LP(dev_priv))
171*4882a593Smuzhiyun hpd->hpd = hpd_bxt;
172*4882a593Smuzhiyun else if (INTEL_GEN(dev_priv) >= 8)
173*4882a593Smuzhiyun hpd->hpd = hpd_bdw;
174*4882a593Smuzhiyun else if (INTEL_GEN(dev_priv) >= 7)
175*4882a593Smuzhiyun hpd->hpd = hpd_ivb;
176*4882a593Smuzhiyun else
177*4882a593Smuzhiyun hpd->hpd = hpd_ilk;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun if (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv))
180*4882a593Smuzhiyun return;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun if (HAS_PCH_TGP(dev_priv) || HAS_PCH_JSP(dev_priv) ||
183*4882a593Smuzhiyun HAS_PCH_ICP(dev_priv) || HAS_PCH_MCC(dev_priv))
184*4882a593Smuzhiyun hpd->pch_hpd = hpd_icp;
185*4882a593Smuzhiyun else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv))
186*4882a593Smuzhiyun hpd->pch_hpd = hpd_spt;
187*4882a593Smuzhiyun else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv))
188*4882a593Smuzhiyun hpd->pch_hpd = hpd_cpt;
189*4882a593Smuzhiyun else if (HAS_PCH_IBX(dev_priv))
190*4882a593Smuzhiyun hpd->pch_hpd = hpd_ibx;
191*4882a593Smuzhiyun else
192*4882a593Smuzhiyun MISSING_CASE(INTEL_PCH_TYPE(dev_priv));
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun static void
intel_handle_vblank(struct drm_i915_private * dev_priv,enum pipe pipe)196*4882a593Smuzhiyun intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun drm_crtc_handle_vblank(&crtc->base);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
gen3_irq_reset(struct intel_uncore * uncore,i915_reg_t imr,i915_reg_t iir,i915_reg_t ier)203*4882a593Smuzhiyun void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
204*4882a593Smuzhiyun i915_reg_t iir, i915_reg_t ier)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun intel_uncore_write(uncore, imr, 0xffffffff);
207*4882a593Smuzhiyun intel_uncore_posting_read(uncore, imr);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun intel_uncore_write(uncore, ier, 0);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* IIR can theoretically queue up two events. Be paranoid. */
212*4882a593Smuzhiyun intel_uncore_write(uncore, iir, 0xffffffff);
213*4882a593Smuzhiyun intel_uncore_posting_read(uncore, iir);
214*4882a593Smuzhiyun intel_uncore_write(uncore, iir, 0xffffffff);
215*4882a593Smuzhiyun intel_uncore_posting_read(uncore, iir);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
gen2_irq_reset(struct intel_uncore * uncore)218*4882a593Smuzhiyun void gen2_irq_reset(struct intel_uncore *uncore)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
221*4882a593Smuzhiyun intel_uncore_posting_read16(uncore, GEN2_IMR);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun intel_uncore_write16(uncore, GEN2_IER, 0);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* IIR can theoretically queue up two events. Be paranoid. */
226*4882a593Smuzhiyun intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
227*4882a593Smuzhiyun intel_uncore_posting_read16(uncore, GEN2_IIR);
228*4882a593Smuzhiyun intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
229*4882a593Smuzhiyun intel_uncore_posting_read16(uncore, GEN2_IIR);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /*
233*4882a593Smuzhiyun * We should clear IMR at preinstall/uninstall, and just check at postinstall.
234*4882a593Smuzhiyun */
gen3_assert_iir_is_zero(struct intel_uncore * uncore,i915_reg_t reg)235*4882a593Smuzhiyun static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun u32 val = intel_uncore_read(uncore, reg);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (val == 0)
240*4882a593Smuzhiyun return;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun drm_WARN(&uncore->i915->drm, 1,
243*4882a593Smuzhiyun "Interrupt register 0x%x is not zero: 0x%08x\n",
244*4882a593Smuzhiyun i915_mmio_reg_offset(reg), val);
245*4882a593Smuzhiyun intel_uncore_write(uncore, reg, 0xffffffff);
246*4882a593Smuzhiyun intel_uncore_posting_read(uncore, reg);
247*4882a593Smuzhiyun intel_uncore_write(uncore, reg, 0xffffffff);
248*4882a593Smuzhiyun intel_uncore_posting_read(uncore, reg);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
gen2_assert_iir_is_zero(struct intel_uncore * uncore)251*4882a593Smuzhiyun static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun u16 val = intel_uncore_read16(uncore, GEN2_IIR);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun if (val == 0)
256*4882a593Smuzhiyun return;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun drm_WARN(&uncore->i915->drm, 1,
259*4882a593Smuzhiyun "Interrupt register 0x%x is not zero: 0x%08x\n",
260*4882a593Smuzhiyun i915_mmio_reg_offset(GEN2_IIR), val);
261*4882a593Smuzhiyun intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
262*4882a593Smuzhiyun intel_uncore_posting_read16(uncore, GEN2_IIR);
263*4882a593Smuzhiyun intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
264*4882a593Smuzhiyun intel_uncore_posting_read16(uncore, GEN2_IIR);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
gen3_irq_init(struct intel_uncore * uncore,i915_reg_t imr,u32 imr_val,i915_reg_t ier,u32 ier_val,i915_reg_t iir)267*4882a593Smuzhiyun void gen3_irq_init(struct intel_uncore *uncore,
268*4882a593Smuzhiyun i915_reg_t imr, u32 imr_val,
269*4882a593Smuzhiyun i915_reg_t ier, u32 ier_val,
270*4882a593Smuzhiyun i915_reg_t iir)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun gen3_assert_iir_is_zero(uncore, iir);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun intel_uncore_write(uncore, ier, ier_val);
275*4882a593Smuzhiyun intel_uncore_write(uncore, imr, imr_val);
276*4882a593Smuzhiyun intel_uncore_posting_read(uncore, imr);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
gen2_irq_init(struct intel_uncore * uncore,u32 imr_val,u32 ier_val)279*4882a593Smuzhiyun void gen2_irq_init(struct intel_uncore *uncore,
280*4882a593Smuzhiyun u32 imr_val, u32 ier_val)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun gen2_assert_iir_is_zero(uncore);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun intel_uncore_write16(uncore, GEN2_IER, ier_val);
285*4882a593Smuzhiyun intel_uncore_write16(uncore, GEN2_IMR, imr_val);
286*4882a593Smuzhiyun intel_uncore_posting_read16(uncore, GEN2_IMR);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* For display hotplug interrupt */
290*4882a593Smuzhiyun static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private * dev_priv,u32 mask,u32 bits)291*4882a593Smuzhiyun i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
292*4882a593Smuzhiyun u32 mask,
293*4882a593Smuzhiyun u32 bits)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun u32 val;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun lockdep_assert_held(&dev_priv->irq_lock);
298*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, bits & ~mask);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun val = I915_READ(PORT_HOTPLUG_EN);
301*4882a593Smuzhiyun val &= ~mask;
302*4882a593Smuzhiyun val |= bits;
303*4882a593Smuzhiyun I915_WRITE(PORT_HOTPLUG_EN, val);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /**
307*4882a593Smuzhiyun * i915_hotplug_interrupt_update - update hotplug interrupt enable
308*4882a593Smuzhiyun * @dev_priv: driver private
309*4882a593Smuzhiyun * @mask: bits to update
310*4882a593Smuzhiyun * @bits: bits to enable
311*4882a593Smuzhiyun * NOTE: the HPD enable bits are modified both inside and outside
312*4882a593Smuzhiyun * of an interrupt context. To avoid that read-modify-write cycles
313*4882a593Smuzhiyun * interfer, these bits are protected by a spinlock. Since this
314*4882a593Smuzhiyun * function is usually not called from a context where the lock is
315*4882a593Smuzhiyun * held already, this function acquires the lock itself. A non-locking
316*4882a593Smuzhiyun * version is also available.
317*4882a593Smuzhiyun */
i915_hotplug_interrupt_update(struct drm_i915_private * dev_priv,u32 mask,u32 bits)318*4882a593Smuzhiyun void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
319*4882a593Smuzhiyun u32 mask,
320*4882a593Smuzhiyun u32 bits)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun spin_lock_irq(&dev_priv->irq_lock);
323*4882a593Smuzhiyun i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
324*4882a593Smuzhiyun spin_unlock_irq(&dev_priv->irq_lock);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /**
328*4882a593Smuzhiyun * ilk_update_display_irq - update DEIMR
329*4882a593Smuzhiyun * @dev_priv: driver private
330*4882a593Smuzhiyun * @interrupt_mask: mask of interrupt bits to update
331*4882a593Smuzhiyun * @enabled_irq_mask: mask of interrupt bits to enable
332*4882a593Smuzhiyun */
ilk_update_display_irq(struct drm_i915_private * dev_priv,u32 interrupt_mask,u32 enabled_irq_mask)333*4882a593Smuzhiyun void ilk_update_display_irq(struct drm_i915_private *dev_priv,
334*4882a593Smuzhiyun u32 interrupt_mask,
335*4882a593Smuzhiyun u32 enabled_irq_mask)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun u32 new_val;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun lockdep_assert_held(&dev_priv->irq_lock);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
344*4882a593Smuzhiyun return;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun new_val = dev_priv->irq_mask;
347*4882a593Smuzhiyun new_val &= ~interrupt_mask;
348*4882a593Smuzhiyun new_val |= (~enabled_irq_mask & interrupt_mask);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun if (new_val != dev_priv->irq_mask) {
351*4882a593Smuzhiyun dev_priv->irq_mask = new_val;
352*4882a593Smuzhiyun I915_WRITE(DEIMR, dev_priv->irq_mask);
353*4882a593Smuzhiyun POSTING_READ(DEIMR);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /**
358*4882a593Smuzhiyun * bdw_update_port_irq - update DE port interrupt
359*4882a593Smuzhiyun * @dev_priv: driver private
360*4882a593Smuzhiyun * @interrupt_mask: mask of interrupt bits to update
361*4882a593Smuzhiyun * @enabled_irq_mask: mask of interrupt bits to enable
362*4882a593Smuzhiyun */
bdw_update_port_irq(struct drm_i915_private * dev_priv,u32 interrupt_mask,u32 enabled_irq_mask)363*4882a593Smuzhiyun static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
364*4882a593Smuzhiyun u32 interrupt_mask,
365*4882a593Smuzhiyun u32 enabled_irq_mask)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun u32 new_val;
368*4882a593Smuzhiyun u32 old_val;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun lockdep_assert_held(&dev_priv->irq_lock);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
375*4882a593Smuzhiyun return;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun old_val = I915_READ(GEN8_DE_PORT_IMR);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun new_val = old_val;
380*4882a593Smuzhiyun new_val &= ~interrupt_mask;
381*4882a593Smuzhiyun new_val |= (~enabled_irq_mask & interrupt_mask);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun if (new_val != old_val) {
384*4882a593Smuzhiyun I915_WRITE(GEN8_DE_PORT_IMR, new_val);
385*4882a593Smuzhiyun POSTING_READ(GEN8_DE_PORT_IMR);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /**
390*4882a593Smuzhiyun * bdw_update_pipe_irq - update DE pipe interrupt
391*4882a593Smuzhiyun * @dev_priv: driver private
392*4882a593Smuzhiyun * @pipe: pipe whose interrupt to update
393*4882a593Smuzhiyun * @interrupt_mask: mask of interrupt bits to update
394*4882a593Smuzhiyun * @enabled_irq_mask: mask of interrupt bits to enable
395*4882a593Smuzhiyun */
bdw_update_pipe_irq(struct drm_i915_private * dev_priv,enum pipe pipe,u32 interrupt_mask,u32 enabled_irq_mask)396*4882a593Smuzhiyun void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
397*4882a593Smuzhiyun enum pipe pipe,
398*4882a593Smuzhiyun u32 interrupt_mask,
399*4882a593Smuzhiyun u32 enabled_irq_mask)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun u32 new_val;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun lockdep_assert_held(&dev_priv->irq_lock);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
408*4882a593Smuzhiyun return;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun new_val = dev_priv->de_irq_mask[pipe];
411*4882a593Smuzhiyun new_val &= ~interrupt_mask;
412*4882a593Smuzhiyun new_val |= (~enabled_irq_mask & interrupt_mask);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun if (new_val != dev_priv->de_irq_mask[pipe]) {
415*4882a593Smuzhiyun dev_priv->de_irq_mask[pipe] = new_val;
416*4882a593Smuzhiyun I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
417*4882a593Smuzhiyun POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /**
422*4882a593Smuzhiyun * ibx_display_interrupt_update - update SDEIMR
423*4882a593Smuzhiyun * @dev_priv: driver private
424*4882a593Smuzhiyun * @interrupt_mask: mask of interrupt bits to update
425*4882a593Smuzhiyun * @enabled_irq_mask: mask of interrupt bits to enable
426*4882a593Smuzhiyun */
ibx_display_interrupt_update(struct drm_i915_private * dev_priv,u32 interrupt_mask,u32 enabled_irq_mask)427*4882a593Smuzhiyun void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
428*4882a593Smuzhiyun u32 interrupt_mask,
429*4882a593Smuzhiyun u32 enabled_irq_mask)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun u32 sdeimr = I915_READ(SDEIMR);
432*4882a593Smuzhiyun sdeimr &= ~interrupt_mask;
433*4882a593Smuzhiyun sdeimr |= (~enabled_irq_mask & interrupt_mask);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun lockdep_assert_held(&dev_priv->irq_lock);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
440*4882a593Smuzhiyun return;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun I915_WRITE(SDEIMR, sdeimr);
443*4882a593Smuzhiyun POSTING_READ(SDEIMR);
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
i915_pipestat_enable_mask(struct drm_i915_private * dev_priv,enum pipe pipe)446*4882a593Smuzhiyun u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
447*4882a593Smuzhiyun enum pipe pipe)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
450*4882a593Smuzhiyun u32 enable_mask = status_mask << 16;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun lockdep_assert_held(&dev_priv->irq_lock);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) < 5)
455*4882a593Smuzhiyun goto out;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /*
458*4882a593Smuzhiyun * On pipe A we don't support the PSR interrupt yet,
459*4882a593Smuzhiyun * on pipe B and C the same bit MBZ.
460*4882a593Smuzhiyun */
461*4882a593Smuzhiyun if (drm_WARN_ON_ONCE(&dev_priv->drm,
462*4882a593Smuzhiyun status_mask & PIPE_A_PSR_STATUS_VLV))
463*4882a593Smuzhiyun return 0;
464*4882a593Smuzhiyun /*
465*4882a593Smuzhiyun * On pipe B and C we don't support the PSR interrupt yet, on pipe
466*4882a593Smuzhiyun * A the same bit is for perf counters which we don't use either.
467*4882a593Smuzhiyun */
468*4882a593Smuzhiyun if (drm_WARN_ON_ONCE(&dev_priv->drm,
469*4882a593Smuzhiyun status_mask & PIPE_B_PSR_STATUS_VLV))
470*4882a593Smuzhiyun return 0;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
473*4882a593Smuzhiyun SPRITE0_FLIP_DONE_INT_EN_VLV |
474*4882a593Smuzhiyun SPRITE1_FLIP_DONE_INT_EN_VLV);
475*4882a593Smuzhiyun if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
476*4882a593Smuzhiyun enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
477*4882a593Smuzhiyun if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
478*4882a593Smuzhiyun enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun out:
481*4882a593Smuzhiyun drm_WARN_ONCE(&dev_priv->drm,
482*4882a593Smuzhiyun enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
483*4882a593Smuzhiyun status_mask & ~PIPESTAT_INT_STATUS_MASK,
484*4882a593Smuzhiyun "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
485*4882a593Smuzhiyun pipe_name(pipe), enable_mask, status_mask);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun return enable_mask;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
i915_enable_pipestat(struct drm_i915_private * dev_priv,enum pipe pipe,u32 status_mask)490*4882a593Smuzhiyun void i915_enable_pipestat(struct drm_i915_private *dev_priv,
491*4882a593Smuzhiyun enum pipe pipe, u32 status_mask)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun i915_reg_t reg = PIPESTAT(pipe);
494*4882a593Smuzhiyun u32 enable_mask;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
497*4882a593Smuzhiyun "pipe %c: status_mask=0x%x\n",
498*4882a593Smuzhiyun pipe_name(pipe), status_mask);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun lockdep_assert_held(&dev_priv->irq_lock);
501*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
504*4882a593Smuzhiyun return;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun dev_priv->pipestat_irq_mask[pipe] |= status_mask;
507*4882a593Smuzhiyun enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun I915_WRITE(reg, enable_mask | status_mask);
510*4882a593Smuzhiyun POSTING_READ(reg);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
i915_disable_pipestat(struct drm_i915_private * dev_priv,enum pipe pipe,u32 status_mask)513*4882a593Smuzhiyun void i915_disable_pipestat(struct drm_i915_private *dev_priv,
514*4882a593Smuzhiyun enum pipe pipe, u32 status_mask)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun i915_reg_t reg = PIPESTAT(pipe);
517*4882a593Smuzhiyun u32 enable_mask;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
520*4882a593Smuzhiyun "pipe %c: status_mask=0x%x\n",
521*4882a593Smuzhiyun pipe_name(pipe), status_mask);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun lockdep_assert_held(&dev_priv->irq_lock);
524*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
527*4882a593Smuzhiyun return;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
530*4882a593Smuzhiyun enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun I915_WRITE(reg, enable_mask | status_mask);
533*4882a593Smuzhiyun POSTING_READ(reg);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
i915_has_asle(struct drm_i915_private * dev_priv)536*4882a593Smuzhiyun static bool i915_has_asle(struct drm_i915_private *dev_priv)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun if (!dev_priv->opregion.asle)
539*4882a593Smuzhiyun return false;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /**
545*4882a593Smuzhiyun * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
546*4882a593Smuzhiyun * @dev_priv: i915 device private
547*4882a593Smuzhiyun */
i915_enable_asle_pipestat(struct drm_i915_private * dev_priv)548*4882a593Smuzhiyun static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun if (!i915_has_asle(dev_priv))
551*4882a593Smuzhiyun return;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun spin_lock_irq(&dev_priv->irq_lock);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
556*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 4)
557*4882a593Smuzhiyun i915_enable_pipestat(dev_priv, PIPE_A,
558*4882a593Smuzhiyun PIPE_LEGACY_BLC_EVENT_STATUS);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun spin_unlock_irq(&dev_priv->irq_lock);
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /*
564*4882a593Smuzhiyun * This timing diagram depicts the video signal in and
565*4882a593Smuzhiyun * around the vertical blanking period.
566*4882a593Smuzhiyun *
567*4882a593Smuzhiyun * Assumptions about the fictitious mode used in this example:
568*4882a593Smuzhiyun * vblank_start >= 3
569*4882a593Smuzhiyun * vsync_start = vblank_start + 1
570*4882a593Smuzhiyun * vsync_end = vblank_start + 2
571*4882a593Smuzhiyun * vtotal = vblank_start + 3
572*4882a593Smuzhiyun *
573*4882a593Smuzhiyun * start of vblank:
574*4882a593Smuzhiyun * latch double buffered registers
575*4882a593Smuzhiyun * increment frame counter (ctg+)
576*4882a593Smuzhiyun * generate start of vblank interrupt (gen4+)
577*4882a593Smuzhiyun * |
578*4882a593Smuzhiyun * | frame start:
579*4882a593Smuzhiyun * | generate frame start interrupt (aka. vblank interrupt) (gmch)
580*4882a593Smuzhiyun * | may be shifted forward 1-3 extra lines via PIPECONF
581*4882a593Smuzhiyun * | |
582*4882a593Smuzhiyun * | | start of vsync:
583*4882a593Smuzhiyun * | | generate vsync interrupt
584*4882a593Smuzhiyun * | | |
585*4882a593Smuzhiyun * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
586*4882a593Smuzhiyun * . \hs/ . \hs/ \hs/ \hs/ . \hs/
587*4882a593Smuzhiyun * ----va---> <-----------------vb--------------------> <--------va-------------
588*4882a593Smuzhiyun * | | <----vs-----> |
589*4882a593Smuzhiyun * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
590*4882a593Smuzhiyun * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
591*4882a593Smuzhiyun * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
592*4882a593Smuzhiyun * | | |
593*4882a593Smuzhiyun * last visible pixel first visible pixel
594*4882a593Smuzhiyun * | increment frame counter (gen3/4)
595*4882a593Smuzhiyun * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
596*4882a593Smuzhiyun *
597*4882a593Smuzhiyun * x = horizontal active
598*4882a593Smuzhiyun * _ = horizontal blanking
599*4882a593Smuzhiyun * hs = horizontal sync
600*4882a593Smuzhiyun * va = vertical active
601*4882a593Smuzhiyun * vb = vertical blanking
602*4882a593Smuzhiyun * vs = vertical sync
603*4882a593Smuzhiyun * vbs = vblank_start (number)
604*4882a593Smuzhiyun *
605*4882a593Smuzhiyun * Summary:
606*4882a593Smuzhiyun * - most events happen at the start of horizontal sync
607*4882a593Smuzhiyun * - frame start happens at the start of horizontal blank, 1-4 lines
608*4882a593Smuzhiyun * (depending on PIPECONF settings) after the start of vblank
609*4882a593Smuzhiyun * - gen3/4 pixel and frame counter are synchronized with the start
610*4882a593Smuzhiyun * of horizontal active on the first line of vertical active
611*4882a593Smuzhiyun */
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /* Called from drm generic code, passed a 'crtc', which
614*4882a593Smuzhiyun * we use as a pipe index
615*4882a593Smuzhiyun */
i915_get_vblank_counter(struct drm_crtc * crtc)616*4882a593Smuzhiyun u32 i915_get_vblank_counter(struct drm_crtc *crtc)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->dev);
619*4882a593Smuzhiyun struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
620*4882a593Smuzhiyun const struct drm_display_mode *mode = &vblank->hwmode;
621*4882a593Smuzhiyun enum pipe pipe = to_intel_crtc(crtc)->pipe;
622*4882a593Smuzhiyun i915_reg_t high_frame, low_frame;
623*4882a593Smuzhiyun u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
624*4882a593Smuzhiyun unsigned long irqflags;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun /*
627*4882a593Smuzhiyun * On i965gm TV output the frame counter only works up to
628*4882a593Smuzhiyun * the point when we enable the TV encoder. After that the
629*4882a593Smuzhiyun * frame counter ceases to work and reads zero. We need a
630*4882a593Smuzhiyun * vblank wait before enabling the TV encoder and so we
631*4882a593Smuzhiyun * have to enable vblank interrupts while the frame counter
632*4882a593Smuzhiyun * is still in a working state. However the core vblank code
633*4882a593Smuzhiyun * does not like us returning non-zero frame counter values
634*4882a593Smuzhiyun * when we've told it that we don't have a working frame
635*4882a593Smuzhiyun * counter. Thus we must stop non-zero values leaking out.
636*4882a593Smuzhiyun */
637*4882a593Smuzhiyun if (!vblank->max_vblank_count)
638*4882a593Smuzhiyun return 0;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun htotal = mode->crtc_htotal;
641*4882a593Smuzhiyun hsync_start = mode->crtc_hsync_start;
642*4882a593Smuzhiyun vbl_start = mode->crtc_vblank_start;
643*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_INTERLACE)
644*4882a593Smuzhiyun vbl_start = DIV_ROUND_UP(vbl_start, 2);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun /* Convert to pixel count */
647*4882a593Smuzhiyun vbl_start *= htotal;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /* Start of vblank event occurs at start of hsync */
650*4882a593Smuzhiyun vbl_start -= htotal - hsync_start;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun high_frame = PIPEFRAME(pipe);
653*4882a593Smuzhiyun low_frame = PIPEFRAMEPIXEL(pipe);
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun /*
658*4882a593Smuzhiyun * High & low register fields aren't synchronized, so make sure
659*4882a593Smuzhiyun * we get a low value that's stable across two reads of the high
660*4882a593Smuzhiyun * register.
661*4882a593Smuzhiyun */
662*4882a593Smuzhiyun do {
663*4882a593Smuzhiyun high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
664*4882a593Smuzhiyun low = intel_de_read_fw(dev_priv, low_frame);
665*4882a593Smuzhiyun high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
666*4882a593Smuzhiyun } while (high1 != high2);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun high1 >>= PIPE_FRAME_HIGH_SHIFT;
671*4882a593Smuzhiyun pixel = low & PIPE_PIXEL_MASK;
672*4882a593Smuzhiyun low >>= PIPE_FRAME_LOW_SHIFT;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun /*
675*4882a593Smuzhiyun * The frame counter increments at beginning of active.
676*4882a593Smuzhiyun * Cook up a vblank counter by also checking the pixel
677*4882a593Smuzhiyun * counter against vblank start.
678*4882a593Smuzhiyun */
679*4882a593Smuzhiyun return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
g4x_get_vblank_counter(struct drm_crtc * crtc)682*4882a593Smuzhiyun u32 g4x_get_vblank_counter(struct drm_crtc *crtc)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->dev);
685*4882a593Smuzhiyun enum pipe pipe = to_intel_crtc(crtc)->pipe;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /*
691*4882a593Smuzhiyun * On certain encoders on certain platforms, pipe
692*4882a593Smuzhiyun * scanline register will not work to get the scanline,
693*4882a593Smuzhiyun * since the timings are driven from the PORT or issues
694*4882a593Smuzhiyun * with scanline register updates.
695*4882a593Smuzhiyun * This function will use Framestamp and current
696*4882a593Smuzhiyun * timestamp registers to calculate the scanline.
697*4882a593Smuzhiyun */
__intel_get_crtc_scanline_from_timestamp(struct intel_crtc * crtc)698*4882a593Smuzhiyun static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
701*4882a593Smuzhiyun struct drm_vblank_crtc *vblank =
702*4882a593Smuzhiyun &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
703*4882a593Smuzhiyun const struct drm_display_mode *mode = &vblank->hwmode;
704*4882a593Smuzhiyun u32 vblank_start = mode->crtc_vblank_start;
705*4882a593Smuzhiyun u32 vtotal = mode->crtc_vtotal;
706*4882a593Smuzhiyun u32 htotal = mode->crtc_htotal;
707*4882a593Smuzhiyun u32 clock = mode->crtc_clock;
708*4882a593Smuzhiyun u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun /*
711*4882a593Smuzhiyun * To avoid the race condition where we might cross into the
712*4882a593Smuzhiyun * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
713*4882a593Smuzhiyun * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
714*4882a593Smuzhiyun * during the same frame.
715*4882a593Smuzhiyun */
716*4882a593Smuzhiyun do {
717*4882a593Smuzhiyun /*
718*4882a593Smuzhiyun * This field provides read back of the display
719*4882a593Smuzhiyun * pipe frame time stamp. The time stamp value
720*4882a593Smuzhiyun * is sampled at every start of vertical blank.
721*4882a593Smuzhiyun */
722*4882a593Smuzhiyun scan_prev_time = intel_de_read_fw(dev_priv,
723*4882a593Smuzhiyun PIPE_FRMTMSTMP(crtc->pipe));
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun /*
726*4882a593Smuzhiyun * The TIMESTAMP_CTR register has the current
727*4882a593Smuzhiyun * time stamp value.
728*4882a593Smuzhiyun */
729*4882a593Smuzhiyun scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun scan_post_time = intel_de_read_fw(dev_priv,
732*4882a593Smuzhiyun PIPE_FRMTMSTMP(crtc->pipe));
733*4882a593Smuzhiyun } while (scan_post_time != scan_prev_time);
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
736*4882a593Smuzhiyun clock), 1000 * htotal);
737*4882a593Smuzhiyun scanline = min(scanline, vtotal - 1);
738*4882a593Smuzhiyun scanline = (scanline + vblank_start) % vtotal;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun return scanline;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun /*
744*4882a593Smuzhiyun * intel_de_read_fw(), only for fast reads of display block, no need for
745*4882a593Smuzhiyun * forcewake etc.
746*4882a593Smuzhiyun */
__intel_get_crtc_scanline(struct intel_crtc * crtc)747*4882a593Smuzhiyun static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun struct drm_device *dev = crtc->base.dev;
750*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dev);
751*4882a593Smuzhiyun const struct drm_display_mode *mode;
752*4882a593Smuzhiyun struct drm_vblank_crtc *vblank;
753*4882a593Smuzhiyun enum pipe pipe = crtc->pipe;
754*4882a593Smuzhiyun int position, vtotal;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun if (!crtc->active)
757*4882a593Smuzhiyun return -1;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
760*4882a593Smuzhiyun mode = &vblank->hwmode;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
763*4882a593Smuzhiyun return __intel_get_crtc_scanline_from_timestamp(crtc);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun vtotal = mode->crtc_vtotal;
766*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_INTERLACE)
767*4882a593Smuzhiyun vtotal /= 2;
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun if (IS_GEN(dev_priv, 2))
770*4882a593Smuzhiyun position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
771*4882a593Smuzhiyun else
772*4882a593Smuzhiyun position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun /*
775*4882a593Smuzhiyun * On HSW, the DSL reg (0x70000) appears to return 0 if we
776*4882a593Smuzhiyun * read it just before the start of vblank. So try it again
777*4882a593Smuzhiyun * so we don't accidentally end up spanning a vblank frame
778*4882a593Smuzhiyun * increment, causing the pipe_update_end() code to squak at us.
779*4882a593Smuzhiyun *
780*4882a593Smuzhiyun * The nature of this problem means we can't simply check the ISR
781*4882a593Smuzhiyun * bit and return the vblank start value; nor can we use the scanline
782*4882a593Smuzhiyun * debug register in the transcoder as it appears to have the same
783*4882a593Smuzhiyun * problem. We may need to extend this to include other platforms,
784*4882a593Smuzhiyun * but so far testing only shows the problem on HSW.
785*4882a593Smuzhiyun */
786*4882a593Smuzhiyun if (HAS_DDI(dev_priv) && !position) {
787*4882a593Smuzhiyun int i, temp;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun for (i = 0; i < 100; i++) {
790*4882a593Smuzhiyun udelay(1);
791*4882a593Smuzhiyun temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
792*4882a593Smuzhiyun if (temp != position) {
793*4882a593Smuzhiyun position = temp;
794*4882a593Smuzhiyun break;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun /*
800*4882a593Smuzhiyun * See update_scanline_offset() for the details on the
801*4882a593Smuzhiyun * scanline_offset adjustment.
802*4882a593Smuzhiyun */
803*4882a593Smuzhiyun return (position + crtc->scanline_offset) % vtotal;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
i915_get_crtc_scanoutpos(struct drm_crtc * _crtc,bool in_vblank_irq,int * vpos,int * hpos,ktime_t * stime,ktime_t * etime,const struct drm_display_mode * mode)806*4882a593Smuzhiyun static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc,
807*4882a593Smuzhiyun bool in_vblank_irq,
808*4882a593Smuzhiyun int *vpos, int *hpos,
809*4882a593Smuzhiyun ktime_t *stime, ktime_t *etime,
810*4882a593Smuzhiyun const struct drm_display_mode *mode)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun struct drm_device *dev = _crtc->dev;
813*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dev);
814*4882a593Smuzhiyun struct intel_crtc *crtc = to_intel_crtc(_crtc);
815*4882a593Smuzhiyun enum pipe pipe = crtc->pipe;
816*4882a593Smuzhiyun int position;
817*4882a593Smuzhiyun int vbl_start, vbl_end, hsync_start, htotal, vtotal;
818*4882a593Smuzhiyun unsigned long irqflags;
819*4882a593Smuzhiyun bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 ||
820*4882a593Smuzhiyun IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) ||
821*4882a593Smuzhiyun crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) {
824*4882a593Smuzhiyun drm_dbg(&dev_priv->drm,
825*4882a593Smuzhiyun "trying to get scanoutpos for disabled "
826*4882a593Smuzhiyun "pipe %c\n", pipe_name(pipe));
827*4882a593Smuzhiyun return false;
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun htotal = mode->crtc_htotal;
831*4882a593Smuzhiyun hsync_start = mode->crtc_hsync_start;
832*4882a593Smuzhiyun vtotal = mode->crtc_vtotal;
833*4882a593Smuzhiyun vbl_start = mode->crtc_vblank_start;
834*4882a593Smuzhiyun vbl_end = mode->crtc_vblank_end;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
837*4882a593Smuzhiyun vbl_start = DIV_ROUND_UP(vbl_start, 2);
838*4882a593Smuzhiyun vbl_end /= 2;
839*4882a593Smuzhiyun vtotal /= 2;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun /*
843*4882a593Smuzhiyun * Lock uncore.lock, as we will do multiple timing critical raw
844*4882a593Smuzhiyun * register reads, potentially with preemption disabled, so the
845*4882a593Smuzhiyun * following code must not block on uncore.lock.
846*4882a593Smuzhiyun */
847*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun /* Get optional system timestamp before query. */
852*4882a593Smuzhiyun if (stime)
853*4882a593Smuzhiyun *stime = ktime_get();
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun if (use_scanline_counter) {
856*4882a593Smuzhiyun /* No obvious pixelcount register. Only query vertical
857*4882a593Smuzhiyun * scanout position from Display scan line register.
858*4882a593Smuzhiyun */
859*4882a593Smuzhiyun position = __intel_get_crtc_scanline(crtc);
860*4882a593Smuzhiyun } else {
861*4882a593Smuzhiyun /* Have access to pixelcount since start of frame.
862*4882a593Smuzhiyun * We can split this into vertical and horizontal
863*4882a593Smuzhiyun * scanout position.
864*4882a593Smuzhiyun */
865*4882a593Smuzhiyun position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun /* convert to pixel counts */
868*4882a593Smuzhiyun vbl_start *= htotal;
869*4882a593Smuzhiyun vbl_end *= htotal;
870*4882a593Smuzhiyun vtotal *= htotal;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun /*
873*4882a593Smuzhiyun * In interlaced modes, the pixel counter counts all pixels,
874*4882a593Smuzhiyun * so one field will have htotal more pixels. In order to avoid
875*4882a593Smuzhiyun * the reported position from jumping backwards when the pixel
876*4882a593Smuzhiyun * counter is beyond the length of the shorter field, just
877*4882a593Smuzhiyun * clamp the position the length of the shorter field. This
878*4882a593Smuzhiyun * matches how the scanline counter based position works since
879*4882a593Smuzhiyun * the scanline counter doesn't count the two half lines.
880*4882a593Smuzhiyun */
881*4882a593Smuzhiyun if (position >= vtotal)
882*4882a593Smuzhiyun position = vtotal - 1;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun /*
885*4882a593Smuzhiyun * Start of vblank interrupt is triggered at start of hsync,
886*4882a593Smuzhiyun * just prior to the first active line of vblank. However we
887*4882a593Smuzhiyun * consider lines to start at the leading edge of horizontal
888*4882a593Smuzhiyun * active. So, should we get here before we've crossed into
889*4882a593Smuzhiyun * the horizontal active of the first line in vblank, we would
890*4882a593Smuzhiyun * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
891*4882a593Smuzhiyun * always add htotal-hsync_start to the current pixel position.
892*4882a593Smuzhiyun */
893*4882a593Smuzhiyun position = (position + htotal - hsync_start) % vtotal;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun /* Get optional system timestamp after query. */
897*4882a593Smuzhiyun if (etime)
898*4882a593Smuzhiyun *etime = ktime_get();
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun /*
905*4882a593Smuzhiyun * While in vblank, position will be negative
906*4882a593Smuzhiyun * counting up towards 0 at vbl_end. And outside
907*4882a593Smuzhiyun * vblank, position will be positive counting
908*4882a593Smuzhiyun * up since vbl_end.
909*4882a593Smuzhiyun */
910*4882a593Smuzhiyun if (position >= vbl_start)
911*4882a593Smuzhiyun position -= vbl_end;
912*4882a593Smuzhiyun else
913*4882a593Smuzhiyun position += vtotal - vbl_end;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun if (use_scanline_counter) {
916*4882a593Smuzhiyun *vpos = position;
917*4882a593Smuzhiyun *hpos = 0;
918*4882a593Smuzhiyun } else {
919*4882a593Smuzhiyun *vpos = position / htotal;
920*4882a593Smuzhiyun *hpos = position - (*vpos * htotal);
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun return true;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
intel_crtc_get_vblank_timestamp(struct drm_crtc * crtc,int * max_error,ktime_t * vblank_time,bool in_vblank_irq)926*4882a593Smuzhiyun bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
927*4882a593Smuzhiyun ktime_t *vblank_time, bool in_vblank_irq)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun return drm_crtc_vblank_helper_get_vblank_timestamp_internal(
930*4882a593Smuzhiyun crtc, max_error, vblank_time, in_vblank_irq,
931*4882a593Smuzhiyun i915_get_crtc_scanoutpos);
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
intel_get_crtc_scanline(struct intel_crtc * crtc)934*4882a593Smuzhiyun int intel_get_crtc_scanline(struct intel_crtc *crtc)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
937*4882a593Smuzhiyun unsigned long irqflags;
938*4882a593Smuzhiyun int position;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
941*4882a593Smuzhiyun position = __intel_get_crtc_scanline(crtc);
942*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun return position;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun /**
948*4882a593Smuzhiyun * ivb_parity_work - Workqueue called when a parity error interrupt
949*4882a593Smuzhiyun * occurred.
950*4882a593Smuzhiyun * @work: workqueue struct
951*4882a593Smuzhiyun *
952*4882a593Smuzhiyun * Doesn't actually do anything except notify userspace. As a consequence of
953*4882a593Smuzhiyun * this event, userspace should try to remap the bad rows since statistically
954*4882a593Smuzhiyun * it is likely the same row is more likely to go bad again.
955*4882a593Smuzhiyun */
ivb_parity_work(struct work_struct * work)956*4882a593Smuzhiyun static void ivb_parity_work(struct work_struct *work)
957*4882a593Smuzhiyun {
958*4882a593Smuzhiyun struct drm_i915_private *dev_priv =
959*4882a593Smuzhiyun container_of(work, typeof(*dev_priv), l3_parity.error_work);
960*4882a593Smuzhiyun struct intel_gt *gt = &dev_priv->gt;
961*4882a593Smuzhiyun u32 error_status, row, bank, subbank;
962*4882a593Smuzhiyun char *parity_event[6];
963*4882a593Smuzhiyun u32 misccpctl;
964*4882a593Smuzhiyun u8 slice = 0;
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun /* We must turn off DOP level clock gating to access the L3 registers.
967*4882a593Smuzhiyun * In order to prevent a get/put style interface, acquire struct mutex
968*4882a593Smuzhiyun * any time we access those registers.
969*4882a593Smuzhiyun */
970*4882a593Smuzhiyun mutex_lock(&dev_priv->drm.struct_mutex);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun /* If we've screwed up tracking, just let the interrupt fire again */
973*4882a593Smuzhiyun if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice))
974*4882a593Smuzhiyun goto out;
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun misccpctl = I915_READ(GEN7_MISCCPCTL);
977*4882a593Smuzhiyun I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
978*4882a593Smuzhiyun POSTING_READ(GEN7_MISCCPCTL);
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
981*4882a593Smuzhiyun i915_reg_t reg;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun slice--;
984*4882a593Smuzhiyun if (drm_WARN_ON_ONCE(&dev_priv->drm,
985*4882a593Smuzhiyun slice >= NUM_L3_SLICES(dev_priv)))
986*4882a593Smuzhiyun break;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun dev_priv->l3_parity.which_slice &= ~(1<<slice);
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun reg = GEN7_L3CDERRST1(slice);
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun error_status = I915_READ(reg);
993*4882a593Smuzhiyun row = GEN7_PARITY_ERROR_ROW(error_status);
994*4882a593Smuzhiyun bank = GEN7_PARITY_ERROR_BANK(error_status);
995*4882a593Smuzhiyun subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
998*4882a593Smuzhiyun POSTING_READ(reg);
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1001*4882a593Smuzhiyun parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1002*4882a593Smuzhiyun parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1003*4882a593Smuzhiyun parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1004*4882a593Smuzhiyun parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1005*4882a593Smuzhiyun parity_event[5] = NULL;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1008*4882a593Smuzhiyun KOBJ_CHANGE, parity_event);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1011*4882a593Smuzhiyun slice, row, bank, subbank);
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun kfree(parity_event[4]);
1014*4882a593Smuzhiyun kfree(parity_event[3]);
1015*4882a593Smuzhiyun kfree(parity_event[2]);
1016*4882a593Smuzhiyun kfree(parity_event[1]);
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun out:
1022*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice);
1023*4882a593Smuzhiyun spin_lock_irq(>->irq_lock);
1024*4882a593Smuzhiyun gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv));
1025*4882a593Smuzhiyun spin_unlock_irq(>->irq_lock);
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun mutex_unlock(&dev_priv->drm.struct_mutex);
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun
gen11_port_hotplug_long_detect(enum hpd_pin pin,u32 val)1030*4882a593Smuzhiyun static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun switch (pin) {
1033*4882a593Smuzhiyun case HPD_PORT_TC1:
1034*4882a593Smuzhiyun return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
1035*4882a593Smuzhiyun case HPD_PORT_TC2:
1036*4882a593Smuzhiyun return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
1037*4882a593Smuzhiyun case HPD_PORT_TC3:
1038*4882a593Smuzhiyun return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
1039*4882a593Smuzhiyun case HPD_PORT_TC4:
1040*4882a593Smuzhiyun return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
1041*4882a593Smuzhiyun case HPD_PORT_TC5:
1042*4882a593Smuzhiyun return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC5);
1043*4882a593Smuzhiyun case HPD_PORT_TC6:
1044*4882a593Smuzhiyun return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC6);
1045*4882a593Smuzhiyun default:
1046*4882a593Smuzhiyun return false;
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun
bxt_port_hotplug_long_detect(enum hpd_pin pin,u32 val)1050*4882a593Smuzhiyun static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1051*4882a593Smuzhiyun {
1052*4882a593Smuzhiyun switch (pin) {
1053*4882a593Smuzhiyun case HPD_PORT_A:
1054*4882a593Smuzhiyun return val & PORTA_HOTPLUG_LONG_DETECT;
1055*4882a593Smuzhiyun case HPD_PORT_B:
1056*4882a593Smuzhiyun return val & PORTB_HOTPLUG_LONG_DETECT;
1057*4882a593Smuzhiyun case HPD_PORT_C:
1058*4882a593Smuzhiyun return val & PORTC_HOTPLUG_LONG_DETECT;
1059*4882a593Smuzhiyun default:
1060*4882a593Smuzhiyun return false;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun
icp_ddi_port_hotplug_long_detect(enum hpd_pin pin,u32 val)1064*4882a593Smuzhiyun static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun switch (pin) {
1067*4882a593Smuzhiyun case HPD_PORT_A:
1068*4882a593Smuzhiyun return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_A);
1069*4882a593Smuzhiyun case HPD_PORT_B:
1070*4882a593Smuzhiyun return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_B);
1071*4882a593Smuzhiyun case HPD_PORT_C:
1072*4882a593Smuzhiyun return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_C);
1073*4882a593Smuzhiyun default:
1074*4882a593Smuzhiyun return false;
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun
icp_tc_port_hotplug_long_detect(enum hpd_pin pin,u32 val)1078*4882a593Smuzhiyun static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun switch (pin) {
1081*4882a593Smuzhiyun case HPD_PORT_TC1:
1082*4882a593Smuzhiyun return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1083*4882a593Smuzhiyun case HPD_PORT_TC2:
1084*4882a593Smuzhiyun return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1085*4882a593Smuzhiyun case HPD_PORT_TC3:
1086*4882a593Smuzhiyun return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1087*4882a593Smuzhiyun case HPD_PORT_TC4:
1088*4882a593Smuzhiyun return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
1089*4882a593Smuzhiyun case HPD_PORT_TC5:
1090*4882a593Smuzhiyun return val & ICP_TC_HPD_LONG_DETECT(PORT_TC5);
1091*4882a593Smuzhiyun case HPD_PORT_TC6:
1092*4882a593Smuzhiyun return val & ICP_TC_HPD_LONG_DETECT(PORT_TC6);
1093*4882a593Smuzhiyun default:
1094*4882a593Smuzhiyun return false;
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
spt_port_hotplug2_long_detect(enum hpd_pin pin,u32 val)1098*4882a593Smuzhiyun static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun switch (pin) {
1101*4882a593Smuzhiyun case HPD_PORT_E:
1102*4882a593Smuzhiyun return val & PORTE_HOTPLUG_LONG_DETECT;
1103*4882a593Smuzhiyun default:
1104*4882a593Smuzhiyun return false;
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun
spt_port_hotplug_long_detect(enum hpd_pin pin,u32 val)1108*4882a593Smuzhiyun static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1109*4882a593Smuzhiyun {
1110*4882a593Smuzhiyun switch (pin) {
1111*4882a593Smuzhiyun case HPD_PORT_A:
1112*4882a593Smuzhiyun return val & PORTA_HOTPLUG_LONG_DETECT;
1113*4882a593Smuzhiyun case HPD_PORT_B:
1114*4882a593Smuzhiyun return val & PORTB_HOTPLUG_LONG_DETECT;
1115*4882a593Smuzhiyun case HPD_PORT_C:
1116*4882a593Smuzhiyun return val & PORTC_HOTPLUG_LONG_DETECT;
1117*4882a593Smuzhiyun case HPD_PORT_D:
1118*4882a593Smuzhiyun return val & PORTD_HOTPLUG_LONG_DETECT;
1119*4882a593Smuzhiyun default:
1120*4882a593Smuzhiyun return false;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun
ilk_port_hotplug_long_detect(enum hpd_pin pin,u32 val)1124*4882a593Smuzhiyun static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1125*4882a593Smuzhiyun {
1126*4882a593Smuzhiyun switch (pin) {
1127*4882a593Smuzhiyun case HPD_PORT_A:
1128*4882a593Smuzhiyun return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1129*4882a593Smuzhiyun default:
1130*4882a593Smuzhiyun return false;
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun
pch_port_hotplug_long_detect(enum hpd_pin pin,u32 val)1134*4882a593Smuzhiyun static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun switch (pin) {
1137*4882a593Smuzhiyun case HPD_PORT_B:
1138*4882a593Smuzhiyun return val & PORTB_HOTPLUG_LONG_DETECT;
1139*4882a593Smuzhiyun case HPD_PORT_C:
1140*4882a593Smuzhiyun return val & PORTC_HOTPLUG_LONG_DETECT;
1141*4882a593Smuzhiyun case HPD_PORT_D:
1142*4882a593Smuzhiyun return val & PORTD_HOTPLUG_LONG_DETECT;
1143*4882a593Smuzhiyun default:
1144*4882a593Smuzhiyun return false;
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
i9xx_port_hotplug_long_detect(enum hpd_pin pin,u32 val)1148*4882a593Smuzhiyun static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun switch (pin) {
1151*4882a593Smuzhiyun case HPD_PORT_B:
1152*4882a593Smuzhiyun return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1153*4882a593Smuzhiyun case HPD_PORT_C:
1154*4882a593Smuzhiyun return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1155*4882a593Smuzhiyun case HPD_PORT_D:
1156*4882a593Smuzhiyun return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1157*4882a593Smuzhiyun default:
1158*4882a593Smuzhiyun return false;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun /*
1163*4882a593Smuzhiyun * Get a bit mask of pins that have triggered, and which ones may be long.
1164*4882a593Smuzhiyun * This can be called multiple times with the same masks to accumulate
1165*4882a593Smuzhiyun * hotplug detection results from several registers.
1166*4882a593Smuzhiyun *
1167*4882a593Smuzhiyun * Note that the caller is expected to zero out the masks initially.
1168*4882a593Smuzhiyun */
intel_get_hpd_pins(struct drm_i915_private * dev_priv,u32 * pin_mask,u32 * long_mask,u32 hotplug_trigger,u32 dig_hotplug_reg,const u32 hpd[HPD_NUM_PINS],bool long_pulse_detect (enum hpd_pin pin,u32 val))1169*4882a593Smuzhiyun static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1170*4882a593Smuzhiyun u32 *pin_mask, u32 *long_mask,
1171*4882a593Smuzhiyun u32 hotplug_trigger, u32 dig_hotplug_reg,
1172*4882a593Smuzhiyun const u32 hpd[HPD_NUM_PINS],
1173*4882a593Smuzhiyun bool long_pulse_detect(enum hpd_pin pin, u32 val))
1174*4882a593Smuzhiyun {
1175*4882a593Smuzhiyun enum hpd_pin pin;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun for_each_hpd_pin(pin) {
1180*4882a593Smuzhiyun if ((hpd[pin] & hotplug_trigger) == 0)
1181*4882a593Smuzhiyun continue;
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun *pin_mask |= BIT(pin);
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun if (long_pulse_detect(pin, dig_hotplug_reg))
1186*4882a593Smuzhiyun *long_mask |= BIT(pin);
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun drm_dbg(&dev_priv->drm,
1190*4882a593Smuzhiyun "hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
1191*4882a593Smuzhiyun hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun
gmbus_irq_handler(struct drm_i915_private * dev_priv)1195*4882a593Smuzhiyun static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1196*4882a593Smuzhiyun {
1197*4882a593Smuzhiyun wake_up_all(&dev_priv->gmbus_wait_queue);
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun
dp_aux_irq_handler(struct drm_i915_private * dev_priv)1200*4882a593Smuzhiyun static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1201*4882a593Smuzhiyun {
1202*4882a593Smuzhiyun wake_up_all(&dev_priv->gmbus_wait_queue);
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS)
display_pipe_crc_irq_handler(struct drm_i915_private * dev_priv,enum pipe pipe,u32 crc0,u32 crc1,u32 crc2,u32 crc3,u32 crc4)1206*4882a593Smuzhiyun static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1207*4882a593Smuzhiyun enum pipe pipe,
1208*4882a593Smuzhiyun u32 crc0, u32 crc1,
1209*4882a593Smuzhiyun u32 crc2, u32 crc3,
1210*4882a593Smuzhiyun u32 crc4)
1211*4882a593Smuzhiyun {
1212*4882a593Smuzhiyun struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1213*4882a593Smuzhiyun struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc;
1214*4882a593Smuzhiyun u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun trace_intel_pipe_crc(crtc, crcs);
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun spin_lock(&pipe_crc->lock);
1219*4882a593Smuzhiyun /*
1220*4882a593Smuzhiyun * For some not yet identified reason, the first CRC is
1221*4882a593Smuzhiyun * bonkers. So let's just wait for the next vblank and read
1222*4882a593Smuzhiyun * out the buggy result.
1223*4882a593Smuzhiyun *
1224*4882a593Smuzhiyun * On GEN8+ sometimes the second CRC is bonkers as well, so
1225*4882a593Smuzhiyun * don't trust that one either.
1226*4882a593Smuzhiyun */
1227*4882a593Smuzhiyun if (pipe_crc->skipped <= 0 ||
1228*4882a593Smuzhiyun (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
1229*4882a593Smuzhiyun pipe_crc->skipped++;
1230*4882a593Smuzhiyun spin_unlock(&pipe_crc->lock);
1231*4882a593Smuzhiyun return;
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun spin_unlock(&pipe_crc->lock);
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun drm_crtc_add_crc_entry(&crtc->base, true,
1236*4882a593Smuzhiyun drm_crtc_accurate_vblank_count(&crtc->base),
1237*4882a593Smuzhiyun crcs);
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun #else
1240*4882a593Smuzhiyun static inline void
display_pipe_crc_irq_handler(struct drm_i915_private * dev_priv,enum pipe pipe,u32 crc0,u32 crc1,u32 crc2,u32 crc3,u32 crc4)1241*4882a593Smuzhiyun display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1242*4882a593Smuzhiyun enum pipe pipe,
1243*4882a593Smuzhiyun u32 crc0, u32 crc1,
1244*4882a593Smuzhiyun u32 crc2, u32 crc3,
1245*4882a593Smuzhiyun u32 crc4) {}
1246*4882a593Smuzhiyun #endif
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun
hsw_pipe_crc_irq_handler(struct drm_i915_private * dev_priv,enum pipe pipe)1249*4882a593Smuzhiyun static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1250*4882a593Smuzhiyun enum pipe pipe)
1251*4882a593Smuzhiyun {
1252*4882a593Smuzhiyun display_pipe_crc_irq_handler(dev_priv, pipe,
1253*4882a593Smuzhiyun I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1254*4882a593Smuzhiyun 0, 0, 0, 0);
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun
ivb_pipe_crc_irq_handler(struct drm_i915_private * dev_priv,enum pipe pipe)1257*4882a593Smuzhiyun static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1258*4882a593Smuzhiyun enum pipe pipe)
1259*4882a593Smuzhiyun {
1260*4882a593Smuzhiyun display_pipe_crc_irq_handler(dev_priv, pipe,
1261*4882a593Smuzhiyun I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1262*4882a593Smuzhiyun I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1263*4882a593Smuzhiyun I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1264*4882a593Smuzhiyun I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1265*4882a593Smuzhiyun I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun
i9xx_pipe_crc_irq_handler(struct drm_i915_private * dev_priv,enum pipe pipe)1268*4882a593Smuzhiyun static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1269*4882a593Smuzhiyun enum pipe pipe)
1270*4882a593Smuzhiyun {
1271*4882a593Smuzhiyun u32 res1, res2;
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 3)
1274*4882a593Smuzhiyun res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1275*4882a593Smuzhiyun else
1276*4882a593Smuzhiyun res1 = 0;
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1279*4882a593Smuzhiyun res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1280*4882a593Smuzhiyun else
1281*4882a593Smuzhiyun res2 = 0;
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun display_pipe_crc_irq_handler(dev_priv, pipe,
1284*4882a593Smuzhiyun I915_READ(PIPE_CRC_RES_RED(pipe)),
1285*4882a593Smuzhiyun I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1286*4882a593Smuzhiyun I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1287*4882a593Smuzhiyun res1, res2);
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun
i9xx_pipestat_irq_reset(struct drm_i915_private * dev_priv)1290*4882a593Smuzhiyun static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
1291*4882a593Smuzhiyun {
1292*4882a593Smuzhiyun enum pipe pipe;
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun for_each_pipe(dev_priv, pipe) {
1295*4882a593Smuzhiyun I915_WRITE(PIPESTAT(pipe),
1296*4882a593Smuzhiyun PIPESTAT_INT_STATUS_MASK |
1297*4882a593Smuzhiyun PIPE_FIFO_UNDERRUN_STATUS);
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun dev_priv->pipestat_irq_mask[pipe] = 0;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun
i9xx_pipestat_irq_ack(struct drm_i915_private * dev_priv,u32 iir,u32 pipe_stats[I915_MAX_PIPES])1303*4882a593Smuzhiyun static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1304*4882a593Smuzhiyun u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1305*4882a593Smuzhiyun {
1306*4882a593Smuzhiyun enum pipe pipe;
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun spin_lock(&dev_priv->irq_lock);
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun if (!dev_priv->display_irqs_enabled) {
1311*4882a593Smuzhiyun spin_unlock(&dev_priv->irq_lock);
1312*4882a593Smuzhiyun return;
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun for_each_pipe(dev_priv, pipe) {
1316*4882a593Smuzhiyun i915_reg_t reg;
1317*4882a593Smuzhiyun u32 status_mask, enable_mask, iir_bit = 0;
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun /*
1320*4882a593Smuzhiyun * PIPESTAT bits get signalled even when the interrupt is
1321*4882a593Smuzhiyun * disabled with the mask bits, and some of the status bits do
1322*4882a593Smuzhiyun * not generate interrupts at all (like the underrun bit). Hence
1323*4882a593Smuzhiyun * we need to be careful that we only handle what we want to
1324*4882a593Smuzhiyun * handle.
1325*4882a593Smuzhiyun */
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun /* fifo underruns are filterered in the underrun handler. */
1328*4882a593Smuzhiyun status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun switch (pipe) {
1331*4882a593Smuzhiyun default:
1332*4882a593Smuzhiyun case PIPE_A:
1333*4882a593Smuzhiyun iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1334*4882a593Smuzhiyun break;
1335*4882a593Smuzhiyun case PIPE_B:
1336*4882a593Smuzhiyun iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1337*4882a593Smuzhiyun break;
1338*4882a593Smuzhiyun case PIPE_C:
1339*4882a593Smuzhiyun iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1340*4882a593Smuzhiyun break;
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun if (iir & iir_bit)
1343*4882a593Smuzhiyun status_mask |= dev_priv->pipestat_irq_mask[pipe];
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun if (!status_mask)
1346*4882a593Smuzhiyun continue;
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun reg = PIPESTAT(pipe);
1349*4882a593Smuzhiyun pipe_stats[pipe] = I915_READ(reg) & status_mask;
1350*4882a593Smuzhiyun enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun /*
1353*4882a593Smuzhiyun * Clear the PIPE*STAT regs before the IIR
1354*4882a593Smuzhiyun *
1355*4882a593Smuzhiyun * Toggle the enable bits to make sure we get an
1356*4882a593Smuzhiyun * edge in the ISR pipe event bit if we don't clear
1357*4882a593Smuzhiyun * all the enabled status bits. Otherwise the edge
1358*4882a593Smuzhiyun * triggered IIR on i965/g4x wouldn't notice that
1359*4882a593Smuzhiyun * an interrupt is still pending.
1360*4882a593Smuzhiyun */
1361*4882a593Smuzhiyun if (pipe_stats[pipe]) {
1362*4882a593Smuzhiyun I915_WRITE(reg, pipe_stats[pipe]);
1363*4882a593Smuzhiyun I915_WRITE(reg, enable_mask);
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun spin_unlock(&dev_priv->irq_lock);
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun
i8xx_pipestat_irq_handler(struct drm_i915_private * dev_priv,u16 iir,u32 pipe_stats[I915_MAX_PIPES])1369*4882a593Smuzhiyun static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1370*4882a593Smuzhiyun u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1371*4882a593Smuzhiyun {
1372*4882a593Smuzhiyun enum pipe pipe;
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun for_each_pipe(dev_priv, pipe) {
1375*4882a593Smuzhiyun if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1376*4882a593Smuzhiyun intel_handle_vblank(dev_priv, pipe);
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1379*4882a593Smuzhiyun i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1382*4882a593Smuzhiyun intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1383*4882a593Smuzhiyun }
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun
i915_pipestat_irq_handler(struct drm_i915_private * dev_priv,u32 iir,u32 pipe_stats[I915_MAX_PIPES])1386*4882a593Smuzhiyun static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1387*4882a593Smuzhiyun u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun bool blc_event = false;
1390*4882a593Smuzhiyun enum pipe pipe;
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun for_each_pipe(dev_priv, pipe) {
1393*4882a593Smuzhiyun if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1394*4882a593Smuzhiyun intel_handle_vblank(dev_priv, pipe);
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1397*4882a593Smuzhiyun blc_event = true;
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1400*4882a593Smuzhiyun i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1403*4882a593Smuzhiyun intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun if (blc_event || (iir & I915_ASLE_INTERRUPT))
1407*4882a593Smuzhiyun intel_opregion_asle_intr(dev_priv);
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun
i965_pipestat_irq_handler(struct drm_i915_private * dev_priv,u32 iir,u32 pipe_stats[I915_MAX_PIPES])1410*4882a593Smuzhiyun static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1411*4882a593Smuzhiyun u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1412*4882a593Smuzhiyun {
1413*4882a593Smuzhiyun bool blc_event = false;
1414*4882a593Smuzhiyun enum pipe pipe;
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun for_each_pipe(dev_priv, pipe) {
1417*4882a593Smuzhiyun if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1418*4882a593Smuzhiyun intel_handle_vblank(dev_priv, pipe);
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1421*4882a593Smuzhiyun blc_event = true;
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1424*4882a593Smuzhiyun i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1427*4882a593Smuzhiyun intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun if (blc_event || (iir & I915_ASLE_INTERRUPT))
1431*4882a593Smuzhiyun intel_opregion_asle_intr(dev_priv);
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1434*4882a593Smuzhiyun gmbus_irq_handler(dev_priv);
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun
valleyview_pipestat_irq_handler(struct drm_i915_private * dev_priv,u32 pipe_stats[I915_MAX_PIPES])1437*4882a593Smuzhiyun static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1438*4882a593Smuzhiyun u32 pipe_stats[I915_MAX_PIPES])
1439*4882a593Smuzhiyun {
1440*4882a593Smuzhiyun enum pipe pipe;
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun for_each_pipe(dev_priv, pipe) {
1443*4882a593Smuzhiyun if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1444*4882a593Smuzhiyun intel_handle_vblank(dev_priv, pipe);
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1447*4882a593Smuzhiyun i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1450*4882a593Smuzhiyun intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1454*4882a593Smuzhiyun gmbus_irq_handler(dev_priv);
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun
i9xx_hpd_irq_ack(struct drm_i915_private * dev_priv)1457*4882a593Smuzhiyun static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
1458*4882a593Smuzhiyun {
1459*4882a593Smuzhiyun u32 hotplug_status = 0, hotplug_status_mask;
1460*4882a593Smuzhiyun int i;
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun if (IS_G4X(dev_priv) ||
1463*4882a593Smuzhiyun IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1464*4882a593Smuzhiyun hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
1465*4882a593Smuzhiyun DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
1466*4882a593Smuzhiyun else
1467*4882a593Smuzhiyun hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun /*
1470*4882a593Smuzhiyun * We absolutely have to clear all the pending interrupt
1471*4882a593Smuzhiyun * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
1472*4882a593Smuzhiyun * interrupt bit won't have an edge, and the i965/g4x
1473*4882a593Smuzhiyun * edge triggered IIR will not notice that an interrupt
1474*4882a593Smuzhiyun * is still pending. We can't use PORT_HOTPLUG_EN to
1475*4882a593Smuzhiyun * guarantee the edge as the act of toggling the enable
1476*4882a593Smuzhiyun * bits can itself generate a new hotplug interrupt :(
1477*4882a593Smuzhiyun */
1478*4882a593Smuzhiyun for (i = 0; i < 10; i++) {
1479*4882a593Smuzhiyun u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun if (tmp == 0)
1482*4882a593Smuzhiyun return hotplug_status;
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun hotplug_status |= tmp;
1485*4882a593Smuzhiyun I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun drm_WARN_ONCE(&dev_priv->drm, 1,
1489*4882a593Smuzhiyun "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
1490*4882a593Smuzhiyun I915_READ(PORT_HOTPLUG_STAT));
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun return hotplug_status;
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun
i9xx_hpd_irq_handler(struct drm_i915_private * dev_priv,u32 hotplug_status)1495*4882a593Smuzhiyun static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1496*4882a593Smuzhiyun u32 hotplug_status)
1497*4882a593Smuzhiyun {
1498*4882a593Smuzhiyun u32 pin_mask = 0, long_mask = 0;
1499*4882a593Smuzhiyun u32 hotplug_trigger;
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun if (IS_G4X(dev_priv) ||
1502*4882a593Smuzhiyun IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1503*4882a593Smuzhiyun hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1504*4882a593Smuzhiyun else
1505*4882a593Smuzhiyun hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun if (hotplug_trigger) {
1508*4882a593Smuzhiyun intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1509*4882a593Smuzhiyun hotplug_trigger, hotplug_trigger,
1510*4882a593Smuzhiyun dev_priv->hotplug.hpd,
1511*4882a593Smuzhiyun i9xx_port_hotplug_long_detect);
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun if ((IS_G4X(dev_priv) ||
1517*4882a593Smuzhiyun IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1518*4882a593Smuzhiyun hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1519*4882a593Smuzhiyun dp_aux_irq_handler(dev_priv);
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun
valleyview_irq_handler(int irq,void * arg)1522*4882a593Smuzhiyun static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1523*4882a593Smuzhiyun {
1524*4882a593Smuzhiyun struct drm_i915_private *dev_priv = arg;
1525*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun if (!intel_irqs_enabled(dev_priv))
1528*4882a593Smuzhiyun return IRQ_NONE;
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1531*4882a593Smuzhiyun disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun do {
1534*4882a593Smuzhiyun u32 iir, gt_iir, pm_iir;
1535*4882a593Smuzhiyun u32 pipe_stats[I915_MAX_PIPES] = {};
1536*4882a593Smuzhiyun u32 hotplug_status = 0;
1537*4882a593Smuzhiyun u32 ier = 0;
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun gt_iir = I915_READ(GTIIR);
1540*4882a593Smuzhiyun pm_iir = I915_READ(GEN6_PMIIR);
1541*4882a593Smuzhiyun iir = I915_READ(VLV_IIR);
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1544*4882a593Smuzhiyun break;
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun ret = IRQ_HANDLED;
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun /*
1549*4882a593Smuzhiyun * Theory on interrupt generation, based on empirical evidence:
1550*4882a593Smuzhiyun *
1551*4882a593Smuzhiyun * x = ((VLV_IIR & VLV_IER) ||
1552*4882a593Smuzhiyun * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1553*4882a593Smuzhiyun * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1554*4882a593Smuzhiyun *
1555*4882a593Smuzhiyun * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1556*4882a593Smuzhiyun * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1557*4882a593Smuzhiyun * guarantee the CPU interrupt will be raised again even if we
1558*4882a593Smuzhiyun * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1559*4882a593Smuzhiyun * bits this time around.
1560*4882a593Smuzhiyun */
1561*4882a593Smuzhiyun I915_WRITE(VLV_MASTER_IER, 0);
1562*4882a593Smuzhiyun ier = I915_READ(VLV_IER);
1563*4882a593Smuzhiyun I915_WRITE(VLV_IER, 0);
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun if (gt_iir)
1566*4882a593Smuzhiyun I915_WRITE(GTIIR, gt_iir);
1567*4882a593Smuzhiyun if (pm_iir)
1568*4882a593Smuzhiyun I915_WRITE(GEN6_PMIIR, pm_iir);
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun if (iir & I915_DISPLAY_PORT_INTERRUPT)
1571*4882a593Smuzhiyun hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun /* Call regardless, as some status bits might not be
1574*4882a593Smuzhiyun * signalled in iir */
1575*4882a593Smuzhiyun i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1578*4882a593Smuzhiyun I915_LPE_PIPE_B_INTERRUPT))
1579*4882a593Smuzhiyun intel_lpe_audio_irq_handler(dev_priv);
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun /*
1582*4882a593Smuzhiyun * VLV_IIR is single buffered, and reflects the level
1583*4882a593Smuzhiyun * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1584*4882a593Smuzhiyun */
1585*4882a593Smuzhiyun if (iir)
1586*4882a593Smuzhiyun I915_WRITE(VLV_IIR, iir);
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun I915_WRITE(VLV_IER, ier);
1589*4882a593Smuzhiyun I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun if (gt_iir)
1592*4882a593Smuzhiyun gen6_gt_irq_handler(&dev_priv->gt, gt_iir);
1593*4882a593Smuzhiyun if (pm_iir)
1594*4882a593Smuzhiyun gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir);
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun if (hotplug_status)
1597*4882a593Smuzhiyun i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1600*4882a593Smuzhiyun } while (0);
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun return ret;
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun
cherryview_irq_handler(int irq,void * arg)1607*4882a593Smuzhiyun static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1608*4882a593Smuzhiyun {
1609*4882a593Smuzhiyun struct drm_i915_private *dev_priv = arg;
1610*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun if (!intel_irqs_enabled(dev_priv))
1613*4882a593Smuzhiyun return IRQ_NONE;
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1616*4882a593Smuzhiyun disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun do {
1619*4882a593Smuzhiyun u32 master_ctl, iir;
1620*4882a593Smuzhiyun u32 pipe_stats[I915_MAX_PIPES] = {};
1621*4882a593Smuzhiyun u32 hotplug_status = 0;
1622*4882a593Smuzhiyun u32 ier = 0;
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1625*4882a593Smuzhiyun iir = I915_READ(VLV_IIR);
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun if (master_ctl == 0 && iir == 0)
1628*4882a593Smuzhiyun break;
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun ret = IRQ_HANDLED;
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun /*
1633*4882a593Smuzhiyun * Theory on interrupt generation, based on empirical evidence:
1634*4882a593Smuzhiyun *
1635*4882a593Smuzhiyun * x = ((VLV_IIR & VLV_IER) ||
1636*4882a593Smuzhiyun * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1637*4882a593Smuzhiyun * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1638*4882a593Smuzhiyun *
1639*4882a593Smuzhiyun * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1640*4882a593Smuzhiyun * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1641*4882a593Smuzhiyun * guarantee the CPU interrupt will be raised again even if we
1642*4882a593Smuzhiyun * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1643*4882a593Smuzhiyun * bits this time around.
1644*4882a593Smuzhiyun */
1645*4882a593Smuzhiyun I915_WRITE(GEN8_MASTER_IRQ, 0);
1646*4882a593Smuzhiyun ier = I915_READ(VLV_IER);
1647*4882a593Smuzhiyun I915_WRITE(VLV_IER, 0);
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun if (iir & I915_DISPLAY_PORT_INTERRUPT)
1652*4882a593Smuzhiyun hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun /* Call regardless, as some status bits might not be
1655*4882a593Smuzhiyun * signalled in iir */
1656*4882a593Smuzhiyun i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1659*4882a593Smuzhiyun I915_LPE_PIPE_B_INTERRUPT |
1660*4882a593Smuzhiyun I915_LPE_PIPE_C_INTERRUPT))
1661*4882a593Smuzhiyun intel_lpe_audio_irq_handler(dev_priv);
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun /*
1664*4882a593Smuzhiyun * VLV_IIR is single buffered, and reflects the level
1665*4882a593Smuzhiyun * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1666*4882a593Smuzhiyun */
1667*4882a593Smuzhiyun if (iir)
1668*4882a593Smuzhiyun I915_WRITE(VLV_IIR, iir);
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun I915_WRITE(VLV_IER, ier);
1671*4882a593Smuzhiyun I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun if (hotplug_status)
1674*4882a593Smuzhiyun i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1677*4882a593Smuzhiyun } while (0);
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun return ret;
1682*4882a593Smuzhiyun }
1683*4882a593Smuzhiyun
ibx_hpd_irq_handler(struct drm_i915_private * dev_priv,u32 hotplug_trigger)1684*4882a593Smuzhiyun static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1685*4882a593Smuzhiyun u32 hotplug_trigger)
1686*4882a593Smuzhiyun {
1687*4882a593Smuzhiyun u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun /*
1690*4882a593Smuzhiyun * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
1691*4882a593Smuzhiyun * unless we touch the hotplug register, even if hotplug_trigger is
1692*4882a593Smuzhiyun * zero. Not acking leads to "The master control interrupt lied (SDE)!"
1693*4882a593Smuzhiyun * errors.
1694*4882a593Smuzhiyun */
1695*4882a593Smuzhiyun dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1696*4882a593Smuzhiyun if (!hotplug_trigger) {
1697*4882a593Smuzhiyun u32 mask = PORTA_HOTPLUG_STATUS_MASK |
1698*4882a593Smuzhiyun PORTD_HOTPLUG_STATUS_MASK |
1699*4882a593Smuzhiyun PORTC_HOTPLUG_STATUS_MASK |
1700*4882a593Smuzhiyun PORTB_HOTPLUG_STATUS_MASK;
1701*4882a593Smuzhiyun dig_hotplug_reg &= ~mask;
1702*4882a593Smuzhiyun }
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1705*4882a593Smuzhiyun if (!hotplug_trigger)
1706*4882a593Smuzhiyun return;
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1709*4882a593Smuzhiyun hotplug_trigger, dig_hotplug_reg,
1710*4882a593Smuzhiyun dev_priv->hotplug.pch_hpd,
1711*4882a593Smuzhiyun pch_port_hotplug_long_detect);
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1714*4882a593Smuzhiyun }
1715*4882a593Smuzhiyun
ibx_irq_handler(struct drm_i915_private * dev_priv,u32 pch_iir)1716*4882a593Smuzhiyun static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1717*4882a593Smuzhiyun {
1718*4882a593Smuzhiyun enum pipe pipe;
1719*4882a593Smuzhiyun u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun if (pch_iir & SDE_AUDIO_POWER_MASK) {
1724*4882a593Smuzhiyun int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1725*4882a593Smuzhiyun SDE_AUDIO_POWER_SHIFT);
1726*4882a593Smuzhiyun drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n",
1727*4882a593Smuzhiyun port_name(port));
1728*4882a593Smuzhiyun }
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun if (pch_iir & SDE_AUX_MASK)
1731*4882a593Smuzhiyun dp_aux_irq_handler(dev_priv);
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun if (pch_iir & SDE_GMBUS)
1734*4882a593Smuzhiyun gmbus_irq_handler(dev_priv);
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun if (pch_iir & SDE_AUDIO_HDCP_MASK)
1737*4882a593Smuzhiyun drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n");
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun if (pch_iir & SDE_AUDIO_TRANS_MASK)
1740*4882a593Smuzhiyun drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n");
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun if (pch_iir & SDE_POISON)
1743*4882a593Smuzhiyun drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun if (pch_iir & SDE_FDI_MASK) {
1746*4882a593Smuzhiyun for_each_pipe(dev_priv, pipe)
1747*4882a593Smuzhiyun drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n",
1748*4882a593Smuzhiyun pipe_name(pipe),
1749*4882a593Smuzhiyun I915_READ(FDI_RX_IIR(pipe)));
1750*4882a593Smuzhiyun }
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1753*4882a593Smuzhiyun drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n");
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1756*4882a593Smuzhiyun drm_dbg(&dev_priv->drm,
1757*4882a593Smuzhiyun "PCH transcoder CRC error interrupt\n");
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1760*4882a593Smuzhiyun intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1763*4882a593Smuzhiyun intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
1764*4882a593Smuzhiyun }
1765*4882a593Smuzhiyun
ivb_err_int_handler(struct drm_i915_private * dev_priv)1766*4882a593Smuzhiyun static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
1767*4882a593Smuzhiyun {
1768*4882a593Smuzhiyun u32 err_int = I915_READ(GEN7_ERR_INT);
1769*4882a593Smuzhiyun enum pipe pipe;
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun if (err_int & ERR_INT_POISON)
1772*4882a593Smuzhiyun drm_err(&dev_priv->drm, "Poison interrupt\n");
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun for_each_pipe(dev_priv, pipe) {
1775*4882a593Smuzhiyun if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1776*4882a593Smuzhiyun intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1779*4882a593Smuzhiyun if (IS_IVYBRIDGE(dev_priv))
1780*4882a593Smuzhiyun ivb_pipe_crc_irq_handler(dev_priv, pipe);
1781*4882a593Smuzhiyun else
1782*4882a593Smuzhiyun hsw_pipe_crc_irq_handler(dev_priv, pipe);
1783*4882a593Smuzhiyun }
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun I915_WRITE(GEN7_ERR_INT, err_int);
1787*4882a593Smuzhiyun }
1788*4882a593Smuzhiyun
cpt_serr_int_handler(struct drm_i915_private * dev_priv)1789*4882a593Smuzhiyun static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
1790*4882a593Smuzhiyun {
1791*4882a593Smuzhiyun u32 serr_int = I915_READ(SERR_INT);
1792*4882a593Smuzhiyun enum pipe pipe;
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun if (serr_int & SERR_INT_POISON)
1795*4882a593Smuzhiyun drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun for_each_pipe(dev_priv, pipe)
1798*4882a593Smuzhiyun if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
1799*4882a593Smuzhiyun intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun I915_WRITE(SERR_INT, serr_int);
1802*4882a593Smuzhiyun }
1803*4882a593Smuzhiyun
cpt_irq_handler(struct drm_i915_private * dev_priv,u32 pch_iir)1804*4882a593Smuzhiyun static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1805*4882a593Smuzhiyun {
1806*4882a593Smuzhiyun enum pipe pipe;
1807*4882a593Smuzhiyun u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1808*4882a593Smuzhiyun
1809*4882a593Smuzhiyun ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1812*4882a593Smuzhiyun int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1813*4882a593Smuzhiyun SDE_AUDIO_POWER_SHIFT_CPT);
1814*4882a593Smuzhiyun drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n",
1815*4882a593Smuzhiyun port_name(port));
1816*4882a593Smuzhiyun }
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun if (pch_iir & SDE_AUX_MASK_CPT)
1819*4882a593Smuzhiyun dp_aux_irq_handler(dev_priv);
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun if (pch_iir & SDE_GMBUS_CPT)
1822*4882a593Smuzhiyun gmbus_irq_handler(dev_priv);
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1825*4882a593Smuzhiyun drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n");
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1828*4882a593Smuzhiyun drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n");
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun if (pch_iir & SDE_FDI_MASK_CPT) {
1831*4882a593Smuzhiyun for_each_pipe(dev_priv, pipe)
1832*4882a593Smuzhiyun drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n",
1833*4882a593Smuzhiyun pipe_name(pipe),
1834*4882a593Smuzhiyun I915_READ(FDI_RX_IIR(pipe)));
1835*4882a593Smuzhiyun }
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun if (pch_iir & SDE_ERROR_CPT)
1838*4882a593Smuzhiyun cpt_serr_int_handler(dev_priv);
1839*4882a593Smuzhiyun }
1840*4882a593Smuzhiyun
icp_irq_handler(struct drm_i915_private * dev_priv,u32 pch_iir)1841*4882a593Smuzhiyun static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1842*4882a593Smuzhiyun {
1843*4882a593Smuzhiyun u32 ddi_hotplug_trigger, tc_hotplug_trigger;
1844*4882a593Smuzhiyun u32 pin_mask = 0, long_mask = 0;
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun if (HAS_PCH_TGP(dev_priv)) {
1847*4882a593Smuzhiyun ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
1848*4882a593Smuzhiyun tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP;
1849*4882a593Smuzhiyun } else if (HAS_PCH_JSP(dev_priv)) {
1850*4882a593Smuzhiyun ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
1851*4882a593Smuzhiyun tc_hotplug_trigger = 0;
1852*4882a593Smuzhiyun } else if (HAS_PCH_MCC(dev_priv)) {
1853*4882a593Smuzhiyun ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
1854*4882a593Smuzhiyun tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_ICP(PORT_TC1);
1855*4882a593Smuzhiyun } else {
1856*4882a593Smuzhiyun drm_WARN(&dev_priv->drm, !HAS_PCH_ICP(dev_priv),
1857*4882a593Smuzhiyun "Unrecognized PCH type 0x%x\n",
1858*4882a593Smuzhiyun INTEL_PCH_TYPE(dev_priv));
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
1861*4882a593Smuzhiyun tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
1862*4882a593Smuzhiyun }
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun if (ddi_hotplug_trigger) {
1865*4882a593Smuzhiyun u32 dig_hotplug_reg;
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
1868*4882a593Smuzhiyun I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);
1869*4882a593Smuzhiyun
1870*4882a593Smuzhiyun intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1871*4882a593Smuzhiyun ddi_hotplug_trigger, dig_hotplug_reg,
1872*4882a593Smuzhiyun dev_priv->hotplug.pch_hpd,
1873*4882a593Smuzhiyun icp_ddi_port_hotplug_long_detect);
1874*4882a593Smuzhiyun }
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun if (tc_hotplug_trigger) {
1877*4882a593Smuzhiyun u32 dig_hotplug_reg;
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
1880*4882a593Smuzhiyun I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1883*4882a593Smuzhiyun tc_hotplug_trigger, dig_hotplug_reg,
1884*4882a593Smuzhiyun dev_priv->hotplug.pch_hpd,
1885*4882a593Smuzhiyun icp_tc_port_hotplug_long_detect);
1886*4882a593Smuzhiyun }
1887*4882a593Smuzhiyun
1888*4882a593Smuzhiyun if (pin_mask)
1889*4882a593Smuzhiyun intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1890*4882a593Smuzhiyun
1891*4882a593Smuzhiyun if (pch_iir & SDE_GMBUS_ICP)
1892*4882a593Smuzhiyun gmbus_irq_handler(dev_priv);
1893*4882a593Smuzhiyun }
1894*4882a593Smuzhiyun
spt_irq_handler(struct drm_i915_private * dev_priv,u32 pch_iir)1895*4882a593Smuzhiyun static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1896*4882a593Smuzhiyun {
1897*4882a593Smuzhiyun u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
1898*4882a593Smuzhiyun ~SDE_PORTE_HOTPLUG_SPT;
1899*4882a593Smuzhiyun u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
1900*4882a593Smuzhiyun u32 pin_mask = 0, long_mask = 0;
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun if (hotplug_trigger) {
1903*4882a593Smuzhiyun u32 dig_hotplug_reg;
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1906*4882a593Smuzhiyun I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1909*4882a593Smuzhiyun hotplug_trigger, dig_hotplug_reg,
1910*4882a593Smuzhiyun dev_priv->hotplug.pch_hpd,
1911*4882a593Smuzhiyun spt_port_hotplug_long_detect);
1912*4882a593Smuzhiyun }
1913*4882a593Smuzhiyun
1914*4882a593Smuzhiyun if (hotplug2_trigger) {
1915*4882a593Smuzhiyun u32 dig_hotplug_reg;
1916*4882a593Smuzhiyun
1917*4882a593Smuzhiyun dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
1918*4882a593Smuzhiyun I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1921*4882a593Smuzhiyun hotplug2_trigger, dig_hotplug_reg,
1922*4882a593Smuzhiyun dev_priv->hotplug.pch_hpd,
1923*4882a593Smuzhiyun spt_port_hotplug2_long_detect);
1924*4882a593Smuzhiyun }
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun if (pin_mask)
1927*4882a593Smuzhiyun intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun if (pch_iir & SDE_GMBUS_CPT)
1930*4882a593Smuzhiyun gmbus_irq_handler(dev_priv);
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun
ilk_hpd_irq_handler(struct drm_i915_private * dev_priv,u32 hotplug_trigger)1933*4882a593Smuzhiyun static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
1934*4882a593Smuzhiyun u32 hotplug_trigger)
1935*4882a593Smuzhiyun {
1936*4882a593Smuzhiyun u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
1939*4882a593Smuzhiyun I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
1940*4882a593Smuzhiyun
1941*4882a593Smuzhiyun intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1942*4882a593Smuzhiyun hotplug_trigger, dig_hotplug_reg,
1943*4882a593Smuzhiyun dev_priv->hotplug.hpd,
1944*4882a593Smuzhiyun ilk_port_hotplug_long_detect);
1945*4882a593Smuzhiyun
1946*4882a593Smuzhiyun intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1947*4882a593Smuzhiyun }
1948*4882a593Smuzhiyun
ilk_display_irq_handler(struct drm_i915_private * dev_priv,u32 de_iir)1949*4882a593Smuzhiyun static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
1950*4882a593Smuzhiyun u32 de_iir)
1951*4882a593Smuzhiyun {
1952*4882a593Smuzhiyun enum pipe pipe;
1953*4882a593Smuzhiyun u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun if (hotplug_trigger)
1956*4882a593Smuzhiyun ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun if (de_iir & DE_AUX_CHANNEL_A)
1959*4882a593Smuzhiyun dp_aux_irq_handler(dev_priv);
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun if (de_iir & DE_GSE)
1962*4882a593Smuzhiyun intel_opregion_asle_intr(dev_priv);
1963*4882a593Smuzhiyun
1964*4882a593Smuzhiyun if (de_iir & DE_POISON)
1965*4882a593Smuzhiyun drm_err(&dev_priv->drm, "Poison interrupt\n");
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun for_each_pipe(dev_priv, pipe) {
1968*4882a593Smuzhiyun if (de_iir & DE_PIPE_VBLANK(pipe))
1969*4882a593Smuzhiyun intel_handle_vblank(dev_priv, pipe);
1970*4882a593Smuzhiyun
1971*4882a593Smuzhiyun if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1972*4882a593Smuzhiyun intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun if (de_iir & DE_PIPE_CRC_DONE(pipe))
1975*4882a593Smuzhiyun i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1976*4882a593Smuzhiyun }
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun /* check event from PCH */
1979*4882a593Smuzhiyun if (de_iir & DE_PCH_EVENT) {
1980*4882a593Smuzhiyun u32 pch_iir = I915_READ(SDEIIR);
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun if (HAS_PCH_CPT(dev_priv))
1983*4882a593Smuzhiyun cpt_irq_handler(dev_priv, pch_iir);
1984*4882a593Smuzhiyun else
1985*4882a593Smuzhiyun ibx_irq_handler(dev_priv, pch_iir);
1986*4882a593Smuzhiyun
1987*4882a593Smuzhiyun /* should clear PCH hotplug event before clear CPU irq */
1988*4882a593Smuzhiyun I915_WRITE(SDEIIR, pch_iir);
1989*4882a593Smuzhiyun }
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
1992*4882a593Smuzhiyun gen5_rps_irq_handler(&dev_priv->gt.rps);
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun
ivb_display_irq_handler(struct drm_i915_private * dev_priv,u32 de_iir)1995*4882a593Smuzhiyun static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
1996*4882a593Smuzhiyun u32 de_iir)
1997*4882a593Smuzhiyun {
1998*4882a593Smuzhiyun enum pipe pipe;
1999*4882a593Smuzhiyun u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun if (hotplug_trigger)
2002*4882a593Smuzhiyun ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
2003*4882a593Smuzhiyun
2004*4882a593Smuzhiyun if (de_iir & DE_ERR_INT_IVB)
2005*4882a593Smuzhiyun ivb_err_int_handler(dev_priv);
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun if (de_iir & DE_EDP_PSR_INT_HSW) {
2008*4882a593Smuzhiyun u32 psr_iir = I915_READ(EDP_PSR_IIR);
2009*4882a593Smuzhiyun
2010*4882a593Smuzhiyun intel_psr_irq_handler(dev_priv, psr_iir);
2011*4882a593Smuzhiyun I915_WRITE(EDP_PSR_IIR, psr_iir);
2012*4882a593Smuzhiyun }
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun if (de_iir & DE_AUX_CHANNEL_A_IVB)
2015*4882a593Smuzhiyun dp_aux_irq_handler(dev_priv);
2016*4882a593Smuzhiyun
2017*4882a593Smuzhiyun if (de_iir & DE_GSE_IVB)
2018*4882a593Smuzhiyun intel_opregion_asle_intr(dev_priv);
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun for_each_pipe(dev_priv, pipe) {
2021*4882a593Smuzhiyun if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2022*4882a593Smuzhiyun intel_handle_vblank(dev_priv, pipe);
2023*4882a593Smuzhiyun }
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun /* check event from PCH */
2026*4882a593Smuzhiyun if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
2027*4882a593Smuzhiyun u32 pch_iir = I915_READ(SDEIIR);
2028*4882a593Smuzhiyun
2029*4882a593Smuzhiyun cpt_irq_handler(dev_priv, pch_iir);
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun /* clear PCH hotplug event before clear CPU irq */
2032*4882a593Smuzhiyun I915_WRITE(SDEIIR, pch_iir);
2033*4882a593Smuzhiyun }
2034*4882a593Smuzhiyun }
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun /*
2037*4882a593Smuzhiyun * To handle irqs with the minimum potential races with fresh interrupts, we:
2038*4882a593Smuzhiyun * 1 - Disable Master Interrupt Control.
2039*4882a593Smuzhiyun * 2 - Find the source(s) of the interrupt.
2040*4882a593Smuzhiyun * 3 - Clear the Interrupt Identity bits (IIR).
2041*4882a593Smuzhiyun * 4 - Process the interrupt(s) that had bits set in the IIRs.
2042*4882a593Smuzhiyun * 5 - Re-enable Master Interrupt Control.
2043*4882a593Smuzhiyun */
ilk_irq_handler(int irq,void * arg)2044*4882a593Smuzhiyun static irqreturn_t ilk_irq_handler(int irq, void *arg)
2045*4882a593Smuzhiyun {
2046*4882a593Smuzhiyun struct drm_i915_private *i915 = arg;
2047*4882a593Smuzhiyun void __iomem * const regs = i915->uncore.regs;
2048*4882a593Smuzhiyun u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2049*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun if (unlikely(!intel_irqs_enabled(i915)))
2052*4882a593Smuzhiyun return IRQ_NONE;
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2055*4882a593Smuzhiyun disable_rpm_wakeref_asserts(&i915->runtime_pm);
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun /* disable master interrupt before clearing iir */
2058*4882a593Smuzhiyun de_ier = raw_reg_read(regs, DEIER);
2059*4882a593Smuzhiyun raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun /* Disable south interrupts. We'll only write to SDEIIR once, so further
2062*4882a593Smuzhiyun * interrupts will will be stored on its back queue, and then we'll be
2063*4882a593Smuzhiyun * able to process them after we restore SDEIER (as soon as we restore
2064*4882a593Smuzhiyun * it, we'll get an interrupt if SDEIIR still has something to process
2065*4882a593Smuzhiyun * due to its back queue). */
2066*4882a593Smuzhiyun if (!HAS_PCH_NOP(i915)) {
2067*4882a593Smuzhiyun sde_ier = raw_reg_read(regs, SDEIER);
2068*4882a593Smuzhiyun raw_reg_write(regs, SDEIER, 0);
2069*4882a593Smuzhiyun }
2070*4882a593Smuzhiyun
2071*4882a593Smuzhiyun /* Find, clear, then process each source of interrupt */
2072*4882a593Smuzhiyun
2073*4882a593Smuzhiyun gt_iir = raw_reg_read(regs, GTIIR);
2074*4882a593Smuzhiyun if (gt_iir) {
2075*4882a593Smuzhiyun raw_reg_write(regs, GTIIR, gt_iir);
2076*4882a593Smuzhiyun if (INTEL_GEN(i915) >= 6)
2077*4882a593Smuzhiyun gen6_gt_irq_handler(&i915->gt, gt_iir);
2078*4882a593Smuzhiyun else
2079*4882a593Smuzhiyun gen5_gt_irq_handler(&i915->gt, gt_iir);
2080*4882a593Smuzhiyun ret = IRQ_HANDLED;
2081*4882a593Smuzhiyun }
2082*4882a593Smuzhiyun
2083*4882a593Smuzhiyun de_iir = raw_reg_read(regs, DEIIR);
2084*4882a593Smuzhiyun if (de_iir) {
2085*4882a593Smuzhiyun raw_reg_write(regs, DEIIR, de_iir);
2086*4882a593Smuzhiyun if (INTEL_GEN(i915) >= 7)
2087*4882a593Smuzhiyun ivb_display_irq_handler(i915, de_iir);
2088*4882a593Smuzhiyun else
2089*4882a593Smuzhiyun ilk_display_irq_handler(i915, de_iir);
2090*4882a593Smuzhiyun ret = IRQ_HANDLED;
2091*4882a593Smuzhiyun }
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun if (INTEL_GEN(i915) >= 6) {
2094*4882a593Smuzhiyun u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR);
2095*4882a593Smuzhiyun if (pm_iir) {
2096*4882a593Smuzhiyun raw_reg_write(regs, GEN6_PMIIR, pm_iir);
2097*4882a593Smuzhiyun gen6_rps_irq_handler(&i915->gt.rps, pm_iir);
2098*4882a593Smuzhiyun ret = IRQ_HANDLED;
2099*4882a593Smuzhiyun }
2100*4882a593Smuzhiyun }
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun raw_reg_write(regs, DEIER, de_ier);
2103*4882a593Smuzhiyun if (sde_ier)
2104*4882a593Smuzhiyun raw_reg_write(regs, SDEIER, sde_ier);
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2107*4882a593Smuzhiyun enable_rpm_wakeref_asserts(&i915->runtime_pm);
2108*4882a593Smuzhiyun
2109*4882a593Smuzhiyun return ret;
2110*4882a593Smuzhiyun }
2111*4882a593Smuzhiyun
bxt_hpd_irq_handler(struct drm_i915_private * dev_priv,u32 hotplug_trigger)2112*4882a593Smuzhiyun static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2113*4882a593Smuzhiyun u32 hotplug_trigger)
2114*4882a593Smuzhiyun {
2115*4882a593Smuzhiyun u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2116*4882a593Smuzhiyun
2117*4882a593Smuzhiyun dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2118*4882a593Smuzhiyun I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2119*4882a593Smuzhiyun
2120*4882a593Smuzhiyun intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2121*4882a593Smuzhiyun hotplug_trigger, dig_hotplug_reg,
2122*4882a593Smuzhiyun dev_priv->hotplug.hpd,
2123*4882a593Smuzhiyun bxt_port_hotplug_long_detect);
2124*4882a593Smuzhiyun
2125*4882a593Smuzhiyun intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2126*4882a593Smuzhiyun }
2127*4882a593Smuzhiyun
gen11_hpd_irq_handler(struct drm_i915_private * dev_priv,u32 iir)2128*4882a593Smuzhiyun static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2129*4882a593Smuzhiyun {
2130*4882a593Smuzhiyun u32 pin_mask = 0, long_mask = 0;
2131*4882a593Smuzhiyun u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2132*4882a593Smuzhiyun u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun if (trigger_tc) {
2135*4882a593Smuzhiyun u32 dig_hotplug_reg;
2136*4882a593Smuzhiyun
2137*4882a593Smuzhiyun dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
2138*4882a593Smuzhiyun I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
2139*4882a593Smuzhiyun
2140*4882a593Smuzhiyun intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2141*4882a593Smuzhiyun trigger_tc, dig_hotplug_reg,
2142*4882a593Smuzhiyun dev_priv->hotplug.hpd,
2143*4882a593Smuzhiyun gen11_port_hotplug_long_detect);
2144*4882a593Smuzhiyun }
2145*4882a593Smuzhiyun
2146*4882a593Smuzhiyun if (trigger_tbt) {
2147*4882a593Smuzhiyun u32 dig_hotplug_reg;
2148*4882a593Smuzhiyun
2149*4882a593Smuzhiyun dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
2150*4882a593Smuzhiyun I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
2151*4882a593Smuzhiyun
2152*4882a593Smuzhiyun intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2153*4882a593Smuzhiyun trigger_tbt, dig_hotplug_reg,
2154*4882a593Smuzhiyun dev_priv->hotplug.hpd,
2155*4882a593Smuzhiyun gen11_port_hotplug_long_detect);
2156*4882a593Smuzhiyun }
2157*4882a593Smuzhiyun
2158*4882a593Smuzhiyun if (pin_mask)
2159*4882a593Smuzhiyun intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2160*4882a593Smuzhiyun else
2161*4882a593Smuzhiyun drm_err(&dev_priv->drm,
2162*4882a593Smuzhiyun "Unexpected DE HPD interrupt 0x%08x\n", iir);
2163*4882a593Smuzhiyun }
2164*4882a593Smuzhiyun
gen8_de_port_aux_mask(struct drm_i915_private * dev_priv)2165*4882a593Smuzhiyun static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
2166*4882a593Smuzhiyun {
2167*4882a593Smuzhiyun u32 mask;
2168*4882a593Smuzhiyun
2169*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12)
2170*4882a593Smuzhiyun return TGL_DE_PORT_AUX_DDIA |
2171*4882a593Smuzhiyun TGL_DE_PORT_AUX_DDIB |
2172*4882a593Smuzhiyun TGL_DE_PORT_AUX_DDIC |
2173*4882a593Smuzhiyun TGL_DE_PORT_AUX_USBC1 |
2174*4882a593Smuzhiyun TGL_DE_PORT_AUX_USBC2 |
2175*4882a593Smuzhiyun TGL_DE_PORT_AUX_USBC3 |
2176*4882a593Smuzhiyun TGL_DE_PORT_AUX_USBC4 |
2177*4882a593Smuzhiyun TGL_DE_PORT_AUX_USBC5 |
2178*4882a593Smuzhiyun TGL_DE_PORT_AUX_USBC6;
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun
2181*4882a593Smuzhiyun mask = GEN8_AUX_CHANNEL_A;
2182*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 9)
2183*4882a593Smuzhiyun mask |= GEN9_AUX_CHANNEL_B |
2184*4882a593Smuzhiyun GEN9_AUX_CHANNEL_C |
2185*4882a593Smuzhiyun GEN9_AUX_CHANNEL_D;
2186*4882a593Smuzhiyun
2187*4882a593Smuzhiyun if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11))
2188*4882a593Smuzhiyun mask |= CNL_AUX_CHANNEL_F;
2189*4882a593Smuzhiyun
2190*4882a593Smuzhiyun if (IS_GEN(dev_priv, 11))
2191*4882a593Smuzhiyun mask |= ICL_AUX_CHANNEL_E;
2192*4882a593Smuzhiyun
2193*4882a593Smuzhiyun return mask;
2194*4882a593Smuzhiyun }
2195*4882a593Smuzhiyun
gen8_de_pipe_fault_mask(struct drm_i915_private * dev_priv)2196*4882a593Smuzhiyun static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv)
2197*4882a593Smuzhiyun {
2198*4882a593Smuzhiyun if (IS_ROCKETLAKE(dev_priv))
2199*4882a593Smuzhiyun return RKL_DE_PIPE_IRQ_FAULT_ERRORS;
2200*4882a593Smuzhiyun else if (INTEL_GEN(dev_priv) >= 11)
2201*4882a593Smuzhiyun return GEN11_DE_PIPE_IRQ_FAULT_ERRORS;
2202*4882a593Smuzhiyun else if (INTEL_GEN(dev_priv) >= 9)
2203*4882a593Smuzhiyun return GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2204*4882a593Smuzhiyun else
2205*4882a593Smuzhiyun return GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2206*4882a593Smuzhiyun }
2207*4882a593Smuzhiyun
2208*4882a593Smuzhiyun static void
gen8_de_misc_irq_handler(struct drm_i915_private * dev_priv,u32 iir)2209*4882a593Smuzhiyun gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2210*4882a593Smuzhiyun {
2211*4882a593Smuzhiyun bool found = false;
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun if (iir & GEN8_DE_MISC_GSE) {
2214*4882a593Smuzhiyun intel_opregion_asle_intr(dev_priv);
2215*4882a593Smuzhiyun found = true;
2216*4882a593Smuzhiyun }
2217*4882a593Smuzhiyun
2218*4882a593Smuzhiyun if (iir & GEN8_DE_EDP_PSR) {
2219*4882a593Smuzhiyun u32 psr_iir;
2220*4882a593Smuzhiyun i915_reg_t iir_reg;
2221*4882a593Smuzhiyun
2222*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12)
2223*4882a593Smuzhiyun iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder);
2224*4882a593Smuzhiyun else
2225*4882a593Smuzhiyun iir_reg = EDP_PSR_IIR;
2226*4882a593Smuzhiyun
2227*4882a593Smuzhiyun psr_iir = I915_READ(iir_reg);
2228*4882a593Smuzhiyun I915_WRITE(iir_reg, psr_iir);
2229*4882a593Smuzhiyun
2230*4882a593Smuzhiyun if (psr_iir)
2231*4882a593Smuzhiyun found = true;
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun intel_psr_irq_handler(dev_priv, psr_iir);
2234*4882a593Smuzhiyun }
2235*4882a593Smuzhiyun
2236*4882a593Smuzhiyun if (!found)
2237*4882a593Smuzhiyun drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n");
2238*4882a593Smuzhiyun }
2239*4882a593Smuzhiyun
2240*4882a593Smuzhiyun static irqreturn_t
gen8_de_irq_handler(struct drm_i915_private * dev_priv,u32 master_ctl)2241*4882a593Smuzhiyun gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2242*4882a593Smuzhiyun {
2243*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
2244*4882a593Smuzhiyun u32 iir;
2245*4882a593Smuzhiyun enum pipe pipe;
2246*4882a593Smuzhiyun
2247*4882a593Smuzhiyun if (master_ctl & GEN8_DE_MISC_IRQ) {
2248*4882a593Smuzhiyun iir = I915_READ(GEN8_DE_MISC_IIR);
2249*4882a593Smuzhiyun if (iir) {
2250*4882a593Smuzhiyun I915_WRITE(GEN8_DE_MISC_IIR, iir);
2251*4882a593Smuzhiyun ret = IRQ_HANDLED;
2252*4882a593Smuzhiyun gen8_de_misc_irq_handler(dev_priv, iir);
2253*4882a593Smuzhiyun } else {
2254*4882a593Smuzhiyun drm_err(&dev_priv->drm,
2255*4882a593Smuzhiyun "The master control interrupt lied (DE MISC)!\n");
2256*4882a593Smuzhiyun }
2257*4882a593Smuzhiyun }
2258*4882a593Smuzhiyun
2259*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
2260*4882a593Smuzhiyun iir = I915_READ(GEN11_DE_HPD_IIR);
2261*4882a593Smuzhiyun if (iir) {
2262*4882a593Smuzhiyun I915_WRITE(GEN11_DE_HPD_IIR, iir);
2263*4882a593Smuzhiyun ret = IRQ_HANDLED;
2264*4882a593Smuzhiyun gen11_hpd_irq_handler(dev_priv, iir);
2265*4882a593Smuzhiyun } else {
2266*4882a593Smuzhiyun drm_err(&dev_priv->drm,
2267*4882a593Smuzhiyun "The master control interrupt lied, (DE HPD)!\n");
2268*4882a593Smuzhiyun }
2269*4882a593Smuzhiyun }
2270*4882a593Smuzhiyun
2271*4882a593Smuzhiyun if (master_ctl & GEN8_DE_PORT_IRQ) {
2272*4882a593Smuzhiyun iir = I915_READ(GEN8_DE_PORT_IIR);
2273*4882a593Smuzhiyun if (iir) {
2274*4882a593Smuzhiyun u32 tmp_mask;
2275*4882a593Smuzhiyun bool found = false;
2276*4882a593Smuzhiyun
2277*4882a593Smuzhiyun I915_WRITE(GEN8_DE_PORT_IIR, iir);
2278*4882a593Smuzhiyun ret = IRQ_HANDLED;
2279*4882a593Smuzhiyun
2280*4882a593Smuzhiyun if (iir & gen8_de_port_aux_mask(dev_priv)) {
2281*4882a593Smuzhiyun dp_aux_irq_handler(dev_priv);
2282*4882a593Smuzhiyun found = true;
2283*4882a593Smuzhiyun }
2284*4882a593Smuzhiyun
2285*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv)) {
2286*4882a593Smuzhiyun tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2287*4882a593Smuzhiyun if (tmp_mask) {
2288*4882a593Smuzhiyun bxt_hpd_irq_handler(dev_priv, tmp_mask);
2289*4882a593Smuzhiyun found = true;
2290*4882a593Smuzhiyun }
2291*4882a593Smuzhiyun } else if (IS_BROADWELL(dev_priv)) {
2292*4882a593Smuzhiyun tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2293*4882a593Smuzhiyun if (tmp_mask) {
2294*4882a593Smuzhiyun ilk_hpd_irq_handler(dev_priv, tmp_mask);
2295*4882a593Smuzhiyun found = true;
2296*4882a593Smuzhiyun }
2297*4882a593Smuzhiyun }
2298*4882a593Smuzhiyun
2299*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
2300*4882a593Smuzhiyun gmbus_irq_handler(dev_priv);
2301*4882a593Smuzhiyun found = true;
2302*4882a593Smuzhiyun }
2303*4882a593Smuzhiyun
2304*4882a593Smuzhiyun if (!found)
2305*4882a593Smuzhiyun drm_err(&dev_priv->drm,
2306*4882a593Smuzhiyun "Unexpected DE Port interrupt\n");
2307*4882a593Smuzhiyun }
2308*4882a593Smuzhiyun else
2309*4882a593Smuzhiyun drm_err(&dev_priv->drm,
2310*4882a593Smuzhiyun "The master control interrupt lied (DE PORT)!\n");
2311*4882a593Smuzhiyun }
2312*4882a593Smuzhiyun
2313*4882a593Smuzhiyun for_each_pipe(dev_priv, pipe) {
2314*4882a593Smuzhiyun u32 fault_errors;
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2317*4882a593Smuzhiyun continue;
2318*4882a593Smuzhiyun
2319*4882a593Smuzhiyun iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2320*4882a593Smuzhiyun if (!iir) {
2321*4882a593Smuzhiyun drm_err(&dev_priv->drm,
2322*4882a593Smuzhiyun "The master control interrupt lied (DE PIPE)!\n");
2323*4882a593Smuzhiyun continue;
2324*4882a593Smuzhiyun }
2325*4882a593Smuzhiyun
2326*4882a593Smuzhiyun ret = IRQ_HANDLED;
2327*4882a593Smuzhiyun I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2328*4882a593Smuzhiyun
2329*4882a593Smuzhiyun if (iir & GEN8_PIPE_VBLANK)
2330*4882a593Smuzhiyun intel_handle_vblank(dev_priv, pipe);
2331*4882a593Smuzhiyun
2332*4882a593Smuzhiyun if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2333*4882a593Smuzhiyun hsw_pipe_crc_irq_handler(dev_priv, pipe);
2334*4882a593Smuzhiyun
2335*4882a593Smuzhiyun if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2336*4882a593Smuzhiyun intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2337*4882a593Smuzhiyun
2338*4882a593Smuzhiyun fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv);
2339*4882a593Smuzhiyun if (fault_errors)
2340*4882a593Smuzhiyun drm_err(&dev_priv->drm,
2341*4882a593Smuzhiyun "Fault errors on pipe %c: 0x%08x\n",
2342*4882a593Smuzhiyun pipe_name(pipe),
2343*4882a593Smuzhiyun fault_errors);
2344*4882a593Smuzhiyun }
2345*4882a593Smuzhiyun
2346*4882a593Smuzhiyun if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2347*4882a593Smuzhiyun master_ctl & GEN8_DE_PCH_IRQ) {
2348*4882a593Smuzhiyun /*
2349*4882a593Smuzhiyun * FIXME(BDW): Assume for now that the new interrupt handling
2350*4882a593Smuzhiyun * scheme also closed the SDE interrupt handling race we've seen
2351*4882a593Smuzhiyun * on older pch-split platforms. But this needs testing.
2352*4882a593Smuzhiyun */
2353*4882a593Smuzhiyun iir = I915_READ(SDEIIR);
2354*4882a593Smuzhiyun if (iir) {
2355*4882a593Smuzhiyun I915_WRITE(SDEIIR, iir);
2356*4882a593Smuzhiyun ret = IRQ_HANDLED;
2357*4882a593Smuzhiyun
2358*4882a593Smuzhiyun if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
2359*4882a593Smuzhiyun icp_irq_handler(dev_priv, iir);
2360*4882a593Smuzhiyun else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
2361*4882a593Smuzhiyun spt_irq_handler(dev_priv, iir);
2362*4882a593Smuzhiyun else
2363*4882a593Smuzhiyun cpt_irq_handler(dev_priv, iir);
2364*4882a593Smuzhiyun } else {
2365*4882a593Smuzhiyun /*
2366*4882a593Smuzhiyun * Like on previous PCH there seems to be something
2367*4882a593Smuzhiyun * fishy going on with forwarding PCH interrupts.
2368*4882a593Smuzhiyun */
2369*4882a593Smuzhiyun drm_dbg(&dev_priv->drm,
2370*4882a593Smuzhiyun "The master control interrupt lied (SDE)!\n");
2371*4882a593Smuzhiyun }
2372*4882a593Smuzhiyun }
2373*4882a593Smuzhiyun
2374*4882a593Smuzhiyun return ret;
2375*4882a593Smuzhiyun }
2376*4882a593Smuzhiyun
gen8_master_intr_disable(void __iomem * const regs)2377*4882a593Smuzhiyun static inline u32 gen8_master_intr_disable(void __iomem * const regs)
2378*4882a593Smuzhiyun {
2379*4882a593Smuzhiyun raw_reg_write(regs, GEN8_MASTER_IRQ, 0);
2380*4882a593Smuzhiyun
2381*4882a593Smuzhiyun /*
2382*4882a593Smuzhiyun * Now with master disabled, get a sample of level indications
2383*4882a593Smuzhiyun * for this interrupt. Indications will be cleared on related acks.
2384*4882a593Smuzhiyun * New indications can and will light up during processing,
2385*4882a593Smuzhiyun * and will generate new interrupt after enabling master.
2386*4882a593Smuzhiyun */
2387*4882a593Smuzhiyun return raw_reg_read(regs, GEN8_MASTER_IRQ);
2388*4882a593Smuzhiyun }
2389*4882a593Smuzhiyun
gen8_master_intr_enable(void __iomem * const regs)2390*4882a593Smuzhiyun static inline void gen8_master_intr_enable(void __iomem * const regs)
2391*4882a593Smuzhiyun {
2392*4882a593Smuzhiyun raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2393*4882a593Smuzhiyun }
2394*4882a593Smuzhiyun
gen8_irq_handler(int irq,void * arg)2395*4882a593Smuzhiyun static irqreturn_t gen8_irq_handler(int irq, void *arg)
2396*4882a593Smuzhiyun {
2397*4882a593Smuzhiyun struct drm_i915_private *dev_priv = arg;
2398*4882a593Smuzhiyun void __iomem * const regs = dev_priv->uncore.regs;
2399*4882a593Smuzhiyun u32 master_ctl;
2400*4882a593Smuzhiyun
2401*4882a593Smuzhiyun if (!intel_irqs_enabled(dev_priv))
2402*4882a593Smuzhiyun return IRQ_NONE;
2403*4882a593Smuzhiyun
2404*4882a593Smuzhiyun master_ctl = gen8_master_intr_disable(regs);
2405*4882a593Smuzhiyun if (!master_ctl) {
2406*4882a593Smuzhiyun gen8_master_intr_enable(regs);
2407*4882a593Smuzhiyun return IRQ_NONE;
2408*4882a593Smuzhiyun }
2409*4882a593Smuzhiyun
2410*4882a593Smuzhiyun /* Find, queue (onto bottom-halves), then clear each source */
2411*4882a593Smuzhiyun gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
2412*4882a593Smuzhiyun
2413*4882a593Smuzhiyun /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2414*4882a593Smuzhiyun if (master_ctl & ~GEN8_GT_IRQS) {
2415*4882a593Smuzhiyun disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2416*4882a593Smuzhiyun gen8_de_irq_handler(dev_priv, master_ctl);
2417*4882a593Smuzhiyun enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2418*4882a593Smuzhiyun }
2419*4882a593Smuzhiyun
2420*4882a593Smuzhiyun gen8_master_intr_enable(regs);
2421*4882a593Smuzhiyun
2422*4882a593Smuzhiyun return IRQ_HANDLED;
2423*4882a593Smuzhiyun }
2424*4882a593Smuzhiyun
2425*4882a593Smuzhiyun static u32
gen11_gu_misc_irq_ack(struct intel_gt * gt,const u32 master_ctl)2426*4882a593Smuzhiyun gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl)
2427*4882a593Smuzhiyun {
2428*4882a593Smuzhiyun void __iomem * const regs = gt->uncore->regs;
2429*4882a593Smuzhiyun u32 iir;
2430*4882a593Smuzhiyun
2431*4882a593Smuzhiyun if (!(master_ctl & GEN11_GU_MISC_IRQ))
2432*4882a593Smuzhiyun return 0;
2433*4882a593Smuzhiyun
2434*4882a593Smuzhiyun iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
2435*4882a593Smuzhiyun if (likely(iir))
2436*4882a593Smuzhiyun raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
2437*4882a593Smuzhiyun
2438*4882a593Smuzhiyun return iir;
2439*4882a593Smuzhiyun }
2440*4882a593Smuzhiyun
2441*4882a593Smuzhiyun static void
gen11_gu_misc_irq_handler(struct intel_gt * gt,const u32 iir)2442*4882a593Smuzhiyun gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir)
2443*4882a593Smuzhiyun {
2444*4882a593Smuzhiyun if (iir & GEN11_GU_MISC_GSE)
2445*4882a593Smuzhiyun intel_opregion_asle_intr(gt->i915);
2446*4882a593Smuzhiyun }
2447*4882a593Smuzhiyun
gen11_master_intr_disable(void __iomem * const regs)2448*4882a593Smuzhiyun static inline u32 gen11_master_intr_disable(void __iomem * const regs)
2449*4882a593Smuzhiyun {
2450*4882a593Smuzhiyun raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
2451*4882a593Smuzhiyun
2452*4882a593Smuzhiyun /*
2453*4882a593Smuzhiyun * Now with master disabled, get a sample of level indications
2454*4882a593Smuzhiyun * for this interrupt. Indications will be cleared on related acks.
2455*4882a593Smuzhiyun * New indications can and will light up during processing,
2456*4882a593Smuzhiyun * and will generate new interrupt after enabling master.
2457*4882a593Smuzhiyun */
2458*4882a593Smuzhiyun return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
2459*4882a593Smuzhiyun }
2460*4882a593Smuzhiyun
gen11_master_intr_enable(void __iomem * const regs)2461*4882a593Smuzhiyun static inline void gen11_master_intr_enable(void __iomem * const regs)
2462*4882a593Smuzhiyun {
2463*4882a593Smuzhiyun raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
2464*4882a593Smuzhiyun }
2465*4882a593Smuzhiyun
2466*4882a593Smuzhiyun static void
gen11_display_irq_handler(struct drm_i915_private * i915)2467*4882a593Smuzhiyun gen11_display_irq_handler(struct drm_i915_private *i915)
2468*4882a593Smuzhiyun {
2469*4882a593Smuzhiyun void __iomem * const regs = i915->uncore.regs;
2470*4882a593Smuzhiyun const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
2471*4882a593Smuzhiyun
2472*4882a593Smuzhiyun disable_rpm_wakeref_asserts(&i915->runtime_pm);
2473*4882a593Smuzhiyun /*
2474*4882a593Smuzhiyun * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
2475*4882a593Smuzhiyun * for the display related bits.
2476*4882a593Smuzhiyun */
2477*4882a593Smuzhiyun raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0);
2478*4882a593Smuzhiyun gen8_de_irq_handler(i915, disp_ctl);
2479*4882a593Smuzhiyun raw_reg_write(regs, GEN11_DISPLAY_INT_CTL,
2480*4882a593Smuzhiyun GEN11_DISPLAY_IRQ_ENABLE);
2481*4882a593Smuzhiyun
2482*4882a593Smuzhiyun enable_rpm_wakeref_asserts(&i915->runtime_pm);
2483*4882a593Smuzhiyun }
2484*4882a593Smuzhiyun
2485*4882a593Smuzhiyun static __always_inline irqreturn_t
__gen11_irq_handler(struct drm_i915_private * const i915,u32 (* intr_disable)(void __iomem * const regs),void (* intr_enable)(void __iomem * const regs))2486*4882a593Smuzhiyun __gen11_irq_handler(struct drm_i915_private * const i915,
2487*4882a593Smuzhiyun u32 (*intr_disable)(void __iomem * const regs),
2488*4882a593Smuzhiyun void (*intr_enable)(void __iomem * const regs))
2489*4882a593Smuzhiyun {
2490*4882a593Smuzhiyun void __iomem * const regs = i915->uncore.regs;
2491*4882a593Smuzhiyun struct intel_gt *gt = &i915->gt;
2492*4882a593Smuzhiyun u32 master_ctl;
2493*4882a593Smuzhiyun u32 gu_misc_iir;
2494*4882a593Smuzhiyun
2495*4882a593Smuzhiyun if (!intel_irqs_enabled(i915))
2496*4882a593Smuzhiyun return IRQ_NONE;
2497*4882a593Smuzhiyun
2498*4882a593Smuzhiyun master_ctl = intr_disable(regs);
2499*4882a593Smuzhiyun if (!master_ctl) {
2500*4882a593Smuzhiyun intr_enable(regs);
2501*4882a593Smuzhiyun return IRQ_NONE;
2502*4882a593Smuzhiyun }
2503*4882a593Smuzhiyun
2504*4882a593Smuzhiyun /* Find, queue (onto bottom-halves), then clear each source */
2505*4882a593Smuzhiyun gen11_gt_irq_handler(gt, master_ctl);
2506*4882a593Smuzhiyun
2507*4882a593Smuzhiyun /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2508*4882a593Smuzhiyun if (master_ctl & GEN11_DISPLAY_IRQ)
2509*4882a593Smuzhiyun gen11_display_irq_handler(i915);
2510*4882a593Smuzhiyun
2511*4882a593Smuzhiyun gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl);
2512*4882a593Smuzhiyun
2513*4882a593Smuzhiyun intr_enable(regs);
2514*4882a593Smuzhiyun
2515*4882a593Smuzhiyun gen11_gu_misc_irq_handler(gt, gu_misc_iir);
2516*4882a593Smuzhiyun
2517*4882a593Smuzhiyun return IRQ_HANDLED;
2518*4882a593Smuzhiyun }
2519*4882a593Smuzhiyun
gen11_irq_handler(int irq,void * arg)2520*4882a593Smuzhiyun static irqreturn_t gen11_irq_handler(int irq, void *arg)
2521*4882a593Smuzhiyun {
2522*4882a593Smuzhiyun return __gen11_irq_handler(arg,
2523*4882a593Smuzhiyun gen11_master_intr_disable,
2524*4882a593Smuzhiyun gen11_master_intr_enable);
2525*4882a593Smuzhiyun }
2526*4882a593Smuzhiyun
dg1_master_intr_disable_and_ack(void __iomem * const regs)2527*4882a593Smuzhiyun static u32 dg1_master_intr_disable_and_ack(void __iomem * const regs)
2528*4882a593Smuzhiyun {
2529*4882a593Smuzhiyun u32 val;
2530*4882a593Smuzhiyun
2531*4882a593Smuzhiyun /* First disable interrupts */
2532*4882a593Smuzhiyun raw_reg_write(regs, DG1_MSTR_UNIT_INTR, 0);
2533*4882a593Smuzhiyun
2534*4882a593Smuzhiyun /* Get the indication levels and ack the master unit */
2535*4882a593Smuzhiyun val = raw_reg_read(regs, DG1_MSTR_UNIT_INTR);
2536*4882a593Smuzhiyun if (unlikely(!val))
2537*4882a593Smuzhiyun return 0;
2538*4882a593Smuzhiyun
2539*4882a593Smuzhiyun raw_reg_write(regs, DG1_MSTR_UNIT_INTR, val);
2540*4882a593Smuzhiyun
2541*4882a593Smuzhiyun /*
2542*4882a593Smuzhiyun * Now with master disabled, get a sample of level indications
2543*4882a593Smuzhiyun * for this interrupt and ack them right away - we keep GEN11_MASTER_IRQ
2544*4882a593Smuzhiyun * out as this bit doesn't exist anymore for DG1
2545*4882a593Smuzhiyun */
2546*4882a593Smuzhiyun val = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ) & ~GEN11_MASTER_IRQ;
2547*4882a593Smuzhiyun if (unlikely(!val))
2548*4882a593Smuzhiyun return 0;
2549*4882a593Smuzhiyun
2550*4882a593Smuzhiyun raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, val);
2551*4882a593Smuzhiyun
2552*4882a593Smuzhiyun return val;
2553*4882a593Smuzhiyun }
2554*4882a593Smuzhiyun
dg1_master_intr_enable(void __iomem * const regs)2555*4882a593Smuzhiyun static inline void dg1_master_intr_enable(void __iomem * const regs)
2556*4882a593Smuzhiyun {
2557*4882a593Smuzhiyun raw_reg_write(regs, DG1_MSTR_UNIT_INTR, DG1_MSTR_IRQ);
2558*4882a593Smuzhiyun }
2559*4882a593Smuzhiyun
dg1_irq_handler(int irq,void * arg)2560*4882a593Smuzhiyun static irqreturn_t dg1_irq_handler(int irq, void *arg)
2561*4882a593Smuzhiyun {
2562*4882a593Smuzhiyun return __gen11_irq_handler(arg,
2563*4882a593Smuzhiyun dg1_master_intr_disable_and_ack,
2564*4882a593Smuzhiyun dg1_master_intr_enable);
2565*4882a593Smuzhiyun }
2566*4882a593Smuzhiyun
2567*4882a593Smuzhiyun /* Called from drm generic code, passed 'crtc' which
2568*4882a593Smuzhiyun * we use as a pipe index
2569*4882a593Smuzhiyun */
i8xx_enable_vblank(struct drm_crtc * crtc)2570*4882a593Smuzhiyun int i8xx_enable_vblank(struct drm_crtc *crtc)
2571*4882a593Smuzhiyun {
2572*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2573*4882a593Smuzhiyun enum pipe pipe = to_intel_crtc(crtc)->pipe;
2574*4882a593Smuzhiyun unsigned long irqflags;
2575*4882a593Smuzhiyun
2576*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2577*4882a593Smuzhiyun i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2578*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2579*4882a593Smuzhiyun
2580*4882a593Smuzhiyun return 0;
2581*4882a593Smuzhiyun }
2582*4882a593Smuzhiyun
i915gm_enable_vblank(struct drm_crtc * crtc)2583*4882a593Smuzhiyun int i915gm_enable_vblank(struct drm_crtc *crtc)
2584*4882a593Smuzhiyun {
2585*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2586*4882a593Smuzhiyun
2587*4882a593Smuzhiyun /*
2588*4882a593Smuzhiyun * Vblank interrupts fail to wake the device up from C2+.
2589*4882a593Smuzhiyun * Disabling render clock gating during C-states avoids
2590*4882a593Smuzhiyun * the problem. There is a small power cost so we do this
2591*4882a593Smuzhiyun * only when vblank interrupts are actually enabled.
2592*4882a593Smuzhiyun */
2593*4882a593Smuzhiyun if (dev_priv->vblank_enabled++ == 0)
2594*4882a593Smuzhiyun I915_WRITE(SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2595*4882a593Smuzhiyun
2596*4882a593Smuzhiyun return i8xx_enable_vblank(crtc);
2597*4882a593Smuzhiyun }
2598*4882a593Smuzhiyun
i965_enable_vblank(struct drm_crtc * crtc)2599*4882a593Smuzhiyun int i965_enable_vblank(struct drm_crtc *crtc)
2600*4882a593Smuzhiyun {
2601*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2602*4882a593Smuzhiyun enum pipe pipe = to_intel_crtc(crtc)->pipe;
2603*4882a593Smuzhiyun unsigned long irqflags;
2604*4882a593Smuzhiyun
2605*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2606*4882a593Smuzhiyun i915_enable_pipestat(dev_priv, pipe,
2607*4882a593Smuzhiyun PIPE_START_VBLANK_INTERRUPT_STATUS);
2608*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2609*4882a593Smuzhiyun
2610*4882a593Smuzhiyun return 0;
2611*4882a593Smuzhiyun }
2612*4882a593Smuzhiyun
ilk_enable_vblank(struct drm_crtc * crtc)2613*4882a593Smuzhiyun int ilk_enable_vblank(struct drm_crtc *crtc)
2614*4882a593Smuzhiyun {
2615*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2616*4882a593Smuzhiyun enum pipe pipe = to_intel_crtc(crtc)->pipe;
2617*4882a593Smuzhiyun unsigned long irqflags;
2618*4882a593Smuzhiyun u32 bit = INTEL_GEN(dev_priv) >= 7 ?
2619*4882a593Smuzhiyun DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2622*4882a593Smuzhiyun ilk_enable_display_irq(dev_priv, bit);
2623*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2624*4882a593Smuzhiyun
2625*4882a593Smuzhiyun /* Even though there is no DMC, frame counter can get stuck when
2626*4882a593Smuzhiyun * PSR is active as no frames are generated.
2627*4882a593Smuzhiyun */
2628*4882a593Smuzhiyun if (HAS_PSR(dev_priv))
2629*4882a593Smuzhiyun drm_crtc_vblank_restore(crtc);
2630*4882a593Smuzhiyun
2631*4882a593Smuzhiyun return 0;
2632*4882a593Smuzhiyun }
2633*4882a593Smuzhiyun
bdw_enable_vblank(struct drm_crtc * crtc)2634*4882a593Smuzhiyun int bdw_enable_vblank(struct drm_crtc *crtc)
2635*4882a593Smuzhiyun {
2636*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2637*4882a593Smuzhiyun enum pipe pipe = to_intel_crtc(crtc)->pipe;
2638*4882a593Smuzhiyun unsigned long irqflags;
2639*4882a593Smuzhiyun
2640*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2641*4882a593Smuzhiyun bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2642*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2643*4882a593Smuzhiyun
2644*4882a593Smuzhiyun /* Even if there is no DMC, frame counter can get stuck when
2645*4882a593Smuzhiyun * PSR is active as no frames are generated, so check only for PSR.
2646*4882a593Smuzhiyun */
2647*4882a593Smuzhiyun if (HAS_PSR(dev_priv))
2648*4882a593Smuzhiyun drm_crtc_vblank_restore(crtc);
2649*4882a593Smuzhiyun
2650*4882a593Smuzhiyun return 0;
2651*4882a593Smuzhiyun }
2652*4882a593Smuzhiyun
2653*4882a593Smuzhiyun /* Called from drm generic code, passed 'crtc' which
2654*4882a593Smuzhiyun * we use as a pipe index
2655*4882a593Smuzhiyun */
i8xx_disable_vblank(struct drm_crtc * crtc)2656*4882a593Smuzhiyun void i8xx_disable_vblank(struct drm_crtc *crtc)
2657*4882a593Smuzhiyun {
2658*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2659*4882a593Smuzhiyun enum pipe pipe = to_intel_crtc(crtc)->pipe;
2660*4882a593Smuzhiyun unsigned long irqflags;
2661*4882a593Smuzhiyun
2662*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2663*4882a593Smuzhiyun i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2664*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2665*4882a593Smuzhiyun }
2666*4882a593Smuzhiyun
i915gm_disable_vblank(struct drm_crtc * crtc)2667*4882a593Smuzhiyun void i915gm_disable_vblank(struct drm_crtc *crtc)
2668*4882a593Smuzhiyun {
2669*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2670*4882a593Smuzhiyun
2671*4882a593Smuzhiyun i8xx_disable_vblank(crtc);
2672*4882a593Smuzhiyun
2673*4882a593Smuzhiyun if (--dev_priv->vblank_enabled == 0)
2674*4882a593Smuzhiyun I915_WRITE(SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2675*4882a593Smuzhiyun }
2676*4882a593Smuzhiyun
i965_disable_vblank(struct drm_crtc * crtc)2677*4882a593Smuzhiyun void i965_disable_vblank(struct drm_crtc *crtc)
2678*4882a593Smuzhiyun {
2679*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2680*4882a593Smuzhiyun enum pipe pipe = to_intel_crtc(crtc)->pipe;
2681*4882a593Smuzhiyun unsigned long irqflags;
2682*4882a593Smuzhiyun
2683*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2684*4882a593Smuzhiyun i915_disable_pipestat(dev_priv, pipe,
2685*4882a593Smuzhiyun PIPE_START_VBLANK_INTERRUPT_STATUS);
2686*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2687*4882a593Smuzhiyun }
2688*4882a593Smuzhiyun
ilk_disable_vblank(struct drm_crtc * crtc)2689*4882a593Smuzhiyun void ilk_disable_vblank(struct drm_crtc *crtc)
2690*4882a593Smuzhiyun {
2691*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2692*4882a593Smuzhiyun enum pipe pipe = to_intel_crtc(crtc)->pipe;
2693*4882a593Smuzhiyun unsigned long irqflags;
2694*4882a593Smuzhiyun u32 bit = INTEL_GEN(dev_priv) >= 7 ?
2695*4882a593Smuzhiyun DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2696*4882a593Smuzhiyun
2697*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2698*4882a593Smuzhiyun ilk_disable_display_irq(dev_priv, bit);
2699*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2700*4882a593Smuzhiyun }
2701*4882a593Smuzhiyun
bdw_disable_vblank(struct drm_crtc * crtc)2702*4882a593Smuzhiyun void bdw_disable_vblank(struct drm_crtc *crtc)
2703*4882a593Smuzhiyun {
2704*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2705*4882a593Smuzhiyun enum pipe pipe = to_intel_crtc(crtc)->pipe;
2706*4882a593Smuzhiyun unsigned long irqflags;
2707*4882a593Smuzhiyun
2708*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2709*4882a593Smuzhiyun bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2710*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2711*4882a593Smuzhiyun }
2712*4882a593Smuzhiyun
ibx_irq_reset(struct drm_i915_private * dev_priv)2713*4882a593Smuzhiyun static void ibx_irq_reset(struct drm_i915_private *dev_priv)
2714*4882a593Smuzhiyun {
2715*4882a593Smuzhiyun struct intel_uncore *uncore = &dev_priv->uncore;
2716*4882a593Smuzhiyun
2717*4882a593Smuzhiyun if (HAS_PCH_NOP(dev_priv))
2718*4882a593Smuzhiyun return;
2719*4882a593Smuzhiyun
2720*4882a593Smuzhiyun GEN3_IRQ_RESET(uncore, SDE);
2721*4882a593Smuzhiyun
2722*4882a593Smuzhiyun if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
2723*4882a593Smuzhiyun I915_WRITE(SERR_INT, 0xffffffff);
2724*4882a593Smuzhiyun }
2725*4882a593Smuzhiyun
2726*4882a593Smuzhiyun /*
2727*4882a593Smuzhiyun * SDEIER is also touched by the interrupt handler to work around missed PCH
2728*4882a593Smuzhiyun * interrupts. Hence we can't update it after the interrupt handler is enabled -
2729*4882a593Smuzhiyun * instead we unconditionally enable all PCH interrupt sources here, but then
2730*4882a593Smuzhiyun * only unmask them as needed with SDEIMR.
2731*4882a593Smuzhiyun *
2732*4882a593Smuzhiyun * This function needs to be called before interrupts are enabled.
2733*4882a593Smuzhiyun */
ibx_irq_pre_postinstall(struct drm_i915_private * dev_priv)2734*4882a593Smuzhiyun static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv)
2735*4882a593Smuzhiyun {
2736*4882a593Smuzhiyun if (HAS_PCH_NOP(dev_priv))
2737*4882a593Smuzhiyun return;
2738*4882a593Smuzhiyun
2739*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0);
2740*4882a593Smuzhiyun I915_WRITE(SDEIER, 0xffffffff);
2741*4882a593Smuzhiyun POSTING_READ(SDEIER);
2742*4882a593Smuzhiyun }
2743*4882a593Smuzhiyun
vlv_display_irq_reset(struct drm_i915_private * dev_priv)2744*4882a593Smuzhiyun static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
2745*4882a593Smuzhiyun {
2746*4882a593Smuzhiyun struct intel_uncore *uncore = &dev_priv->uncore;
2747*4882a593Smuzhiyun
2748*4882a593Smuzhiyun if (IS_CHERRYVIEW(dev_priv))
2749*4882a593Smuzhiyun intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2750*4882a593Smuzhiyun else
2751*4882a593Smuzhiyun intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK);
2752*4882a593Smuzhiyun
2753*4882a593Smuzhiyun i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
2754*4882a593Smuzhiyun intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2755*4882a593Smuzhiyun
2756*4882a593Smuzhiyun i9xx_pipestat_irq_reset(dev_priv);
2757*4882a593Smuzhiyun
2758*4882a593Smuzhiyun GEN3_IRQ_RESET(uncore, VLV_);
2759*4882a593Smuzhiyun dev_priv->irq_mask = ~0u;
2760*4882a593Smuzhiyun }
2761*4882a593Smuzhiyun
vlv_display_irq_postinstall(struct drm_i915_private * dev_priv)2762*4882a593Smuzhiyun static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
2763*4882a593Smuzhiyun {
2764*4882a593Smuzhiyun struct intel_uncore *uncore = &dev_priv->uncore;
2765*4882a593Smuzhiyun
2766*4882a593Smuzhiyun u32 pipestat_mask;
2767*4882a593Smuzhiyun u32 enable_mask;
2768*4882a593Smuzhiyun enum pipe pipe;
2769*4882a593Smuzhiyun
2770*4882a593Smuzhiyun pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
2771*4882a593Smuzhiyun
2772*4882a593Smuzhiyun i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
2773*4882a593Smuzhiyun for_each_pipe(dev_priv, pipe)
2774*4882a593Smuzhiyun i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
2775*4882a593Smuzhiyun
2776*4882a593Smuzhiyun enable_mask = I915_DISPLAY_PORT_INTERRUPT |
2777*4882a593Smuzhiyun I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2778*4882a593Smuzhiyun I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2779*4882a593Smuzhiyun I915_LPE_PIPE_A_INTERRUPT |
2780*4882a593Smuzhiyun I915_LPE_PIPE_B_INTERRUPT;
2781*4882a593Smuzhiyun
2782*4882a593Smuzhiyun if (IS_CHERRYVIEW(dev_priv))
2783*4882a593Smuzhiyun enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
2784*4882a593Smuzhiyun I915_LPE_PIPE_C_INTERRUPT;
2785*4882a593Smuzhiyun
2786*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u);
2787*4882a593Smuzhiyun
2788*4882a593Smuzhiyun dev_priv->irq_mask = ~enable_mask;
2789*4882a593Smuzhiyun
2790*4882a593Smuzhiyun GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
2791*4882a593Smuzhiyun }
2792*4882a593Smuzhiyun
2793*4882a593Smuzhiyun /* drm_dma.h hooks
2794*4882a593Smuzhiyun */
ilk_irq_reset(struct drm_i915_private * dev_priv)2795*4882a593Smuzhiyun static void ilk_irq_reset(struct drm_i915_private *dev_priv)
2796*4882a593Smuzhiyun {
2797*4882a593Smuzhiyun struct intel_uncore *uncore = &dev_priv->uncore;
2798*4882a593Smuzhiyun
2799*4882a593Smuzhiyun GEN3_IRQ_RESET(uncore, DE);
2800*4882a593Smuzhiyun if (IS_GEN(dev_priv, 7))
2801*4882a593Smuzhiyun intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff);
2802*4882a593Smuzhiyun
2803*4882a593Smuzhiyun if (IS_HASWELL(dev_priv)) {
2804*4882a593Smuzhiyun intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
2805*4882a593Smuzhiyun intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2806*4882a593Smuzhiyun }
2807*4882a593Smuzhiyun
2808*4882a593Smuzhiyun gen5_gt_irq_reset(&dev_priv->gt);
2809*4882a593Smuzhiyun
2810*4882a593Smuzhiyun ibx_irq_reset(dev_priv);
2811*4882a593Smuzhiyun }
2812*4882a593Smuzhiyun
valleyview_irq_reset(struct drm_i915_private * dev_priv)2813*4882a593Smuzhiyun static void valleyview_irq_reset(struct drm_i915_private *dev_priv)
2814*4882a593Smuzhiyun {
2815*4882a593Smuzhiyun I915_WRITE(VLV_MASTER_IER, 0);
2816*4882a593Smuzhiyun POSTING_READ(VLV_MASTER_IER);
2817*4882a593Smuzhiyun
2818*4882a593Smuzhiyun gen5_gt_irq_reset(&dev_priv->gt);
2819*4882a593Smuzhiyun
2820*4882a593Smuzhiyun spin_lock_irq(&dev_priv->irq_lock);
2821*4882a593Smuzhiyun if (dev_priv->display_irqs_enabled)
2822*4882a593Smuzhiyun vlv_display_irq_reset(dev_priv);
2823*4882a593Smuzhiyun spin_unlock_irq(&dev_priv->irq_lock);
2824*4882a593Smuzhiyun }
2825*4882a593Smuzhiyun
gen8_irq_reset(struct drm_i915_private * dev_priv)2826*4882a593Smuzhiyun static void gen8_irq_reset(struct drm_i915_private *dev_priv)
2827*4882a593Smuzhiyun {
2828*4882a593Smuzhiyun struct intel_uncore *uncore = &dev_priv->uncore;
2829*4882a593Smuzhiyun enum pipe pipe;
2830*4882a593Smuzhiyun
2831*4882a593Smuzhiyun gen8_master_intr_disable(dev_priv->uncore.regs);
2832*4882a593Smuzhiyun
2833*4882a593Smuzhiyun gen8_gt_irq_reset(&dev_priv->gt);
2834*4882a593Smuzhiyun
2835*4882a593Smuzhiyun intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
2836*4882a593Smuzhiyun intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2837*4882a593Smuzhiyun
2838*4882a593Smuzhiyun for_each_pipe(dev_priv, pipe)
2839*4882a593Smuzhiyun if (intel_display_power_is_enabled(dev_priv,
2840*4882a593Smuzhiyun POWER_DOMAIN_PIPE(pipe)))
2841*4882a593Smuzhiyun GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
2842*4882a593Smuzhiyun
2843*4882a593Smuzhiyun GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
2844*4882a593Smuzhiyun GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
2845*4882a593Smuzhiyun GEN3_IRQ_RESET(uncore, GEN8_PCU_);
2846*4882a593Smuzhiyun
2847*4882a593Smuzhiyun if (HAS_PCH_SPLIT(dev_priv))
2848*4882a593Smuzhiyun ibx_irq_reset(dev_priv);
2849*4882a593Smuzhiyun }
2850*4882a593Smuzhiyun
gen11_display_irq_reset(struct drm_i915_private * dev_priv)2851*4882a593Smuzhiyun static void gen11_display_irq_reset(struct drm_i915_private *dev_priv)
2852*4882a593Smuzhiyun {
2853*4882a593Smuzhiyun struct intel_uncore *uncore = &dev_priv->uncore;
2854*4882a593Smuzhiyun enum pipe pipe;
2855*4882a593Smuzhiyun u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
2856*4882a593Smuzhiyun BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
2857*4882a593Smuzhiyun
2858*4882a593Smuzhiyun intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0);
2859*4882a593Smuzhiyun
2860*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12) {
2861*4882a593Smuzhiyun enum transcoder trans;
2862*4882a593Smuzhiyun
2863*4882a593Smuzhiyun for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
2864*4882a593Smuzhiyun enum intel_display_power_domain domain;
2865*4882a593Smuzhiyun
2866*4882a593Smuzhiyun domain = POWER_DOMAIN_TRANSCODER(trans);
2867*4882a593Smuzhiyun if (!intel_display_power_is_enabled(dev_priv, domain))
2868*4882a593Smuzhiyun continue;
2869*4882a593Smuzhiyun
2870*4882a593Smuzhiyun intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff);
2871*4882a593Smuzhiyun intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff);
2872*4882a593Smuzhiyun }
2873*4882a593Smuzhiyun } else {
2874*4882a593Smuzhiyun intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
2875*4882a593Smuzhiyun intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2876*4882a593Smuzhiyun }
2877*4882a593Smuzhiyun
2878*4882a593Smuzhiyun for_each_pipe(dev_priv, pipe)
2879*4882a593Smuzhiyun if (intel_display_power_is_enabled(dev_priv,
2880*4882a593Smuzhiyun POWER_DOMAIN_PIPE(pipe)))
2881*4882a593Smuzhiyun GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
2882*4882a593Smuzhiyun
2883*4882a593Smuzhiyun GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
2884*4882a593Smuzhiyun GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
2885*4882a593Smuzhiyun GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
2886*4882a593Smuzhiyun
2887*4882a593Smuzhiyun if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
2888*4882a593Smuzhiyun GEN3_IRQ_RESET(uncore, SDE);
2889*4882a593Smuzhiyun
2890*4882a593Smuzhiyun /* Wa_14010685332:icl,jsl,ehl,tgl,rkl */
2891*4882a593Smuzhiyun if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) {
2892*4882a593Smuzhiyun intel_uncore_rmw(uncore, SOUTH_CHICKEN1,
2893*4882a593Smuzhiyun SBCLK_RUN_REFCLK_DIS, SBCLK_RUN_REFCLK_DIS);
2894*4882a593Smuzhiyun intel_uncore_rmw(uncore, SOUTH_CHICKEN1,
2895*4882a593Smuzhiyun SBCLK_RUN_REFCLK_DIS, 0);
2896*4882a593Smuzhiyun }
2897*4882a593Smuzhiyun }
2898*4882a593Smuzhiyun
gen11_irq_reset(struct drm_i915_private * dev_priv)2899*4882a593Smuzhiyun static void gen11_irq_reset(struct drm_i915_private *dev_priv)
2900*4882a593Smuzhiyun {
2901*4882a593Smuzhiyun struct intel_uncore *uncore = &dev_priv->uncore;
2902*4882a593Smuzhiyun
2903*4882a593Smuzhiyun if (HAS_MASTER_UNIT_IRQ(dev_priv))
2904*4882a593Smuzhiyun dg1_master_intr_disable_and_ack(dev_priv->uncore.regs);
2905*4882a593Smuzhiyun else
2906*4882a593Smuzhiyun gen11_master_intr_disable(dev_priv->uncore.regs);
2907*4882a593Smuzhiyun
2908*4882a593Smuzhiyun gen11_gt_irq_reset(&dev_priv->gt);
2909*4882a593Smuzhiyun gen11_display_irq_reset(dev_priv);
2910*4882a593Smuzhiyun
2911*4882a593Smuzhiyun GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
2912*4882a593Smuzhiyun GEN3_IRQ_RESET(uncore, GEN8_PCU_);
2913*4882a593Smuzhiyun }
2914*4882a593Smuzhiyun
gen8_irq_power_well_post_enable(struct drm_i915_private * dev_priv,u8 pipe_mask)2915*4882a593Smuzhiyun void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
2916*4882a593Smuzhiyun u8 pipe_mask)
2917*4882a593Smuzhiyun {
2918*4882a593Smuzhiyun struct intel_uncore *uncore = &dev_priv->uncore;
2919*4882a593Smuzhiyun
2920*4882a593Smuzhiyun u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
2921*4882a593Smuzhiyun enum pipe pipe;
2922*4882a593Smuzhiyun
2923*4882a593Smuzhiyun spin_lock_irq(&dev_priv->irq_lock);
2924*4882a593Smuzhiyun
2925*4882a593Smuzhiyun if (!intel_irqs_enabled(dev_priv)) {
2926*4882a593Smuzhiyun spin_unlock_irq(&dev_priv->irq_lock);
2927*4882a593Smuzhiyun return;
2928*4882a593Smuzhiyun }
2929*4882a593Smuzhiyun
2930*4882a593Smuzhiyun for_each_pipe_masked(dev_priv, pipe, pipe_mask)
2931*4882a593Smuzhiyun GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
2932*4882a593Smuzhiyun dev_priv->de_irq_mask[pipe],
2933*4882a593Smuzhiyun ~dev_priv->de_irq_mask[pipe] | extra_ier);
2934*4882a593Smuzhiyun
2935*4882a593Smuzhiyun spin_unlock_irq(&dev_priv->irq_lock);
2936*4882a593Smuzhiyun }
2937*4882a593Smuzhiyun
gen8_irq_power_well_pre_disable(struct drm_i915_private * dev_priv,u8 pipe_mask)2938*4882a593Smuzhiyun void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
2939*4882a593Smuzhiyun u8 pipe_mask)
2940*4882a593Smuzhiyun {
2941*4882a593Smuzhiyun struct intel_uncore *uncore = &dev_priv->uncore;
2942*4882a593Smuzhiyun enum pipe pipe;
2943*4882a593Smuzhiyun
2944*4882a593Smuzhiyun spin_lock_irq(&dev_priv->irq_lock);
2945*4882a593Smuzhiyun
2946*4882a593Smuzhiyun if (!intel_irqs_enabled(dev_priv)) {
2947*4882a593Smuzhiyun spin_unlock_irq(&dev_priv->irq_lock);
2948*4882a593Smuzhiyun return;
2949*4882a593Smuzhiyun }
2950*4882a593Smuzhiyun
2951*4882a593Smuzhiyun for_each_pipe_masked(dev_priv, pipe, pipe_mask)
2952*4882a593Smuzhiyun GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
2953*4882a593Smuzhiyun
2954*4882a593Smuzhiyun spin_unlock_irq(&dev_priv->irq_lock);
2955*4882a593Smuzhiyun
2956*4882a593Smuzhiyun /* make sure we're done processing display irqs */
2957*4882a593Smuzhiyun intel_synchronize_irq(dev_priv);
2958*4882a593Smuzhiyun }
2959*4882a593Smuzhiyun
cherryview_irq_reset(struct drm_i915_private * dev_priv)2960*4882a593Smuzhiyun static void cherryview_irq_reset(struct drm_i915_private *dev_priv)
2961*4882a593Smuzhiyun {
2962*4882a593Smuzhiyun struct intel_uncore *uncore = &dev_priv->uncore;
2963*4882a593Smuzhiyun
2964*4882a593Smuzhiyun I915_WRITE(GEN8_MASTER_IRQ, 0);
2965*4882a593Smuzhiyun POSTING_READ(GEN8_MASTER_IRQ);
2966*4882a593Smuzhiyun
2967*4882a593Smuzhiyun gen8_gt_irq_reset(&dev_priv->gt);
2968*4882a593Smuzhiyun
2969*4882a593Smuzhiyun GEN3_IRQ_RESET(uncore, GEN8_PCU_);
2970*4882a593Smuzhiyun
2971*4882a593Smuzhiyun spin_lock_irq(&dev_priv->irq_lock);
2972*4882a593Smuzhiyun if (dev_priv->display_irqs_enabled)
2973*4882a593Smuzhiyun vlv_display_irq_reset(dev_priv);
2974*4882a593Smuzhiyun spin_unlock_irq(&dev_priv->irq_lock);
2975*4882a593Smuzhiyun }
2976*4882a593Smuzhiyun
intel_hpd_enabled_irqs(struct drm_i915_private * dev_priv,const u32 hpd[HPD_NUM_PINS])2977*4882a593Smuzhiyun static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
2978*4882a593Smuzhiyun const u32 hpd[HPD_NUM_PINS])
2979*4882a593Smuzhiyun {
2980*4882a593Smuzhiyun struct intel_encoder *encoder;
2981*4882a593Smuzhiyun u32 enabled_irqs = 0;
2982*4882a593Smuzhiyun
2983*4882a593Smuzhiyun for_each_intel_encoder(&dev_priv->drm, encoder)
2984*4882a593Smuzhiyun if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
2985*4882a593Smuzhiyun enabled_irqs |= hpd[encoder->hpd_pin];
2986*4882a593Smuzhiyun
2987*4882a593Smuzhiyun return enabled_irqs;
2988*4882a593Smuzhiyun }
2989*4882a593Smuzhiyun
intel_hpd_hotplug_irqs(struct drm_i915_private * dev_priv,const u32 hpd[HPD_NUM_PINS])2990*4882a593Smuzhiyun static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv,
2991*4882a593Smuzhiyun const u32 hpd[HPD_NUM_PINS])
2992*4882a593Smuzhiyun {
2993*4882a593Smuzhiyun struct intel_encoder *encoder;
2994*4882a593Smuzhiyun u32 hotplug_irqs = 0;
2995*4882a593Smuzhiyun
2996*4882a593Smuzhiyun for_each_intel_encoder(&dev_priv->drm, encoder)
2997*4882a593Smuzhiyun hotplug_irqs |= hpd[encoder->hpd_pin];
2998*4882a593Smuzhiyun
2999*4882a593Smuzhiyun return hotplug_irqs;
3000*4882a593Smuzhiyun }
3001*4882a593Smuzhiyun
ibx_hpd_detection_setup(struct drm_i915_private * dev_priv)3002*4882a593Smuzhiyun static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
3003*4882a593Smuzhiyun {
3004*4882a593Smuzhiyun u32 hotplug;
3005*4882a593Smuzhiyun
3006*4882a593Smuzhiyun /*
3007*4882a593Smuzhiyun * Enable digital hotplug on the PCH, and configure the DP short pulse
3008*4882a593Smuzhiyun * duration to 2ms (which is the minimum in the Display Port spec).
3009*4882a593Smuzhiyun * The pulse duration bits are reserved on LPT+.
3010*4882a593Smuzhiyun */
3011*4882a593Smuzhiyun hotplug = I915_READ(PCH_PORT_HOTPLUG);
3012*4882a593Smuzhiyun hotplug &= ~(PORTB_PULSE_DURATION_MASK |
3013*4882a593Smuzhiyun PORTC_PULSE_DURATION_MASK |
3014*4882a593Smuzhiyun PORTD_PULSE_DURATION_MASK);
3015*4882a593Smuzhiyun hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3016*4882a593Smuzhiyun hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3017*4882a593Smuzhiyun hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3018*4882a593Smuzhiyun /*
3019*4882a593Smuzhiyun * When CPU and PCH are on the same package, port A
3020*4882a593Smuzhiyun * HPD must be enabled in both north and south.
3021*4882a593Smuzhiyun */
3022*4882a593Smuzhiyun if (HAS_PCH_LPT_LP(dev_priv))
3023*4882a593Smuzhiyun hotplug |= PORTA_HOTPLUG_ENABLE;
3024*4882a593Smuzhiyun I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3025*4882a593Smuzhiyun }
3026*4882a593Smuzhiyun
ibx_hpd_irq_setup(struct drm_i915_private * dev_priv)3027*4882a593Smuzhiyun static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
3028*4882a593Smuzhiyun {
3029*4882a593Smuzhiyun u32 hotplug_irqs, enabled_irqs;
3030*4882a593Smuzhiyun
3031*4882a593Smuzhiyun enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3032*4882a593Smuzhiyun hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3033*4882a593Smuzhiyun
3034*4882a593Smuzhiyun ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3035*4882a593Smuzhiyun
3036*4882a593Smuzhiyun ibx_hpd_detection_setup(dev_priv);
3037*4882a593Smuzhiyun }
3038*4882a593Smuzhiyun
icp_ddi_hpd_detection_setup(struct drm_i915_private * dev_priv,u32 enable_mask)3039*4882a593Smuzhiyun static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv,
3040*4882a593Smuzhiyun u32 enable_mask)
3041*4882a593Smuzhiyun {
3042*4882a593Smuzhiyun u32 hotplug;
3043*4882a593Smuzhiyun
3044*4882a593Smuzhiyun hotplug = I915_READ(SHOTPLUG_CTL_DDI);
3045*4882a593Smuzhiyun hotplug |= enable_mask;
3046*4882a593Smuzhiyun I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);
3047*4882a593Smuzhiyun }
3048*4882a593Smuzhiyun
icp_tc_hpd_detection_setup(struct drm_i915_private * dev_priv,u32 enable_mask)3049*4882a593Smuzhiyun static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv,
3050*4882a593Smuzhiyun u32 enable_mask)
3051*4882a593Smuzhiyun {
3052*4882a593Smuzhiyun u32 hotplug;
3053*4882a593Smuzhiyun
3054*4882a593Smuzhiyun hotplug = I915_READ(SHOTPLUG_CTL_TC);
3055*4882a593Smuzhiyun hotplug |= enable_mask;
3056*4882a593Smuzhiyun I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
3057*4882a593Smuzhiyun }
3058*4882a593Smuzhiyun
icp_hpd_irq_setup(struct drm_i915_private * dev_priv,u32 ddi_enable_mask,u32 tc_enable_mask)3059*4882a593Smuzhiyun static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv,
3060*4882a593Smuzhiyun u32 ddi_enable_mask, u32 tc_enable_mask)
3061*4882a593Smuzhiyun {
3062*4882a593Smuzhiyun u32 hotplug_irqs, enabled_irqs;
3063*4882a593Smuzhiyun
3064*4882a593Smuzhiyun enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3065*4882a593Smuzhiyun hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3066*4882a593Smuzhiyun
3067*4882a593Smuzhiyun if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP)
3068*4882a593Smuzhiyun I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3069*4882a593Smuzhiyun
3070*4882a593Smuzhiyun ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3071*4882a593Smuzhiyun
3072*4882a593Smuzhiyun icp_ddi_hpd_detection_setup(dev_priv, ddi_enable_mask);
3073*4882a593Smuzhiyun if (tc_enable_mask)
3074*4882a593Smuzhiyun icp_tc_hpd_detection_setup(dev_priv, tc_enable_mask);
3075*4882a593Smuzhiyun }
3076*4882a593Smuzhiyun
3077*4882a593Smuzhiyun /*
3078*4882a593Smuzhiyun * EHL doesn't need most of gen11_hpd_irq_setup, it's handling only the
3079*4882a593Smuzhiyun * equivalent of SDE.
3080*4882a593Smuzhiyun */
mcc_hpd_irq_setup(struct drm_i915_private * dev_priv)3081*4882a593Smuzhiyun static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv)
3082*4882a593Smuzhiyun {
3083*4882a593Smuzhiyun icp_hpd_irq_setup(dev_priv,
3084*4882a593Smuzhiyun ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE(PORT_TC1));
3085*4882a593Smuzhiyun }
3086*4882a593Smuzhiyun
3087*4882a593Smuzhiyun /*
3088*4882a593Smuzhiyun * JSP behaves exactly the same as MCC above except that port C is mapped to
3089*4882a593Smuzhiyun * the DDI-C pins instead of the TC1 pins. This means we should follow TGP's
3090*4882a593Smuzhiyun * masks & tables rather than ICP's masks & tables.
3091*4882a593Smuzhiyun */
jsp_hpd_irq_setup(struct drm_i915_private * dev_priv)3092*4882a593Smuzhiyun static void jsp_hpd_irq_setup(struct drm_i915_private *dev_priv)
3093*4882a593Smuzhiyun {
3094*4882a593Smuzhiyun icp_hpd_irq_setup(dev_priv,
3095*4882a593Smuzhiyun TGP_DDI_HPD_ENABLE_MASK, 0);
3096*4882a593Smuzhiyun }
3097*4882a593Smuzhiyun
gen11_hpd_detection_setup(struct drm_i915_private * dev_priv)3098*4882a593Smuzhiyun static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
3099*4882a593Smuzhiyun {
3100*4882a593Smuzhiyun u32 hotplug;
3101*4882a593Smuzhiyun
3102*4882a593Smuzhiyun hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
3103*4882a593Smuzhiyun hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3104*4882a593Smuzhiyun GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3105*4882a593Smuzhiyun GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3106*4882a593Smuzhiyun GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4) |
3107*4882a593Smuzhiyun GEN11_HOTPLUG_CTL_ENABLE(PORT_TC5) |
3108*4882a593Smuzhiyun GEN11_HOTPLUG_CTL_ENABLE(PORT_TC6);
3109*4882a593Smuzhiyun I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3110*4882a593Smuzhiyun
3111*4882a593Smuzhiyun hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
3112*4882a593Smuzhiyun hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3113*4882a593Smuzhiyun GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3114*4882a593Smuzhiyun GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3115*4882a593Smuzhiyun GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4) |
3116*4882a593Smuzhiyun GEN11_HOTPLUG_CTL_ENABLE(PORT_TC5) |
3117*4882a593Smuzhiyun GEN11_HOTPLUG_CTL_ENABLE(PORT_TC6);
3118*4882a593Smuzhiyun I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
3119*4882a593Smuzhiyun }
3120*4882a593Smuzhiyun
gen11_hpd_irq_setup(struct drm_i915_private * dev_priv)3121*4882a593Smuzhiyun static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
3122*4882a593Smuzhiyun {
3123*4882a593Smuzhiyun u32 hotplug_irqs, enabled_irqs;
3124*4882a593Smuzhiyun u32 val;
3125*4882a593Smuzhiyun
3126*4882a593Smuzhiyun enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
3127*4882a593Smuzhiyun hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
3128*4882a593Smuzhiyun
3129*4882a593Smuzhiyun val = I915_READ(GEN11_DE_HPD_IMR);
3130*4882a593Smuzhiyun val &= ~hotplug_irqs;
3131*4882a593Smuzhiyun val |= ~enabled_irqs & hotplug_irqs;
3132*4882a593Smuzhiyun I915_WRITE(GEN11_DE_HPD_IMR, val);
3133*4882a593Smuzhiyun POSTING_READ(GEN11_DE_HPD_IMR);
3134*4882a593Smuzhiyun
3135*4882a593Smuzhiyun gen11_hpd_detection_setup(dev_priv);
3136*4882a593Smuzhiyun
3137*4882a593Smuzhiyun if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP)
3138*4882a593Smuzhiyun icp_hpd_irq_setup(dev_priv,
3139*4882a593Smuzhiyun TGP_DDI_HPD_ENABLE_MASK, TGP_TC_HPD_ENABLE_MASK);
3140*4882a593Smuzhiyun else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3141*4882a593Smuzhiyun icp_hpd_irq_setup(dev_priv,
3142*4882a593Smuzhiyun ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE_MASK);
3143*4882a593Smuzhiyun }
3144*4882a593Smuzhiyun
spt_hpd_detection_setup(struct drm_i915_private * dev_priv)3145*4882a593Smuzhiyun static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3146*4882a593Smuzhiyun {
3147*4882a593Smuzhiyun u32 val, hotplug;
3148*4882a593Smuzhiyun
3149*4882a593Smuzhiyun /* Display WA #1179 WaHardHangonHotPlug: cnp */
3150*4882a593Smuzhiyun if (HAS_PCH_CNP(dev_priv)) {
3151*4882a593Smuzhiyun val = I915_READ(SOUTH_CHICKEN1);
3152*4882a593Smuzhiyun val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
3153*4882a593Smuzhiyun val |= CHASSIS_CLK_REQ_DURATION(0xf);
3154*4882a593Smuzhiyun I915_WRITE(SOUTH_CHICKEN1, val);
3155*4882a593Smuzhiyun }
3156*4882a593Smuzhiyun
3157*4882a593Smuzhiyun /* Enable digital hotplug on the PCH */
3158*4882a593Smuzhiyun hotplug = I915_READ(PCH_PORT_HOTPLUG);
3159*4882a593Smuzhiyun hotplug |= PORTA_HOTPLUG_ENABLE |
3160*4882a593Smuzhiyun PORTB_HOTPLUG_ENABLE |
3161*4882a593Smuzhiyun PORTC_HOTPLUG_ENABLE |
3162*4882a593Smuzhiyun PORTD_HOTPLUG_ENABLE;
3163*4882a593Smuzhiyun I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3164*4882a593Smuzhiyun
3165*4882a593Smuzhiyun hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3166*4882a593Smuzhiyun hotplug |= PORTE_HOTPLUG_ENABLE;
3167*4882a593Smuzhiyun I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3168*4882a593Smuzhiyun }
3169*4882a593Smuzhiyun
spt_hpd_irq_setup(struct drm_i915_private * dev_priv)3170*4882a593Smuzhiyun static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3171*4882a593Smuzhiyun {
3172*4882a593Smuzhiyun u32 hotplug_irqs, enabled_irqs;
3173*4882a593Smuzhiyun
3174*4882a593Smuzhiyun if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
3175*4882a593Smuzhiyun I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3176*4882a593Smuzhiyun
3177*4882a593Smuzhiyun enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3178*4882a593Smuzhiyun hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3179*4882a593Smuzhiyun
3180*4882a593Smuzhiyun ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3181*4882a593Smuzhiyun
3182*4882a593Smuzhiyun spt_hpd_detection_setup(dev_priv);
3183*4882a593Smuzhiyun }
3184*4882a593Smuzhiyun
ilk_hpd_detection_setup(struct drm_i915_private * dev_priv)3185*4882a593Smuzhiyun static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
3186*4882a593Smuzhiyun {
3187*4882a593Smuzhiyun u32 hotplug;
3188*4882a593Smuzhiyun
3189*4882a593Smuzhiyun /*
3190*4882a593Smuzhiyun * Enable digital hotplug on the CPU, and configure the DP short pulse
3191*4882a593Smuzhiyun * duration to 2ms (which is the minimum in the Display Port spec)
3192*4882a593Smuzhiyun * The pulse duration bits are reserved on HSW+.
3193*4882a593Smuzhiyun */
3194*4882a593Smuzhiyun hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3195*4882a593Smuzhiyun hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3196*4882a593Smuzhiyun hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
3197*4882a593Smuzhiyun DIGITAL_PORTA_PULSE_DURATION_2ms;
3198*4882a593Smuzhiyun I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3199*4882a593Smuzhiyun }
3200*4882a593Smuzhiyun
ilk_hpd_irq_setup(struct drm_i915_private * dev_priv)3201*4882a593Smuzhiyun static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3202*4882a593Smuzhiyun {
3203*4882a593Smuzhiyun u32 hotplug_irqs, enabled_irqs;
3204*4882a593Smuzhiyun
3205*4882a593Smuzhiyun enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
3206*4882a593Smuzhiyun hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
3207*4882a593Smuzhiyun
3208*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 8)
3209*4882a593Smuzhiyun bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3210*4882a593Smuzhiyun else
3211*4882a593Smuzhiyun ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3212*4882a593Smuzhiyun
3213*4882a593Smuzhiyun ilk_hpd_detection_setup(dev_priv);
3214*4882a593Smuzhiyun
3215*4882a593Smuzhiyun ibx_hpd_irq_setup(dev_priv);
3216*4882a593Smuzhiyun }
3217*4882a593Smuzhiyun
__bxt_hpd_detection_setup(struct drm_i915_private * dev_priv,u32 enabled_irqs)3218*4882a593Smuzhiyun static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
3219*4882a593Smuzhiyun u32 enabled_irqs)
3220*4882a593Smuzhiyun {
3221*4882a593Smuzhiyun u32 hotplug;
3222*4882a593Smuzhiyun
3223*4882a593Smuzhiyun hotplug = I915_READ(PCH_PORT_HOTPLUG);
3224*4882a593Smuzhiyun hotplug |= PORTA_HOTPLUG_ENABLE |
3225*4882a593Smuzhiyun PORTB_HOTPLUG_ENABLE |
3226*4882a593Smuzhiyun PORTC_HOTPLUG_ENABLE;
3227*4882a593Smuzhiyun
3228*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
3229*4882a593Smuzhiyun "Invert bit setting: hp_ctl:%x hp_port:%x\n",
3230*4882a593Smuzhiyun hotplug, enabled_irqs);
3231*4882a593Smuzhiyun hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3232*4882a593Smuzhiyun
3233*4882a593Smuzhiyun /*
3234*4882a593Smuzhiyun * For BXT invert bit has to be set based on AOB design
3235*4882a593Smuzhiyun * for HPD detection logic, update it based on VBT fields.
3236*4882a593Smuzhiyun */
3237*4882a593Smuzhiyun if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3238*4882a593Smuzhiyun intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3239*4882a593Smuzhiyun hotplug |= BXT_DDIA_HPD_INVERT;
3240*4882a593Smuzhiyun if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3241*4882a593Smuzhiyun intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3242*4882a593Smuzhiyun hotplug |= BXT_DDIB_HPD_INVERT;
3243*4882a593Smuzhiyun if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3244*4882a593Smuzhiyun intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3245*4882a593Smuzhiyun hotplug |= BXT_DDIC_HPD_INVERT;
3246*4882a593Smuzhiyun
3247*4882a593Smuzhiyun I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3248*4882a593Smuzhiyun }
3249*4882a593Smuzhiyun
bxt_hpd_detection_setup(struct drm_i915_private * dev_priv)3250*4882a593Smuzhiyun static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3251*4882a593Smuzhiyun {
3252*4882a593Smuzhiyun __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
3253*4882a593Smuzhiyun }
3254*4882a593Smuzhiyun
bxt_hpd_irq_setup(struct drm_i915_private * dev_priv)3255*4882a593Smuzhiyun static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3256*4882a593Smuzhiyun {
3257*4882a593Smuzhiyun u32 hotplug_irqs, enabled_irqs;
3258*4882a593Smuzhiyun
3259*4882a593Smuzhiyun enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
3260*4882a593Smuzhiyun hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
3261*4882a593Smuzhiyun
3262*4882a593Smuzhiyun bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3263*4882a593Smuzhiyun
3264*4882a593Smuzhiyun __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
3265*4882a593Smuzhiyun }
3266*4882a593Smuzhiyun
ibx_irq_postinstall(struct drm_i915_private * dev_priv)3267*4882a593Smuzhiyun static void ibx_irq_postinstall(struct drm_i915_private *dev_priv)
3268*4882a593Smuzhiyun {
3269*4882a593Smuzhiyun u32 mask;
3270*4882a593Smuzhiyun
3271*4882a593Smuzhiyun if (HAS_PCH_NOP(dev_priv))
3272*4882a593Smuzhiyun return;
3273*4882a593Smuzhiyun
3274*4882a593Smuzhiyun if (HAS_PCH_IBX(dev_priv))
3275*4882a593Smuzhiyun mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3276*4882a593Smuzhiyun else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3277*4882a593Smuzhiyun mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3278*4882a593Smuzhiyun else
3279*4882a593Smuzhiyun mask = SDE_GMBUS_CPT;
3280*4882a593Smuzhiyun
3281*4882a593Smuzhiyun gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
3282*4882a593Smuzhiyun I915_WRITE(SDEIMR, ~mask);
3283*4882a593Smuzhiyun
3284*4882a593Smuzhiyun if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
3285*4882a593Smuzhiyun HAS_PCH_LPT(dev_priv))
3286*4882a593Smuzhiyun ibx_hpd_detection_setup(dev_priv);
3287*4882a593Smuzhiyun else
3288*4882a593Smuzhiyun spt_hpd_detection_setup(dev_priv);
3289*4882a593Smuzhiyun }
3290*4882a593Smuzhiyun
ilk_irq_postinstall(struct drm_i915_private * dev_priv)3291*4882a593Smuzhiyun static void ilk_irq_postinstall(struct drm_i915_private *dev_priv)
3292*4882a593Smuzhiyun {
3293*4882a593Smuzhiyun struct intel_uncore *uncore = &dev_priv->uncore;
3294*4882a593Smuzhiyun u32 display_mask, extra_mask;
3295*4882a593Smuzhiyun
3296*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 7) {
3297*4882a593Smuzhiyun display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3298*4882a593Smuzhiyun DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
3299*4882a593Smuzhiyun extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3300*4882a593Smuzhiyun DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3301*4882a593Smuzhiyun DE_DP_A_HOTPLUG_IVB);
3302*4882a593Smuzhiyun } else {
3303*4882a593Smuzhiyun display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3304*4882a593Smuzhiyun DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3305*4882a593Smuzhiyun DE_PIPEA_CRC_DONE | DE_POISON);
3306*4882a593Smuzhiyun extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3307*4882a593Smuzhiyun DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3308*4882a593Smuzhiyun DE_DP_A_HOTPLUG);
3309*4882a593Smuzhiyun }
3310*4882a593Smuzhiyun
3311*4882a593Smuzhiyun if (IS_HASWELL(dev_priv)) {
3312*4882a593Smuzhiyun gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
3313*4882a593Smuzhiyun display_mask |= DE_EDP_PSR_INT_HSW;
3314*4882a593Smuzhiyun }
3315*4882a593Smuzhiyun
3316*4882a593Smuzhiyun dev_priv->irq_mask = ~display_mask;
3317*4882a593Smuzhiyun
3318*4882a593Smuzhiyun ibx_irq_pre_postinstall(dev_priv);
3319*4882a593Smuzhiyun
3320*4882a593Smuzhiyun GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
3321*4882a593Smuzhiyun display_mask | extra_mask);
3322*4882a593Smuzhiyun
3323*4882a593Smuzhiyun gen5_gt_irq_postinstall(&dev_priv->gt);
3324*4882a593Smuzhiyun
3325*4882a593Smuzhiyun ilk_hpd_detection_setup(dev_priv);
3326*4882a593Smuzhiyun
3327*4882a593Smuzhiyun ibx_irq_postinstall(dev_priv);
3328*4882a593Smuzhiyun
3329*4882a593Smuzhiyun if (IS_IRONLAKE_M(dev_priv)) {
3330*4882a593Smuzhiyun /* Enable PCU event interrupts
3331*4882a593Smuzhiyun *
3332*4882a593Smuzhiyun * spinlocking not required here for correctness since interrupt
3333*4882a593Smuzhiyun * setup is guaranteed to run in single-threaded context. But we
3334*4882a593Smuzhiyun * need it to make the assert_spin_locked happy. */
3335*4882a593Smuzhiyun spin_lock_irq(&dev_priv->irq_lock);
3336*4882a593Smuzhiyun ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3337*4882a593Smuzhiyun spin_unlock_irq(&dev_priv->irq_lock);
3338*4882a593Smuzhiyun }
3339*4882a593Smuzhiyun }
3340*4882a593Smuzhiyun
valleyview_enable_display_irqs(struct drm_i915_private * dev_priv)3341*4882a593Smuzhiyun void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3342*4882a593Smuzhiyun {
3343*4882a593Smuzhiyun lockdep_assert_held(&dev_priv->irq_lock);
3344*4882a593Smuzhiyun
3345*4882a593Smuzhiyun if (dev_priv->display_irqs_enabled)
3346*4882a593Smuzhiyun return;
3347*4882a593Smuzhiyun
3348*4882a593Smuzhiyun dev_priv->display_irqs_enabled = true;
3349*4882a593Smuzhiyun
3350*4882a593Smuzhiyun if (intel_irqs_enabled(dev_priv)) {
3351*4882a593Smuzhiyun vlv_display_irq_reset(dev_priv);
3352*4882a593Smuzhiyun vlv_display_irq_postinstall(dev_priv);
3353*4882a593Smuzhiyun }
3354*4882a593Smuzhiyun }
3355*4882a593Smuzhiyun
valleyview_disable_display_irqs(struct drm_i915_private * dev_priv)3356*4882a593Smuzhiyun void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3357*4882a593Smuzhiyun {
3358*4882a593Smuzhiyun lockdep_assert_held(&dev_priv->irq_lock);
3359*4882a593Smuzhiyun
3360*4882a593Smuzhiyun if (!dev_priv->display_irqs_enabled)
3361*4882a593Smuzhiyun return;
3362*4882a593Smuzhiyun
3363*4882a593Smuzhiyun dev_priv->display_irqs_enabled = false;
3364*4882a593Smuzhiyun
3365*4882a593Smuzhiyun if (intel_irqs_enabled(dev_priv))
3366*4882a593Smuzhiyun vlv_display_irq_reset(dev_priv);
3367*4882a593Smuzhiyun }
3368*4882a593Smuzhiyun
3369*4882a593Smuzhiyun
valleyview_irq_postinstall(struct drm_i915_private * dev_priv)3370*4882a593Smuzhiyun static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv)
3371*4882a593Smuzhiyun {
3372*4882a593Smuzhiyun gen5_gt_irq_postinstall(&dev_priv->gt);
3373*4882a593Smuzhiyun
3374*4882a593Smuzhiyun spin_lock_irq(&dev_priv->irq_lock);
3375*4882a593Smuzhiyun if (dev_priv->display_irqs_enabled)
3376*4882a593Smuzhiyun vlv_display_irq_postinstall(dev_priv);
3377*4882a593Smuzhiyun spin_unlock_irq(&dev_priv->irq_lock);
3378*4882a593Smuzhiyun
3379*4882a593Smuzhiyun I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3380*4882a593Smuzhiyun POSTING_READ(VLV_MASTER_IER);
3381*4882a593Smuzhiyun }
3382*4882a593Smuzhiyun
gen8_de_irq_postinstall(struct drm_i915_private * dev_priv)3383*4882a593Smuzhiyun static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3384*4882a593Smuzhiyun {
3385*4882a593Smuzhiyun struct intel_uncore *uncore = &dev_priv->uncore;
3386*4882a593Smuzhiyun
3387*4882a593Smuzhiyun u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) |
3388*4882a593Smuzhiyun GEN8_PIPE_CDCLK_CRC_DONE;
3389*4882a593Smuzhiyun u32 de_pipe_enables;
3390*4882a593Smuzhiyun u32 de_port_masked = gen8_de_port_aux_mask(dev_priv);
3391*4882a593Smuzhiyun u32 de_port_enables;
3392*4882a593Smuzhiyun u32 de_misc_masked = GEN8_DE_EDP_PSR;
3393*4882a593Smuzhiyun u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
3394*4882a593Smuzhiyun BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
3395*4882a593Smuzhiyun enum pipe pipe;
3396*4882a593Smuzhiyun
3397*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) <= 10)
3398*4882a593Smuzhiyun de_misc_masked |= GEN8_DE_MISC_GSE;
3399*4882a593Smuzhiyun
3400*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv))
3401*4882a593Smuzhiyun de_port_masked |= BXT_DE_PORT_GMBUS;
3402*4882a593Smuzhiyun
3403*4882a593Smuzhiyun de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3404*4882a593Smuzhiyun GEN8_PIPE_FIFO_UNDERRUN;
3405*4882a593Smuzhiyun
3406*4882a593Smuzhiyun de_port_enables = de_port_masked;
3407*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv))
3408*4882a593Smuzhiyun de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3409*4882a593Smuzhiyun else if (IS_BROADWELL(dev_priv))
3410*4882a593Smuzhiyun de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3411*4882a593Smuzhiyun
3412*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12) {
3413*4882a593Smuzhiyun enum transcoder trans;
3414*4882a593Smuzhiyun
3415*4882a593Smuzhiyun for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
3416*4882a593Smuzhiyun enum intel_display_power_domain domain;
3417*4882a593Smuzhiyun
3418*4882a593Smuzhiyun domain = POWER_DOMAIN_TRANSCODER(trans);
3419*4882a593Smuzhiyun if (!intel_display_power_is_enabled(dev_priv, domain))
3420*4882a593Smuzhiyun continue;
3421*4882a593Smuzhiyun
3422*4882a593Smuzhiyun gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans));
3423*4882a593Smuzhiyun }
3424*4882a593Smuzhiyun } else {
3425*4882a593Smuzhiyun gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
3426*4882a593Smuzhiyun }
3427*4882a593Smuzhiyun
3428*4882a593Smuzhiyun for_each_pipe(dev_priv, pipe) {
3429*4882a593Smuzhiyun dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
3430*4882a593Smuzhiyun
3431*4882a593Smuzhiyun if (intel_display_power_is_enabled(dev_priv,
3432*4882a593Smuzhiyun POWER_DOMAIN_PIPE(pipe)))
3433*4882a593Smuzhiyun GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
3434*4882a593Smuzhiyun dev_priv->de_irq_mask[pipe],
3435*4882a593Smuzhiyun de_pipe_enables);
3436*4882a593Smuzhiyun }
3437*4882a593Smuzhiyun
3438*4882a593Smuzhiyun GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3439*4882a593Smuzhiyun GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
3440*4882a593Smuzhiyun
3441*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 11) {
3442*4882a593Smuzhiyun u32 de_hpd_masked = 0;
3443*4882a593Smuzhiyun u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
3444*4882a593Smuzhiyun GEN11_DE_TBT_HOTPLUG_MASK;
3445*4882a593Smuzhiyun
3446*4882a593Smuzhiyun GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
3447*4882a593Smuzhiyun de_hpd_enables);
3448*4882a593Smuzhiyun gen11_hpd_detection_setup(dev_priv);
3449*4882a593Smuzhiyun } else if (IS_GEN9_LP(dev_priv)) {
3450*4882a593Smuzhiyun bxt_hpd_detection_setup(dev_priv);
3451*4882a593Smuzhiyun } else if (IS_BROADWELL(dev_priv)) {
3452*4882a593Smuzhiyun ilk_hpd_detection_setup(dev_priv);
3453*4882a593Smuzhiyun }
3454*4882a593Smuzhiyun }
3455*4882a593Smuzhiyun
gen8_irq_postinstall(struct drm_i915_private * dev_priv)3456*4882a593Smuzhiyun static void gen8_irq_postinstall(struct drm_i915_private *dev_priv)
3457*4882a593Smuzhiyun {
3458*4882a593Smuzhiyun if (HAS_PCH_SPLIT(dev_priv))
3459*4882a593Smuzhiyun ibx_irq_pre_postinstall(dev_priv);
3460*4882a593Smuzhiyun
3461*4882a593Smuzhiyun gen8_gt_irq_postinstall(&dev_priv->gt);
3462*4882a593Smuzhiyun gen8_de_irq_postinstall(dev_priv);
3463*4882a593Smuzhiyun
3464*4882a593Smuzhiyun if (HAS_PCH_SPLIT(dev_priv))
3465*4882a593Smuzhiyun ibx_irq_postinstall(dev_priv);
3466*4882a593Smuzhiyun
3467*4882a593Smuzhiyun gen8_master_intr_enable(dev_priv->uncore.regs);
3468*4882a593Smuzhiyun }
3469*4882a593Smuzhiyun
icp_irq_postinstall(struct drm_i915_private * dev_priv)3470*4882a593Smuzhiyun static void icp_irq_postinstall(struct drm_i915_private *dev_priv)
3471*4882a593Smuzhiyun {
3472*4882a593Smuzhiyun u32 mask = SDE_GMBUS_ICP;
3473*4882a593Smuzhiyun
3474*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0);
3475*4882a593Smuzhiyun I915_WRITE(SDEIER, 0xffffffff);
3476*4882a593Smuzhiyun POSTING_READ(SDEIER);
3477*4882a593Smuzhiyun
3478*4882a593Smuzhiyun gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
3479*4882a593Smuzhiyun I915_WRITE(SDEIMR, ~mask);
3480*4882a593Smuzhiyun
3481*4882a593Smuzhiyun if (HAS_PCH_TGP(dev_priv)) {
3482*4882a593Smuzhiyun icp_ddi_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK);
3483*4882a593Smuzhiyun icp_tc_hpd_detection_setup(dev_priv, TGP_TC_HPD_ENABLE_MASK);
3484*4882a593Smuzhiyun } else if (HAS_PCH_JSP(dev_priv)) {
3485*4882a593Smuzhiyun icp_ddi_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK);
3486*4882a593Smuzhiyun } else if (HAS_PCH_MCC(dev_priv)) {
3487*4882a593Smuzhiyun icp_ddi_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK);
3488*4882a593Smuzhiyun icp_tc_hpd_detection_setup(dev_priv, ICP_TC_HPD_ENABLE(PORT_TC1));
3489*4882a593Smuzhiyun } else {
3490*4882a593Smuzhiyun icp_ddi_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK);
3491*4882a593Smuzhiyun icp_tc_hpd_detection_setup(dev_priv, ICP_TC_HPD_ENABLE_MASK);
3492*4882a593Smuzhiyun }
3493*4882a593Smuzhiyun }
3494*4882a593Smuzhiyun
gen11_irq_postinstall(struct drm_i915_private * dev_priv)3495*4882a593Smuzhiyun static void gen11_irq_postinstall(struct drm_i915_private *dev_priv)
3496*4882a593Smuzhiyun {
3497*4882a593Smuzhiyun struct intel_uncore *uncore = &dev_priv->uncore;
3498*4882a593Smuzhiyun u32 gu_misc_masked = GEN11_GU_MISC_GSE;
3499*4882a593Smuzhiyun
3500*4882a593Smuzhiyun if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3501*4882a593Smuzhiyun icp_irq_postinstall(dev_priv);
3502*4882a593Smuzhiyun
3503*4882a593Smuzhiyun gen11_gt_irq_postinstall(&dev_priv->gt);
3504*4882a593Smuzhiyun gen8_de_irq_postinstall(dev_priv);
3505*4882a593Smuzhiyun
3506*4882a593Smuzhiyun GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
3507*4882a593Smuzhiyun
3508*4882a593Smuzhiyun I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);
3509*4882a593Smuzhiyun
3510*4882a593Smuzhiyun if (HAS_MASTER_UNIT_IRQ(dev_priv)) {
3511*4882a593Smuzhiyun dg1_master_intr_enable(uncore->regs);
3512*4882a593Smuzhiyun POSTING_READ(DG1_MSTR_UNIT_INTR);
3513*4882a593Smuzhiyun } else {
3514*4882a593Smuzhiyun gen11_master_intr_enable(uncore->regs);
3515*4882a593Smuzhiyun POSTING_READ(GEN11_GFX_MSTR_IRQ);
3516*4882a593Smuzhiyun }
3517*4882a593Smuzhiyun }
3518*4882a593Smuzhiyun
cherryview_irq_postinstall(struct drm_i915_private * dev_priv)3519*4882a593Smuzhiyun static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv)
3520*4882a593Smuzhiyun {
3521*4882a593Smuzhiyun gen8_gt_irq_postinstall(&dev_priv->gt);
3522*4882a593Smuzhiyun
3523*4882a593Smuzhiyun spin_lock_irq(&dev_priv->irq_lock);
3524*4882a593Smuzhiyun if (dev_priv->display_irqs_enabled)
3525*4882a593Smuzhiyun vlv_display_irq_postinstall(dev_priv);
3526*4882a593Smuzhiyun spin_unlock_irq(&dev_priv->irq_lock);
3527*4882a593Smuzhiyun
3528*4882a593Smuzhiyun I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3529*4882a593Smuzhiyun POSTING_READ(GEN8_MASTER_IRQ);
3530*4882a593Smuzhiyun }
3531*4882a593Smuzhiyun
i8xx_irq_reset(struct drm_i915_private * dev_priv)3532*4882a593Smuzhiyun static void i8xx_irq_reset(struct drm_i915_private *dev_priv)
3533*4882a593Smuzhiyun {
3534*4882a593Smuzhiyun struct intel_uncore *uncore = &dev_priv->uncore;
3535*4882a593Smuzhiyun
3536*4882a593Smuzhiyun i9xx_pipestat_irq_reset(dev_priv);
3537*4882a593Smuzhiyun
3538*4882a593Smuzhiyun GEN2_IRQ_RESET(uncore);
3539*4882a593Smuzhiyun }
3540*4882a593Smuzhiyun
i8xx_irq_postinstall(struct drm_i915_private * dev_priv)3541*4882a593Smuzhiyun static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv)
3542*4882a593Smuzhiyun {
3543*4882a593Smuzhiyun struct intel_uncore *uncore = &dev_priv->uncore;
3544*4882a593Smuzhiyun u16 enable_mask;
3545*4882a593Smuzhiyun
3546*4882a593Smuzhiyun intel_uncore_write16(uncore,
3547*4882a593Smuzhiyun EMR,
3548*4882a593Smuzhiyun ~(I915_ERROR_PAGE_TABLE |
3549*4882a593Smuzhiyun I915_ERROR_MEMORY_REFRESH));
3550*4882a593Smuzhiyun
3551*4882a593Smuzhiyun /* Unmask the interrupts that we always want on. */
3552*4882a593Smuzhiyun dev_priv->irq_mask =
3553*4882a593Smuzhiyun ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3554*4882a593Smuzhiyun I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3555*4882a593Smuzhiyun I915_MASTER_ERROR_INTERRUPT);
3556*4882a593Smuzhiyun
3557*4882a593Smuzhiyun enable_mask =
3558*4882a593Smuzhiyun I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3559*4882a593Smuzhiyun I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3560*4882a593Smuzhiyun I915_MASTER_ERROR_INTERRUPT |
3561*4882a593Smuzhiyun I915_USER_INTERRUPT;
3562*4882a593Smuzhiyun
3563*4882a593Smuzhiyun GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
3564*4882a593Smuzhiyun
3565*4882a593Smuzhiyun /* Interrupt setup is already guaranteed to be single-threaded, this is
3566*4882a593Smuzhiyun * just to make the assert_spin_locked check happy. */
3567*4882a593Smuzhiyun spin_lock_irq(&dev_priv->irq_lock);
3568*4882a593Smuzhiyun i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3569*4882a593Smuzhiyun i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3570*4882a593Smuzhiyun spin_unlock_irq(&dev_priv->irq_lock);
3571*4882a593Smuzhiyun }
3572*4882a593Smuzhiyun
i8xx_error_irq_ack(struct drm_i915_private * i915,u16 * eir,u16 * eir_stuck)3573*4882a593Smuzhiyun static void i8xx_error_irq_ack(struct drm_i915_private *i915,
3574*4882a593Smuzhiyun u16 *eir, u16 *eir_stuck)
3575*4882a593Smuzhiyun {
3576*4882a593Smuzhiyun struct intel_uncore *uncore = &i915->uncore;
3577*4882a593Smuzhiyun u16 emr;
3578*4882a593Smuzhiyun
3579*4882a593Smuzhiyun *eir = intel_uncore_read16(uncore, EIR);
3580*4882a593Smuzhiyun
3581*4882a593Smuzhiyun if (*eir)
3582*4882a593Smuzhiyun intel_uncore_write16(uncore, EIR, *eir);
3583*4882a593Smuzhiyun
3584*4882a593Smuzhiyun *eir_stuck = intel_uncore_read16(uncore, EIR);
3585*4882a593Smuzhiyun if (*eir_stuck == 0)
3586*4882a593Smuzhiyun return;
3587*4882a593Smuzhiyun
3588*4882a593Smuzhiyun /*
3589*4882a593Smuzhiyun * Toggle all EMR bits to make sure we get an edge
3590*4882a593Smuzhiyun * in the ISR master error bit if we don't clear
3591*4882a593Smuzhiyun * all the EIR bits. Otherwise the edge triggered
3592*4882a593Smuzhiyun * IIR on i965/g4x wouldn't notice that an interrupt
3593*4882a593Smuzhiyun * is still pending. Also some EIR bits can't be
3594*4882a593Smuzhiyun * cleared except by handling the underlying error
3595*4882a593Smuzhiyun * (or by a GPU reset) so we mask any bit that
3596*4882a593Smuzhiyun * remains set.
3597*4882a593Smuzhiyun */
3598*4882a593Smuzhiyun emr = intel_uncore_read16(uncore, EMR);
3599*4882a593Smuzhiyun intel_uncore_write16(uncore, EMR, 0xffff);
3600*4882a593Smuzhiyun intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
3601*4882a593Smuzhiyun }
3602*4882a593Smuzhiyun
i8xx_error_irq_handler(struct drm_i915_private * dev_priv,u16 eir,u16 eir_stuck)3603*4882a593Smuzhiyun static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
3604*4882a593Smuzhiyun u16 eir, u16 eir_stuck)
3605*4882a593Smuzhiyun {
3606*4882a593Smuzhiyun DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);
3607*4882a593Smuzhiyun
3608*4882a593Smuzhiyun if (eir_stuck)
3609*4882a593Smuzhiyun drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n",
3610*4882a593Smuzhiyun eir_stuck);
3611*4882a593Smuzhiyun }
3612*4882a593Smuzhiyun
i9xx_error_irq_ack(struct drm_i915_private * dev_priv,u32 * eir,u32 * eir_stuck)3613*4882a593Smuzhiyun static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
3614*4882a593Smuzhiyun u32 *eir, u32 *eir_stuck)
3615*4882a593Smuzhiyun {
3616*4882a593Smuzhiyun u32 emr;
3617*4882a593Smuzhiyun
3618*4882a593Smuzhiyun *eir = I915_READ(EIR);
3619*4882a593Smuzhiyun
3620*4882a593Smuzhiyun I915_WRITE(EIR, *eir);
3621*4882a593Smuzhiyun
3622*4882a593Smuzhiyun *eir_stuck = I915_READ(EIR);
3623*4882a593Smuzhiyun if (*eir_stuck == 0)
3624*4882a593Smuzhiyun return;
3625*4882a593Smuzhiyun
3626*4882a593Smuzhiyun /*
3627*4882a593Smuzhiyun * Toggle all EMR bits to make sure we get an edge
3628*4882a593Smuzhiyun * in the ISR master error bit if we don't clear
3629*4882a593Smuzhiyun * all the EIR bits. Otherwise the edge triggered
3630*4882a593Smuzhiyun * IIR on i965/g4x wouldn't notice that an interrupt
3631*4882a593Smuzhiyun * is still pending. Also some EIR bits can't be
3632*4882a593Smuzhiyun * cleared except by handling the underlying error
3633*4882a593Smuzhiyun * (or by a GPU reset) so we mask any bit that
3634*4882a593Smuzhiyun * remains set.
3635*4882a593Smuzhiyun */
3636*4882a593Smuzhiyun emr = I915_READ(EMR);
3637*4882a593Smuzhiyun I915_WRITE(EMR, 0xffffffff);
3638*4882a593Smuzhiyun I915_WRITE(EMR, emr | *eir_stuck);
3639*4882a593Smuzhiyun }
3640*4882a593Smuzhiyun
i9xx_error_irq_handler(struct drm_i915_private * dev_priv,u32 eir,u32 eir_stuck)3641*4882a593Smuzhiyun static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
3642*4882a593Smuzhiyun u32 eir, u32 eir_stuck)
3643*4882a593Smuzhiyun {
3644*4882a593Smuzhiyun DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);
3645*4882a593Smuzhiyun
3646*4882a593Smuzhiyun if (eir_stuck)
3647*4882a593Smuzhiyun drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n",
3648*4882a593Smuzhiyun eir_stuck);
3649*4882a593Smuzhiyun }
3650*4882a593Smuzhiyun
i8xx_irq_handler(int irq,void * arg)3651*4882a593Smuzhiyun static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3652*4882a593Smuzhiyun {
3653*4882a593Smuzhiyun struct drm_i915_private *dev_priv = arg;
3654*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
3655*4882a593Smuzhiyun
3656*4882a593Smuzhiyun if (!intel_irqs_enabled(dev_priv))
3657*4882a593Smuzhiyun return IRQ_NONE;
3658*4882a593Smuzhiyun
3659*4882a593Smuzhiyun /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3660*4882a593Smuzhiyun disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3661*4882a593Smuzhiyun
3662*4882a593Smuzhiyun do {
3663*4882a593Smuzhiyun u32 pipe_stats[I915_MAX_PIPES] = {};
3664*4882a593Smuzhiyun u16 eir = 0, eir_stuck = 0;
3665*4882a593Smuzhiyun u16 iir;
3666*4882a593Smuzhiyun
3667*4882a593Smuzhiyun iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
3668*4882a593Smuzhiyun if (iir == 0)
3669*4882a593Smuzhiyun break;
3670*4882a593Smuzhiyun
3671*4882a593Smuzhiyun ret = IRQ_HANDLED;
3672*4882a593Smuzhiyun
3673*4882a593Smuzhiyun /* Call regardless, as some status bits might not be
3674*4882a593Smuzhiyun * signalled in iir */
3675*4882a593Smuzhiyun i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3676*4882a593Smuzhiyun
3677*4882a593Smuzhiyun if (iir & I915_MASTER_ERROR_INTERRUPT)
3678*4882a593Smuzhiyun i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
3679*4882a593Smuzhiyun
3680*4882a593Smuzhiyun intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
3681*4882a593Smuzhiyun
3682*4882a593Smuzhiyun if (iir & I915_USER_INTERRUPT)
3683*4882a593Smuzhiyun intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
3684*4882a593Smuzhiyun
3685*4882a593Smuzhiyun if (iir & I915_MASTER_ERROR_INTERRUPT)
3686*4882a593Smuzhiyun i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
3687*4882a593Smuzhiyun
3688*4882a593Smuzhiyun i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3689*4882a593Smuzhiyun } while (0);
3690*4882a593Smuzhiyun
3691*4882a593Smuzhiyun enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3692*4882a593Smuzhiyun
3693*4882a593Smuzhiyun return ret;
3694*4882a593Smuzhiyun }
3695*4882a593Smuzhiyun
i915_irq_reset(struct drm_i915_private * dev_priv)3696*4882a593Smuzhiyun static void i915_irq_reset(struct drm_i915_private *dev_priv)
3697*4882a593Smuzhiyun {
3698*4882a593Smuzhiyun struct intel_uncore *uncore = &dev_priv->uncore;
3699*4882a593Smuzhiyun
3700*4882a593Smuzhiyun if (I915_HAS_HOTPLUG(dev_priv)) {
3701*4882a593Smuzhiyun i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3702*4882a593Smuzhiyun I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3703*4882a593Smuzhiyun }
3704*4882a593Smuzhiyun
3705*4882a593Smuzhiyun i9xx_pipestat_irq_reset(dev_priv);
3706*4882a593Smuzhiyun
3707*4882a593Smuzhiyun GEN3_IRQ_RESET(uncore, GEN2_);
3708*4882a593Smuzhiyun }
3709*4882a593Smuzhiyun
i915_irq_postinstall(struct drm_i915_private * dev_priv)3710*4882a593Smuzhiyun static void i915_irq_postinstall(struct drm_i915_private *dev_priv)
3711*4882a593Smuzhiyun {
3712*4882a593Smuzhiyun struct intel_uncore *uncore = &dev_priv->uncore;
3713*4882a593Smuzhiyun u32 enable_mask;
3714*4882a593Smuzhiyun
3715*4882a593Smuzhiyun I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
3716*4882a593Smuzhiyun I915_ERROR_MEMORY_REFRESH));
3717*4882a593Smuzhiyun
3718*4882a593Smuzhiyun /* Unmask the interrupts that we always want on. */
3719*4882a593Smuzhiyun dev_priv->irq_mask =
3720*4882a593Smuzhiyun ~(I915_ASLE_INTERRUPT |
3721*4882a593Smuzhiyun I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3722*4882a593Smuzhiyun I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3723*4882a593Smuzhiyun I915_MASTER_ERROR_INTERRUPT);
3724*4882a593Smuzhiyun
3725*4882a593Smuzhiyun enable_mask =
3726*4882a593Smuzhiyun I915_ASLE_INTERRUPT |
3727*4882a593Smuzhiyun I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3728*4882a593Smuzhiyun I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3729*4882a593Smuzhiyun I915_MASTER_ERROR_INTERRUPT |
3730*4882a593Smuzhiyun I915_USER_INTERRUPT;
3731*4882a593Smuzhiyun
3732*4882a593Smuzhiyun if (I915_HAS_HOTPLUG(dev_priv)) {
3733*4882a593Smuzhiyun /* Enable in IER... */
3734*4882a593Smuzhiyun enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3735*4882a593Smuzhiyun /* and unmask in IMR */
3736*4882a593Smuzhiyun dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3737*4882a593Smuzhiyun }
3738*4882a593Smuzhiyun
3739*4882a593Smuzhiyun GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
3740*4882a593Smuzhiyun
3741*4882a593Smuzhiyun /* Interrupt setup is already guaranteed to be single-threaded, this is
3742*4882a593Smuzhiyun * just to make the assert_spin_locked check happy. */
3743*4882a593Smuzhiyun spin_lock_irq(&dev_priv->irq_lock);
3744*4882a593Smuzhiyun i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3745*4882a593Smuzhiyun i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3746*4882a593Smuzhiyun spin_unlock_irq(&dev_priv->irq_lock);
3747*4882a593Smuzhiyun
3748*4882a593Smuzhiyun i915_enable_asle_pipestat(dev_priv);
3749*4882a593Smuzhiyun }
3750*4882a593Smuzhiyun
i915_irq_handler(int irq,void * arg)3751*4882a593Smuzhiyun static irqreturn_t i915_irq_handler(int irq, void *arg)
3752*4882a593Smuzhiyun {
3753*4882a593Smuzhiyun struct drm_i915_private *dev_priv = arg;
3754*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
3755*4882a593Smuzhiyun
3756*4882a593Smuzhiyun if (!intel_irqs_enabled(dev_priv))
3757*4882a593Smuzhiyun return IRQ_NONE;
3758*4882a593Smuzhiyun
3759*4882a593Smuzhiyun /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3760*4882a593Smuzhiyun disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3761*4882a593Smuzhiyun
3762*4882a593Smuzhiyun do {
3763*4882a593Smuzhiyun u32 pipe_stats[I915_MAX_PIPES] = {};
3764*4882a593Smuzhiyun u32 eir = 0, eir_stuck = 0;
3765*4882a593Smuzhiyun u32 hotplug_status = 0;
3766*4882a593Smuzhiyun u32 iir;
3767*4882a593Smuzhiyun
3768*4882a593Smuzhiyun iir = I915_READ(GEN2_IIR);
3769*4882a593Smuzhiyun if (iir == 0)
3770*4882a593Smuzhiyun break;
3771*4882a593Smuzhiyun
3772*4882a593Smuzhiyun ret = IRQ_HANDLED;
3773*4882a593Smuzhiyun
3774*4882a593Smuzhiyun if (I915_HAS_HOTPLUG(dev_priv) &&
3775*4882a593Smuzhiyun iir & I915_DISPLAY_PORT_INTERRUPT)
3776*4882a593Smuzhiyun hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3777*4882a593Smuzhiyun
3778*4882a593Smuzhiyun /* Call regardless, as some status bits might not be
3779*4882a593Smuzhiyun * signalled in iir */
3780*4882a593Smuzhiyun i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3781*4882a593Smuzhiyun
3782*4882a593Smuzhiyun if (iir & I915_MASTER_ERROR_INTERRUPT)
3783*4882a593Smuzhiyun i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
3784*4882a593Smuzhiyun
3785*4882a593Smuzhiyun I915_WRITE(GEN2_IIR, iir);
3786*4882a593Smuzhiyun
3787*4882a593Smuzhiyun if (iir & I915_USER_INTERRUPT)
3788*4882a593Smuzhiyun intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
3789*4882a593Smuzhiyun
3790*4882a593Smuzhiyun if (iir & I915_MASTER_ERROR_INTERRUPT)
3791*4882a593Smuzhiyun i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
3792*4882a593Smuzhiyun
3793*4882a593Smuzhiyun if (hotplug_status)
3794*4882a593Smuzhiyun i9xx_hpd_irq_handler(dev_priv, hotplug_status);
3795*4882a593Smuzhiyun
3796*4882a593Smuzhiyun i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3797*4882a593Smuzhiyun } while (0);
3798*4882a593Smuzhiyun
3799*4882a593Smuzhiyun enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3800*4882a593Smuzhiyun
3801*4882a593Smuzhiyun return ret;
3802*4882a593Smuzhiyun }
3803*4882a593Smuzhiyun
i965_irq_reset(struct drm_i915_private * dev_priv)3804*4882a593Smuzhiyun static void i965_irq_reset(struct drm_i915_private *dev_priv)
3805*4882a593Smuzhiyun {
3806*4882a593Smuzhiyun struct intel_uncore *uncore = &dev_priv->uncore;
3807*4882a593Smuzhiyun
3808*4882a593Smuzhiyun i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3809*4882a593Smuzhiyun I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3810*4882a593Smuzhiyun
3811*4882a593Smuzhiyun i9xx_pipestat_irq_reset(dev_priv);
3812*4882a593Smuzhiyun
3813*4882a593Smuzhiyun GEN3_IRQ_RESET(uncore, GEN2_);
3814*4882a593Smuzhiyun }
3815*4882a593Smuzhiyun
i965_irq_postinstall(struct drm_i915_private * dev_priv)3816*4882a593Smuzhiyun static void i965_irq_postinstall(struct drm_i915_private *dev_priv)
3817*4882a593Smuzhiyun {
3818*4882a593Smuzhiyun struct intel_uncore *uncore = &dev_priv->uncore;
3819*4882a593Smuzhiyun u32 enable_mask;
3820*4882a593Smuzhiyun u32 error_mask;
3821*4882a593Smuzhiyun
3822*4882a593Smuzhiyun /*
3823*4882a593Smuzhiyun * Enable some error detection, note the instruction error mask
3824*4882a593Smuzhiyun * bit is reserved, so we leave it masked.
3825*4882a593Smuzhiyun */
3826*4882a593Smuzhiyun if (IS_G4X(dev_priv)) {
3827*4882a593Smuzhiyun error_mask = ~(GM45_ERROR_PAGE_TABLE |
3828*4882a593Smuzhiyun GM45_ERROR_MEM_PRIV |
3829*4882a593Smuzhiyun GM45_ERROR_CP_PRIV |
3830*4882a593Smuzhiyun I915_ERROR_MEMORY_REFRESH);
3831*4882a593Smuzhiyun } else {
3832*4882a593Smuzhiyun error_mask = ~(I915_ERROR_PAGE_TABLE |
3833*4882a593Smuzhiyun I915_ERROR_MEMORY_REFRESH);
3834*4882a593Smuzhiyun }
3835*4882a593Smuzhiyun I915_WRITE(EMR, error_mask);
3836*4882a593Smuzhiyun
3837*4882a593Smuzhiyun /* Unmask the interrupts that we always want on. */
3838*4882a593Smuzhiyun dev_priv->irq_mask =
3839*4882a593Smuzhiyun ~(I915_ASLE_INTERRUPT |
3840*4882a593Smuzhiyun I915_DISPLAY_PORT_INTERRUPT |
3841*4882a593Smuzhiyun I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3842*4882a593Smuzhiyun I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3843*4882a593Smuzhiyun I915_MASTER_ERROR_INTERRUPT);
3844*4882a593Smuzhiyun
3845*4882a593Smuzhiyun enable_mask =
3846*4882a593Smuzhiyun I915_ASLE_INTERRUPT |
3847*4882a593Smuzhiyun I915_DISPLAY_PORT_INTERRUPT |
3848*4882a593Smuzhiyun I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3849*4882a593Smuzhiyun I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3850*4882a593Smuzhiyun I915_MASTER_ERROR_INTERRUPT |
3851*4882a593Smuzhiyun I915_USER_INTERRUPT;
3852*4882a593Smuzhiyun
3853*4882a593Smuzhiyun if (IS_G4X(dev_priv))
3854*4882a593Smuzhiyun enable_mask |= I915_BSD_USER_INTERRUPT;
3855*4882a593Smuzhiyun
3856*4882a593Smuzhiyun GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
3857*4882a593Smuzhiyun
3858*4882a593Smuzhiyun /* Interrupt setup is already guaranteed to be single-threaded, this is
3859*4882a593Smuzhiyun * just to make the assert_spin_locked check happy. */
3860*4882a593Smuzhiyun spin_lock_irq(&dev_priv->irq_lock);
3861*4882a593Smuzhiyun i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3862*4882a593Smuzhiyun i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3863*4882a593Smuzhiyun i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3864*4882a593Smuzhiyun spin_unlock_irq(&dev_priv->irq_lock);
3865*4882a593Smuzhiyun
3866*4882a593Smuzhiyun i915_enable_asle_pipestat(dev_priv);
3867*4882a593Smuzhiyun }
3868*4882a593Smuzhiyun
i915_hpd_irq_setup(struct drm_i915_private * dev_priv)3869*4882a593Smuzhiyun static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
3870*4882a593Smuzhiyun {
3871*4882a593Smuzhiyun u32 hotplug_en;
3872*4882a593Smuzhiyun
3873*4882a593Smuzhiyun lockdep_assert_held(&dev_priv->irq_lock);
3874*4882a593Smuzhiyun
3875*4882a593Smuzhiyun /* Note HDMI and DP share hotplug bits */
3876*4882a593Smuzhiyun /* enable bits are the same for all generations */
3877*4882a593Smuzhiyun hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
3878*4882a593Smuzhiyun /* Programming the CRT detection parameters tends
3879*4882a593Smuzhiyun to generate a spurious hotplug event about three
3880*4882a593Smuzhiyun seconds later. So just do it once.
3881*4882a593Smuzhiyun */
3882*4882a593Smuzhiyun if (IS_G4X(dev_priv))
3883*4882a593Smuzhiyun hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
3884*4882a593Smuzhiyun hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3885*4882a593Smuzhiyun
3886*4882a593Smuzhiyun /* Ignore TV since it's buggy */
3887*4882a593Smuzhiyun i915_hotplug_interrupt_update_locked(dev_priv,
3888*4882a593Smuzhiyun HOTPLUG_INT_EN_MASK |
3889*4882a593Smuzhiyun CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
3890*4882a593Smuzhiyun CRT_HOTPLUG_ACTIVATION_PERIOD_64,
3891*4882a593Smuzhiyun hotplug_en);
3892*4882a593Smuzhiyun }
3893*4882a593Smuzhiyun
i965_irq_handler(int irq,void * arg)3894*4882a593Smuzhiyun static irqreturn_t i965_irq_handler(int irq, void *arg)
3895*4882a593Smuzhiyun {
3896*4882a593Smuzhiyun struct drm_i915_private *dev_priv = arg;
3897*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
3898*4882a593Smuzhiyun
3899*4882a593Smuzhiyun if (!intel_irqs_enabled(dev_priv))
3900*4882a593Smuzhiyun return IRQ_NONE;
3901*4882a593Smuzhiyun
3902*4882a593Smuzhiyun /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3903*4882a593Smuzhiyun disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3904*4882a593Smuzhiyun
3905*4882a593Smuzhiyun do {
3906*4882a593Smuzhiyun u32 pipe_stats[I915_MAX_PIPES] = {};
3907*4882a593Smuzhiyun u32 eir = 0, eir_stuck = 0;
3908*4882a593Smuzhiyun u32 hotplug_status = 0;
3909*4882a593Smuzhiyun u32 iir;
3910*4882a593Smuzhiyun
3911*4882a593Smuzhiyun iir = I915_READ(GEN2_IIR);
3912*4882a593Smuzhiyun if (iir == 0)
3913*4882a593Smuzhiyun break;
3914*4882a593Smuzhiyun
3915*4882a593Smuzhiyun ret = IRQ_HANDLED;
3916*4882a593Smuzhiyun
3917*4882a593Smuzhiyun if (iir & I915_DISPLAY_PORT_INTERRUPT)
3918*4882a593Smuzhiyun hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3919*4882a593Smuzhiyun
3920*4882a593Smuzhiyun /* Call regardless, as some status bits might not be
3921*4882a593Smuzhiyun * signalled in iir */
3922*4882a593Smuzhiyun i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3923*4882a593Smuzhiyun
3924*4882a593Smuzhiyun if (iir & I915_MASTER_ERROR_INTERRUPT)
3925*4882a593Smuzhiyun i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
3926*4882a593Smuzhiyun
3927*4882a593Smuzhiyun I915_WRITE(GEN2_IIR, iir);
3928*4882a593Smuzhiyun
3929*4882a593Smuzhiyun if (iir & I915_USER_INTERRUPT)
3930*4882a593Smuzhiyun intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
3931*4882a593Smuzhiyun
3932*4882a593Smuzhiyun if (iir & I915_BSD_USER_INTERRUPT)
3933*4882a593Smuzhiyun intel_engine_signal_breadcrumbs(dev_priv->gt.engine[VCS0]);
3934*4882a593Smuzhiyun
3935*4882a593Smuzhiyun if (iir & I915_MASTER_ERROR_INTERRUPT)
3936*4882a593Smuzhiyun i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
3937*4882a593Smuzhiyun
3938*4882a593Smuzhiyun if (hotplug_status)
3939*4882a593Smuzhiyun i9xx_hpd_irq_handler(dev_priv, hotplug_status);
3940*4882a593Smuzhiyun
3941*4882a593Smuzhiyun i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3942*4882a593Smuzhiyun } while (0);
3943*4882a593Smuzhiyun
3944*4882a593Smuzhiyun enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3945*4882a593Smuzhiyun
3946*4882a593Smuzhiyun return ret;
3947*4882a593Smuzhiyun }
3948*4882a593Smuzhiyun
3949*4882a593Smuzhiyun /**
3950*4882a593Smuzhiyun * intel_irq_init - initializes irq support
3951*4882a593Smuzhiyun * @dev_priv: i915 device instance
3952*4882a593Smuzhiyun *
3953*4882a593Smuzhiyun * This function initializes all the irq support including work items, timers
3954*4882a593Smuzhiyun * and all the vtables. It does not setup the interrupt itself though.
3955*4882a593Smuzhiyun */
intel_irq_init(struct drm_i915_private * dev_priv)3956*4882a593Smuzhiyun void intel_irq_init(struct drm_i915_private *dev_priv)
3957*4882a593Smuzhiyun {
3958*4882a593Smuzhiyun struct drm_device *dev = &dev_priv->drm;
3959*4882a593Smuzhiyun int i;
3960*4882a593Smuzhiyun
3961*4882a593Smuzhiyun intel_hpd_init_pins(dev_priv);
3962*4882a593Smuzhiyun
3963*4882a593Smuzhiyun intel_hpd_init_work(dev_priv);
3964*4882a593Smuzhiyun
3965*4882a593Smuzhiyun INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work);
3966*4882a593Smuzhiyun for (i = 0; i < MAX_L3_SLICES; ++i)
3967*4882a593Smuzhiyun dev_priv->l3_parity.remap_info[i] = NULL;
3968*4882a593Smuzhiyun
3969*4882a593Smuzhiyun /* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */
3970*4882a593Smuzhiyun if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11)
3971*4882a593Smuzhiyun dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16;
3972*4882a593Smuzhiyun
3973*4882a593Smuzhiyun dev->vblank_disable_immediate = true;
3974*4882a593Smuzhiyun
3975*4882a593Smuzhiyun /* Most platforms treat the display irq block as an always-on
3976*4882a593Smuzhiyun * power domain. vlv/chv can disable it at runtime and need
3977*4882a593Smuzhiyun * special care to avoid writing any of the display block registers
3978*4882a593Smuzhiyun * outside of the power domain. We defer setting up the display irqs
3979*4882a593Smuzhiyun * in this case to the runtime pm.
3980*4882a593Smuzhiyun */
3981*4882a593Smuzhiyun dev_priv->display_irqs_enabled = true;
3982*4882a593Smuzhiyun if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3983*4882a593Smuzhiyun dev_priv->display_irqs_enabled = false;
3984*4882a593Smuzhiyun
3985*4882a593Smuzhiyun dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
3986*4882a593Smuzhiyun /* If we have MST support, we want to avoid doing short HPD IRQ storm
3987*4882a593Smuzhiyun * detection, as short HPD storms will occur as a natural part of
3988*4882a593Smuzhiyun * sideband messaging with MST.
3989*4882a593Smuzhiyun * On older platforms however, IRQ storms can occur with both long and
3990*4882a593Smuzhiyun * short pulses, as seen on some G4x systems.
3991*4882a593Smuzhiyun */
3992*4882a593Smuzhiyun dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
3993*4882a593Smuzhiyun
3994*4882a593Smuzhiyun if (HAS_GMCH(dev_priv)) {
3995*4882a593Smuzhiyun if (I915_HAS_HOTPLUG(dev_priv))
3996*4882a593Smuzhiyun dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3997*4882a593Smuzhiyun } else {
3998*4882a593Smuzhiyun if (HAS_PCH_JSP(dev_priv))
3999*4882a593Smuzhiyun dev_priv->display.hpd_irq_setup = jsp_hpd_irq_setup;
4000*4882a593Smuzhiyun else if (HAS_PCH_MCC(dev_priv))
4001*4882a593Smuzhiyun dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup;
4002*4882a593Smuzhiyun else if (INTEL_GEN(dev_priv) >= 11)
4003*4882a593Smuzhiyun dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
4004*4882a593Smuzhiyun else if (IS_GEN9_LP(dev_priv))
4005*4882a593Smuzhiyun dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4006*4882a593Smuzhiyun else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
4007*4882a593Smuzhiyun dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4008*4882a593Smuzhiyun else
4009*4882a593Smuzhiyun dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4010*4882a593Smuzhiyun }
4011*4882a593Smuzhiyun }
4012*4882a593Smuzhiyun
4013*4882a593Smuzhiyun /**
4014*4882a593Smuzhiyun * intel_irq_fini - deinitializes IRQ support
4015*4882a593Smuzhiyun * @i915: i915 device instance
4016*4882a593Smuzhiyun *
4017*4882a593Smuzhiyun * This function deinitializes all the IRQ support.
4018*4882a593Smuzhiyun */
intel_irq_fini(struct drm_i915_private * i915)4019*4882a593Smuzhiyun void intel_irq_fini(struct drm_i915_private *i915)
4020*4882a593Smuzhiyun {
4021*4882a593Smuzhiyun int i;
4022*4882a593Smuzhiyun
4023*4882a593Smuzhiyun for (i = 0; i < MAX_L3_SLICES; ++i)
4024*4882a593Smuzhiyun kfree(i915->l3_parity.remap_info[i]);
4025*4882a593Smuzhiyun }
4026*4882a593Smuzhiyun
intel_irq_handler(struct drm_i915_private * dev_priv)4027*4882a593Smuzhiyun static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv)
4028*4882a593Smuzhiyun {
4029*4882a593Smuzhiyun if (HAS_GMCH(dev_priv)) {
4030*4882a593Smuzhiyun if (IS_CHERRYVIEW(dev_priv))
4031*4882a593Smuzhiyun return cherryview_irq_handler;
4032*4882a593Smuzhiyun else if (IS_VALLEYVIEW(dev_priv))
4033*4882a593Smuzhiyun return valleyview_irq_handler;
4034*4882a593Smuzhiyun else if (IS_GEN(dev_priv, 4))
4035*4882a593Smuzhiyun return i965_irq_handler;
4036*4882a593Smuzhiyun else if (IS_GEN(dev_priv, 3))
4037*4882a593Smuzhiyun return i915_irq_handler;
4038*4882a593Smuzhiyun else
4039*4882a593Smuzhiyun return i8xx_irq_handler;
4040*4882a593Smuzhiyun } else {
4041*4882a593Smuzhiyun if (HAS_MASTER_UNIT_IRQ(dev_priv))
4042*4882a593Smuzhiyun return dg1_irq_handler;
4043*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 11)
4044*4882a593Smuzhiyun return gen11_irq_handler;
4045*4882a593Smuzhiyun else if (INTEL_GEN(dev_priv) >= 8)
4046*4882a593Smuzhiyun return gen8_irq_handler;
4047*4882a593Smuzhiyun else
4048*4882a593Smuzhiyun return ilk_irq_handler;
4049*4882a593Smuzhiyun }
4050*4882a593Smuzhiyun }
4051*4882a593Smuzhiyun
intel_irq_reset(struct drm_i915_private * dev_priv)4052*4882a593Smuzhiyun static void intel_irq_reset(struct drm_i915_private *dev_priv)
4053*4882a593Smuzhiyun {
4054*4882a593Smuzhiyun if (HAS_GMCH(dev_priv)) {
4055*4882a593Smuzhiyun if (IS_CHERRYVIEW(dev_priv))
4056*4882a593Smuzhiyun cherryview_irq_reset(dev_priv);
4057*4882a593Smuzhiyun else if (IS_VALLEYVIEW(dev_priv))
4058*4882a593Smuzhiyun valleyview_irq_reset(dev_priv);
4059*4882a593Smuzhiyun else if (IS_GEN(dev_priv, 4))
4060*4882a593Smuzhiyun i965_irq_reset(dev_priv);
4061*4882a593Smuzhiyun else if (IS_GEN(dev_priv, 3))
4062*4882a593Smuzhiyun i915_irq_reset(dev_priv);
4063*4882a593Smuzhiyun else
4064*4882a593Smuzhiyun i8xx_irq_reset(dev_priv);
4065*4882a593Smuzhiyun } else {
4066*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 11)
4067*4882a593Smuzhiyun gen11_irq_reset(dev_priv);
4068*4882a593Smuzhiyun else if (INTEL_GEN(dev_priv) >= 8)
4069*4882a593Smuzhiyun gen8_irq_reset(dev_priv);
4070*4882a593Smuzhiyun else
4071*4882a593Smuzhiyun ilk_irq_reset(dev_priv);
4072*4882a593Smuzhiyun }
4073*4882a593Smuzhiyun }
4074*4882a593Smuzhiyun
intel_irq_postinstall(struct drm_i915_private * dev_priv)4075*4882a593Smuzhiyun static void intel_irq_postinstall(struct drm_i915_private *dev_priv)
4076*4882a593Smuzhiyun {
4077*4882a593Smuzhiyun if (HAS_GMCH(dev_priv)) {
4078*4882a593Smuzhiyun if (IS_CHERRYVIEW(dev_priv))
4079*4882a593Smuzhiyun cherryview_irq_postinstall(dev_priv);
4080*4882a593Smuzhiyun else if (IS_VALLEYVIEW(dev_priv))
4081*4882a593Smuzhiyun valleyview_irq_postinstall(dev_priv);
4082*4882a593Smuzhiyun else if (IS_GEN(dev_priv, 4))
4083*4882a593Smuzhiyun i965_irq_postinstall(dev_priv);
4084*4882a593Smuzhiyun else if (IS_GEN(dev_priv, 3))
4085*4882a593Smuzhiyun i915_irq_postinstall(dev_priv);
4086*4882a593Smuzhiyun else
4087*4882a593Smuzhiyun i8xx_irq_postinstall(dev_priv);
4088*4882a593Smuzhiyun } else {
4089*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 11)
4090*4882a593Smuzhiyun gen11_irq_postinstall(dev_priv);
4091*4882a593Smuzhiyun else if (INTEL_GEN(dev_priv) >= 8)
4092*4882a593Smuzhiyun gen8_irq_postinstall(dev_priv);
4093*4882a593Smuzhiyun else
4094*4882a593Smuzhiyun ilk_irq_postinstall(dev_priv);
4095*4882a593Smuzhiyun }
4096*4882a593Smuzhiyun }
4097*4882a593Smuzhiyun
4098*4882a593Smuzhiyun /**
4099*4882a593Smuzhiyun * intel_irq_install - enables the hardware interrupt
4100*4882a593Smuzhiyun * @dev_priv: i915 device instance
4101*4882a593Smuzhiyun *
4102*4882a593Smuzhiyun * This function enables the hardware interrupt handling, but leaves the hotplug
4103*4882a593Smuzhiyun * handling still disabled. It is called after intel_irq_init().
4104*4882a593Smuzhiyun *
4105*4882a593Smuzhiyun * In the driver load and resume code we need working interrupts in a few places
4106*4882a593Smuzhiyun * but don't want to deal with the hassle of concurrent probe and hotplug
4107*4882a593Smuzhiyun * workers. Hence the split into this two-stage approach.
4108*4882a593Smuzhiyun */
intel_irq_install(struct drm_i915_private * dev_priv)4109*4882a593Smuzhiyun int intel_irq_install(struct drm_i915_private *dev_priv)
4110*4882a593Smuzhiyun {
4111*4882a593Smuzhiyun int irq = dev_priv->drm.pdev->irq;
4112*4882a593Smuzhiyun int ret;
4113*4882a593Smuzhiyun
4114*4882a593Smuzhiyun /*
4115*4882a593Smuzhiyun * We enable some interrupt sources in our postinstall hooks, so mark
4116*4882a593Smuzhiyun * interrupts as enabled _before_ actually enabling them to avoid
4117*4882a593Smuzhiyun * special cases in our ordering checks.
4118*4882a593Smuzhiyun */
4119*4882a593Smuzhiyun dev_priv->runtime_pm.irqs_enabled = true;
4120*4882a593Smuzhiyun
4121*4882a593Smuzhiyun dev_priv->drm.irq_enabled = true;
4122*4882a593Smuzhiyun
4123*4882a593Smuzhiyun intel_irq_reset(dev_priv);
4124*4882a593Smuzhiyun
4125*4882a593Smuzhiyun ret = request_irq(irq, intel_irq_handler(dev_priv),
4126*4882a593Smuzhiyun IRQF_SHARED, DRIVER_NAME, dev_priv);
4127*4882a593Smuzhiyun if (ret < 0) {
4128*4882a593Smuzhiyun dev_priv->drm.irq_enabled = false;
4129*4882a593Smuzhiyun return ret;
4130*4882a593Smuzhiyun }
4131*4882a593Smuzhiyun
4132*4882a593Smuzhiyun intel_irq_postinstall(dev_priv);
4133*4882a593Smuzhiyun
4134*4882a593Smuzhiyun return ret;
4135*4882a593Smuzhiyun }
4136*4882a593Smuzhiyun
4137*4882a593Smuzhiyun /**
4138*4882a593Smuzhiyun * intel_irq_uninstall - finilizes all irq handling
4139*4882a593Smuzhiyun * @dev_priv: i915 device instance
4140*4882a593Smuzhiyun *
4141*4882a593Smuzhiyun * This stops interrupt and hotplug handling and unregisters and frees all
4142*4882a593Smuzhiyun * resources acquired in the init functions.
4143*4882a593Smuzhiyun */
intel_irq_uninstall(struct drm_i915_private * dev_priv)4144*4882a593Smuzhiyun void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4145*4882a593Smuzhiyun {
4146*4882a593Smuzhiyun int irq = dev_priv->drm.pdev->irq;
4147*4882a593Smuzhiyun
4148*4882a593Smuzhiyun /*
4149*4882a593Smuzhiyun * FIXME we can get called twice during driver probe
4150*4882a593Smuzhiyun * error handling as well as during driver remove due to
4151*4882a593Smuzhiyun * intel_modeset_driver_remove() calling us out of sequence.
4152*4882a593Smuzhiyun * Would be nice if it didn't do that...
4153*4882a593Smuzhiyun */
4154*4882a593Smuzhiyun if (!dev_priv->drm.irq_enabled)
4155*4882a593Smuzhiyun return;
4156*4882a593Smuzhiyun
4157*4882a593Smuzhiyun dev_priv->drm.irq_enabled = false;
4158*4882a593Smuzhiyun
4159*4882a593Smuzhiyun intel_irq_reset(dev_priv);
4160*4882a593Smuzhiyun
4161*4882a593Smuzhiyun free_irq(irq, dev_priv);
4162*4882a593Smuzhiyun
4163*4882a593Smuzhiyun intel_hpd_cancel_work(dev_priv);
4164*4882a593Smuzhiyun dev_priv->runtime_pm.irqs_enabled = false;
4165*4882a593Smuzhiyun }
4166*4882a593Smuzhiyun
4167*4882a593Smuzhiyun /**
4168*4882a593Smuzhiyun * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4169*4882a593Smuzhiyun * @dev_priv: i915 device instance
4170*4882a593Smuzhiyun *
4171*4882a593Smuzhiyun * This function is used to disable interrupts at runtime, both in the runtime
4172*4882a593Smuzhiyun * pm and the system suspend/resume code.
4173*4882a593Smuzhiyun */
intel_runtime_pm_disable_interrupts(struct drm_i915_private * dev_priv)4174*4882a593Smuzhiyun void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4175*4882a593Smuzhiyun {
4176*4882a593Smuzhiyun intel_irq_reset(dev_priv);
4177*4882a593Smuzhiyun dev_priv->runtime_pm.irqs_enabled = false;
4178*4882a593Smuzhiyun intel_synchronize_irq(dev_priv);
4179*4882a593Smuzhiyun }
4180*4882a593Smuzhiyun
4181*4882a593Smuzhiyun /**
4182*4882a593Smuzhiyun * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4183*4882a593Smuzhiyun * @dev_priv: i915 device instance
4184*4882a593Smuzhiyun *
4185*4882a593Smuzhiyun * This function is used to enable interrupts at runtime, both in the runtime
4186*4882a593Smuzhiyun * pm and the system suspend/resume code.
4187*4882a593Smuzhiyun */
intel_runtime_pm_enable_interrupts(struct drm_i915_private * dev_priv)4188*4882a593Smuzhiyun void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4189*4882a593Smuzhiyun {
4190*4882a593Smuzhiyun dev_priv->runtime_pm.irqs_enabled = true;
4191*4882a593Smuzhiyun intel_irq_reset(dev_priv);
4192*4882a593Smuzhiyun intel_irq_postinstall(dev_priv);
4193*4882a593Smuzhiyun }
4194*4882a593Smuzhiyun
intel_irqs_enabled(struct drm_i915_private * dev_priv)4195*4882a593Smuzhiyun bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
4196*4882a593Smuzhiyun {
4197*4882a593Smuzhiyun /*
4198*4882a593Smuzhiyun * We only use drm_irq_uninstall() at unload and VT switch, so
4199*4882a593Smuzhiyun * this is the only thing we need to check.
4200*4882a593Smuzhiyun */
4201*4882a593Smuzhiyun return dev_priv->runtime_pm.irqs_enabled;
4202*4882a593Smuzhiyun }
4203*4882a593Smuzhiyun
intel_synchronize_irq(struct drm_i915_private * i915)4204*4882a593Smuzhiyun void intel_synchronize_irq(struct drm_i915_private *i915)
4205*4882a593Smuzhiyun {
4206*4882a593Smuzhiyun synchronize_irq(i915->drm.pdev->irq);
4207*4882a593Smuzhiyun }
4208