1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright © 2008 Intel Corporation
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the next
12*4882a593Smuzhiyun * paragraph) shall be included in all copies or substantial portions of the
13*4882a593Smuzhiyun * Software.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18*4882a593Smuzhiyun * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19*4882a593Smuzhiyun * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21*4882a593Smuzhiyun * IN THE SOFTWARE.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * Authors:
24*4882a593Smuzhiyun * Eric Anholt <eric@anholt.net>
25*4882a593Smuzhiyun * Keith Packard <keithp@keithp.com>
26*4882a593Smuzhiyun *
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <linux/sched/mm.h>
30*4882a593Smuzhiyun #include <linux/sort.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include <drm/drm_debugfs.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include "gem/i915_gem_context.h"
35*4882a593Smuzhiyun #include "gt/intel_gt_buffer_pool.h"
36*4882a593Smuzhiyun #include "gt/intel_gt_clock_utils.h"
37*4882a593Smuzhiyun #include "gt/intel_gt.h"
38*4882a593Smuzhiyun #include "gt/intel_gt_pm.h"
39*4882a593Smuzhiyun #include "gt/intel_gt_requests.h"
40*4882a593Smuzhiyun #include "gt/intel_reset.h"
41*4882a593Smuzhiyun #include "gt/intel_rc6.h"
42*4882a593Smuzhiyun #include "gt/intel_rps.h"
43*4882a593Smuzhiyun #include "gt/intel_sseu_debugfs.h"
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #include "i915_debugfs.h"
46*4882a593Smuzhiyun #include "i915_debugfs_params.h"
47*4882a593Smuzhiyun #include "i915_irq.h"
48*4882a593Smuzhiyun #include "i915_trace.h"
49*4882a593Smuzhiyun #include "intel_pm.h"
50*4882a593Smuzhiyun #include "intel_sideband.h"
51*4882a593Smuzhiyun
node_to_i915(struct drm_info_node * node)52*4882a593Smuzhiyun static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun return to_i915(node->minor->dev);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
i915_capabilities(struct seq_file * m,void * data)57*4882a593Smuzhiyun static int i915_capabilities(struct seq_file *m, void *data)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun struct drm_i915_private *i915 = node_to_i915(m->private);
60*4882a593Smuzhiyun struct drm_printer p = drm_seq_file_printer(m);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(i915));
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun intel_device_info_print_static(INTEL_INFO(i915), &p);
65*4882a593Smuzhiyun intel_device_info_print_runtime(RUNTIME_INFO(i915), &p);
66*4882a593Smuzhiyun intel_gt_info_print(&i915->gt.info, &p);
67*4882a593Smuzhiyun intel_driver_caps_print(&i915->caps, &p);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun kernel_param_lock(THIS_MODULE);
70*4882a593Smuzhiyun i915_params_dump(&i915->params, &p);
71*4882a593Smuzhiyun kernel_param_unlock(THIS_MODULE);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun return 0;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
get_tiling_flag(struct drm_i915_gem_object * obj)76*4882a593Smuzhiyun static char get_tiling_flag(struct drm_i915_gem_object *obj)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun switch (i915_gem_object_get_tiling(obj)) {
79*4882a593Smuzhiyun default:
80*4882a593Smuzhiyun case I915_TILING_NONE: return ' ';
81*4882a593Smuzhiyun case I915_TILING_X: return 'X';
82*4882a593Smuzhiyun case I915_TILING_Y: return 'Y';
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
get_global_flag(struct drm_i915_gem_object * obj)86*4882a593Smuzhiyun static char get_global_flag(struct drm_i915_gem_object *obj)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun return READ_ONCE(obj->userfault_count) ? 'g' : ' ';
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
get_pin_mapped_flag(struct drm_i915_gem_object * obj)91*4882a593Smuzhiyun static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun return obj->mm.mapping ? 'M' : ' ';
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun static const char *
stringify_page_sizes(unsigned int page_sizes,char * buf,size_t len)97*4882a593Smuzhiyun stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun size_t x = 0;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun switch (page_sizes) {
102*4882a593Smuzhiyun case 0:
103*4882a593Smuzhiyun return "";
104*4882a593Smuzhiyun case I915_GTT_PAGE_SIZE_4K:
105*4882a593Smuzhiyun return "4K";
106*4882a593Smuzhiyun case I915_GTT_PAGE_SIZE_64K:
107*4882a593Smuzhiyun return "64K";
108*4882a593Smuzhiyun case I915_GTT_PAGE_SIZE_2M:
109*4882a593Smuzhiyun return "2M";
110*4882a593Smuzhiyun default:
111*4882a593Smuzhiyun if (!buf)
112*4882a593Smuzhiyun return "M";
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun if (page_sizes & I915_GTT_PAGE_SIZE_2M)
115*4882a593Smuzhiyun x += snprintf(buf + x, len - x, "2M, ");
116*4882a593Smuzhiyun if (page_sizes & I915_GTT_PAGE_SIZE_64K)
117*4882a593Smuzhiyun x += snprintf(buf + x, len - x, "64K, ");
118*4882a593Smuzhiyun if (page_sizes & I915_GTT_PAGE_SIZE_4K)
119*4882a593Smuzhiyun x += snprintf(buf + x, len - x, "4K, ");
120*4882a593Smuzhiyun buf[x-2] = '\0';
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun return buf;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun void
i915_debugfs_describe_obj(struct seq_file * m,struct drm_i915_gem_object * obj)127*4882a593Smuzhiyun i915_debugfs_describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
130*4882a593Smuzhiyun struct intel_engine_cs *engine;
131*4882a593Smuzhiyun struct i915_vma *vma;
132*4882a593Smuzhiyun int pin_count = 0;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun seq_printf(m, "%pK: %c%c%c %8zdKiB %02x %02x %s%s%s",
135*4882a593Smuzhiyun &obj->base,
136*4882a593Smuzhiyun get_tiling_flag(obj),
137*4882a593Smuzhiyun get_global_flag(obj),
138*4882a593Smuzhiyun get_pin_mapped_flag(obj),
139*4882a593Smuzhiyun obj->base.size / 1024,
140*4882a593Smuzhiyun obj->read_domains,
141*4882a593Smuzhiyun obj->write_domain,
142*4882a593Smuzhiyun i915_cache_level_str(dev_priv, obj->cache_level),
143*4882a593Smuzhiyun obj->mm.dirty ? " dirty" : "",
144*4882a593Smuzhiyun obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
145*4882a593Smuzhiyun if (obj->base.name)
146*4882a593Smuzhiyun seq_printf(m, " (name: %d)", obj->base.name);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun spin_lock(&obj->vma.lock);
149*4882a593Smuzhiyun list_for_each_entry(vma, &obj->vma.list, obj_link) {
150*4882a593Smuzhiyun if (!drm_mm_node_allocated(&vma->node))
151*4882a593Smuzhiyun continue;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun spin_unlock(&obj->vma.lock);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun if (i915_vma_is_pinned(vma))
156*4882a593Smuzhiyun pin_count++;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
159*4882a593Smuzhiyun i915_vma_is_ggtt(vma) ? "g" : "pp",
160*4882a593Smuzhiyun vma->node.start, vma->node.size,
161*4882a593Smuzhiyun stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
162*4882a593Smuzhiyun if (i915_vma_is_ggtt(vma)) {
163*4882a593Smuzhiyun switch (vma->ggtt_view.type) {
164*4882a593Smuzhiyun case I915_GGTT_VIEW_NORMAL:
165*4882a593Smuzhiyun seq_puts(m, ", normal");
166*4882a593Smuzhiyun break;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun case I915_GGTT_VIEW_PARTIAL:
169*4882a593Smuzhiyun seq_printf(m, ", partial [%08llx+%x]",
170*4882a593Smuzhiyun vma->ggtt_view.partial.offset << PAGE_SHIFT,
171*4882a593Smuzhiyun vma->ggtt_view.partial.size << PAGE_SHIFT);
172*4882a593Smuzhiyun break;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun case I915_GGTT_VIEW_ROTATED:
175*4882a593Smuzhiyun seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
176*4882a593Smuzhiyun vma->ggtt_view.rotated.plane[0].width,
177*4882a593Smuzhiyun vma->ggtt_view.rotated.plane[0].height,
178*4882a593Smuzhiyun vma->ggtt_view.rotated.plane[0].stride,
179*4882a593Smuzhiyun vma->ggtt_view.rotated.plane[0].offset,
180*4882a593Smuzhiyun vma->ggtt_view.rotated.plane[1].width,
181*4882a593Smuzhiyun vma->ggtt_view.rotated.plane[1].height,
182*4882a593Smuzhiyun vma->ggtt_view.rotated.plane[1].stride,
183*4882a593Smuzhiyun vma->ggtt_view.rotated.plane[1].offset);
184*4882a593Smuzhiyun break;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun case I915_GGTT_VIEW_REMAPPED:
187*4882a593Smuzhiyun seq_printf(m, ", remapped [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
188*4882a593Smuzhiyun vma->ggtt_view.remapped.plane[0].width,
189*4882a593Smuzhiyun vma->ggtt_view.remapped.plane[0].height,
190*4882a593Smuzhiyun vma->ggtt_view.remapped.plane[0].stride,
191*4882a593Smuzhiyun vma->ggtt_view.remapped.plane[0].offset,
192*4882a593Smuzhiyun vma->ggtt_view.remapped.plane[1].width,
193*4882a593Smuzhiyun vma->ggtt_view.remapped.plane[1].height,
194*4882a593Smuzhiyun vma->ggtt_view.remapped.plane[1].stride,
195*4882a593Smuzhiyun vma->ggtt_view.remapped.plane[1].offset);
196*4882a593Smuzhiyun break;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun default:
199*4882a593Smuzhiyun MISSING_CASE(vma->ggtt_view.type);
200*4882a593Smuzhiyun break;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun if (vma->fence)
204*4882a593Smuzhiyun seq_printf(m, " , fence: %d", vma->fence->id);
205*4882a593Smuzhiyun seq_puts(m, ")");
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun spin_lock(&obj->vma.lock);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun spin_unlock(&obj->vma.lock);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun seq_printf(m, " (pinned x %d)", pin_count);
212*4882a593Smuzhiyun if (obj->stolen)
213*4882a593Smuzhiyun seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
214*4882a593Smuzhiyun if (i915_gem_object_is_framebuffer(obj))
215*4882a593Smuzhiyun seq_printf(m, " (fb)");
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun engine = i915_gem_object_last_write_engine(obj);
218*4882a593Smuzhiyun if (engine)
219*4882a593Smuzhiyun seq_printf(m, " (%s)", engine->name);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun struct file_stats {
223*4882a593Smuzhiyun struct i915_address_space *vm;
224*4882a593Smuzhiyun unsigned long count;
225*4882a593Smuzhiyun u64 total;
226*4882a593Smuzhiyun u64 active, inactive;
227*4882a593Smuzhiyun u64 closed;
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
per_file_stats(int id,void * ptr,void * data)230*4882a593Smuzhiyun static int per_file_stats(int id, void *ptr, void *data)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun struct drm_i915_gem_object *obj = ptr;
233*4882a593Smuzhiyun struct file_stats *stats = data;
234*4882a593Smuzhiyun struct i915_vma *vma;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun if (IS_ERR_OR_NULL(obj) || !kref_get_unless_zero(&obj->base.refcount))
237*4882a593Smuzhiyun return 0;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun stats->count++;
240*4882a593Smuzhiyun stats->total += obj->base.size;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun spin_lock(&obj->vma.lock);
243*4882a593Smuzhiyun if (!stats->vm) {
244*4882a593Smuzhiyun for_each_ggtt_vma(vma, obj) {
245*4882a593Smuzhiyun if (!drm_mm_node_allocated(&vma->node))
246*4882a593Smuzhiyun continue;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun if (i915_vma_is_active(vma))
249*4882a593Smuzhiyun stats->active += vma->node.size;
250*4882a593Smuzhiyun else
251*4882a593Smuzhiyun stats->inactive += vma->node.size;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun if (i915_vma_is_closed(vma))
254*4882a593Smuzhiyun stats->closed += vma->node.size;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun } else {
257*4882a593Smuzhiyun struct rb_node *p = obj->vma.tree.rb_node;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun while (p) {
260*4882a593Smuzhiyun long cmp;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun vma = rb_entry(p, typeof(*vma), obj_node);
263*4882a593Smuzhiyun cmp = i915_vma_compare(vma, stats->vm, NULL);
264*4882a593Smuzhiyun if (cmp == 0) {
265*4882a593Smuzhiyun if (drm_mm_node_allocated(&vma->node)) {
266*4882a593Smuzhiyun if (i915_vma_is_active(vma))
267*4882a593Smuzhiyun stats->active += vma->node.size;
268*4882a593Smuzhiyun else
269*4882a593Smuzhiyun stats->inactive += vma->node.size;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun if (i915_vma_is_closed(vma))
272*4882a593Smuzhiyun stats->closed += vma->node.size;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun break;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun if (cmp < 0)
277*4882a593Smuzhiyun p = p->rb_right;
278*4882a593Smuzhiyun else
279*4882a593Smuzhiyun p = p->rb_left;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun spin_unlock(&obj->vma.lock);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun i915_gem_object_put(obj);
285*4882a593Smuzhiyun return 0;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun #define print_file_stats(m, name, stats) do { \
289*4882a593Smuzhiyun if (stats.count) \
290*4882a593Smuzhiyun seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu closed)\n", \
291*4882a593Smuzhiyun name, \
292*4882a593Smuzhiyun stats.count, \
293*4882a593Smuzhiyun stats.total, \
294*4882a593Smuzhiyun stats.active, \
295*4882a593Smuzhiyun stats.inactive, \
296*4882a593Smuzhiyun stats.closed); \
297*4882a593Smuzhiyun } while (0)
298*4882a593Smuzhiyun
print_context_stats(struct seq_file * m,struct drm_i915_private * i915)299*4882a593Smuzhiyun static void print_context_stats(struct seq_file *m,
300*4882a593Smuzhiyun struct drm_i915_private *i915)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun struct file_stats kstats = {};
303*4882a593Smuzhiyun struct i915_gem_context *ctx, *cn;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun spin_lock(&i915->gem.contexts.lock);
306*4882a593Smuzhiyun list_for_each_entry_safe(ctx, cn, &i915->gem.contexts.list, link) {
307*4882a593Smuzhiyun struct i915_gem_engines_iter it;
308*4882a593Smuzhiyun struct intel_context *ce;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun if (!kref_get_unless_zero(&ctx->ref))
311*4882a593Smuzhiyun continue;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun spin_unlock(&i915->gem.contexts.lock);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun for_each_gem_engine(ce,
316*4882a593Smuzhiyun i915_gem_context_lock_engines(ctx), it) {
317*4882a593Smuzhiyun if (intel_context_pin_if_active(ce)) {
318*4882a593Smuzhiyun rcu_read_lock();
319*4882a593Smuzhiyun if (ce->state)
320*4882a593Smuzhiyun per_file_stats(0,
321*4882a593Smuzhiyun ce->state->obj, &kstats);
322*4882a593Smuzhiyun per_file_stats(0, ce->ring->vma->obj, &kstats);
323*4882a593Smuzhiyun rcu_read_unlock();
324*4882a593Smuzhiyun intel_context_unpin(ce);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun i915_gem_context_unlock_engines(ctx);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun mutex_lock(&ctx->mutex);
330*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(ctx->file_priv)) {
331*4882a593Smuzhiyun struct file_stats stats = {
332*4882a593Smuzhiyun .vm = rcu_access_pointer(ctx->vm),
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun struct drm_file *file = ctx->file_priv->file;
335*4882a593Smuzhiyun struct task_struct *task;
336*4882a593Smuzhiyun char name[80];
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun rcu_read_lock();
339*4882a593Smuzhiyun idr_for_each(&file->object_idr, per_file_stats, &stats);
340*4882a593Smuzhiyun rcu_read_unlock();
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun rcu_read_lock();
343*4882a593Smuzhiyun task = pid_task(ctx->pid ?: file->pid, PIDTYPE_PID);
344*4882a593Smuzhiyun snprintf(name, sizeof(name), "%s",
345*4882a593Smuzhiyun task ? task->comm : "<unknown>");
346*4882a593Smuzhiyun rcu_read_unlock();
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun print_file_stats(m, name, stats);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun mutex_unlock(&ctx->mutex);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun spin_lock(&i915->gem.contexts.lock);
353*4882a593Smuzhiyun list_safe_reset_next(ctx, cn, link);
354*4882a593Smuzhiyun i915_gem_context_put(ctx);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun spin_unlock(&i915->gem.contexts.lock);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun print_file_stats(m, "[k]contexts", kstats);
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
i915_gem_object_info(struct seq_file * m,void * data)361*4882a593Smuzhiyun static int i915_gem_object_info(struct seq_file *m, void *data)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun struct drm_i915_private *i915 = node_to_i915(m->private);
364*4882a593Smuzhiyun struct intel_memory_region *mr;
365*4882a593Smuzhiyun enum intel_region_id id;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun seq_printf(m, "%u shrinkable [%u free] objects, %llu bytes\n",
368*4882a593Smuzhiyun i915->mm.shrink_count,
369*4882a593Smuzhiyun atomic_read(&i915->mm.free_count),
370*4882a593Smuzhiyun i915->mm.shrink_memory);
371*4882a593Smuzhiyun for_each_memory_region(mr, i915, id)
372*4882a593Smuzhiyun seq_printf(m, "%s: total:%pa, available:%pa bytes\n",
373*4882a593Smuzhiyun mr->name, &mr->total, &mr->avail);
374*4882a593Smuzhiyun seq_putc(m, '\n');
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun print_context_stats(m, i915);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun return 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
gen8_display_interrupt_info(struct seq_file * m)381*4882a593Smuzhiyun static void gen8_display_interrupt_info(struct seq_file *m)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun struct drm_i915_private *dev_priv = node_to_i915(m->private);
384*4882a593Smuzhiyun enum pipe pipe;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun for_each_pipe(dev_priv, pipe) {
387*4882a593Smuzhiyun enum intel_display_power_domain power_domain;
388*4882a593Smuzhiyun intel_wakeref_t wakeref;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun power_domain = POWER_DOMAIN_PIPE(pipe);
391*4882a593Smuzhiyun wakeref = intel_display_power_get_if_enabled(dev_priv,
392*4882a593Smuzhiyun power_domain);
393*4882a593Smuzhiyun if (!wakeref) {
394*4882a593Smuzhiyun seq_printf(m, "Pipe %c power disabled\n",
395*4882a593Smuzhiyun pipe_name(pipe));
396*4882a593Smuzhiyun continue;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun seq_printf(m, "Pipe %c IMR:\t%08x\n",
399*4882a593Smuzhiyun pipe_name(pipe),
400*4882a593Smuzhiyun I915_READ(GEN8_DE_PIPE_IMR(pipe)));
401*4882a593Smuzhiyun seq_printf(m, "Pipe %c IIR:\t%08x\n",
402*4882a593Smuzhiyun pipe_name(pipe),
403*4882a593Smuzhiyun I915_READ(GEN8_DE_PIPE_IIR(pipe)));
404*4882a593Smuzhiyun seq_printf(m, "Pipe %c IER:\t%08x\n",
405*4882a593Smuzhiyun pipe_name(pipe),
406*4882a593Smuzhiyun I915_READ(GEN8_DE_PIPE_IER(pipe)));
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun intel_display_power_put(dev_priv, power_domain, wakeref);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
412*4882a593Smuzhiyun I915_READ(GEN8_DE_PORT_IMR));
413*4882a593Smuzhiyun seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
414*4882a593Smuzhiyun I915_READ(GEN8_DE_PORT_IIR));
415*4882a593Smuzhiyun seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
416*4882a593Smuzhiyun I915_READ(GEN8_DE_PORT_IER));
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
419*4882a593Smuzhiyun I915_READ(GEN8_DE_MISC_IMR));
420*4882a593Smuzhiyun seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
421*4882a593Smuzhiyun I915_READ(GEN8_DE_MISC_IIR));
422*4882a593Smuzhiyun seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
423*4882a593Smuzhiyun I915_READ(GEN8_DE_MISC_IER));
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun seq_printf(m, "PCU interrupt mask:\t%08x\n",
426*4882a593Smuzhiyun I915_READ(GEN8_PCU_IMR));
427*4882a593Smuzhiyun seq_printf(m, "PCU interrupt identity:\t%08x\n",
428*4882a593Smuzhiyun I915_READ(GEN8_PCU_IIR));
429*4882a593Smuzhiyun seq_printf(m, "PCU interrupt enable:\t%08x\n",
430*4882a593Smuzhiyun I915_READ(GEN8_PCU_IER));
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
i915_interrupt_info(struct seq_file * m,void * data)433*4882a593Smuzhiyun static int i915_interrupt_info(struct seq_file *m, void *data)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun struct drm_i915_private *dev_priv = node_to_i915(m->private);
436*4882a593Smuzhiyun struct intel_engine_cs *engine;
437*4882a593Smuzhiyun intel_wakeref_t wakeref;
438*4882a593Smuzhiyun int i, pipe;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun if (IS_CHERRYVIEW(dev_priv)) {
443*4882a593Smuzhiyun intel_wakeref_t pref;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun seq_printf(m, "Master Interrupt Control:\t%08x\n",
446*4882a593Smuzhiyun I915_READ(GEN8_MASTER_IRQ));
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun seq_printf(m, "Display IER:\t%08x\n",
449*4882a593Smuzhiyun I915_READ(VLV_IER));
450*4882a593Smuzhiyun seq_printf(m, "Display IIR:\t%08x\n",
451*4882a593Smuzhiyun I915_READ(VLV_IIR));
452*4882a593Smuzhiyun seq_printf(m, "Display IIR_RW:\t%08x\n",
453*4882a593Smuzhiyun I915_READ(VLV_IIR_RW));
454*4882a593Smuzhiyun seq_printf(m, "Display IMR:\t%08x\n",
455*4882a593Smuzhiyun I915_READ(VLV_IMR));
456*4882a593Smuzhiyun for_each_pipe(dev_priv, pipe) {
457*4882a593Smuzhiyun enum intel_display_power_domain power_domain;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun power_domain = POWER_DOMAIN_PIPE(pipe);
460*4882a593Smuzhiyun pref = intel_display_power_get_if_enabled(dev_priv,
461*4882a593Smuzhiyun power_domain);
462*4882a593Smuzhiyun if (!pref) {
463*4882a593Smuzhiyun seq_printf(m, "Pipe %c power disabled\n",
464*4882a593Smuzhiyun pipe_name(pipe));
465*4882a593Smuzhiyun continue;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun seq_printf(m, "Pipe %c stat:\t%08x\n",
469*4882a593Smuzhiyun pipe_name(pipe),
470*4882a593Smuzhiyun I915_READ(PIPESTAT(pipe)));
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun intel_display_power_put(dev_priv, power_domain, pref);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun pref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
476*4882a593Smuzhiyun seq_printf(m, "Port hotplug:\t%08x\n",
477*4882a593Smuzhiyun I915_READ(PORT_HOTPLUG_EN));
478*4882a593Smuzhiyun seq_printf(m, "DPFLIPSTAT:\t%08x\n",
479*4882a593Smuzhiyun I915_READ(VLV_DPFLIPSTAT));
480*4882a593Smuzhiyun seq_printf(m, "DPINVGTT:\t%08x\n",
481*4882a593Smuzhiyun I915_READ(DPINVGTT));
482*4882a593Smuzhiyun intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, pref);
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
485*4882a593Smuzhiyun seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
486*4882a593Smuzhiyun i, I915_READ(GEN8_GT_IMR(i)));
487*4882a593Smuzhiyun seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
488*4882a593Smuzhiyun i, I915_READ(GEN8_GT_IIR(i)));
489*4882a593Smuzhiyun seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
490*4882a593Smuzhiyun i, I915_READ(GEN8_GT_IER(i)));
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun seq_printf(m, "PCU interrupt mask:\t%08x\n",
494*4882a593Smuzhiyun I915_READ(GEN8_PCU_IMR));
495*4882a593Smuzhiyun seq_printf(m, "PCU interrupt identity:\t%08x\n",
496*4882a593Smuzhiyun I915_READ(GEN8_PCU_IIR));
497*4882a593Smuzhiyun seq_printf(m, "PCU interrupt enable:\t%08x\n",
498*4882a593Smuzhiyun I915_READ(GEN8_PCU_IER));
499*4882a593Smuzhiyun } else if (INTEL_GEN(dev_priv) >= 11) {
500*4882a593Smuzhiyun if (HAS_MASTER_UNIT_IRQ(dev_priv))
501*4882a593Smuzhiyun seq_printf(m, "Master Unit Interrupt Control: %08x\n",
502*4882a593Smuzhiyun I915_READ(DG1_MSTR_UNIT_INTR));
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun seq_printf(m, "Master Interrupt Control: %08x\n",
505*4882a593Smuzhiyun I915_READ(GEN11_GFX_MSTR_IRQ));
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun seq_printf(m, "Render/Copy Intr Enable: %08x\n",
508*4882a593Smuzhiyun I915_READ(GEN11_RENDER_COPY_INTR_ENABLE));
509*4882a593Smuzhiyun seq_printf(m, "VCS/VECS Intr Enable: %08x\n",
510*4882a593Smuzhiyun I915_READ(GEN11_VCS_VECS_INTR_ENABLE));
511*4882a593Smuzhiyun seq_printf(m, "GUC/SG Intr Enable:\t %08x\n",
512*4882a593Smuzhiyun I915_READ(GEN11_GUC_SG_INTR_ENABLE));
513*4882a593Smuzhiyun seq_printf(m, "GPM/WGBOXPERF Intr Enable: %08x\n",
514*4882a593Smuzhiyun I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE));
515*4882a593Smuzhiyun seq_printf(m, "Crypto Intr Enable:\t %08x\n",
516*4882a593Smuzhiyun I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE));
517*4882a593Smuzhiyun seq_printf(m, "GUnit/CSME Intr Enable:\t %08x\n",
518*4882a593Smuzhiyun I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE));
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun seq_printf(m, "Display Interrupt Control:\t%08x\n",
521*4882a593Smuzhiyun I915_READ(GEN11_DISPLAY_INT_CTL));
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun gen8_display_interrupt_info(m);
524*4882a593Smuzhiyun } else if (INTEL_GEN(dev_priv) >= 8) {
525*4882a593Smuzhiyun seq_printf(m, "Master Interrupt Control:\t%08x\n",
526*4882a593Smuzhiyun I915_READ(GEN8_MASTER_IRQ));
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
529*4882a593Smuzhiyun seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
530*4882a593Smuzhiyun i, I915_READ(GEN8_GT_IMR(i)));
531*4882a593Smuzhiyun seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
532*4882a593Smuzhiyun i, I915_READ(GEN8_GT_IIR(i)));
533*4882a593Smuzhiyun seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
534*4882a593Smuzhiyun i, I915_READ(GEN8_GT_IER(i)));
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun gen8_display_interrupt_info(m);
538*4882a593Smuzhiyun } else if (IS_VALLEYVIEW(dev_priv)) {
539*4882a593Smuzhiyun intel_wakeref_t pref;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun seq_printf(m, "Display IER:\t%08x\n",
542*4882a593Smuzhiyun I915_READ(VLV_IER));
543*4882a593Smuzhiyun seq_printf(m, "Display IIR:\t%08x\n",
544*4882a593Smuzhiyun I915_READ(VLV_IIR));
545*4882a593Smuzhiyun seq_printf(m, "Display IIR_RW:\t%08x\n",
546*4882a593Smuzhiyun I915_READ(VLV_IIR_RW));
547*4882a593Smuzhiyun seq_printf(m, "Display IMR:\t%08x\n",
548*4882a593Smuzhiyun I915_READ(VLV_IMR));
549*4882a593Smuzhiyun for_each_pipe(dev_priv, pipe) {
550*4882a593Smuzhiyun enum intel_display_power_domain power_domain;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun power_domain = POWER_DOMAIN_PIPE(pipe);
553*4882a593Smuzhiyun pref = intel_display_power_get_if_enabled(dev_priv,
554*4882a593Smuzhiyun power_domain);
555*4882a593Smuzhiyun if (!pref) {
556*4882a593Smuzhiyun seq_printf(m, "Pipe %c power disabled\n",
557*4882a593Smuzhiyun pipe_name(pipe));
558*4882a593Smuzhiyun continue;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun seq_printf(m, "Pipe %c stat:\t%08x\n",
562*4882a593Smuzhiyun pipe_name(pipe),
563*4882a593Smuzhiyun I915_READ(PIPESTAT(pipe)));
564*4882a593Smuzhiyun intel_display_power_put(dev_priv, power_domain, pref);
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun seq_printf(m, "Master IER:\t%08x\n",
568*4882a593Smuzhiyun I915_READ(VLV_MASTER_IER));
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun seq_printf(m, "Render IER:\t%08x\n",
571*4882a593Smuzhiyun I915_READ(GTIER));
572*4882a593Smuzhiyun seq_printf(m, "Render IIR:\t%08x\n",
573*4882a593Smuzhiyun I915_READ(GTIIR));
574*4882a593Smuzhiyun seq_printf(m, "Render IMR:\t%08x\n",
575*4882a593Smuzhiyun I915_READ(GTIMR));
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun seq_printf(m, "PM IER:\t\t%08x\n",
578*4882a593Smuzhiyun I915_READ(GEN6_PMIER));
579*4882a593Smuzhiyun seq_printf(m, "PM IIR:\t\t%08x\n",
580*4882a593Smuzhiyun I915_READ(GEN6_PMIIR));
581*4882a593Smuzhiyun seq_printf(m, "PM IMR:\t\t%08x\n",
582*4882a593Smuzhiyun I915_READ(GEN6_PMIMR));
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun pref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
585*4882a593Smuzhiyun seq_printf(m, "Port hotplug:\t%08x\n",
586*4882a593Smuzhiyun I915_READ(PORT_HOTPLUG_EN));
587*4882a593Smuzhiyun seq_printf(m, "DPFLIPSTAT:\t%08x\n",
588*4882a593Smuzhiyun I915_READ(VLV_DPFLIPSTAT));
589*4882a593Smuzhiyun seq_printf(m, "DPINVGTT:\t%08x\n",
590*4882a593Smuzhiyun I915_READ(DPINVGTT));
591*4882a593Smuzhiyun intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, pref);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun } else if (!HAS_PCH_SPLIT(dev_priv)) {
594*4882a593Smuzhiyun seq_printf(m, "Interrupt enable: %08x\n",
595*4882a593Smuzhiyun I915_READ(GEN2_IER));
596*4882a593Smuzhiyun seq_printf(m, "Interrupt identity: %08x\n",
597*4882a593Smuzhiyun I915_READ(GEN2_IIR));
598*4882a593Smuzhiyun seq_printf(m, "Interrupt mask: %08x\n",
599*4882a593Smuzhiyun I915_READ(GEN2_IMR));
600*4882a593Smuzhiyun for_each_pipe(dev_priv, pipe)
601*4882a593Smuzhiyun seq_printf(m, "Pipe %c stat: %08x\n",
602*4882a593Smuzhiyun pipe_name(pipe),
603*4882a593Smuzhiyun I915_READ(PIPESTAT(pipe)));
604*4882a593Smuzhiyun } else {
605*4882a593Smuzhiyun seq_printf(m, "North Display Interrupt enable: %08x\n",
606*4882a593Smuzhiyun I915_READ(DEIER));
607*4882a593Smuzhiyun seq_printf(m, "North Display Interrupt identity: %08x\n",
608*4882a593Smuzhiyun I915_READ(DEIIR));
609*4882a593Smuzhiyun seq_printf(m, "North Display Interrupt mask: %08x\n",
610*4882a593Smuzhiyun I915_READ(DEIMR));
611*4882a593Smuzhiyun seq_printf(m, "South Display Interrupt enable: %08x\n",
612*4882a593Smuzhiyun I915_READ(SDEIER));
613*4882a593Smuzhiyun seq_printf(m, "South Display Interrupt identity: %08x\n",
614*4882a593Smuzhiyun I915_READ(SDEIIR));
615*4882a593Smuzhiyun seq_printf(m, "South Display Interrupt mask: %08x\n",
616*4882a593Smuzhiyun I915_READ(SDEIMR));
617*4882a593Smuzhiyun seq_printf(m, "Graphics Interrupt enable: %08x\n",
618*4882a593Smuzhiyun I915_READ(GTIER));
619*4882a593Smuzhiyun seq_printf(m, "Graphics Interrupt identity: %08x\n",
620*4882a593Smuzhiyun I915_READ(GTIIR));
621*4882a593Smuzhiyun seq_printf(m, "Graphics Interrupt mask: %08x\n",
622*4882a593Smuzhiyun I915_READ(GTIMR));
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 11) {
626*4882a593Smuzhiyun seq_printf(m, "RCS Intr Mask:\t %08x\n",
627*4882a593Smuzhiyun I915_READ(GEN11_RCS0_RSVD_INTR_MASK));
628*4882a593Smuzhiyun seq_printf(m, "BCS Intr Mask:\t %08x\n",
629*4882a593Smuzhiyun I915_READ(GEN11_BCS_RSVD_INTR_MASK));
630*4882a593Smuzhiyun seq_printf(m, "VCS0/VCS1 Intr Mask:\t %08x\n",
631*4882a593Smuzhiyun I915_READ(GEN11_VCS0_VCS1_INTR_MASK));
632*4882a593Smuzhiyun seq_printf(m, "VCS2/VCS3 Intr Mask:\t %08x\n",
633*4882a593Smuzhiyun I915_READ(GEN11_VCS2_VCS3_INTR_MASK));
634*4882a593Smuzhiyun seq_printf(m, "VECS0/VECS1 Intr Mask:\t %08x\n",
635*4882a593Smuzhiyun I915_READ(GEN11_VECS0_VECS1_INTR_MASK));
636*4882a593Smuzhiyun seq_printf(m, "GUC/SG Intr Mask:\t %08x\n",
637*4882a593Smuzhiyun I915_READ(GEN11_GUC_SG_INTR_MASK));
638*4882a593Smuzhiyun seq_printf(m, "GPM/WGBOXPERF Intr Mask: %08x\n",
639*4882a593Smuzhiyun I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK));
640*4882a593Smuzhiyun seq_printf(m, "Crypto Intr Mask:\t %08x\n",
641*4882a593Smuzhiyun I915_READ(GEN11_CRYPTO_RSVD_INTR_MASK));
642*4882a593Smuzhiyun seq_printf(m, "Gunit/CSME Intr Mask:\t %08x\n",
643*4882a593Smuzhiyun I915_READ(GEN11_GUNIT_CSME_INTR_MASK));
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun } else if (INTEL_GEN(dev_priv) >= 6) {
646*4882a593Smuzhiyun for_each_uabi_engine(engine, dev_priv) {
647*4882a593Smuzhiyun seq_printf(m,
648*4882a593Smuzhiyun "Graphics Interrupt mask (%s): %08x\n",
649*4882a593Smuzhiyun engine->name, ENGINE_READ(engine, RING_IMR));
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun return 0;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
i915_gem_fence_regs_info(struct seq_file * m,void * data)658*4882a593Smuzhiyun static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun struct drm_i915_private *i915 = node_to_i915(m->private);
661*4882a593Smuzhiyun unsigned int i;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun seq_printf(m, "Total fences = %d\n", i915->ggtt.num_fences);
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun rcu_read_lock();
666*4882a593Smuzhiyun for (i = 0; i < i915->ggtt.num_fences; i++) {
667*4882a593Smuzhiyun struct i915_fence_reg *reg = &i915->ggtt.fence_regs[i];
668*4882a593Smuzhiyun struct i915_vma *vma = reg->vma;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun seq_printf(m, "Fence %d, pin count = %d, object = ",
671*4882a593Smuzhiyun i, atomic_read(®->pin_count));
672*4882a593Smuzhiyun if (!vma)
673*4882a593Smuzhiyun seq_puts(m, "unused");
674*4882a593Smuzhiyun else
675*4882a593Smuzhiyun i915_debugfs_describe_obj(m, vma->obj);
676*4882a593Smuzhiyun seq_putc(m, '\n');
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun rcu_read_unlock();
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun return 0;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
gpu_state_read(struct file * file,char __user * ubuf,size_t count,loff_t * pos)684*4882a593Smuzhiyun static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
685*4882a593Smuzhiyun size_t count, loff_t *pos)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun struct i915_gpu_coredump *error;
688*4882a593Smuzhiyun ssize_t ret;
689*4882a593Smuzhiyun void *buf;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun error = file->private_data;
692*4882a593Smuzhiyun if (!error)
693*4882a593Smuzhiyun return 0;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun /* Bounce buffer required because of kernfs __user API convenience. */
696*4882a593Smuzhiyun buf = kmalloc(count, GFP_KERNEL);
697*4882a593Smuzhiyun if (!buf)
698*4882a593Smuzhiyun return -ENOMEM;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun ret = i915_gpu_coredump_copy_to_buffer(error, buf, *pos, count);
701*4882a593Smuzhiyun if (ret <= 0)
702*4882a593Smuzhiyun goto out;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun if (!copy_to_user(ubuf, buf, ret))
705*4882a593Smuzhiyun *pos += ret;
706*4882a593Smuzhiyun else
707*4882a593Smuzhiyun ret = -EFAULT;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun out:
710*4882a593Smuzhiyun kfree(buf);
711*4882a593Smuzhiyun return ret;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
gpu_state_release(struct inode * inode,struct file * file)714*4882a593Smuzhiyun static int gpu_state_release(struct inode *inode, struct file *file)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun i915_gpu_coredump_put(file->private_data);
717*4882a593Smuzhiyun return 0;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
i915_gpu_info_open(struct inode * inode,struct file * file)720*4882a593Smuzhiyun static int i915_gpu_info_open(struct inode *inode, struct file *file)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun struct drm_i915_private *i915 = inode->i_private;
723*4882a593Smuzhiyun struct i915_gpu_coredump *gpu;
724*4882a593Smuzhiyun intel_wakeref_t wakeref;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun gpu = NULL;
727*4882a593Smuzhiyun with_intel_runtime_pm(&i915->runtime_pm, wakeref)
728*4882a593Smuzhiyun gpu = i915_gpu_coredump(i915);
729*4882a593Smuzhiyun if (IS_ERR(gpu))
730*4882a593Smuzhiyun return PTR_ERR(gpu);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun file->private_data = gpu;
733*4882a593Smuzhiyun return 0;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun static const struct file_operations i915_gpu_info_fops = {
737*4882a593Smuzhiyun .owner = THIS_MODULE,
738*4882a593Smuzhiyun .open = i915_gpu_info_open,
739*4882a593Smuzhiyun .read = gpu_state_read,
740*4882a593Smuzhiyun .llseek = default_llseek,
741*4882a593Smuzhiyun .release = gpu_state_release,
742*4882a593Smuzhiyun };
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun static ssize_t
i915_error_state_write(struct file * filp,const char __user * ubuf,size_t cnt,loff_t * ppos)745*4882a593Smuzhiyun i915_error_state_write(struct file *filp,
746*4882a593Smuzhiyun const char __user *ubuf,
747*4882a593Smuzhiyun size_t cnt,
748*4882a593Smuzhiyun loff_t *ppos)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun struct i915_gpu_coredump *error = filp->private_data;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun if (!error)
753*4882a593Smuzhiyun return 0;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun drm_dbg(&error->i915->drm, "Resetting error state\n");
756*4882a593Smuzhiyun i915_reset_error_state(error->i915);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun return cnt;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
i915_error_state_open(struct inode * inode,struct file * file)761*4882a593Smuzhiyun static int i915_error_state_open(struct inode *inode, struct file *file)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun struct i915_gpu_coredump *error;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun error = i915_first_error_state(inode->i_private);
766*4882a593Smuzhiyun if (IS_ERR(error))
767*4882a593Smuzhiyun return PTR_ERR(error);
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun file->private_data = error;
770*4882a593Smuzhiyun return 0;
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun static const struct file_operations i915_error_state_fops = {
774*4882a593Smuzhiyun .owner = THIS_MODULE,
775*4882a593Smuzhiyun .open = i915_error_state_open,
776*4882a593Smuzhiyun .read = gpu_state_read,
777*4882a593Smuzhiyun .write = i915_error_state_write,
778*4882a593Smuzhiyun .llseek = default_llseek,
779*4882a593Smuzhiyun .release = gpu_state_release,
780*4882a593Smuzhiyun };
781*4882a593Smuzhiyun #endif
782*4882a593Smuzhiyun
i915_frequency_info(struct seq_file * m,void * unused)783*4882a593Smuzhiyun static int i915_frequency_info(struct seq_file *m, void *unused)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun struct drm_i915_private *dev_priv = node_to_i915(m->private);
786*4882a593Smuzhiyun struct intel_uncore *uncore = &dev_priv->uncore;
787*4882a593Smuzhiyun struct intel_rps *rps = &dev_priv->gt.rps;
788*4882a593Smuzhiyun intel_wakeref_t wakeref;
789*4882a593Smuzhiyun int ret = 0;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun if (IS_GEN(dev_priv, 5)) {
794*4882a593Smuzhiyun u16 rgvswctl = intel_uncore_read16(uncore, MEMSWCTL);
795*4882a593Smuzhiyun u16 rgvstat = intel_uncore_read16(uncore, MEMSTAT_ILK);
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
798*4882a593Smuzhiyun seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
799*4882a593Smuzhiyun seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
800*4882a593Smuzhiyun MEMSTAT_VID_SHIFT);
801*4882a593Smuzhiyun seq_printf(m, "Current P-state: %d\n",
802*4882a593Smuzhiyun (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
803*4882a593Smuzhiyun } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
804*4882a593Smuzhiyun u32 rpmodectl, freq_sts;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun rpmodectl = I915_READ(GEN6_RP_CONTROL);
807*4882a593Smuzhiyun seq_printf(m, "Video Turbo Mode: %s\n",
808*4882a593Smuzhiyun yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
809*4882a593Smuzhiyun seq_printf(m, "HW control enabled: %s\n",
810*4882a593Smuzhiyun yesno(rpmodectl & GEN6_RP_ENABLE));
811*4882a593Smuzhiyun seq_printf(m, "SW control enabled: %s\n",
812*4882a593Smuzhiyun yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
813*4882a593Smuzhiyun GEN6_RP_MEDIA_SW_MODE));
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun vlv_punit_get(dev_priv);
816*4882a593Smuzhiyun freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
817*4882a593Smuzhiyun vlv_punit_put(dev_priv);
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
820*4882a593Smuzhiyun seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun seq_printf(m, "actual GPU freq: %d MHz\n",
823*4882a593Smuzhiyun intel_gpu_freq(rps, (freq_sts >> 8) & 0xff));
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun seq_printf(m, "current GPU freq: %d MHz\n",
826*4882a593Smuzhiyun intel_gpu_freq(rps, rps->cur_freq));
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun seq_printf(m, "max GPU freq: %d MHz\n",
829*4882a593Smuzhiyun intel_gpu_freq(rps, rps->max_freq));
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun seq_printf(m, "min GPU freq: %d MHz\n",
832*4882a593Smuzhiyun intel_gpu_freq(rps, rps->min_freq));
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun seq_printf(m, "idle GPU freq: %d MHz\n",
835*4882a593Smuzhiyun intel_gpu_freq(rps, rps->idle_freq));
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun seq_printf(m,
838*4882a593Smuzhiyun "efficient (RPe) frequency: %d MHz\n",
839*4882a593Smuzhiyun intel_gpu_freq(rps, rps->efficient_freq));
840*4882a593Smuzhiyun } else if (INTEL_GEN(dev_priv) >= 6) {
841*4882a593Smuzhiyun u32 rp_state_limits;
842*4882a593Smuzhiyun u32 gt_perf_status;
843*4882a593Smuzhiyun u32 rp_state_cap;
844*4882a593Smuzhiyun u32 rpmodectl, rpinclimit, rpdeclimit;
845*4882a593Smuzhiyun u32 rpstat, cagf, reqf;
846*4882a593Smuzhiyun u32 rpupei, rpcurup, rpprevup;
847*4882a593Smuzhiyun u32 rpdownei, rpcurdown, rpprevdown;
848*4882a593Smuzhiyun u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
849*4882a593Smuzhiyun int max_freq;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
852*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv)) {
853*4882a593Smuzhiyun rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
854*4882a593Smuzhiyun gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
855*4882a593Smuzhiyun } else {
856*4882a593Smuzhiyun rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
857*4882a593Smuzhiyun gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun /* RPSTAT1 is in the GT power well */
861*4882a593Smuzhiyun intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun reqf = I915_READ(GEN6_RPNSWREQ);
864*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 9)
865*4882a593Smuzhiyun reqf >>= 23;
866*4882a593Smuzhiyun else {
867*4882a593Smuzhiyun reqf &= ~GEN6_TURBO_DISABLE;
868*4882a593Smuzhiyun if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
869*4882a593Smuzhiyun reqf >>= 24;
870*4882a593Smuzhiyun else
871*4882a593Smuzhiyun reqf >>= 25;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun reqf = intel_gpu_freq(rps, reqf);
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun rpmodectl = I915_READ(GEN6_RP_CONTROL);
876*4882a593Smuzhiyun rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
877*4882a593Smuzhiyun rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun rpstat = I915_READ(GEN6_RPSTAT1);
880*4882a593Smuzhiyun rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
881*4882a593Smuzhiyun rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
882*4882a593Smuzhiyun rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
883*4882a593Smuzhiyun rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
884*4882a593Smuzhiyun rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
885*4882a593Smuzhiyun rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
886*4882a593Smuzhiyun cagf = intel_rps_read_actual_frequency(rps);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 11) {
891*4882a593Smuzhiyun pm_ier = I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE);
892*4882a593Smuzhiyun pm_imr = I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK);
893*4882a593Smuzhiyun /*
894*4882a593Smuzhiyun * The equivalent to the PM ISR & IIR cannot be read
895*4882a593Smuzhiyun * without affecting the current state of the system
896*4882a593Smuzhiyun */
897*4882a593Smuzhiyun pm_isr = 0;
898*4882a593Smuzhiyun pm_iir = 0;
899*4882a593Smuzhiyun } else if (INTEL_GEN(dev_priv) >= 8) {
900*4882a593Smuzhiyun pm_ier = I915_READ(GEN8_GT_IER(2));
901*4882a593Smuzhiyun pm_imr = I915_READ(GEN8_GT_IMR(2));
902*4882a593Smuzhiyun pm_isr = I915_READ(GEN8_GT_ISR(2));
903*4882a593Smuzhiyun pm_iir = I915_READ(GEN8_GT_IIR(2));
904*4882a593Smuzhiyun } else {
905*4882a593Smuzhiyun pm_ier = I915_READ(GEN6_PMIER);
906*4882a593Smuzhiyun pm_imr = I915_READ(GEN6_PMIMR);
907*4882a593Smuzhiyun pm_isr = I915_READ(GEN6_PMISR);
908*4882a593Smuzhiyun pm_iir = I915_READ(GEN6_PMIIR);
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun pm_mask = I915_READ(GEN6_PMINTRMSK);
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun seq_printf(m, "Video Turbo Mode: %s\n",
913*4882a593Smuzhiyun yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
914*4882a593Smuzhiyun seq_printf(m, "HW control enabled: %s\n",
915*4882a593Smuzhiyun yesno(rpmodectl & GEN6_RP_ENABLE));
916*4882a593Smuzhiyun seq_printf(m, "SW control enabled: %s\n",
917*4882a593Smuzhiyun yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
918*4882a593Smuzhiyun GEN6_RP_MEDIA_SW_MODE));
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun seq_printf(m, "PM IER=0x%08x IMR=0x%08x, MASK=0x%08x\n",
921*4882a593Smuzhiyun pm_ier, pm_imr, pm_mask);
922*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) <= 10)
923*4882a593Smuzhiyun seq_printf(m, "PM ISR=0x%08x IIR=0x%08x\n",
924*4882a593Smuzhiyun pm_isr, pm_iir);
925*4882a593Smuzhiyun seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
926*4882a593Smuzhiyun rps->pm_intrmsk_mbz);
927*4882a593Smuzhiyun seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
928*4882a593Smuzhiyun seq_printf(m, "Render p-state ratio: %d\n",
929*4882a593Smuzhiyun (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
930*4882a593Smuzhiyun seq_printf(m, "Render p-state VID: %d\n",
931*4882a593Smuzhiyun gt_perf_status & 0xff);
932*4882a593Smuzhiyun seq_printf(m, "Render p-state limit: %d\n",
933*4882a593Smuzhiyun rp_state_limits & 0xff);
934*4882a593Smuzhiyun seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
935*4882a593Smuzhiyun seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
936*4882a593Smuzhiyun seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
937*4882a593Smuzhiyun seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
938*4882a593Smuzhiyun seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
939*4882a593Smuzhiyun seq_printf(m, "CAGF: %dMHz\n", cagf);
940*4882a593Smuzhiyun seq_printf(m, "RP CUR UP EI: %d (%dns)\n",
941*4882a593Smuzhiyun rpupei,
942*4882a593Smuzhiyun intel_gt_pm_interval_to_ns(&dev_priv->gt, rpupei));
943*4882a593Smuzhiyun seq_printf(m, "RP CUR UP: %d (%dun)\n",
944*4882a593Smuzhiyun rpcurup,
945*4882a593Smuzhiyun intel_gt_pm_interval_to_ns(&dev_priv->gt, rpcurup));
946*4882a593Smuzhiyun seq_printf(m, "RP PREV UP: %d (%dns)\n",
947*4882a593Smuzhiyun rpprevup,
948*4882a593Smuzhiyun intel_gt_pm_interval_to_ns(&dev_priv->gt, rpprevup));
949*4882a593Smuzhiyun seq_printf(m, "Up threshold: %d%%\n",
950*4882a593Smuzhiyun rps->power.up_threshold);
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun seq_printf(m, "RP CUR DOWN EI: %d (%dns)\n",
953*4882a593Smuzhiyun rpdownei,
954*4882a593Smuzhiyun intel_gt_pm_interval_to_ns(&dev_priv->gt,
955*4882a593Smuzhiyun rpdownei));
956*4882a593Smuzhiyun seq_printf(m, "RP CUR DOWN: %d (%dns)\n",
957*4882a593Smuzhiyun rpcurdown,
958*4882a593Smuzhiyun intel_gt_pm_interval_to_ns(&dev_priv->gt,
959*4882a593Smuzhiyun rpcurdown));
960*4882a593Smuzhiyun seq_printf(m, "RP PREV DOWN: %d (%dns)\n",
961*4882a593Smuzhiyun rpprevdown,
962*4882a593Smuzhiyun intel_gt_pm_interval_to_ns(&dev_priv->gt,
963*4882a593Smuzhiyun rpprevdown));
964*4882a593Smuzhiyun seq_printf(m, "Down threshold: %d%%\n",
965*4882a593Smuzhiyun rps->power.down_threshold);
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
968*4882a593Smuzhiyun rp_state_cap >> 16) & 0xff;
969*4882a593Smuzhiyun max_freq *= (IS_GEN9_BC(dev_priv) ||
970*4882a593Smuzhiyun INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
971*4882a593Smuzhiyun seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
972*4882a593Smuzhiyun intel_gpu_freq(rps, max_freq));
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun max_freq = (rp_state_cap & 0xff00) >> 8;
975*4882a593Smuzhiyun max_freq *= (IS_GEN9_BC(dev_priv) ||
976*4882a593Smuzhiyun INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
977*4882a593Smuzhiyun seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
978*4882a593Smuzhiyun intel_gpu_freq(rps, max_freq));
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
981*4882a593Smuzhiyun rp_state_cap >> 0) & 0xff;
982*4882a593Smuzhiyun max_freq *= (IS_GEN9_BC(dev_priv) ||
983*4882a593Smuzhiyun INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
984*4882a593Smuzhiyun seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
985*4882a593Smuzhiyun intel_gpu_freq(rps, max_freq));
986*4882a593Smuzhiyun seq_printf(m, "Max overclocked frequency: %dMHz\n",
987*4882a593Smuzhiyun intel_gpu_freq(rps, rps->max_freq));
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun seq_printf(m, "Current freq: %d MHz\n",
990*4882a593Smuzhiyun intel_gpu_freq(rps, rps->cur_freq));
991*4882a593Smuzhiyun seq_printf(m, "Actual freq: %d MHz\n", cagf);
992*4882a593Smuzhiyun seq_printf(m, "Idle freq: %d MHz\n",
993*4882a593Smuzhiyun intel_gpu_freq(rps, rps->idle_freq));
994*4882a593Smuzhiyun seq_printf(m, "Min freq: %d MHz\n",
995*4882a593Smuzhiyun intel_gpu_freq(rps, rps->min_freq));
996*4882a593Smuzhiyun seq_printf(m, "Boost freq: %d MHz\n",
997*4882a593Smuzhiyun intel_gpu_freq(rps, rps->boost_freq));
998*4882a593Smuzhiyun seq_printf(m, "Max freq: %d MHz\n",
999*4882a593Smuzhiyun intel_gpu_freq(rps, rps->max_freq));
1000*4882a593Smuzhiyun seq_printf(m,
1001*4882a593Smuzhiyun "efficient (RPe) frequency: %d MHz\n",
1002*4882a593Smuzhiyun intel_gpu_freq(rps, rps->efficient_freq));
1003*4882a593Smuzhiyun } else {
1004*4882a593Smuzhiyun seq_puts(m, "no P-state info available\n");
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1008*4882a593Smuzhiyun seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1009*4882a593Smuzhiyun seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1012*4882a593Smuzhiyun return ret;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
i915_ring_freq_table(struct seq_file * m,void * unused)1015*4882a593Smuzhiyun static int i915_ring_freq_table(struct seq_file *m, void *unused)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun struct drm_i915_private *dev_priv = node_to_i915(m->private);
1018*4882a593Smuzhiyun struct intel_rps *rps = &dev_priv->gt.rps;
1019*4882a593Smuzhiyun unsigned int max_gpu_freq, min_gpu_freq;
1020*4882a593Smuzhiyun intel_wakeref_t wakeref;
1021*4882a593Smuzhiyun int gpu_freq, ia_freq;
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun if (!HAS_LLC(dev_priv))
1024*4882a593Smuzhiyun return -ENODEV;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun min_gpu_freq = rps->min_freq;
1027*4882a593Smuzhiyun max_gpu_freq = rps->max_freq;
1028*4882a593Smuzhiyun if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
1029*4882a593Smuzhiyun /* Convert GT frequency to 50 HZ units */
1030*4882a593Smuzhiyun min_gpu_freq /= GEN9_FREQ_SCALER;
1031*4882a593Smuzhiyun max_gpu_freq /= GEN9_FREQ_SCALER;
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1037*4882a593Smuzhiyun for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
1038*4882a593Smuzhiyun ia_freq = gpu_freq;
1039*4882a593Smuzhiyun sandybridge_pcode_read(dev_priv,
1040*4882a593Smuzhiyun GEN6_PCODE_READ_MIN_FREQ_TABLE,
1041*4882a593Smuzhiyun &ia_freq, NULL);
1042*4882a593Smuzhiyun seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1043*4882a593Smuzhiyun intel_gpu_freq(rps,
1044*4882a593Smuzhiyun (gpu_freq *
1045*4882a593Smuzhiyun (IS_GEN9_BC(dev_priv) ||
1046*4882a593Smuzhiyun INTEL_GEN(dev_priv) >= 10 ?
1047*4882a593Smuzhiyun GEN9_FREQ_SCALER : 1))),
1048*4882a593Smuzhiyun ((ia_freq >> 0) & 0xff) * 100,
1049*4882a593Smuzhiyun ((ia_freq >> 8) & 0xff) * 100);
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun return 0;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun
describe_ctx_ring(struct seq_file * m,struct intel_ring * ring)1056*4882a593Smuzhiyun static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1057*4882a593Smuzhiyun {
1058*4882a593Smuzhiyun seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, emit: %u)",
1059*4882a593Smuzhiyun ring->space, ring->head, ring->tail, ring->emit);
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun
i915_context_status(struct seq_file * m,void * unused)1062*4882a593Smuzhiyun static int i915_context_status(struct seq_file *m, void *unused)
1063*4882a593Smuzhiyun {
1064*4882a593Smuzhiyun struct drm_i915_private *i915 = node_to_i915(m->private);
1065*4882a593Smuzhiyun struct i915_gem_context *ctx, *cn;
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun spin_lock(&i915->gem.contexts.lock);
1068*4882a593Smuzhiyun list_for_each_entry_safe(ctx, cn, &i915->gem.contexts.list, link) {
1069*4882a593Smuzhiyun struct i915_gem_engines_iter it;
1070*4882a593Smuzhiyun struct intel_context *ce;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun if (!kref_get_unless_zero(&ctx->ref))
1073*4882a593Smuzhiyun continue;
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun spin_unlock(&i915->gem.contexts.lock);
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun seq_puts(m, "HW context ");
1078*4882a593Smuzhiyun if (ctx->pid) {
1079*4882a593Smuzhiyun struct task_struct *task;
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun task = get_pid_task(ctx->pid, PIDTYPE_PID);
1082*4882a593Smuzhiyun if (task) {
1083*4882a593Smuzhiyun seq_printf(m, "(%s [%d]) ",
1084*4882a593Smuzhiyun task->comm, task->pid);
1085*4882a593Smuzhiyun put_task_struct(task);
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun } else if (IS_ERR(ctx->file_priv)) {
1088*4882a593Smuzhiyun seq_puts(m, "(deleted) ");
1089*4882a593Smuzhiyun } else {
1090*4882a593Smuzhiyun seq_puts(m, "(kernel) ");
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1094*4882a593Smuzhiyun seq_putc(m, '\n');
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun for_each_gem_engine(ce,
1097*4882a593Smuzhiyun i915_gem_context_lock_engines(ctx), it) {
1098*4882a593Smuzhiyun if (intel_context_pin_if_active(ce)) {
1099*4882a593Smuzhiyun seq_printf(m, "%s: ", ce->engine->name);
1100*4882a593Smuzhiyun if (ce->state)
1101*4882a593Smuzhiyun i915_debugfs_describe_obj(m, ce->state->obj);
1102*4882a593Smuzhiyun describe_ctx_ring(m, ce->ring);
1103*4882a593Smuzhiyun seq_putc(m, '\n');
1104*4882a593Smuzhiyun intel_context_unpin(ce);
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun i915_gem_context_unlock_engines(ctx);
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun seq_putc(m, '\n');
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun spin_lock(&i915->gem.contexts.lock);
1112*4882a593Smuzhiyun list_safe_reset_next(ctx, cn, link);
1113*4882a593Smuzhiyun i915_gem_context_put(ctx);
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun spin_unlock(&i915->gem.contexts.lock);
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun return 0;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
swizzle_string(unsigned swizzle)1120*4882a593Smuzhiyun static const char *swizzle_string(unsigned swizzle)
1121*4882a593Smuzhiyun {
1122*4882a593Smuzhiyun switch (swizzle) {
1123*4882a593Smuzhiyun case I915_BIT_6_SWIZZLE_NONE:
1124*4882a593Smuzhiyun return "none";
1125*4882a593Smuzhiyun case I915_BIT_6_SWIZZLE_9:
1126*4882a593Smuzhiyun return "bit9";
1127*4882a593Smuzhiyun case I915_BIT_6_SWIZZLE_9_10:
1128*4882a593Smuzhiyun return "bit9/bit10";
1129*4882a593Smuzhiyun case I915_BIT_6_SWIZZLE_9_11:
1130*4882a593Smuzhiyun return "bit9/bit11";
1131*4882a593Smuzhiyun case I915_BIT_6_SWIZZLE_9_10_11:
1132*4882a593Smuzhiyun return "bit9/bit10/bit11";
1133*4882a593Smuzhiyun case I915_BIT_6_SWIZZLE_9_17:
1134*4882a593Smuzhiyun return "bit9/bit17";
1135*4882a593Smuzhiyun case I915_BIT_6_SWIZZLE_9_10_17:
1136*4882a593Smuzhiyun return "bit9/bit10/bit17";
1137*4882a593Smuzhiyun case I915_BIT_6_SWIZZLE_UNKNOWN:
1138*4882a593Smuzhiyun return "unknown";
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun return "bug";
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun
i915_swizzle_info(struct seq_file * m,void * data)1144*4882a593Smuzhiyun static int i915_swizzle_info(struct seq_file *m, void *data)
1145*4882a593Smuzhiyun {
1146*4882a593Smuzhiyun struct drm_i915_private *dev_priv = node_to_i915(m->private);
1147*4882a593Smuzhiyun struct intel_uncore *uncore = &dev_priv->uncore;
1148*4882a593Smuzhiyun intel_wakeref_t wakeref;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1151*4882a593Smuzhiyun swizzle_string(dev_priv->ggtt.bit_6_swizzle_x));
1152*4882a593Smuzhiyun seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1153*4882a593Smuzhiyun swizzle_string(dev_priv->ggtt.bit_6_swizzle_y));
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
1156*4882a593Smuzhiyun seq_puts(m, "L-shaped memory detected\n");
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun /* On BDW+, swizzling is not used. See detect_bit_6_swizzle() */
1159*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 8 || IS_VALLEYVIEW(dev_priv))
1160*4882a593Smuzhiyun return 0;
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun if (IS_GEN_RANGE(dev_priv, 3, 4)) {
1165*4882a593Smuzhiyun seq_printf(m, "DDC = 0x%08x\n",
1166*4882a593Smuzhiyun intel_uncore_read(uncore, DCC));
1167*4882a593Smuzhiyun seq_printf(m, "DDC2 = 0x%08x\n",
1168*4882a593Smuzhiyun intel_uncore_read(uncore, DCC2));
1169*4882a593Smuzhiyun seq_printf(m, "C0DRB3 = 0x%04x\n",
1170*4882a593Smuzhiyun intel_uncore_read16(uncore, C0DRB3));
1171*4882a593Smuzhiyun seq_printf(m, "C1DRB3 = 0x%04x\n",
1172*4882a593Smuzhiyun intel_uncore_read16(uncore, C1DRB3));
1173*4882a593Smuzhiyun } else if (INTEL_GEN(dev_priv) >= 6) {
1174*4882a593Smuzhiyun seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1175*4882a593Smuzhiyun intel_uncore_read(uncore, MAD_DIMM_C0));
1176*4882a593Smuzhiyun seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1177*4882a593Smuzhiyun intel_uncore_read(uncore, MAD_DIMM_C1));
1178*4882a593Smuzhiyun seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1179*4882a593Smuzhiyun intel_uncore_read(uncore, MAD_DIMM_C2));
1180*4882a593Smuzhiyun seq_printf(m, "TILECTL = 0x%08x\n",
1181*4882a593Smuzhiyun intel_uncore_read(uncore, TILECTL));
1182*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 8)
1183*4882a593Smuzhiyun seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1184*4882a593Smuzhiyun intel_uncore_read(uncore, GAMTARBMODE));
1185*4882a593Smuzhiyun else
1186*4882a593Smuzhiyun seq_printf(m, "ARB_MODE = 0x%08x\n",
1187*4882a593Smuzhiyun intel_uncore_read(uncore, ARB_MODE));
1188*4882a593Smuzhiyun seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1189*4882a593Smuzhiyun intel_uncore_read(uncore, DISP_ARB_CTL));
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun return 0;
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun
rps_power_to_str(unsigned int power)1197*4882a593Smuzhiyun static const char *rps_power_to_str(unsigned int power)
1198*4882a593Smuzhiyun {
1199*4882a593Smuzhiyun static const char * const strings[] = {
1200*4882a593Smuzhiyun [LOW_POWER] = "low power",
1201*4882a593Smuzhiyun [BETWEEN] = "mixed",
1202*4882a593Smuzhiyun [HIGH_POWER] = "high power",
1203*4882a593Smuzhiyun };
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun if (power >= ARRAY_SIZE(strings) || !strings[power])
1206*4882a593Smuzhiyun return "unknown";
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun return strings[power];
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun
i915_rps_boost_info(struct seq_file * m,void * data)1211*4882a593Smuzhiyun static int i915_rps_boost_info(struct seq_file *m, void *data)
1212*4882a593Smuzhiyun {
1213*4882a593Smuzhiyun struct drm_i915_private *dev_priv = node_to_i915(m->private);
1214*4882a593Smuzhiyun struct intel_rps *rps = &dev_priv->gt.rps;
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun seq_printf(m, "RPS enabled? %s\n", yesno(intel_rps_is_enabled(rps)));
1217*4882a593Smuzhiyun seq_printf(m, "RPS active? %s\n", yesno(intel_rps_is_active(rps)));
1218*4882a593Smuzhiyun seq_printf(m, "GPU busy? %s\n", yesno(dev_priv->gt.awake));
1219*4882a593Smuzhiyun seq_printf(m, "Boosts outstanding? %d\n",
1220*4882a593Smuzhiyun atomic_read(&rps->num_waiters));
1221*4882a593Smuzhiyun seq_printf(m, "Interactive? %d\n", READ_ONCE(rps->power.interactive));
1222*4882a593Smuzhiyun seq_printf(m, "Frequency requested %d, actual %d\n",
1223*4882a593Smuzhiyun intel_gpu_freq(rps, rps->cur_freq),
1224*4882a593Smuzhiyun intel_rps_read_actual_frequency(rps));
1225*4882a593Smuzhiyun seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
1226*4882a593Smuzhiyun intel_gpu_freq(rps, rps->min_freq),
1227*4882a593Smuzhiyun intel_gpu_freq(rps, rps->min_freq_softlimit),
1228*4882a593Smuzhiyun intel_gpu_freq(rps, rps->max_freq_softlimit),
1229*4882a593Smuzhiyun intel_gpu_freq(rps, rps->max_freq));
1230*4882a593Smuzhiyun seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
1231*4882a593Smuzhiyun intel_gpu_freq(rps, rps->idle_freq),
1232*4882a593Smuzhiyun intel_gpu_freq(rps, rps->efficient_freq),
1233*4882a593Smuzhiyun intel_gpu_freq(rps, rps->boost_freq));
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun seq_printf(m, "Wait boosts: %d\n", atomic_read(&rps->boosts));
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 6 && intel_rps_is_active(rps)) {
1238*4882a593Smuzhiyun u32 rpup, rpupei;
1239*4882a593Smuzhiyun u32 rpdown, rpdownei;
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
1242*4882a593Smuzhiyun rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
1243*4882a593Smuzhiyun rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
1244*4882a593Smuzhiyun rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
1245*4882a593Smuzhiyun rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
1246*4882a593Smuzhiyun intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
1249*4882a593Smuzhiyun rps_power_to_str(rps->power.mode));
1250*4882a593Smuzhiyun seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
1251*4882a593Smuzhiyun rpup && rpupei ? 100 * rpup / rpupei : 0,
1252*4882a593Smuzhiyun rps->power.up_threshold);
1253*4882a593Smuzhiyun seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
1254*4882a593Smuzhiyun rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
1255*4882a593Smuzhiyun rps->power.down_threshold);
1256*4882a593Smuzhiyun } else {
1257*4882a593Smuzhiyun seq_puts(m, "\nRPS Autotuning inactive\n");
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun return 0;
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun
i915_llc(struct seq_file * m,void * data)1263*4882a593Smuzhiyun static int i915_llc(struct seq_file *m, void *data)
1264*4882a593Smuzhiyun {
1265*4882a593Smuzhiyun struct drm_i915_private *dev_priv = node_to_i915(m->private);
1266*4882a593Smuzhiyun const bool edram = INTEL_GEN(dev_priv) > 8;
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
1269*4882a593Smuzhiyun seq_printf(m, "%s: %uMB\n", edram ? "eDRAM" : "eLLC",
1270*4882a593Smuzhiyun dev_priv->edram_size_mb);
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun return 0;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
i915_runtime_pm_status(struct seq_file * m,void * unused)1275*4882a593Smuzhiyun static int i915_runtime_pm_status(struct seq_file *m, void *unused)
1276*4882a593Smuzhiyun {
1277*4882a593Smuzhiyun struct drm_i915_private *dev_priv = node_to_i915(m->private);
1278*4882a593Smuzhiyun struct pci_dev *pdev = dev_priv->drm.pdev;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun if (!HAS_RUNTIME_PM(dev_priv))
1281*4882a593Smuzhiyun seq_puts(m, "Runtime power management not supported\n");
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun seq_printf(m, "Runtime power status: %s\n",
1284*4882a593Smuzhiyun enableddisabled(!dev_priv->power_domains.wakeref));
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
1287*4882a593Smuzhiyun seq_printf(m, "IRQs disabled: %s\n",
1288*4882a593Smuzhiyun yesno(!intel_irqs_enabled(dev_priv)));
1289*4882a593Smuzhiyun #ifdef CONFIG_PM
1290*4882a593Smuzhiyun seq_printf(m, "Usage count: %d\n",
1291*4882a593Smuzhiyun atomic_read(&dev_priv->drm.dev->power.usage_count));
1292*4882a593Smuzhiyun #else
1293*4882a593Smuzhiyun seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
1294*4882a593Smuzhiyun #endif
1295*4882a593Smuzhiyun seq_printf(m, "PCI device power state: %s [%d]\n",
1296*4882a593Smuzhiyun pci_power_name(pdev->current_state),
1297*4882a593Smuzhiyun pdev->current_state);
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)) {
1300*4882a593Smuzhiyun struct drm_printer p = drm_seq_file_printer(m);
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun print_intel_runtime_pm_wakeref(&dev_priv->runtime_pm, &p);
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun return 0;
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun
i915_engine_info(struct seq_file * m,void * unused)1308*4882a593Smuzhiyun static int i915_engine_info(struct seq_file *m, void *unused)
1309*4882a593Smuzhiyun {
1310*4882a593Smuzhiyun struct drm_i915_private *dev_priv = node_to_i915(m->private);
1311*4882a593Smuzhiyun struct intel_engine_cs *engine;
1312*4882a593Smuzhiyun intel_wakeref_t wakeref;
1313*4882a593Smuzhiyun struct drm_printer p;
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun seq_printf(m, "GT awake? %s [%d]\n",
1318*4882a593Smuzhiyun yesno(dev_priv->gt.awake),
1319*4882a593Smuzhiyun atomic_read(&dev_priv->gt.wakeref.count));
1320*4882a593Smuzhiyun seq_printf(m, "CS timestamp frequency: %u Hz\n",
1321*4882a593Smuzhiyun RUNTIME_INFO(dev_priv)->cs_timestamp_frequency_hz);
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun p = drm_seq_file_printer(m);
1324*4882a593Smuzhiyun for_each_uabi_engine(engine, dev_priv)
1325*4882a593Smuzhiyun intel_engine_dump(engine, &p, "%s\n", engine->name);
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun return 0;
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun
i915_shrinker_info(struct seq_file * m,void * unused)1332*4882a593Smuzhiyun static int i915_shrinker_info(struct seq_file *m, void *unused)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun struct drm_i915_private *i915 = node_to_i915(m->private);
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
1337*4882a593Smuzhiyun seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun return 0;
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun
i915_wa_registers(struct seq_file * m,void * unused)1342*4882a593Smuzhiyun static int i915_wa_registers(struct seq_file *m, void *unused)
1343*4882a593Smuzhiyun {
1344*4882a593Smuzhiyun struct drm_i915_private *i915 = node_to_i915(m->private);
1345*4882a593Smuzhiyun struct intel_engine_cs *engine;
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun for_each_uabi_engine(engine, i915) {
1348*4882a593Smuzhiyun const struct i915_wa_list *wal = &engine->ctx_wa_list;
1349*4882a593Smuzhiyun const struct i915_wa *wa;
1350*4882a593Smuzhiyun unsigned int count;
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun count = wal->count;
1353*4882a593Smuzhiyun if (!count)
1354*4882a593Smuzhiyun continue;
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun seq_printf(m, "%s: Workarounds applied: %u\n",
1357*4882a593Smuzhiyun engine->name, count);
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun for (wa = wal->list; count--; wa++)
1360*4882a593Smuzhiyun seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X\n",
1361*4882a593Smuzhiyun i915_mmio_reg_offset(wa->reg),
1362*4882a593Smuzhiyun wa->set, wa->clr);
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun seq_printf(m, "\n");
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun return 0;
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun static int
i915_wedged_get(void * data,u64 * val)1371*4882a593Smuzhiyun i915_wedged_get(void *data, u64 *val)
1372*4882a593Smuzhiyun {
1373*4882a593Smuzhiyun struct drm_i915_private *i915 = data;
1374*4882a593Smuzhiyun int ret = intel_gt_terminally_wedged(&i915->gt);
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun switch (ret) {
1377*4882a593Smuzhiyun case -EIO:
1378*4882a593Smuzhiyun *val = 1;
1379*4882a593Smuzhiyun return 0;
1380*4882a593Smuzhiyun case 0:
1381*4882a593Smuzhiyun *val = 0;
1382*4882a593Smuzhiyun return 0;
1383*4882a593Smuzhiyun default:
1384*4882a593Smuzhiyun return ret;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun static int
i915_wedged_set(void * data,u64 val)1389*4882a593Smuzhiyun i915_wedged_set(void *data, u64 val)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun struct drm_i915_private *i915 = data;
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun /* Flush any previous reset before applying for a new one */
1394*4882a593Smuzhiyun wait_event(i915->gt.reset.queue,
1395*4882a593Smuzhiyun !test_bit(I915_RESET_BACKOFF, &i915->gt.reset.flags));
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun intel_gt_handle_error(&i915->gt, val, I915_ERROR_CAPTURE,
1398*4882a593Smuzhiyun "Manually set wedged engine mask = %llx", val);
1399*4882a593Smuzhiyun return 0;
1400*4882a593Smuzhiyun }
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
1403*4882a593Smuzhiyun i915_wedged_get, i915_wedged_set,
1404*4882a593Smuzhiyun "%llu\n");
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun static int
i915_perf_noa_delay_set(void * data,u64 val)1407*4882a593Smuzhiyun i915_perf_noa_delay_set(void *data, u64 val)
1408*4882a593Smuzhiyun {
1409*4882a593Smuzhiyun struct drm_i915_private *i915 = data;
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun /*
1412*4882a593Smuzhiyun * This would lead to infinite waits as we're doing timestamp
1413*4882a593Smuzhiyun * difference on the CS with only 32bits.
1414*4882a593Smuzhiyun */
1415*4882a593Smuzhiyun if (i915_cs_timestamp_ns_to_ticks(i915, val) > U32_MAX)
1416*4882a593Smuzhiyun return -EINVAL;
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun atomic64_set(&i915->perf.noa_programming_delay, val);
1419*4882a593Smuzhiyun return 0;
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun static int
i915_perf_noa_delay_get(void * data,u64 * val)1423*4882a593Smuzhiyun i915_perf_noa_delay_get(void *data, u64 *val)
1424*4882a593Smuzhiyun {
1425*4882a593Smuzhiyun struct drm_i915_private *i915 = data;
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun *val = atomic64_read(&i915->perf.noa_programming_delay);
1428*4882a593Smuzhiyun return 0;
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun DEFINE_SIMPLE_ATTRIBUTE(i915_perf_noa_delay_fops,
1432*4882a593Smuzhiyun i915_perf_noa_delay_get,
1433*4882a593Smuzhiyun i915_perf_noa_delay_set,
1434*4882a593Smuzhiyun "%llu\n");
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun #define DROP_UNBOUND BIT(0)
1437*4882a593Smuzhiyun #define DROP_BOUND BIT(1)
1438*4882a593Smuzhiyun #define DROP_RETIRE BIT(2)
1439*4882a593Smuzhiyun #define DROP_ACTIVE BIT(3)
1440*4882a593Smuzhiyun #define DROP_FREED BIT(4)
1441*4882a593Smuzhiyun #define DROP_SHRINK_ALL BIT(5)
1442*4882a593Smuzhiyun #define DROP_IDLE BIT(6)
1443*4882a593Smuzhiyun #define DROP_RESET_ACTIVE BIT(7)
1444*4882a593Smuzhiyun #define DROP_RESET_SEQNO BIT(8)
1445*4882a593Smuzhiyun #define DROP_RCU BIT(9)
1446*4882a593Smuzhiyun #define DROP_ALL (DROP_UNBOUND | \
1447*4882a593Smuzhiyun DROP_BOUND | \
1448*4882a593Smuzhiyun DROP_RETIRE | \
1449*4882a593Smuzhiyun DROP_ACTIVE | \
1450*4882a593Smuzhiyun DROP_FREED | \
1451*4882a593Smuzhiyun DROP_SHRINK_ALL |\
1452*4882a593Smuzhiyun DROP_IDLE | \
1453*4882a593Smuzhiyun DROP_RESET_ACTIVE | \
1454*4882a593Smuzhiyun DROP_RESET_SEQNO | \
1455*4882a593Smuzhiyun DROP_RCU)
1456*4882a593Smuzhiyun static int
i915_drop_caches_get(void * data,u64 * val)1457*4882a593Smuzhiyun i915_drop_caches_get(void *data, u64 *val)
1458*4882a593Smuzhiyun {
1459*4882a593Smuzhiyun *val = DROP_ALL;
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun return 0;
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun static int
gt_drop_caches(struct intel_gt * gt,u64 val)1464*4882a593Smuzhiyun gt_drop_caches(struct intel_gt *gt, u64 val)
1465*4882a593Smuzhiyun {
1466*4882a593Smuzhiyun int ret;
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun if (val & DROP_RESET_ACTIVE &&
1469*4882a593Smuzhiyun wait_for(intel_engines_are_idle(gt), I915_IDLE_ENGINES_TIMEOUT))
1470*4882a593Smuzhiyun intel_gt_set_wedged(gt);
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun if (val & DROP_RETIRE)
1473*4882a593Smuzhiyun intel_gt_retire_requests(gt);
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun if (val & (DROP_IDLE | DROP_ACTIVE)) {
1476*4882a593Smuzhiyun ret = intel_gt_wait_for_idle(gt, MAX_SCHEDULE_TIMEOUT);
1477*4882a593Smuzhiyun if (ret)
1478*4882a593Smuzhiyun return ret;
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun if (val & DROP_IDLE) {
1482*4882a593Smuzhiyun ret = intel_gt_pm_wait_for_idle(gt);
1483*4882a593Smuzhiyun if (ret)
1484*4882a593Smuzhiyun return ret;
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun if (val & DROP_RESET_ACTIVE && intel_gt_terminally_wedged(gt))
1488*4882a593Smuzhiyun intel_gt_handle_error(gt, ALL_ENGINES, 0, NULL);
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun if (val & DROP_FREED)
1491*4882a593Smuzhiyun intel_gt_flush_buffer_pool(gt);
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun return 0;
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun static int
i915_drop_caches_set(void * data,u64 val)1497*4882a593Smuzhiyun i915_drop_caches_set(void *data, u64 val)
1498*4882a593Smuzhiyun {
1499*4882a593Smuzhiyun struct drm_i915_private *i915 = data;
1500*4882a593Smuzhiyun int ret;
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
1503*4882a593Smuzhiyun val, val & DROP_ALL);
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun ret = gt_drop_caches(&i915->gt, val);
1506*4882a593Smuzhiyun if (ret)
1507*4882a593Smuzhiyun return ret;
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun fs_reclaim_acquire(GFP_KERNEL);
1510*4882a593Smuzhiyun if (val & DROP_BOUND)
1511*4882a593Smuzhiyun i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_BOUND);
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun if (val & DROP_UNBOUND)
1514*4882a593Smuzhiyun i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun if (val & DROP_SHRINK_ALL)
1517*4882a593Smuzhiyun i915_gem_shrink_all(i915);
1518*4882a593Smuzhiyun fs_reclaim_release(GFP_KERNEL);
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun if (val & DROP_RCU)
1521*4882a593Smuzhiyun rcu_barrier();
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun if (val & DROP_FREED)
1524*4882a593Smuzhiyun i915_gem_drain_freed_objects(i915);
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun return 0;
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
1530*4882a593Smuzhiyun i915_drop_caches_get, i915_drop_caches_set,
1531*4882a593Smuzhiyun "0x%08llx\n");
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun static int
i915_cache_sharing_get(void * data,u64 * val)1534*4882a593Smuzhiyun i915_cache_sharing_get(void *data, u64 *val)
1535*4882a593Smuzhiyun {
1536*4882a593Smuzhiyun struct drm_i915_private *dev_priv = data;
1537*4882a593Smuzhiyun intel_wakeref_t wakeref;
1538*4882a593Smuzhiyun u32 snpcr = 0;
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
1541*4882a593Smuzhiyun return -ENODEV;
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref)
1544*4882a593Smuzhiyun snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun return 0;
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun static int
i915_cache_sharing_set(void * data,u64 val)1552*4882a593Smuzhiyun i915_cache_sharing_set(void *data, u64 val)
1553*4882a593Smuzhiyun {
1554*4882a593Smuzhiyun struct drm_i915_private *dev_priv = data;
1555*4882a593Smuzhiyun intel_wakeref_t wakeref;
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
1558*4882a593Smuzhiyun return -ENODEV;
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun if (val > 3)
1561*4882a593Smuzhiyun return -EINVAL;
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun drm_dbg(&dev_priv->drm,
1564*4882a593Smuzhiyun "Manually setting uncore sharing to %llu\n", val);
1565*4882a593Smuzhiyun with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) {
1566*4882a593Smuzhiyun u32 snpcr;
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun /* Update the cache sharing policy here as well */
1569*4882a593Smuzhiyun snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
1570*4882a593Smuzhiyun snpcr &= ~GEN6_MBC_SNPCR_MASK;
1571*4882a593Smuzhiyun snpcr |= val << GEN6_MBC_SNPCR_SHIFT;
1572*4882a593Smuzhiyun I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
1573*4882a593Smuzhiyun }
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun return 0;
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
1579*4882a593Smuzhiyun i915_cache_sharing_get, i915_cache_sharing_set,
1580*4882a593Smuzhiyun "%llu\n");
1581*4882a593Smuzhiyun
i915_sseu_status(struct seq_file * m,void * unused)1582*4882a593Smuzhiyun static int i915_sseu_status(struct seq_file *m, void *unused)
1583*4882a593Smuzhiyun {
1584*4882a593Smuzhiyun struct drm_i915_private *i915 = node_to_i915(m->private);
1585*4882a593Smuzhiyun struct intel_gt *gt = &i915->gt;
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun return intel_sseu_status(m, gt);
1588*4882a593Smuzhiyun }
1589*4882a593Smuzhiyun
i915_forcewake_open(struct inode * inode,struct file * file)1590*4882a593Smuzhiyun static int i915_forcewake_open(struct inode *inode, struct file *file)
1591*4882a593Smuzhiyun {
1592*4882a593Smuzhiyun struct drm_i915_private *i915 = inode->i_private;
1593*4882a593Smuzhiyun struct intel_gt *gt = &i915->gt;
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun atomic_inc(>->user_wakeref);
1596*4882a593Smuzhiyun intel_gt_pm_get(gt);
1597*4882a593Smuzhiyun if (INTEL_GEN(i915) >= 6)
1598*4882a593Smuzhiyun intel_uncore_forcewake_user_get(gt->uncore);
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun return 0;
1601*4882a593Smuzhiyun }
1602*4882a593Smuzhiyun
i915_forcewake_release(struct inode * inode,struct file * file)1603*4882a593Smuzhiyun static int i915_forcewake_release(struct inode *inode, struct file *file)
1604*4882a593Smuzhiyun {
1605*4882a593Smuzhiyun struct drm_i915_private *i915 = inode->i_private;
1606*4882a593Smuzhiyun struct intel_gt *gt = &i915->gt;
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun if (INTEL_GEN(i915) >= 6)
1609*4882a593Smuzhiyun intel_uncore_forcewake_user_put(&i915->uncore);
1610*4882a593Smuzhiyun intel_gt_pm_put(gt);
1611*4882a593Smuzhiyun atomic_dec(>->user_wakeref);
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun return 0;
1614*4882a593Smuzhiyun }
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun static const struct file_operations i915_forcewake_fops = {
1617*4882a593Smuzhiyun .owner = THIS_MODULE,
1618*4882a593Smuzhiyun .open = i915_forcewake_open,
1619*4882a593Smuzhiyun .release = i915_forcewake_release,
1620*4882a593Smuzhiyun };
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun static const struct drm_info_list i915_debugfs_list[] = {
1623*4882a593Smuzhiyun {"i915_capabilities", i915_capabilities, 0},
1624*4882a593Smuzhiyun {"i915_gem_objects", i915_gem_object_info, 0},
1625*4882a593Smuzhiyun {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
1626*4882a593Smuzhiyun {"i915_gem_interrupt", i915_interrupt_info, 0},
1627*4882a593Smuzhiyun {"i915_frequency_info", i915_frequency_info, 0},
1628*4882a593Smuzhiyun {"i915_ring_freq_table", i915_ring_freq_table, 0},
1629*4882a593Smuzhiyun {"i915_context_status", i915_context_status, 0},
1630*4882a593Smuzhiyun {"i915_swizzle_info", i915_swizzle_info, 0},
1631*4882a593Smuzhiyun {"i915_llc", i915_llc, 0},
1632*4882a593Smuzhiyun {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
1633*4882a593Smuzhiyun {"i915_engine_info", i915_engine_info, 0},
1634*4882a593Smuzhiyun {"i915_shrinker_info", i915_shrinker_info, 0},
1635*4882a593Smuzhiyun {"i915_wa_registers", i915_wa_registers, 0},
1636*4882a593Smuzhiyun {"i915_sseu_status", i915_sseu_status, 0},
1637*4882a593Smuzhiyun {"i915_rps_boost_info", i915_rps_boost_info, 0},
1638*4882a593Smuzhiyun };
1639*4882a593Smuzhiyun #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun static const struct i915_debugfs_files {
1642*4882a593Smuzhiyun const char *name;
1643*4882a593Smuzhiyun const struct file_operations *fops;
1644*4882a593Smuzhiyun } i915_debugfs_files[] = {
1645*4882a593Smuzhiyun {"i915_perf_noa_delay", &i915_perf_noa_delay_fops},
1646*4882a593Smuzhiyun {"i915_wedged", &i915_wedged_fops},
1647*4882a593Smuzhiyun {"i915_cache_sharing", &i915_cache_sharing_fops},
1648*4882a593Smuzhiyun {"i915_gem_drop_caches", &i915_drop_caches_fops},
1649*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
1650*4882a593Smuzhiyun {"i915_error_state", &i915_error_state_fops},
1651*4882a593Smuzhiyun {"i915_gpu_info", &i915_gpu_info_fops},
1652*4882a593Smuzhiyun #endif
1653*4882a593Smuzhiyun };
1654*4882a593Smuzhiyun
i915_debugfs_register(struct drm_i915_private * dev_priv)1655*4882a593Smuzhiyun void i915_debugfs_register(struct drm_i915_private *dev_priv)
1656*4882a593Smuzhiyun {
1657*4882a593Smuzhiyun struct drm_minor *minor = dev_priv->drm.primary;
1658*4882a593Smuzhiyun int i;
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun i915_debugfs_params(dev_priv);
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun debugfs_create_file("i915_forcewake_user", S_IRUSR, minor->debugfs_root,
1663*4882a593Smuzhiyun to_i915(minor->dev), &i915_forcewake_fops);
1664*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
1665*4882a593Smuzhiyun debugfs_create_file(i915_debugfs_files[i].name,
1666*4882a593Smuzhiyun S_IRUGO | S_IWUSR,
1667*4882a593Smuzhiyun minor->debugfs_root,
1668*4882a593Smuzhiyun to_i915(minor->dev),
1669*4882a593Smuzhiyun i915_debugfs_files[i].fops);
1670*4882a593Smuzhiyun }
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun drm_debugfs_create_files(i915_debugfs_list,
1673*4882a593Smuzhiyun I915_DEBUGFS_ENTRIES,
1674*4882a593Smuzhiyun minor->debugfs_root, minor);
1675*4882a593Smuzhiyun }
1676