1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright(c) 2011-2016 Intel Corporation. All rights reserved. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a 5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"), 6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation 7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the 9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions: 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the next 12*4882a593Smuzhiyun * paragraph) shall be included in all copies or substantial portions of the 13*4882a593Smuzhiyun * Software. 14*4882a593Smuzhiyun * 15*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18*4882a593Smuzhiyun * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 19*4882a593Smuzhiyun * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 20*4882a593Smuzhiyun * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 21*4882a593Smuzhiyun * SOFTWARE. 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #ifndef _GVT_REG_H 25*4882a593Smuzhiyun #define _GVT_REG_H 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #define INTEL_GVT_PCI_CLASS_VGA_OTHER 0x80 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define INTEL_GVT_PCI_GMCH_CONTROL 0x50 30*4882a593Smuzhiyun #define BDW_GMCH_GMS_SHIFT 8 31*4882a593Smuzhiyun #define BDW_GMCH_GMS_MASK 0xff 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define INTEL_GVT_PCI_SWSCI 0xe8 34*4882a593Smuzhiyun #define SWSCI_SCI_SELECT (1 << 15) 35*4882a593Smuzhiyun #define SWSCI_SCI_TRIGGER 1 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun #define INTEL_GVT_PCI_OPREGION 0xfc 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun #define INTEL_GVT_OPREGION_CLID 0x1AC 40*4882a593Smuzhiyun #define INTEL_GVT_OPREGION_SCIC 0x200 41*4882a593Smuzhiyun #define OPREGION_SCIC_FUNC_MASK 0x1E 42*4882a593Smuzhiyun #define OPREGION_SCIC_FUNC_SHIFT 1 43*4882a593Smuzhiyun #define OPREGION_SCIC_SUBFUNC_MASK 0xFF00 44*4882a593Smuzhiyun #define OPREGION_SCIC_SUBFUNC_SHIFT 8 45*4882a593Smuzhiyun #define OPREGION_SCIC_EXIT_MASK 0xE0 46*4882a593Smuzhiyun #define INTEL_GVT_OPREGION_SCIC_F_GETBIOSDATA 4 47*4882a593Smuzhiyun #define INTEL_GVT_OPREGION_SCIC_F_GETBIOSCALLBACKS 6 48*4882a593Smuzhiyun #define INTEL_GVT_OPREGION_SCIC_SF_SUPPRTEDCALLS 0 49*4882a593Smuzhiyun #define INTEL_GVT_OPREGION_SCIC_SF_REQEUSTEDCALLBACKS 1 50*4882a593Smuzhiyun #define INTEL_GVT_OPREGION_PARM 0x204 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun #define INTEL_GVT_OPREGION_PAGES 2 53*4882a593Smuzhiyun #define INTEL_GVT_OPREGION_SIZE (INTEL_GVT_OPREGION_PAGES * PAGE_SIZE) 54*4882a593Smuzhiyun #define INTEL_GVT_OPREGION_VBT_OFFSET 0x400 55*4882a593Smuzhiyun #define INTEL_GVT_OPREGION_VBT_SIZE \ 56*4882a593Smuzhiyun (INTEL_GVT_OPREGION_SIZE - INTEL_GVT_OPREGION_VBT_OFFSET) 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun #define VGT_SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _PLANE_STRIDE_2_B) 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #define _REG_701C0(pipe, plane) (0x701c0 + pipe * 0x1000 + (plane - 1) * 0x100) 61*4882a593Smuzhiyun #define _REG_701C4(pipe, plane) (0x701c4 + pipe * 0x1000 + (plane - 1) * 0x100) 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #define SKL_FLIP_EVENT(pipe, plane) (PRIMARY_A_FLIP_DONE + (plane) * 3 + (pipe)) 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun #define PLANE_CTL_ASYNC_FLIP (1 << 9) 66*4882a593Smuzhiyun #define REG50080_FLIP_TYPE_MASK 0x3 67*4882a593Smuzhiyun #define REG50080_FLIP_TYPE_ASYNC 0x1 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun #define REG_50080(_pipe, _plane) ({ \ 70*4882a593Smuzhiyun typeof(_pipe) (p) = (_pipe); \ 71*4882a593Smuzhiyun typeof(_plane) (q) = (_plane); \ 72*4882a593Smuzhiyun (((p) == PIPE_A) ? (((q) == PLANE_PRIMARY) ? (_MMIO(0x50080)) : \ 73*4882a593Smuzhiyun (_MMIO(0x50090))) : \ 74*4882a593Smuzhiyun (((p) == PIPE_B) ? (((q) == PLANE_PRIMARY) ? (_MMIO(0x50088)) : \ 75*4882a593Smuzhiyun (_MMIO(0x50098))) : \ 76*4882a593Smuzhiyun (((p) == PIPE_C) ? (((q) == PLANE_PRIMARY) ? (_MMIO(0x5008C)) : \ 77*4882a593Smuzhiyun (_MMIO(0x5009C))) : \ 78*4882a593Smuzhiyun (_MMIO(0x50080))))); }) 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define REG_50080_TO_PIPE(_reg) ({ \ 81*4882a593Smuzhiyun typeof(_reg) (reg) = (_reg); \ 82*4882a593Smuzhiyun (((reg) == 0x50080 || (reg) == 0x50090) ? (PIPE_A) : \ 83*4882a593Smuzhiyun (((reg) == 0x50088 || (reg) == 0x50098) ? (PIPE_B) : \ 84*4882a593Smuzhiyun (((reg) == 0x5008C || (reg) == 0x5009C) ? (PIPE_C) : \ 85*4882a593Smuzhiyun (INVALID_PIPE)))); }) 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun #define REG_50080_TO_PLANE(_reg) ({ \ 88*4882a593Smuzhiyun typeof(_reg) (reg) = (_reg); \ 89*4882a593Smuzhiyun (((reg) == 0x50080 || (reg) == 0x50088 || (reg) == 0x5008C) ? \ 90*4882a593Smuzhiyun (PLANE_PRIMARY) : \ 91*4882a593Smuzhiyun (((reg) == 0x50090 || (reg) == 0x50098 || (reg) == 0x5009C) ? \ 92*4882a593Smuzhiyun (PLANE_SPRITE0) : (I915_MAX_PLANES))); }) 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #define GFX_MODE_BIT_SET_IN_MASK(val, bit) \ 95*4882a593Smuzhiyun ((((bit) & 0xffff0000) == 0) && !!((val) & (((bit) << 16)))) 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun #define IS_MASKED_BITS_ENABLED(_val, _b) \ 98*4882a593Smuzhiyun (((_val) & _MASKED_BIT_ENABLE(_b)) == _MASKED_BIT_ENABLE(_b)) 99*4882a593Smuzhiyun #define IS_MASKED_BITS_DISABLED(_val, _b) \ 100*4882a593Smuzhiyun ((_val) & _MASKED_BIT_DISABLE(_b)) 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun #define FORCEWAKE_RENDER_GEN9_REG 0xa278 103*4882a593Smuzhiyun #define FORCEWAKE_ACK_RENDER_GEN9_REG 0x0D84 104*4882a593Smuzhiyun #define FORCEWAKE_BLITTER_GEN9_REG 0xa188 105*4882a593Smuzhiyun #define FORCEWAKE_ACK_BLITTER_GEN9_REG 0x130044 106*4882a593Smuzhiyun #define FORCEWAKE_MEDIA_GEN9_REG 0xa270 107*4882a593Smuzhiyun #define FORCEWAKE_ACK_MEDIA_GEN9_REG 0x0D88 108*4882a593Smuzhiyun #define FORCEWAKE_ACK_HSW_REG 0x130044 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun #define RB_HEAD_WRAP_CNT_MAX ((1 << 11) - 1) 111*4882a593Smuzhiyun #define RB_HEAD_WRAP_CNT_OFF 21 112*4882a593Smuzhiyun #define RB_HEAD_OFF_MASK ((1U << 21) - (1U << 2)) 113*4882a593Smuzhiyun #define RB_TAIL_OFF_MASK ((1U << 21) - (1U << 3)) 114*4882a593Smuzhiyun #define RB_TAIL_SIZE_MASK ((1U << 21) - (1U << 12)) 115*4882a593Smuzhiyun #define _RING_CTL_BUF_SIZE(ctl) (((ctl) & RB_TAIL_SIZE_MASK) + \ 116*4882a593Smuzhiyun I915_GTT_PAGE_SIZE) 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun #define PCH_GPIO_BASE _MMIO(0xc5010) 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun #define PCH_GMBUS0 _MMIO(0xc5100) 121*4882a593Smuzhiyun #define PCH_GMBUS1 _MMIO(0xc5104) 122*4882a593Smuzhiyun #define PCH_GMBUS2 _MMIO(0xc5108) 123*4882a593Smuzhiyun #define PCH_GMBUS3 _MMIO(0xc510c) 124*4882a593Smuzhiyun #define PCH_GMBUS4 _MMIO(0xc5110) 125*4882a593Smuzhiyun #define PCH_GMBUS5 _MMIO(0xc5120) 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun #define TRVATTL3PTRDW(i) _MMIO(0x4de0 + (i) * 4) 128*4882a593Smuzhiyun #define TRNULLDETCT _MMIO(0x4de8) 129*4882a593Smuzhiyun #define TRINVTILEDETCT _MMIO(0x4dec) 130*4882a593Smuzhiyun #define TRVADR _MMIO(0x4df0) 131*4882a593Smuzhiyun #define TRTTE _MMIO(0x4df4) 132*4882a593Smuzhiyun #define RING_EXCC(base) _MMIO((base) + 0x28) 133*4882a593Smuzhiyun #define RING_GFX_MODE(base) _MMIO((base) + 0x29c) 134*4882a593Smuzhiyun #define VF_GUARDBAND _MMIO(0x83a4) 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun #endif 137