1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the next
12*4882a593Smuzhiyun * paragraph) shall be included in all copies or substantial portions of the
13*4882a593Smuzhiyun * Software.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18*4882a593Smuzhiyun * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19*4882a593Smuzhiyun * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20*4882a593Smuzhiyun * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21*4882a593Smuzhiyun * SOFTWARE.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * Authors:
24*4882a593Smuzhiyun * Kevin Tian <kevin.tian@intel.com>
25*4882a593Smuzhiyun * Zhi Wang <zhi.a.wang@intel.com>
26*4882a593Smuzhiyun *
27*4882a593Smuzhiyun * Contributors:
28*4882a593Smuzhiyun * Min he <min.he@intel.com>
29*4882a593Smuzhiyun *
30*4882a593Smuzhiyun */
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include "i915_drv.h"
33*4882a593Smuzhiyun #include "gvt.h"
34*4882a593Smuzhiyun #include "trace.h"
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* common offset among interrupt control registers */
37*4882a593Smuzhiyun #define regbase_to_isr(base) (base)
38*4882a593Smuzhiyun #define regbase_to_imr(base) (base + 0x4)
39*4882a593Smuzhiyun #define regbase_to_iir(base) (base + 0x8)
40*4882a593Smuzhiyun #define regbase_to_ier(base) (base + 0xC)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define iir_to_regbase(iir) (iir - 0x8)
43*4882a593Smuzhiyun #define ier_to_regbase(ier) (ier - 0xC)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define get_event_virt_handler(irq, e) (irq->events[e].v_handler)
46*4882a593Smuzhiyun #define get_irq_info(irq, e) (irq->events[e].info)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define irq_to_gvt(irq) \
49*4882a593Smuzhiyun container_of(irq, struct intel_gvt, irq)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static void update_upstream_irq(struct intel_vgpu *vgpu,
52*4882a593Smuzhiyun struct intel_gvt_irq_info *info);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun static const char * const irq_name[INTEL_GVT_EVENT_MAX] = {
55*4882a593Smuzhiyun [RCS_MI_USER_INTERRUPT] = "Render CS MI USER INTERRUPT",
56*4882a593Smuzhiyun [RCS_DEBUG] = "Render EU debug from SVG",
57*4882a593Smuzhiyun [RCS_MMIO_SYNC_FLUSH] = "Render MMIO sync flush status",
58*4882a593Smuzhiyun [RCS_CMD_STREAMER_ERR] = "Render CS error interrupt",
59*4882a593Smuzhiyun [RCS_PIPE_CONTROL] = "Render PIPE CONTROL notify",
60*4882a593Smuzhiyun [RCS_WATCHDOG_EXCEEDED] = "Render CS Watchdog counter exceeded",
61*4882a593Smuzhiyun [RCS_PAGE_DIRECTORY_FAULT] = "Render page directory faults",
62*4882a593Smuzhiyun [RCS_AS_CONTEXT_SWITCH] = "Render AS Context Switch Interrupt",
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun [VCS_MI_USER_INTERRUPT] = "Video CS MI USER INTERRUPT",
65*4882a593Smuzhiyun [VCS_MMIO_SYNC_FLUSH] = "Video MMIO sync flush status",
66*4882a593Smuzhiyun [VCS_CMD_STREAMER_ERR] = "Video CS error interrupt",
67*4882a593Smuzhiyun [VCS_MI_FLUSH_DW] = "Video MI FLUSH DW notify",
68*4882a593Smuzhiyun [VCS_WATCHDOG_EXCEEDED] = "Video CS Watchdog counter exceeded",
69*4882a593Smuzhiyun [VCS_PAGE_DIRECTORY_FAULT] = "Video page directory faults",
70*4882a593Smuzhiyun [VCS_AS_CONTEXT_SWITCH] = "Video AS Context Switch Interrupt",
71*4882a593Smuzhiyun [VCS2_MI_USER_INTERRUPT] = "VCS2 Video CS MI USER INTERRUPT",
72*4882a593Smuzhiyun [VCS2_MI_FLUSH_DW] = "VCS2 Video MI FLUSH DW notify",
73*4882a593Smuzhiyun [VCS2_AS_CONTEXT_SWITCH] = "VCS2 Context Switch Interrupt",
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun [BCS_MI_USER_INTERRUPT] = "Blitter CS MI USER INTERRUPT",
76*4882a593Smuzhiyun [BCS_MMIO_SYNC_FLUSH] = "Billter MMIO sync flush status",
77*4882a593Smuzhiyun [BCS_CMD_STREAMER_ERR] = "Blitter CS error interrupt",
78*4882a593Smuzhiyun [BCS_MI_FLUSH_DW] = "Blitter MI FLUSH DW notify",
79*4882a593Smuzhiyun [BCS_PAGE_DIRECTORY_FAULT] = "Blitter page directory faults",
80*4882a593Smuzhiyun [BCS_AS_CONTEXT_SWITCH] = "Blitter AS Context Switch Interrupt",
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun [VECS_MI_FLUSH_DW] = "Video Enhanced Streamer MI FLUSH DW notify",
83*4882a593Smuzhiyun [VECS_AS_CONTEXT_SWITCH] = "VECS Context Switch Interrupt",
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun [PIPE_A_FIFO_UNDERRUN] = "Pipe A FIFO underrun",
86*4882a593Smuzhiyun [PIPE_A_CRC_ERR] = "Pipe A CRC error",
87*4882a593Smuzhiyun [PIPE_A_CRC_DONE] = "Pipe A CRC done",
88*4882a593Smuzhiyun [PIPE_A_VSYNC] = "Pipe A vsync",
89*4882a593Smuzhiyun [PIPE_A_LINE_COMPARE] = "Pipe A line compare",
90*4882a593Smuzhiyun [PIPE_A_ODD_FIELD] = "Pipe A odd field",
91*4882a593Smuzhiyun [PIPE_A_EVEN_FIELD] = "Pipe A even field",
92*4882a593Smuzhiyun [PIPE_A_VBLANK] = "Pipe A vblank",
93*4882a593Smuzhiyun [PIPE_B_FIFO_UNDERRUN] = "Pipe B FIFO underrun",
94*4882a593Smuzhiyun [PIPE_B_CRC_ERR] = "Pipe B CRC error",
95*4882a593Smuzhiyun [PIPE_B_CRC_DONE] = "Pipe B CRC done",
96*4882a593Smuzhiyun [PIPE_B_VSYNC] = "Pipe B vsync",
97*4882a593Smuzhiyun [PIPE_B_LINE_COMPARE] = "Pipe B line compare",
98*4882a593Smuzhiyun [PIPE_B_ODD_FIELD] = "Pipe B odd field",
99*4882a593Smuzhiyun [PIPE_B_EVEN_FIELD] = "Pipe B even field",
100*4882a593Smuzhiyun [PIPE_B_VBLANK] = "Pipe B vblank",
101*4882a593Smuzhiyun [PIPE_C_VBLANK] = "Pipe C vblank",
102*4882a593Smuzhiyun [DPST_PHASE_IN] = "DPST phase in event",
103*4882a593Smuzhiyun [DPST_HISTOGRAM] = "DPST histogram event",
104*4882a593Smuzhiyun [GSE] = "GSE",
105*4882a593Smuzhiyun [DP_A_HOTPLUG] = "DP A Hotplug",
106*4882a593Smuzhiyun [AUX_CHANNEL_A] = "AUX Channel A",
107*4882a593Smuzhiyun [PERF_COUNTER] = "Performance counter",
108*4882a593Smuzhiyun [POISON] = "Poison",
109*4882a593Smuzhiyun [GTT_FAULT] = "GTT fault",
110*4882a593Smuzhiyun [PRIMARY_A_FLIP_DONE] = "Primary Plane A flip done",
111*4882a593Smuzhiyun [PRIMARY_B_FLIP_DONE] = "Primary Plane B flip done",
112*4882a593Smuzhiyun [PRIMARY_C_FLIP_DONE] = "Primary Plane C flip done",
113*4882a593Smuzhiyun [SPRITE_A_FLIP_DONE] = "Sprite Plane A flip done",
114*4882a593Smuzhiyun [SPRITE_B_FLIP_DONE] = "Sprite Plane B flip done",
115*4882a593Smuzhiyun [SPRITE_C_FLIP_DONE] = "Sprite Plane C flip done",
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun [PCU_THERMAL] = "PCU Thermal Event",
118*4882a593Smuzhiyun [PCU_PCODE2DRIVER_MAILBOX] = "PCU pcode2driver mailbox event",
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun [FDI_RX_INTERRUPTS_TRANSCODER_A] = "FDI RX Interrupts Combined A",
121*4882a593Smuzhiyun [AUDIO_CP_CHANGE_TRANSCODER_A] = "Audio CP Change Transcoder A",
122*4882a593Smuzhiyun [AUDIO_CP_REQUEST_TRANSCODER_A] = "Audio CP Request Transcoder A",
123*4882a593Smuzhiyun [FDI_RX_INTERRUPTS_TRANSCODER_B] = "FDI RX Interrupts Combined B",
124*4882a593Smuzhiyun [AUDIO_CP_CHANGE_TRANSCODER_B] = "Audio CP Change Transcoder B",
125*4882a593Smuzhiyun [AUDIO_CP_REQUEST_TRANSCODER_B] = "Audio CP Request Transcoder B",
126*4882a593Smuzhiyun [FDI_RX_INTERRUPTS_TRANSCODER_C] = "FDI RX Interrupts Combined C",
127*4882a593Smuzhiyun [AUDIO_CP_CHANGE_TRANSCODER_C] = "Audio CP Change Transcoder C",
128*4882a593Smuzhiyun [AUDIO_CP_REQUEST_TRANSCODER_C] = "Audio CP Request Transcoder C",
129*4882a593Smuzhiyun [ERR_AND_DBG] = "South Error and Debug Interrupts Combined",
130*4882a593Smuzhiyun [GMBUS] = "Gmbus",
131*4882a593Smuzhiyun [SDVO_B_HOTPLUG] = "SDVO B hotplug",
132*4882a593Smuzhiyun [CRT_HOTPLUG] = "CRT Hotplug",
133*4882a593Smuzhiyun [DP_B_HOTPLUG] = "DisplayPort/HDMI/DVI B Hotplug",
134*4882a593Smuzhiyun [DP_C_HOTPLUG] = "DisplayPort/HDMI/DVI C Hotplug",
135*4882a593Smuzhiyun [DP_D_HOTPLUG] = "DisplayPort/HDMI/DVI D Hotplug",
136*4882a593Smuzhiyun [AUX_CHANNEL_B] = "AUX Channel B",
137*4882a593Smuzhiyun [AUX_CHANNEL_C] = "AUX Channel C",
138*4882a593Smuzhiyun [AUX_CHANNEL_D] = "AUX Channel D",
139*4882a593Smuzhiyun [AUDIO_POWER_STATE_CHANGE_B] = "Audio Power State change Port B",
140*4882a593Smuzhiyun [AUDIO_POWER_STATE_CHANGE_C] = "Audio Power State change Port C",
141*4882a593Smuzhiyun [AUDIO_POWER_STATE_CHANGE_D] = "Audio Power State change Port D",
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun [INTEL_GVT_EVENT_RESERVED] = "RESERVED EVENTS!!!",
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
regbase_to_irq_info(struct intel_gvt * gvt,unsigned int reg)146*4882a593Smuzhiyun static inline struct intel_gvt_irq_info *regbase_to_irq_info(
147*4882a593Smuzhiyun struct intel_gvt *gvt,
148*4882a593Smuzhiyun unsigned int reg)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun struct intel_gvt_irq *irq = &gvt->irq;
151*4882a593Smuzhiyun int i;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun for_each_set_bit(i, irq->irq_info_bitmap, INTEL_GVT_IRQ_INFO_MAX) {
154*4882a593Smuzhiyun if (i915_mmio_reg_offset(irq->info[i]->reg_base) == reg)
155*4882a593Smuzhiyun return irq->info[i];
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun return NULL;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /**
162*4882a593Smuzhiyun * intel_vgpu_reg_imr_handler - Generic IMR register emulation write handler
163*4882a593Smuzhiyun * @vgpu: a vGPU
164*4882a593Smuzhiyun * @reg: register offset written by guest
165*4882a593Smuzhiyun * @p_data: register data written by guest
166*4882a593Smuzhiyun * @bytes: register data length
167*4882a593Smuzhiyun *
168*4882a593Smuzhiyun * This function is used to emulate the generic IMR register bit change
169*4882a593Smuzhiyun * behavior.
170*4882a593Smuzhiyun *
171*4882a593Smuzhiyun * Returns:
172*4882a593Smuzhiyun * Zero on success, negative error code if failed.
173*4882a593Smuzhiyun *
174*4882a593Smuzhiyun */
intel_vgpu_reg_imr_handler(struct intel_vgpu * vgpu,unsigned int reg,void * p_data,unsigned int bytes)175*4882a593Smuzhiyun int intel_vgpu_reg_imr_handler(struct intel_vgpu *vgpu,
176*4882a593Smuzhiyun unsigned int reg, void *p_data, unsigned int bytes)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun struct intel_gvt *gvt = vgpu->gvt;
179*4882a593Smuzhiyun struct intel_gvt_irq_ops *ops = gvt->irq.ops;
180*4882a593Smuzhiyun u32 imr = *(u32 *)p_data;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun trace_write_ir(vgpu->id, "IMR", reg, imr, vgpu_vreg(vgpu, reg),
183*4882a593Smuzhiyun (vgpu_vreg(vgpu, reg) ^ imr));
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun vgpu_vreg(vgpu, reg) = imr;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun ops->check_pending_irq(vgpu);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /**
193*4882a593Smuzhiyun * intel_vgpu_reg_master_irq_handler - master IRQ write emulation handler
194*4882a593Smuzhiyun * @vgpu: a vGPU
195*4882a593Smuzhiyun * @reg: register offset written by guest
196*4882a593Smuzhiyun * @p_data: register data written by guest
197*4882a593Smuzhiyun * @bytes: register data length
198*4882a593Smuzhiyun *
199*4882a593Smuzhiyun * This function is used to emulate the master IRQ register on gen8+.
200*4882a593Smuzhiyun *
201*4882a593Smuzhiyun * Returns:
202*4882a593Smuzhiyun * Zero on success, negative error code if failed.
203*4882a593Smuzhiyun *
204*4882a593Smuzhiyun */
intel_vgpu_reg_master_irq_handler(struct intel_vgpu * vgpu,unsigned int reg,void * p_data,unsigned int bytes)205*4882a593Smuzhiyun int intel_vgpu_reg_master_irq_handler(struct intel_vgpu *vgpu,
206*4882a593Smuzhiyun unsigned int reg, void *p_data, unsigned int bytes)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun struct intel_gvt *gvt = vgpu->gvt;
209*4882a593Smuzhiyun struct intel_gvt_irq_ops *ops = gvt->irq.ops;
210*4882a593Smuzhiyun u32 ier = *(u32 *)p_data;
211*4882a593Smuzhiyun u32 virtual_ier = vgpu_vreg(vgpu, reg);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun trace_write_ir(vgpu->id, "MASTER_IRQ", reg, ier, virtual_ier,
214*4882a593Smuzhiyun (virtual_ier ^ ier));
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /*
217*4882a593Smuzhiyun * GEN8_MASTER_IRQ is a special irq register,
218*4882a593Smuzhiyun * only bit 31 is allowed to be modified
219*4882a593Smuzhiyun * and treated as an IER bit.
220*4882a593Smuzhiyun */
221*4882a593Smuzhiyun ier &= GEN8_MASTER_IRQ_CONTROL;
222*4882a593Smuzhiyun virtual_ier &= GEN8_MASTER_IRQ_CONTROL;
223*4882a593Smuzhiyun vgpu_vreg(vgpu, reg) &= ~GEN8_MASTER_IRQ_CONTROL;
224*4882a593Smuzhiyun vgpu_vreg(vgpu, reg) |= ier;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun ops->check_pending_irq(vgpu);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun return 0;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /**
232*4882a593Smuzhiyun * intel_vgpu_reg_ier_handler - Generic IER write emulation handler
233*4882a593Smuzhiyun * @vgpu: a vGPU
234*4882a593Smuzhiyun * @reg: register offset written by guest
235*4882a593Smuzhiyun * @p_data: register data written by guest
236*4882a593Smuzhiyun * @bytes: register data length
237*4882a593Smuzhiyun *
238*4882a593Smuzhiyun * This function is used to emulate the generic IER register behavior.
239*4882a593Smuzhiyun *
240*4882a593Smuzhiyun * Returns:
241*4882a593Smuzhiyun * Zero on success, negative error code if failed.
242*4882a593Smuzhiyun *
243*4882a593Smuzhiyun */
intel_vgpu_reg_ier_handler(struct intel_vgpu * vgpu,unsigned int reg,void * p_data,unsigned int bytes)244*4882a593Smuzhiyun int intel_vgpu_reg_ier_handler(struct intel_vgpu *vgpu,
245*4882a593Smuzhiyun unsigned int reg, void *p_data, unsigned int bytes)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun struct intel_gvt *gvt = vgpu->gvt;
248*4882a593Smuzhiyun struct drm_i915_private *i915 = gvt->gt->i915;
249*4882a593Smuzhiyun struct intel_gvt_irq_ops *ops = gvt->irq.ops;
250*4882a593Smuzhiyun struct intel_gvt_irq_info *info;
251*4882a593Smuzhiyun u32 ier = *(u32 *)p_data;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun trace_write_ir(vgpu->id, "IER", reg, ier, vgpu_vreg(vgpu, reg),
254*4882a593Smuzhiyun (vgpu_vreg(vgpu, reg) ^ ier));
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun vgpu_vreg(vgpu, reg) = ier;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun info = regbase_to_irq_info(gvt, ier_to_regbase(reg));
259*4882a593Smuzhiyun if (drm_WARN_ON(&i915->drm, !info))
260*4882a593Smuzhiyun return -EINVAL;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun if (info->has_upstream_irq)
263*4882a593Smuzhiyun update_upstream_irq(vgpu, info);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun ops->check_pending_irq(vgpu);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun return 0;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /**
271*4882a593Smuzhiyun * intel_vgpu_reg_iir_handler - Generic IIR write emulation handler
272*4882a593Smuzhiyun * @vgpu: a vGPU
273*4882a593Smuzhiyun * @reg: register offset written by guest
274*4882a593Smuzhiyun * @p_data: register data written by guest
275*4882a593Smuzhiyun * @bytes: register data length
276*4882a593Smuzhiyun *
277*4882a593Smuzhiyun * This function is used to emulate the generic IIR register behavior.
278*4882a593Smuzhiyun *
279*4882a593Smuzhiyun * Returns:
280*4882a593Smuzhiyun * Zero on success, negative error code if failed.
281*4882a593Smuzhiyun *
282*4882a593Smuzhiyun */
intel_vgpu_reg_iir_handler(struct intel_vgpu * vgpu,unsigned int reg,void * p_data,unsigned int bytes)283*4882a593Smuzhiyun int intel_vgpu_reg_iir_handler(struct intel_vgpu *vgpu, unsigned int reg,
284*4882a593Smuzhiyun void *p_data, unsigned int bytes)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
287*4882a593Smuzhiyun struct intel_gvt_irq_info *info = regbase_to_irq_info(vgpu->gvt,
288*4882a593Smuzhiyun iir_to_regbase(reg));
289*4882a593Smuzhiyun u32 iir = *(u32 *)p_data;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun trace_write_ir(vgpu->id, "IIR", reg, iir, vgpu_vreg(vgpu, reg),
292*4882a593Smuzhiyun (vgpu_vreg(vgpu, reg) ^ iir));
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun if (drm_WARN_ON(&i915->drm, !info))
295*4882a593Smuzhiyun return -EINVAL;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun vgpu_vreg(vgpu, reg) &= ~iir;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun if (info->has_upstream_irq)
300*4882a593Smuzhiyun update_upstream_irq(vgpu, info);
301*4882a593Smuzhiyun return 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun static struct intel_gvt_irq_map gen8_irq_map[] = {
305*4882a593Smuzhiyun { INTEL_GVT_IRQ_INFO_MASTER, 0, INTEL_GVT_IRQ_INFO_GT0, 0xffff },
306*4882a593Smuzhiyun { INTEL_GVT_IRQ_INFO_MASTER, 1, INTEL_GVT_IRQ_INFO_GT0, 0xffff0000 },
307*4882a593Smuzhiyun { INTEL_GVT_IRQ_INFO_MASTER, 2, INTEL_GVT_IRQ_INFO_GT1, 0xffff },
308*4882a593Smuzhiyun { INTEL_GVT_IRQ_INFO_MASTER, 3, INTEL_GVT_IRQ_INFO_GT1, 0xffff0000 },
309*4882a593Smuzhiyun { INTEL_GVT_IRQ_INFO_MASTER, 4, INTEL_GVT_IRQ_INFO_GT2, 0xffff },
310*4882a593Smuzhiyun { INTEL_GVT_IRQ_INFO_MASTER, 6, INTEL_GVT_IRQ_INFO_GT3, 0xffff },
311*4882a593Smuzhiyun { INTEL_GVT_IRQ_INFO_MASTER, 16, INTEL_GVT_IRQ_INFO_DE_PIPE_A, ~0 },
312*4882a593Smuzhiyun { INTEL_GVT_IRQ_INFO_MASTER, 17, INTEL_GVT_IRQ_INFO_DE_PIPE_B, ~0 },
313*4882a593Smuzhiyun { INTEL_GVT_IRQ_INFO_MASTER, 18, INTEL_GVT_IRQ_INFO_DE_PIPE_C, ~0 },
314*4882a593Smuzhiyun { INTEL_GVT_IRQ_INFO_MASTER, 20, INTEL_GVT_IRQ_INFO_DE_PORT, ~0 },
315*4882a593Smuzhiyun { INTEL_GVT_IRQ_INFO_MASTER, 22, INTEL_GVT_IRQ_INFO_DE_MISC, ~0 },
316*4882a593Smuzhiyun { INTEL_GVT_IRQ_INFO_MASTER, 23, INTEL_GVT_IRQ_INFO_PCH, ~0 },
317*4882a593Smuzhiyun { INTEL_GVT_IRQ_INFO_MASTER, 30, INTEL_GVT_IRQ_INFO_PCU, ~0 },
318*4882a593Smuzhiyun { -1, -1, ~0 },
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun
update_upstream_irq(struct intel_vgpu * vgpu,struct intel_gvt_irq_info * info)321*4882a593Smuzhiyun static void update_upstream_irq(struct intel_vgpu *vgpu,
322*4882a593Smuzhiyun struct intel_gvt_irq_info *info)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
325*4882a593Smuzhiyun struct intel_gvt_irq *irq = &vgpu->gvt->irq;
326*4882a593Smuzhiyun struct intel_gvt_irq_map *map = irq->irq_map;
327*4882a593Smuzhiyun struct intel_gvt_irq_info *up_irq_info = NULL;
328*4882a593Smuzhiyun u32 set_bits = 0;
329*4882a593Smuzhiyun u32 clear_bits = 0;
330*4882a593Smuzhiyun int bit;
331*4882a593Smuzhiyun u32 val = vgpu_vreg(vgpu,
332*4882a593Smuzhiyun regbase_to_iir(i915_mmio_reg_offset(info->reg_base)))
333*4882a593Smuzhiyun & vgpu_vreg(vgpu,
334*4882a593Smuzhiyun regbase_to_ier(i915_mmio_reg_offset(info->reg_base)));
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun if (!info->has_upstream_irq)
337*4882a593Smuzhiyun return;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun for (map = irq->irq_map; map->up_irq_bit != -1; map++) {
340*4882a593Smuzhiyun if (info->group != map->down_irq_group)
341*4882a593Smuzhiyun continue;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun if (!up_irq_info)
344*4882a593Smuzhiyun up_irq_info = irq->info[map->up_irq_group];
345*4882a593Smuzhiyun else
346*4882a593Smuzhiyun drm_WARN_ON(&i915->drm, up_irq_info !=
347*4882a593Smuzhiyun irq->info[map->up_irq_group]);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun bit = map->up_irq_bit;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (val & map->down_irq_bitmask)
352*4882a593Smuzhiyun set_bits |= (1 << bit);
353*4882a593Smuzhiyun else
354*4882a593Smuzhiyun clear_bits |= (1 << bit);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun if (drm_WARN_ON(&i915->drm, !up_irq_info))
358*4882a593Smuzhiyun return;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun if (up_irq_info->group == INTEL_GVT_IRQ_INFO_MASTER) {
361*4882a593Smuzhiyun u32 isr = i915_mmio_reg_offset(up_irq_info->reg_base);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun vgpu_vreg(vgpu, isr) &= ~clear_bits;
364*4882a593Smuzhiyun vgpu_vreg(vgpu, isr) |= set_bits;
365*4882a593Smuzhiyun } else {
366*4882a593Smuzhiyun u32 iir = regbase_to_iir(
367*4882a593Smuzhiyun i915_mmio_reg_offset(up_irq_info->reg_base));
368*4882a593Smuzhiyun u32 imr = regbase_to_imr(
369*4882a593Smuzhiyun i915_mmio_reg_offset(up_irq_info->reg_base));
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun vgpu_vreg(vgpu, iir) |= (set_bits & ~vgpu_vreg(vgpu, imr));
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun if (up_irq_info->has_upstream_irq)
375*4882a593Smuzhiyun update_upstream_irq(vgpu, up_irq_info);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
init_irq_map(struct intel_gvt_irq * irq)378*4882a593Smuzhiyun static void init_irq_map(struct intel_gvt_irq *irq)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun struct intel_gvt_irq_map *map;
381*4882a593Smuzhiyun struct intel_gvt_irq_info *up_info, *down_info;
382*4882a593Smuzhiyun int up_bit;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun for (map = irq->irq_map; map->up_irq_bit != -1; map++) {
385*4882a593Smuzhiyun up_info = irq->info[map->up_irq_group];
386*4882a593Smuzhiyun up_bit = map->up_irq_bit;
387*4882a593Smuzhiyun down_info = irq->info[map->down_irq_group];
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun set_bit(up_bit, up_info->downstream_irq_bitmap);
390*4882a593Smuzhiyun down_info->has_upstream_irq = true;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun gvt_dbg_irq("[up] grp %d bit %d -> [down] grp %d bitmask %x\n",
393*4882a593Smuzhiyun up_info->group, up_bit,
394*4882a593Smuzhiyun down_info->group, map->down_irq_bitmask);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* =======================vEvent injection===================== */
inject_virtual_interrupt(struct intel_vgpu * vgpu)399*4882a593Smuzhiyun static int inject_virtual_interrupt(struct intel_vgpu *vgpu)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun return intel_gvt_hypervisor_inject_msi(vgpu);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
propagate_event(struct intel_gvt_irq * irq,enum intel_gvt_event_type event,struct intel_vgpu * vgpu)404*4882a593Smuzhiyun static void propagate_event(struct intel_gvt_irq *irq,
405*4882a593Smuzhiyun enum intel_gvt_event_type event, struct intel_vgpu *vgpu)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun struct intel_gvt_irq_info *info;
408*4882a593Smuzhiyun unsigned int reg_base;
409*4882a593Smuzhiyun int bit;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun info = get_irq_info(irq, event);
412*4882a593Smuzhiyun if (WARN_ON(!info))
413*4882a593Smuzhiyun return;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun reg_base = i915_mmio_reg_offset(info->reg_base);
416*4882a593Smuzhiyun bit = irq->events[event].bit;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (!test_bit(bit, (void *)&vgpu_vreg(vgpu,
419*4882a593Smuzhiyun regbase_to_imr(reg_base)))) {
420*4882a593Smuzhiyun trace_propagate_event(vgpu->id, irq_name[event], bit);
421*4882a593Smuzhiyun set_bit(bit, (void *)&vgpu_vreg(vgpu,
422*4882a593Smuzhiyun regbase_to_iir(reg_base)));
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* =======================vEvent Handlers===================== */
handle_default_event_virt(struct intel_gvt_irq * irq,enum intel_gvt_event_type event,struct intel_vgpu * vgpu)427*4882a593Smuzhiyun static void handle_default_event_virt(struct intel_gvt_irq *irq,
428*4882a593Smuzhiyun enum intel_gvt_event_type event, struct intel_vgpu *vgpu)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun if (!vgpu->irq.irq_warn_once[event]) {
431*4882a593Smuzhiyun gvt_dbg_core("vgpu%d: IRQ receive event %d (%s)\n",
432*4882a593Smuzhiyun vgpu->id, event, irq_name[event]);
433*4882a593Smuzhiyun vgpu->irq.irq_warn_once[event] = true;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun propagate_event(irq, event, vgpu);
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* =====================GEN specific logic======================= */
439*4882a593Smuzhiyun /* GEN8 interrupt routines. */
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun #define DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(regname, regbase) \
442*4882a593Smuzhiyun static struct intel_gvt_irq_info gen8_##regname##_info = { \
443*4882a593Smuzhiyun .name = #regname"-IRQ", \
444*4882a593Smuzhiyun .reg_base = (regbase), \
445*4882a593Smuzhiyun .bit_to_event = {[0 ... INTEL_GVT_IRQ_BITWIDTH-1] = \
446*4882a593Smuzhiyun INTEL_GVT_EVENT_RESERVED}, \
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt0, GEN8_GT_ISR(0));
450*4882a593Smuzhiyun DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt1, GEN8_GT_ISR(1));
451*4882a593Smuzhiyun DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt2, GEN8_GT_ISR(2));
452*4882a593Smuzhiyun DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt3, GEN8_GT_ISR(3));
453*4882a593Smuzhiyun DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_pipe_a, GEN8_DE_PIPE_ISR(PIPE_A));
454*4882a593Smuzhiyun DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_pipe_b, GEN8_DE_PIPE_ISR(PIPE_B));
455*4882a593Smuzhiyun DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_pipe_c, GEN8_DE_PIPE_ISR(PIPE_C));
456*4882a593Smuzhiyun DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_port, GEN8_DE_PORT_ISR);
457*4882a593Smuzhiyun DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_misc, GEN8_DE_MISC_ISR);
458*4882a593Smuzhiyun DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(pcu, GEN8_PCU_ISR);
459*4882a593Smuzhiyun DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(master, GEN8_MASTER_IRQ);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun static struct intel_gvt_irq_info gvt_base_pch_info = {
462*4882a593Smuzhiyun .name = "PCH-IRQ",
463*4882a593Smuzhiyun .reg_base = SDEISR,
464*4882a593Smuzhiyun .bit_to_event = {[0 ... INTEL_GVT_IRQ_BITWIDTH-1] =
465*4882a593Smuzhiyun INTEL_GVT_EVENT_RESERVED},
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun
gen8_check_pending_irq(struct intel_vgpu * vgpu)468*4882a593Smuzhiyun static void gen8_check_pending_irq(struct intel_vgpu *vgpu)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun struct intel_gvt_irq *irq = &vgpu->gvt->irq;
471*4882a593Smuzhiyun int i;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun if (!(vgpu_vreg(vgpu, i915_mmio_reg_offset(GEN8_MASTER_IRQ)) &
474*4882a593Smuzhiyun GEN8_MASTER_IRQ_CONTROL))
475*4882a593Smuzhiyun return;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun for_each_set_bit(i, irq->irq_info_bitmap, INTEL_GVT_IRQ_INFO_MAX) {
478*4882a593Smuzhiyun struct intel_gvt_irq_info *info = irq->info[i];
479*4882a593Smuzhiyun u32 reg_base;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun if (!info->has_upstream_irq)
482*4882a593Smuzhiyun continue;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun reg_base = i915_mmio_reg_offset(info->reg_base);
485*4882a593Smuzhiyun if ((vgpu_vreg(vgpu, regbase_to_iir(reg_base))
486*4882a593Smuzhiyun & vgpu_vreg(vgpu, regbase_to_ier(reg_base))))
487*4882a593Smuzhiyun update_upstream_irq(vgpu, info);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun if (vgpu_vreg(vgpu, i915_mmio_reg_offset(GEN8_MASTER_IRQ))
491*4882a593Smuzhiyun & ~GEN8_MASTER_IRQ_CONTROL)
492*4882a593Smuzhiyun inject_virtual_interrupt(vgpu);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
gen8_init_irq(struct intel_gvt_irq * irq)495*4882a593Smuzhiyun static void gen8_init_irq(
496*4882a593Smuzhiyun struct intel_gvt_irq *irq)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun struct intel_gvt *gvt = irq_to_gvt(irq);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun #define SET_BIT_INFO(s, b, e, i) \
501*4882a593Smuzhiyun do { \
502*4882a593Smuzhiyun s->events[e].bit = b; \
503*4882a593Smuzhiyun s->events[e].info = s->info[i]; \
504*4882a593Smuzhiyun s->info[i]->bit_to_event[b] = e;\
505*4882a593Smuzhiyun } while (0)
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun #define SET_IRQ_GROUP(s, g, i) \
508*4882a593Smuzhiyun do { \
509*4882a593Smuzhiyun s->info[g] = i; \
510*4882a593Smuzhiyun (i)->group = g; \
511*4882a593Smuzhiyun set_bit(g, s->irq_info_bitmap); \
512*4882a593Smuzhiyun } while (0)
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_MASTER, &gen8_master_info);
515*4882a593Smuzhiyun SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT0, &gen8_gt0_info);
516*4882a593Smuzhiyun SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT1, &gen8_gt1_info);
517*4882a593Smuzhiyun SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT2, &gen8_gt2_info);
518*4882a593Smuzhiyun SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT3, &gen8_gt3_info);
519*4882a593Smuzhiyun SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PIPE_A, &gen8_de_pipe_a_info);
520*4882a593Smuzhiyun SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PIPE_B, &gen8_de_pipe_b_info);
521*4882a593Smuzhiyun SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PIPE_C, &gen8_de_pipe_c_info);
522*4882a593Smuzhiyun SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PORT, &gen8_de_port_info);
523*4882a593Smuzhiyun SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_MISC, &gen8_de_misc_info);
524*4882a593Smuzhiyun SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_PCU, &gen8_pcu_info);
525*4882a593Smuzhiyun SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_PCH, &gvt_base_pch_info);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* GEN8 level 2 interrupts. */
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun /* GEN8 interrupt GT0 events */
530*4882a593Smuzhiyun SET_BIT_INFO(irq, 0, RCS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT0);
531*4882a593Smuzhiyun SET_BIT_INFO(irq, 4, RCS_PIPE_CONTROL, INTEL_GVT_IRQ_INFO_GT0);
532*4882a593Smuzhiyun SET_BIT_INFO(irq, 8, RCS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT0);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun SET_BIT_INFO(irq, 16, BCS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT0);
535*4882a593Smuzhiyun SET_BIT_INFO(irq, 20, BCS_MI_FLUSH_DW, INTEL_GVT_IRQ_INFO_GT0);
536*4882a593Smuzhiyun SET_BIT_INFO(irq, 24, BCS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT0);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun /* GEN8 interrupt GT1 events */
539*4882a593Smuzhiyun SET_BIT_INFO(irq, 0, VCS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT1);
540*4882a593Smuzhiyun SET_BIT_INFO(irq, 4, VCS_MI_FLUSH_DW, INTEL_GVT_IRQ_INFO_GT1);
541*4882a593Smuzhiyun SET_BIT_INFO(irq, 8, VCS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT1);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun if (HAS_ENGINE(gvt->gt, VCS1)) {
544*4882a593Smuzhiyun SET_BIT_INFO(irq, 16, VCS2_MI_USER_INTERRUPT,
545*4882a593Smuzhiyun INTEL_GVT_IRQ_INFO_GT1);
546*4882a593Smuzhiyun SET_BIT_INFO(irq, 20, VCS2_MI_FLUSH_DW,
547*4882a593Smuzhiyun INTEL_GVT_IRQ_INFO_GT1);
548*4882a593Smuzhiyun SET_BIT_INFO(irq, 24, VCS2_AS_CONTEXT_SWITCH,
549*4882a593Smuzhiyun INTEL_GVT_IRQ_INFO_GT1);
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun /* GEN8 interrupt GT3 events */
553*4882a593Smuzhiyun SET_BIT_INFO(irq, 0, VECS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT3);
554*4882a593Smuzhiyun SET_BIT_INFO(irq, 4, VECS_MI_FLUSH_DW, INTEL_GVT_IRQ_INFO_GT3);
555*4882a593Smuzhiyun SET_BIT_INFO(irq, 8, VECS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT3);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun SET_BIT_INFO(irq, 0, PIPE_A_VBLANK, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
558*4882a593Smuzhiyun SET_BIT_INFO(irq, 0, PIPE_B_VBLANK, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
559*4882a593Smuzhiyun SET_BIT_INFO(irq, 0, PIPE_C_VBLANK, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /* GEN8 interrupt DE PORT events */
562*4882a593Smuzhiyun SET_BIT_INFO(irq, 0, AUX_CHANNEL_A, INTEL_GVT_IRQ_INFO_DE_PORT);
563*4882a593Smuzhiyun SET_BIT_INFO(irq, 3, DP_A_HOTPLUG, INTEL_GVT_IRQ_INFO_DE_PORT);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun /* GEN8 interrupt DE MISC events */
566*4882a593Smuzhiyun SET_BIT_INFO(irq, 0, GSE, INTEL_GVT_IRQ_INFO_DE_MISC);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /* PCH events */
569*4882a593Smuzhiyun SET_BIT_INFO(irq, 17, GMBUS, INTEL_GVT_IRQ_INFO_PCH);
570*4882a593Smuzhiyun SET_BIT_INFO(irq, 19, CRT_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH);
571*4882a593Smuzhiyun SET_BIT_INFO(irq, 21, DP_B_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH);
572*4882a593Smuzhiyun SET_BIT_INFO(irq, 22, DP_C_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH);
573*4882a593Smuzhiyun SET_BIT_INFO(irq, 23, DP_D_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun if (IS_BROADWELL(gvt->gt->i915)) {
576*4882a593Smuzhiyun SET_BIT_INFO(irq, 25, AUX_CHANNEL_B, INTEL_GVT_IRQ_INFO_PCH);
577*4882a593Smuzhiyun SET_BIT_INFO(irq, 26, AUX_CHANNEL_C, INTEL_GVT_IRQ_INFO_PCH);
578*4882a593Smuzhiyun SET_BIT_INFO(irq, 27, AUX_CHANNEL_D, INTEL_GVT_IRQ_INFO_PCH);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun SET_BIT_INFO(irq, 4, PRIMARY_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
581*4882a593Smuzhiyun SET_BIT_INFO(irq, 5, SPRITE_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun SET_BIT_INFO(irq, 4, PRIMARY_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
584*4882a593Smuzhiyun SET_BIT_INFO(irq, 5, SPRITE_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun SET_BIT_INFO(irq, 4, PRIMARY_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
587*4882a593Smuzhiyun SET_BIT_INFO(irq, 5, SPRITE_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
588*4882a593Smuzhiyun } else if (INTEL_GEN(gvt->gt->i915) >= 9) {
589*4882a593Smuzhiyun SET_BIT_INFO(irq, 25, AUX_CHANNEL_B, INTEL_GVT_IRQ_INFO_DE_PORT);
590*4882a593Smuzhiyun SET_BIT_INFO(irq, 26, AUX_CHANNEL_C, INTEL_GVT_IRQ_INFO_DE_PORT);
591*4882a593Smuzhiyun SET_BIT_INFO(irq, 27, AUX_CHANNEL_D, INTEL_GVT_IRQ_INFO_DE_PORT);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun SET_BIT_INFO(irq, 3, PRIMARY_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
594*4882a593Smuzhiyun SET_BIT_INFO(irq, 3, PRIMARY_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
595*4882a593Smuzhiyun SET_BIT_INFO(irq, 3, PRIMARY_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun SET_BIT_INFO(irq, 4, SPRITE_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
598*4882a593Smuzhiyun SET_BIT_INFO(irq, 4, SPRITE_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
599*4882a593Smuzhiyun SET_BIT_INFO(irq, 4, SPRITE_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun /* GEN8 interrupt PCU events */
603*4882a593Smuzhiyun SET_BIT_INFO(irq, 24, PCU_THERMAL, INTEL_GVT_IRQ_INFO_PCU);
604*4882a593Smuzhiyun SET_BIT_INFO(irq, 25, PCU_PCODE2DRIVER_MAILBOX, INTEL_GVT_IRQ_INFO_PCU);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun static struct intel_gvt_irq_ops gen8_irq_ops = {
608*4882a593Smuzhiyun .init_irq = gen8_init_irq,
609*4882a593Smuzhiyun .check_pending_irq = gen8_check_pending_irq,
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun /**
613*4882a593Smuzhiyun * intel_vgpu_trigger_virtual_event - Trigger a virtual event for a vGPU
614*4882a593Smuzhiyun * @vgpu: a vGPU
615*4882a593Smuzhiyun * @event: interrupt event
616*4882a593Smuzhiyun *
617*4882a593Smuzhiyun * This function is used to trigger a virtual interrupt event for vGPU.
618*4882a593Smuzhiyun * The caller provides the event to be triggered, the framework itself
619*4882a593Smuzhiyun * will emulate the IRQ register bit change.
620*4882a593Smuzhiyun *
621*4882a593Smuzhiyun */
intel_vgpu_trigger_virtual_event(struct intel_vgpu * vgpu,enum intel_gvt_event_type event)622*4882a593Smuzhiyun void intel_vgpu_trigger_virtual_event(struct intel_vgpu *vgpu,
623*4882a593Smuzhiyun enum intel_gvt_event_type event)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
626*4882a593Smuzhiyun struct intel_gvt *gvt = vgpu->gvt;
627*4882a593Smuzhiyun struct intel_gvt_irq *irq = &gvt->irq;
628*4882a593Smuzhiyun gvt_event_virt_handler_t handler;
629*4882a593Smuzhiyun struct intel_gvt_irq_ops *ops = gvt->irq.ops;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun handler = get_event_virt_handler(irq, event);
632*4882a593Smuzhiyun drm_WARN_ON(&i915->drm, !handler);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun handler(irq, event, vgpu);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun ops->check_pending_irq(vgpu);
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
init_events(struct intel_gvt_irq * irq)639*4882a593Smuzhiyun static void init_events(
640*4882a593Smuzhiyun struct intel_gvt_irq *irq)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun int i;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun for (i = 0; i < INTEL_GVT_EVENT_MAX; i++) {
645*4882a593Smuzhiyun irq->events[i].info = NULL;
646*4882a593Smuzhiyun irq->events[i].v_handler = handle_default_event_virt;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
vblank_timer_fn(struct hrtimer * data)650*4882a593Smuzhiyun static enum hrtimer_restart vblank_timer_fn(struct hrtimer *data)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun struct intel_gvt_vblank_timer *vblank_timer;
653*4882a593Smuzhiyun struct intel_gvt_irq *irq;
654*4882a593Smuzhiyun struct intel_gvt *gvt;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun vblank_timer = container_of(data, struct intel_gvt_vblank_timer, timer);
657*4882a593Smuzhiyun irq = container_of(vblank_timer, struct intel_gvt_irq, vblank_timer);
658*4882a593Smuzhiyun gvt = container_of(irq, struct intel_gvt, irq);
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun intel_gvt_request_service(gvt, INTEL_GVT_REQUEST_EMULATE_VBLANK);
661*4882a593Smuzhiyun hrtimer_add_expires_ns(&vblank_timer->timer, vblank_timer->period);
662*4882a593Smuzhiyun return HRTIMER_RESTART;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /**
666*4882a593Smuzhiyun * intel_gvt_clean_irq - clean up GVT-g IRQ emulation subsystem
667*4882a593Smuzhiyun * @gvt: a GVT device
668*4882a593Smuzhiyun *
669*4882a593Smuzhiyun * This function is called at driver unloading stage, to clean up GVT-g IRQ
670*4882a593Smuzhiyun * emulation subsystem.
671*4882a593Smuzhiyun *
672*4882a593Smuzhiyun */
intel_gvt_clean_irq(struct intel_gvt * gvt)673*4882a593Smuzhiyun void intel_gvt_clean_irq(struct intel_gvt *gvt)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun struct intel_gvt_irq *irq = &gvt->irq;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun hrtimer_cancel(&irq->vblank_timer.timer);
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun #define VBLANK_TIMER_PERIOD 16000000
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun /**
683*4882a593Smuzhiyun * intel_gvt_init_irq - initialize GVT-g IRQ emulation subsystem
684*4882a593Smuzhiyun * @gvt: a GVT device
685*4882a593Smuzhiyun *
686*4882a593Smuzhiyun * This function is called at driver loading stage, to initialize the GVT-g IRQ
687*4882a593Smuzhiyun * emulation subsystem.
688*4882a593Smuzhiyun *
689*4882a593Smuzhiyun * Returns:
690*4882a593Smuzhiyun * Zero on success, negative error code if failed.
691*4882a593Smuzhiyun */
intel_gvt_init_irq(struct intel_gvt * gvt)692*4882a593Smuzhiyun int intel_gvt_init_irq(struct intel_gvt *gvt)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun struct intel_gvt_irq *irq = &gvt->irq;
695*4882a593Smuzhiyun struct intel_gvt_vblank_timer *vblank_timer = &irq->vblank_timer;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun gvt_dbg_core("init irq framework\n");
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun irq->ops = &gen8_irq_ops;
700*4882a593Smuzhiyun irq->irq_map = gen8_irq_map;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun /* common event initialization */
703*4882a593Smuzhiyun init_events(irq);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun /* gen specific initialization */
706*4882a593Smuzhiyun irq->ops->init_irq(irq);
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun init_irq_map(irq);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun hrtimer_init(&vblank_timer->timer, CLOCK_MONOTONIC, HRTIMER_MODE_ABS);
711*4882a593Smuzhiyun vblank_timer->timer.function = vblank_timer_fn;
712*4882a593Smuzhiyun vblank_timer->period = VBLANK_TIMER_PERIOD;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun return 0;
715*4882a593Smuzhiyun }
716