xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/i915/gvt/handlers.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the next
12*4882a593Smuzhiyun  * paragraph) shall be included in all copies or substantial portions of the
13*4882a593Smuzhiyun  * Software.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18*4882a593Smuzhiyun  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19*4882a593Smuzhiyun  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20*4882a593Smuzhiyun  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21*4882a593Smuzhiyun  * SOFTWARE.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * Authors:
24*4882a593Smuzhiyun  *    Kevin Tian <kevin.tian@intel.com>
25*4882a593Smuzhiyun  *    Eddie Dong <eddie.dong@intel.com>
26*4882a593Smuzhiyun  *    Zhiyuan Lv <zhiyuan.lv@intel.com>
27*4882a593Smuzhiyun  *
28*4882a593Smuzhiyun  * Contributors:
29*4882a593Smuzhiyun  *    Min He <min.he@intel.com>
30*4882a593Smuzhiyun  *    Tina Zhang <tina.zhang@intel.com>
31*4882a593Smuzhiyun  *    Pei Zhang <pei.zhang@intel.com>
32*4882a593Smuzhiyun  *    Niu Bing <bing.niu@intel.com>
33*4882a593Smuzhiyun  *    Ping Gao <ping.a.gao@intel.com>
34*4882a593Smuzhiyun  *    Zhi Wang <zhi.a.wang@intel.com>
35*4882a593Smuzhiyun  *
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun  */
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #include "i915_drv.h"
40*4882a593Smuzhiyun #include "gvt.h"
41*4882a593Smuzhiyun #include "i915_pvinfo.h"
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* XXX FIXME i915 has changed PP_XXX definition */
44*4882a593Smuzhiyun #define PCH_PP_STATUS  _MMIO(0xc7200)
45*4882a593Smuzhiyun #define PCH_PP_CONTROL _MMIO(0xc7204)
46*4882a593Smuzhiyun #define PCH_PP_ON_DELAYS _MMIO(0xc7208)
47*4882a593Smuzhiyun #define PCH_PP_OFF_DELAYS _MMIO(0xc720c)
48*4882a593Smuzhiyun #define PCH_PP_DIVISOR _MMIO(0xc7210)
49*4882a593Smuzhiyun 
intel_gvt_get_device_type(struct intel_gvt * gvt)50*4882a593Smuzhiyun unsigned long intel_gvt_get_device_type(struct intel_gvt *gvt)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	struct drm_i915_private *i915 = gvt->gt->i915;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	if (IS_BROADWELL(i915))
55*4882a593Smuzhiyun 		return D_BDW;
56*4882a593Smuzhiyun 	else if (IS_SKYLAKE(i915))
57*4882a593Smuzhiyun 		return D_SKL;
58*4882a593Smuzhiyun 	else if (IS_KABYLAKE(i915))
59*4882a593Smuzhiyun 		return D_KBL;
60*4882a593Smuzhiyun 	else if (IS_BROXTON(i915))
61*4882a593Smuzhiyun 		return D_BXT;
62*4882a593Smuzhiyun 	else if (IS_COFFEELAKE(i915) || IS_COMETLAKE(i915))
63*4882a593Smuzhiyun 		return D_CFL;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	return 0;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
intel_gvt_match_device(struct intel_gvt * gvt,unsigned long device)68*4882a593Smuzhiyun bool intel_gvt_match_device(struct intel_gvt *gvt,
69*4882a593Smuzhiyun 		unsigned long device)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	return intel_gvt_get_device_type(gvt) & device;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
read_vreg(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)74*4882a593Smuzhiyun static void read_vreg(struct intel_vgpu *vgpu, unsigned int offset,
75*4882a593Smuzhiyun 	void *p_data, unsigned int bytes)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	memcpy(p_data, &vgpu_vreg(vgpu, offset), bytes);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
write_vreg(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)80*4882a593Smuzhiyun static void write_vreg(struct intel_vgpu *vgpu, unsigned int offset,
81*4882a593Smuzhiyun 	void *p_data, unsigned int bytes)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	memcpy(&vgpu_vreg(vgpu, offset), p_data, bytes);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
find_mmio_info(struct intel_gvt * gvt,unsigned int offset)86*4882a593Smuzhiyun static struct intel_gvt_mmio_info *find_mmio_info(struct intel_gvt *gvt,
87*4882a593Smuzhiyun 						  unsigned int offset)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	struct intel_gvt_mmio_info *e;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	hash_for_each_possible(gvt->mmio.mmio_info_table, e, node, offset) {
92*4882a593Smuzhiyun 		if (e->offset == offset)
93*4882a593Smuzhiyun 			return e;
94*4882a593Smuzhiyun 	}
95*4882a593Smuzhiyun 	return NULL;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
new_mmio_info(struct intel_gvt * gvt,u32 offset,u8 flags,u32 size,u32 addr_mask,u32 ro_mask,u32 device,gvt_mmio_func read,gvt_mmio_func write)98*4882a593Smuzhiyun static int new_mmio_info(struct intel_gvt *gvt,
99*4882a593Smuzhiyun 		u32 offset, u8 flags, u32 size,
100*4882a593Smuzhiyun 		u32 addr_mask, u32 ro_mask, u32 device,
101*4882a593Smuzhiyun 		gvt_mmio_func read, gvt_mmio_func write)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	struct intel_gvt_mmio_info *info, *p;
104*4882a593Smuzhiyun 	u32 start, end, i;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	if (!intel_gvt_match_device(gvt, device))
107*4882a593Smuzhiyun 		return 0;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	if (WARN_ON(!IS_ALIGNED(offset, 4)))
110*4882a593Smuzhiyun 		return -EINVAL;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	start = offset;
113*4882a593Smuzhiyun 	end = offset + size;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	for (i = start; i < end; i += 4) {
116*4882a593Smuzhiyun 		info = kzalloc(sizeof(*info), GFP_KERNEL);
117*4882a593Smuzhiyun 		if (!info)
118*4882a593Smuzhiyun 			return -ENOMEM;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 		info->offset = i;
121*4882a593Smuzhiyun 		p = find_mmio_info(gvt, info->offset);
122*4882a593Smuzhiyun 		if (p) {
123*4882a593Smuzhiyun 			WARN(1, "dup mmio definition offset %x\n",
124*4882a593Smuzhiyun 				info->offset);
125*4882a593Smuzhiyun 			kfree(info);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 			/* We return -EEXIST here to make GVT-g load fail.
128*4882a593Smuzhiyun 			 * So duplicated MMIO can be found as soon as
129*4882a593Smuzhiyun 			 * possible.
130*4882a593Smuzhiyun 			 */
131*4882a593Smuzhiyun 			return -EEXIST;
132*4882a593Smuzhiyun 		}
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 		info->ro_mask = ro_mask;
135*4882a593Smuzhiyun 		info->device = device;
136*4882a593Smuzhiyun 		info->read = read ? read : intel_vgpu_default_mmio_read;
137*4882a593Smuzhiyun 		info->write = write ? write : intel_vgpu_default_mmio_write;
138*4882a593Smuzhiyun 		gvt->mmio.mmio_attribute[info->offset / 4] = flags;
139*4882a593Smuzhiyun 		INIT_HLIST_NODE(&info->node);
140*4882a593Smuzhiyun 		hash_add(gvt->mmio.mmio_info_table, &info->node, info->offset);
141*4882a593Smuzhiyun 		gvt->mmio.num_tracked_mmio++;
142*4882a593Smuzhiyun 	}
143*4882a593Smuzhiyun 	return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /**
147*4882a593Smuzhiyun  * intel_gvt_render_mmio_to_engine - convert a mmio offset into the engine
148*4882a593Smuzhiyun  * @gvt: a GVT device
149*4882a593Smuzhiyun  * @offset: register offset
150*4882a593Smuzhiyun  *
151*4882a593Smuzhiyun  * Returns:
152*4882a593Smuzhiyun  * The engine containing the offset within its mmio page.
153*4882a593Smuzhiyun  */
154*4882a593Smuzhiyun const struct intel_engine_cs *
intel_gvt_render_mmio_to_engine(struct intel_gvt * gvt,unsigned int offset)155*4882a593Smuzhiyun intel_gvt_render_mmio_to_engine(struct intel_gvt *gvt, unsigned int offset)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	struct intel_engine_cs *engine;
158*4882a593Smuzhiyun 	enum intel_engine_id id;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	offset &= ~GENMASK(11, 0);
161*4882a593Smuzhiyun 	for_each_engine(engine, gvt->gt, id)
162*4882a593Smuzhiyun 		if (engine->mmio_base == offset)
163*4882a593Smuzhiyun 			return engine;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	return NULL;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define offset_to_fence_num(offset) \
169*4882a593Smuzhiyun 	((offset - i915_mmio_reg_offset(FENCE_REG_GEN6_LO(0))) >> 3)
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #define fence_num_to_offset(num) \
172*4882a593Smuzhiyun 	(num * 8 + i915_mmio_reg_offset(FENCE_REG_GEN6_LO(0)))
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 
enter_failsafe_mode(struct intel_vgpu * vgpu,int reason)175*4882a593Smuzhiyun void enter_failsafe_mode(struct intel_vgpu *vgpu, int reason)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	switch (reason) {
178*4882a593Smuzhiyun 	case GVT_FAILSAFE_UNSUPPORTED_GUEST:
179*4882a593Smuzhiyun 		pr_err("Detected your guest driver doesn't support GVT-g.\n");
180*4882a593Smuzhiyun 		break;
181*4882a593Smuzhiyun 	case GVT_FAILSAFE_INSUFFICIENT_RESOURCE:
182*4882a593Smuzhiyun 		pr_err("Graphics resource is not enough for the guest\n");
183*4882a593Smuzhiyun 		break;
184*4882a593Smuzhiyun 	case GVT_FAILSAFE_GUEST_ERR:
185*4882a593Smuzhiyun 		pr_err("GVT Internal error  for the guest\n");
186*4882a593Smuzhiyun 		break;
187*4882a593Smuzhiyun 	default:
188*4882a593Smuzhiyun 		break;
189*4882a593Smuzhiyun 	}
190*4882a593Smuzhiyun 	pr_err("Now vgpu %d will enter failsafe mode.\n", vgpu->id);
191*4882a593Smuzhiyun 	vgpu->failsafe = true;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
sanitize_fence_mmio_access(struct intel_vgpu * vgpu,unsigned int fence_num,void * p_data,unsigned int bytes)194*4882a593Smuzhiyun static int sanitize_fence_mmio_access(struct intel_vgpu *vgpu,
195*4882a593Smuzhiyun 		unsigned int fence_num, void *p_data, unsigned int bytes)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	unsigned int max_fence = vgpu_fence_sz(vgpu);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	if (fence_num >= max_fence) {
200*4882a593Smuzhiyun 		gvt_vgpu_err("access oob fence reg %d/%d\n",
201*4882a593Smuzhiyun 			     fence_num, max_fence);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 		/* When guest access oob fence regs without access
204*4882a593Smuzhiyun 		 * pv_info first, we treat guest not supporting GVT,
205*4882a593Smuzhiyun 		 * and we will let vgpu enter failsafe mode.
206*4882a593Smuzhiyun 		 */
207*4882a593Smuzhiyun 		if (!vgpu->pv_notified)
208*4882a593Smuzhiyun 			enter_failsafe_mode(vgpu,
209*4882a593Smuzhiyun 					GVT_FAILSAFE_UNSUPPORTED_GUEST);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 		memset(p_data, 0, bytes);
212*4882a593Smuzhiyun 		return -EINVAL;
213*4882a593Smuzhiyun 	}
214*4882a593Smuzhiyun 	return 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
gamw_echo_dev_rw_ia_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)217*4882a593Smuzhiyun static int gamw_echo_dev_rw_ia_write(struct intel_vgpu *vgpu,
218*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	u32 ips = (*(u32 *)p_data) & GAMW_ECO_ENABLE_64K_IPS_FIELD;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	if (INTEL_GEN(vgpu->gvt->gt->i915) <= 10) {
223*4882a593Smuzhiyun 		if (ips == GAMW_ECO_ENABLE_64K_IPS_FIELD)
224*4882a593Smuzhiyun 			gvt_dbg_core("vgpu%d: ips enabled\n", vgpu->id);
225*4882a593Smuzhiyun 		else if (!ips)
226*4882a593Smuzhiyun 			gvt_dbg_core("vgpu%d: ips disabled\n", vgpu->id);
227*4882a593Smuzhiyun 		else {
228*4882a593Smuzhiyun 			/* All engines must be enabled together for vGPU,
229*4882a593Smuzhiyun 			 * since we don't know which engine the ppgtt will
230*4882a593Smuzhiyun 			 * bind to when shadowing.
231*4882a593Smuzhiyun 			 */
232*4882a593Smuzhiyun 			gvt_vgpu_err("Unsupported IPS setting %x, cannot enable 64K gtt.\n",
233*4882a593Smuzhiyun 				     ips);
234*4882a593Smuzhiyun 			return -EINVAL;
235*4882a593Smuzhiyun 		}
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
239*4882a593Smuzhiyun 	return 0;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
fence_mmio_read(struct intel_vgpu * vgpu,unsigned int off,void * p_data,unsigned int bytes)242*4882a593Smuzhiyun static int fence_mmio_read(struct intel_vgpu *vgpu, unsigned int off,
243*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	int ret;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	ret = sanitize_fence_mmio_access(vgpu, offset_to_fence_num(off),
248*4882a593Smuzhiyun 			p_data, bytes);
249*4882a593Smuzhiyun 	if (ret)
250*4882a593Smuzhiyun 		return ret;
251*4882a593Smuzhiyun 	read_vreg(vgpu, off, p_data, bytes);
252*4882a593Smuzhiyun 	return 0;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
fence_mmio_write(struct intel_vgpu * vgpu,unsigned int off,void * p_data,unsigned int bytes)255*4882a593Smuzhiyun static int fence_mmio_write(struct intel_vgpu *vgpu, unsigned int off,
256*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	struct intel_gvt *gvt = vgpu->gvt;
259*4882a593Smuzhiyun 	unsigned int fence_num = offset_to_fence_num(off);
260*4882a593Smuzhiyun 	int ret;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	ret = sanitize_fence_mmio_access(vgpu, fence_num, p_data, bytes);
263*4882a593Smuzhiyun 	if (ret)
264*4882a593Smuzhiyun 		return ret;
265*4882a593Smuzhiyun 	write_vreg(vgpu, off, p_data, bytes);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	mmio_hw_access_pre(gvt->gt);
268*4882a593Smuzhiyun 	intel_vgpu_write_fence(vgpu, fence_num,
269*4882a593Smuzhiyun 			vgpu_vreg64(vgpu, fence_num_to_offset(fence_num)));
270*4882a593Smuzhiyun 	mmio_hw_access_post(gvt->gt);
271*4882a593Smuzhiyun 	return 0;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun #define CALC_MODE_MASK_REG(old, new) \
275*4882a593Smuzhiyun 	(((new) & GENMASK(31, 16)) \
276*4882a593Smuzhiyun 	 | ((((old) & GENMASK(15, 0)) & ~((new) >> 16)) \
277*4882a593Smuzhiyun 	 | ((new) & ((new) >> 16))))
278*4882a593Smuzhiyun 
mul_force_wake_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)279*4882a593Smuzhiyun static int mul_force_wake_write(struct intel_vgpu *vgpu,
280*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	u32 old, new;
283*4882a593Smuzhiyun 	u32 ack_reg_offset;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	old = vgpu_vreg(vgpu, offset);
286*4882a593Smuzhiyun 	new = CALC_MODE_MASK_REG(old, *(u32 *)p_data);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	if (INTEL_GEN(vgpu->gvt->gt->i915)  >=  9) {
289*4882a593Smuzhiyun 		switch (offset) {
290*4882a593Smuzhiyun 		case FORCEWAKE_RENDER_GEN9_REG:
291*4882a593Smuzhiyun 			ack_reg_offset = FORCEWAKE_ACK_RENDER_GEN9_REG;
292*4882a593Smuzhiyun 			break;
293*4882a593Smuzhiyun 		case FORCEWAKE_BLITTER_GEN9_REG:
294*4882a593Smuzhiyun 			ack_reg_offset = FORCEWAKE_ACK_BLITTER_GEN9_REG;
295*4882a593Smuzhiyun 			break;
296*4882a593Smuzhiyun 		case FORCEWAKE_MEDIA_GEN9_REG:
297*4882a593Smuzhiyun 			ack_reg_offset = FORCEWAKE_ACK_MEDIA_GEN9_REG;
298*4882a593Smuzhiyun 			break;
299*4882a593Smuzhiyun 		default:
300*4882a593Smuzhiyun 			/*should not hit here*/
301*4882a593Smuzhiyun 			gvt_vgpu_err("invalid forcewake offset 0x%x\n", offset);
302*4882a593Smuzhiyun 			return -EINVAL;
303*4882a593Smuzhiyun 		}
304*4882a593Smuzhiyun 	} else {
305*4882a593Smuzhiyun 		ack_reg_offset = FORCEWAKE_ACK_HSW_REG;
306*4882a593Smuzhiyun 	}
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	vgpu_vreg(vgpu, offset) = new;
309*4882a593Smuzhiyun 	vgpu_vreg(vgpu, ack_reg_offset) = (new & GENMASK(15, 0));
310*4882a593Smuzhiyun 	return 0;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
gdrst_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)313*4882a593Smuzhiyun static int gdrst_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
314*4882a593Smuzhiyun 			    void *p_data, unsigned int bytes)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	intel_engine_mask_t engine_mask = 0;
317*4882a593Smuzhiyun 	u32 data;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
320*4882a593Smuzhiyun 	data = vgpu_vreg(vgpu, offset);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	if (data & GEN6_GRDOM_FULL) {
323*4882a593Smuzhiyun 		gvt_dbg_mmio("vgpu%d: request full GPU reset\n", vgpu->id);
324*4882a593Smuzhiyun 		engine_mask = ALL_ENGINES;
325*4882a593Smuzhiyun 	} else {
326*4882a593Smuzhiyun 		if (data & GEN6_GRDOM_RENDER) {
327*4882a593Smuzhiyun 			gvt_dbg_mmio("vgpu%d: request RCS reset\n", vgpu->id);
328*4882a593Smuzhiyun 			engine_mask |= BIT(RCS0);
329*4882a593Smuzhiyun 		}
330*4882a593Smuzhiyun 		if (data & GEN6_GRDOM_MEDIA) {
331*4882a593Smuzhiyun 			gvt_dbg_mmio("vgpu%d: request VCS reset\n", vgpu->id);
332*4882a593Smuzhiyun 			engine_mask |= BIT(VCS0);
333*4882a593Smuzhiyun 		}
334*4882a593Smuzhiyun 		if (data & GEN6_GRDOM_BLT) {
335*4882a593Smuzhiyun 			gvt_dbg_mmio("vgpu%d: request BCS Reset\n", vgpu->id);
336*4882a593Smuzhiyun 			engine_mask |= BIT(BCS0);
337*4882a593Smuzhiyun 		}
338*4882a593Smuzhiyun 		if (data & GEN6_GRDOM_VECS) {
339*4882a593Smuzhiyun 			gvt_dbg_mmio("vgpu%d: request VECS Reset\n", vgpu->id);
340*4882a593Smuzhiyun 			engine_mask |= BIT(VECS0);
341*4882a593Smuzhiyun 		}
342*4882a593Smuzhiyun 		if (data & GEN8_GRDOM_MEDIA2) {
343*4882a593Smuzhiyun 			gvt_dbg_mmio("vgpu%d: request VCS2 Reset\n", vgpu->id);
344*4882a593Smuzhiyun 			engine_mask |= BIT(VCS1);
345*4882a593Smuzhiyun 		}
346*4882a593Smuzhiyun 		if (data & GEN9_GRDOM_GUC) {
347*4882a593Smuzhiyun 			gvt_dbg_mmio("vgpu%d: request GUC Reset\n", vgpu->id);
348*4882a593Smuzhiyun 			vgpu_vreg_t(vgpu, GUC_STATUS) |= GS_MIA_IN_RESET;
349*4882a593Smuzhiyun 		}
350*4882a593Smuzhiyun 		engine_mask &= vgpu->gvt->gt->info.engine_mask;
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	/* vgpu_lock already hold by emulate mmio r/w */
354*4882a593Smuzhiyun 	intel_gvt_reset_vgpu_locked(vgpu, false, engine_mask);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	/* sw will wait for the device to ack the reset request */
357*4882a593Smuzhiyun 	vgpu_vreg(vgpu, offset) = 0;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	return 0;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
gmbus_mmio_read(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)362*4882a593Smuzhiyun static int gmbus_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
363*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	return intel_gvt_i2c_handle_gmbus_read(vgpu, offset, p_data, bytes);
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun 
gmbus_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)368*4882a593Smuzhiyun static int gmbus_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
369*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun 	return intel_gvt_i2c_handle_gmbus_write(vgpu, offset, p_data, bytes);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
pch_pp_control_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)374*4882a593Smuzhiyun static int pch_pp_control_mmio_write(struct intel_vgpu *vgpu,
375*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	if (vgpu_vreg(vgpu, offset) & PANEL_POWER_ON) {
380*4882a593Smuzhiyun 		vgpu_vreg_t(vgpu, PCH_PP_STATUS) |= PP_ON;
381*4882a593Smuzhiyun 		vgpu_vreg_t(vgpu, PCH_PP_STATUS) |= PP_SEQUENCE_STATE_ON_IDLE;
382*4882a593Smuzhiyun 		vgpu_vreg_t(vgpu, PCH_PP_STATUS) &= ~PP_SEQUENCE_POWER_DOWN;
383*4882a593Smuzhiyun 		vgpu_vreg_t(vgpu, PCH_PP_STATUS) &= ~PP_CYCLE_DELAY_ACTIVE;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	} else
386*4882a593Smuzhiyun 		vgpu_vreg_t(vgpu, PCH_PP_STATUS) &=
387*4882a593Smuzhiyun 			~(PP_ON | PP_SEQUENCE_POWER_DOWN
388*4882a593Smuzhiyun 					| PP_CYCLE_DELAY_ACTIVE);
389*4882a593Smuzhiyun 	return 0;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
transconf_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)392*4882a593Smuzhiyun static int transconf_mmio_write(struct intel_vgpu *vgpu,
393*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	if (vgpu_vreg(vgpu, offset) & TRANS_ENABLE)
398*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) |= TRANS_STATE_ENABLE;
399*4882a593Smuzhiyun 	else
400*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) &= ~TRANS_STATE_ENABLE;
401*4882a593Smuzhiyun 	return 0;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
lcpll_ctl_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)404*4882a593Smuzhiyun static int lcpll_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
405*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	if (vgpu_vreg(vgpu, offset) & LCPLL_PLL_DISABLE)
410*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) &= ~LCPLL_PLL_LOCK;
411*4882a593Smuzhiyun 	else
412*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) |= LCPLL_PLL_LOCK;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	if (vgpu_vreg(vgpu, offset) & LCPLL_CD_SOURCE_FCLK)
415*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) |= LCPLL_CD_SOURCE_FCLK_DONE;
416*4882a593Smuzhiyun 	else
417*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) &= ~LCPLL_CD_SOURCE_FCLK_DONE;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	return 0;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
dpy_reg_mmio_read(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)422*4882a593Smuzhiyun static int dpy_reg_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
423*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun 	switch (offset) {
426*4882a593Smuzhiyun 	case 0xe651c:
427*4882a593Smuzhiyun 	case 0xe661c:
428*4882a593Smuzhiyun 	case 0xe671c:
429*4882a593Smuzhiyun 	case 0xe681c:
430*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) = 1 << 17;
431*4882a593Smuzhiyun 		break;
432*4882a593Smuzhiyun 	case 0xe6c04:
433*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) = 0x3;
434*4882a593Smuzhiyun 		break;
435*4882a593Smuzhiyun 	case 0xe6e1c:
436*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) = 0x2f << 16;
437*4882a593Smuzhiyun 		break;
438*4882a593Smuzhiyun 	default:
439*4882a593Smuzhiyun 		return -EINVAL;
440*4882a593Smuzhiyun 	}
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	read_vreg(vgpu, offset, p_data, bytes);
443*4882a593Smuzhiyun 	return 0;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
pipeconf_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)446*4882a593Smuzhiyun static int pipeconf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
447*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun 	u32 data;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
452*4882a593Smuzhiyun 	data = vgpu_vreg(vgpu, offset);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	if (data & PIPECONF_ENABLE)
455*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) |= I965_PIPECONF_ACTIVE;
456*4882a593Smuzhiyun 	else
457*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) &= ~I965_PIPECONF_ACTIVE;
458*4882a593Smuzhiyun 	/* vgpu_lock already hold by emulate mmio r/w */
459*4882a593Smuzhiyun 	mutex_unlock(&vgpu->vgpu_lock);
460*4882a593Smuzhiyun 	intel_gvt_check_vblank_emulation(vgpu->gvt);
461*4882a593Smuzhiyun 	mutex_lock(&vgpu->vgpu_lock);
462*4882a593Smuzhiyun 	return 0;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun /* sorted in ascending order */
466*4882a593Smuzhiyun static i915_reg_t force_nonpriv_white_list[] = {
467*4882a593Smuzhiyun 	_MMIO(0xd80),
468*4882a593Smuzhiyun 	GEN9_CS_DEBUG_MODE1, //_MMIO(0x20ec)
469*4882a593Smuzhiyun 	GEN9_CTX_PREEMPT_REG,//_MMIO(0x2248)
470*4882a593Smuzhiyun 	CL_PRIMITIVES_COUNT, //_MMIO(0x2340)
471*4882a593Smuzhiyun 	PS_INVOCATION_COUNT, //_MMIO(0x2348)
472*4882a593Smuzhiyun 	PS_DEPTH_COUNT, //_MMIO(0x2350)
473*4882a593Smuzhiyun 	GEN8_CS_CHICKEN1,//_MMIO(0x2580)
474*4882a593Smuzhiyun 	_MMIO(0x2690),
475*4882a593Smuzhiyun 	_MMIO(0x2694),
476*4882a593Smuzhiyun 	_MMIO(0x2698),
477*4882a593Smuzhiyun 	_MMIO(0x2754),
478*4882a593Smuzhiyun 	_MMIO(0x28a0),
479*4882a593Smuzhiyun 	_MMIO(0x4de0),
480*4882a593Smuzhiyun 	_MMIO(0x4de4),
481*4882a593Smuzhiyun 	_MMIO(0x4dfc),
482*4882a593Smuzhiyun 	GEN7_COMMON_SLICE_CHICKEN1,//_MMIO(0x7010)
483*4882a593Smuzhiyun 	_MMIO(0x7014),
484*4882a593Smuzhiyun 	HDC_CHICKEN0,//_MMIO(0x7300)
485*4882a593Smuzhiyun 	GEN8_HDC_CHICKEN1,//_MMIO(0x7304)
486*4882a593Smuzhiyun 	_MMIO(0x7700),
487*4882a593Smuzhiyun 	_MMIO(0x7704),
488*4882a593Smuzhiyun 	_MMIO(0x7708),
489*4882a593Smuzhiyun 	_MMIO(0x770c),
490*4882a593Smuzhiyun 	_MMIO(0x83a8),
491*4882a593Smuzhiyun 	_MMIO(0xb110),
492*4882a593Smuzhiyun 	GEN8_L3SQCREG4,//_MMIO(0xb118)
493*4882a593Smuzhiyun 	_MMIO(0xe100),
494*4882a593Smuzhiyun 	_MMIO(0xe18c),
495*4882a593Smuzhiyun 	_MMIO(0xe48c),
496*4882a593Smuzhiyun 	_MMIO(0xe5f4),
497*4882a593Smuzhiyun 	_MMIO(0x64844),
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun /* a simple bsearch */
in_whitelist(u32 reg)501*4882a593Smuzhiyun static inline bool in_whitelist(u32 reg)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun 	int left = 0, right = ARRAY_SIZE(force_nonpriv_white_list);
504*4882a593Smuzhiyun 	i915_reg_t *array = force_nonpriv_white_list;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	while (left < right) {
507*4882a593Smuzhiyun 		int mid = (left + right)/2;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 		if (reg > array[mid].reg)
510*4882a593Smuzhiyun 			left = mid + 1;
511*4882a593Smuzhiyun 		else if (reg < array[mid].reg)
512*4882a593Smuzhiyun 			right = mid;
513*4882a593Smuzhiyun 		else
514*4882a593Smuzhiyun 			return true;
515*4882a593Smuzhiyun 	}
516*4882a593Smuzhiyun 	return false;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun 
force_nonpriv_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)519*4882a593Smuzhiyun static int force_nonpriv_write(struct intel_vgpu *vgpu,
520*4882a593Smuzhiyun 	unsigned int offset, void *p_data, unsigned int bytes)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun 	u32 reg_nonpriv = (*(u32 *)p_data) & REG_GENMASK(25, 2);
523*4882a593Smuzhiyun 	const struct intel_engine_cs *engine =
524*4882a593Smuzhiyun 		intel_gvt_render_mmio_to_engine(vgpu->gvt, offset);
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	if (bytes != 4 || !IS_ALIGNED(offset, bytes) || !engine) {
527*4882a593Smuzhiyun 		gvt_err("vgpu(%d) Invalid FORCE_NONPRIV offset %x(%dB)\n",
528*4882a593Smuzhiyun 			vgpu->id, offset, bytes);
529*4882a593Smuzhiyun 		return -EINVAL;
530*4882a593Smuzhiyun 	}
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	if (!in_whitelist(reg_nonpriv) &&
533*4882a593Smuzhiyun 	    reg_nonpriv != i915_mmio_reg_offset(RING_NOPID(engine->mmio_base))) {
534*4882a593Smuzhiyun 		gvt_err("vgpu(%d) Invalid FORCE_NONPRIV write %x at offset %x\n",
535*4882a593Smuzhiyun 			vgpu->id, reg_nonpriv, offset);
536*4882a593Smuzhiyun 	} else
537*4882a593Smuzhiyun 		intel_vgpu_default_mmio_write(vgpu, offset, p_data, bytes);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	return 0;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
ddi_buf_ctl_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)542*4882a593Smuzhiyun static int ddi_buf_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
543*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	if (vgpu_vreg(vgpu, offset) & DDI_BUF_CTL_ENABLE) {
548*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) &= ~DDI_BUF_IS_IDLE;
549*4882a593Smuzhiyun 	} else {
550*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) |= DDI_BUF_IS_IDLE;
551*4882a593Smuzhiyun 		if (offset == i915_mmio_reg_offset(DDI_BUF_CTL(PORT_E)))
552*4882a593Smuzhiyun 			vgpu_vreg_t(vgpu, DP_TP_STATUS(PORT_E))
553*4882a593Smuzhiyun 				&= ~DP_TP_STATUS_AUTOTRAIN_DONE;
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun 	return 0;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun 
fdi_rx_iir_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)558*4882a593Smuzhiyun static int fdi_rx_iir_mmio_write(struct intel_vgpu *vgpu,
559*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun 	vgpu_vreg(vgpu, offset) &= ~*(u32 *)p_data;
562*4882a593Smuzhiyun 	return 0;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun #define FDI_LINK_TRAIN_PATTERN1         0
566*4882a593Smuzhiyun #define FDI_LINK_TRAIN_PATTERN2         1
567*4882a593Smuzhiyun 
fdi_auto_training_started(struct intel_vgpu * vgpu)568*4882a593Smuzhiyun static int fdi_auto_training_started(struct intel_vgpu *vgpu)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun 	u32 ddi_buf_ctl = vgpu_vreg_t(vgpu, DDI_BUF_CTL(PORT_E));
571*4882a593Smuzhiyun 	u32 rx_ctl = vgpu_vreg(vgpu, _FDI_RXA_CTL);
572*4882a593Smuzhiyun 	u32 tx_ctl = vgpu_vreg_t(vgpu, DP_TP_CTL(PORT_E));
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	if ((ddi_buf_ctl & DDI_BUF_CTL_ENABLE) &&
575*4882a593Smuzhiyun 			(rx_ctl & FDI_RX_ENABLE) &&
576*4882a593Smuzhiyun 			(rx_ctl & FDI_AUTO_TRAINING) &&
577*4882a593Smuzhiyun 			(tx_ctl & DP_TP_CTL_ENABLE) &&
578*4882a593Smuzhiyun 			(tx_ctl & DP_TP_CTL_FDI_AUTOTRAIN))
579*4882a593Smuzhiyun 		return 1;
580*4882a593Smuzhiyun 	else
581*4882a593Smuzhiyun 		return 0;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun 
check_fdi_rx_train_status(struct intel_vgpu * vgpu,enum pipe pipe,unsigned int train_pattern)584*4882a593Smuzhiyun static int check_fdi_rx_train_status(struct intel_vgpu *vgpu,
585*4882a593Smuzhiyun 		enum pipe pipe, unsigned int train_pattern)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun 	i915_reg_t fdi_rx_imr, fdi_tx_ctl, fdi_rx_ctl;
588*4882a593Smuzhiyun 	unsigned int fdi_rx_check_bits, fdi_tx_check_bits;
589*4882a593Smuzhiyun 	unsigned int fdi_rx_train_bits, fdi_tx_train_bits;
590*4882a593Smuzhiyun 	unsigned int fdi_iir_check_bits;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	fdi_rx_imr = FDI_RX_IMR(pipe);
593*4882a593Smuzhiyun 	fdi_tx_ctl = FDI_TX_CTL(pipe);
594*4882a593Smuzhiyun 	fdi_rx_ctl = FDI_RX_CTL(pipe);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	if (train_pattern == FDI_LINK_TRAIN_PATTERN1) {
597*4882a593Smuzhiyun 		fdi_rx_train_bits = FDI_LINK_TRAIN_PATTERN_1_CPT;
598*4882a593Smuzhiyun 		fdi_tx_train_bits = FDI_LINK_TRAIN_PATTERN_1;
599*4882a593Smuzhiyun 		fdi_iir_check_bits = FDI_RX_BIT_LOCK;
600*4882a593Smuzhiyun 	} else if (train_pattern == FDI_LINK_TRAIN_PATTERN2) {
601*4882a593Smuzhiyun 		fdi_rx_train_bits = FDI_LINK_TRAIN_PATTERN_2_CPT;
602*4882a593Smuzhiyun 		fdi_tx_train_bits = FDI_LINK_TRAIN_PATTERN_2;
603*4882a593Smuzhiyun 		fdi_iir_check_bits = FDI_RX_SYMBOL_LOCK;
604*4882a593Smuzhiyun 	} else {
605*4882a593Smuzhiyun 		gvt_vgpu_err("Invalid train pattern %d\n", train_pattern);
606*4882a593Smuzhiyun 		return -EINVAL;
607*4882a593Smuzhiyun 	}
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	fdi_rx_check_bits = FDI_RX_ENABLE | fdi_rx_train_bits;
610*4882a593Smuzhiyun 	fdi_tx_check_bits = FDI_TX_ENABLE | fdi_tx_train_bits;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	/* If imr bit has been masked */
613*4882a593Smuzhiyun 	if (vgpu_vreg_t(vgpu, fdi_rx_imr) & fdi_iir_check_bits)
614*4882a593Smuzhiyun 		return 0;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	if (((vgpu_vreg_t(vgpu, fdi_tx_ctl) & fdi_tx_check_bits)
617*4882a593Smuzhiyun 			== fdi_tx_check_bits)
618*4882a593Smuzhiyun 		&& ((vgpu_vreg_t(vgpu, fdi_rx_ctl) & fdi_rx_check_bits)
619*4882a593Smuzhiyun 			== fdi_rx_check_bits))
620*4882a593Smuzhiyun 		return 1;
621*4882a593Smuzhiyun 	else
622*4882a593Smuzhiyun 		return 0;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun #define INVALID_INDEX (~0U)
626*4882a593Smuzhiyun 
calc_index(unsigned int offset,unsigned int start,unsigned int next,unsigned int end,i915_reg_t i915_end)627*4882a593Smuzhiyun static unsigned int calc_index(unsigned int offset, unsigned int start,
628*4882a593Smuzhiyun 	unsigned int next, unsigned int end, i915_reg_t i915_end)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun 	unsigned int range = next - start;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	if (!end)
633*4882a593Smuzhiyun 		end = i915_mmio_reg_offset(i915_end);
634*4882a593Smuzhiyun 	if (offset < start || offset > end)
635*4882a593Smuzhiyun 		return INVALID_INDEX;
636*4882a593Smuzhiyun 	offset -= start;
637*4882a593Smuzhiyun 	return offset / range;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun #define FDI_RX_CTL_TO_PIPE(offset) \
641*4882a593Smuzhiyun 	calc_index(offset, _FDI_RXA_CTL, _FDI_RXB_CTL, 0, FDI_RX_CTL(PIPE_C))
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun #define FDI_TX_CTL_TO_PIPE(offset) \
644*4882a593Smuzhiyun 	calc_index(offset, _FDI_TXA_CTL, _FDI_TXB_CTL, 0, FDI_TX_CTL(PIPE_C))
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun #define FDI_RX_IMR_TO_PIPE(offset) \
647*4882a593Smuzhiyun 	calc_index(offset, _FDI_RXA_IMR, _FDI_RXB_IMR, 0, FDI_RX_IMR(PIPE_C))
648*4882a593Smuzhiyun 
update_fdi_rx_iir_status(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)649*4882a593Smuzhiyun static int update_fdi_rx_iir_status(struct intel_vgpu *vgpu,
650*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun 	i915_reg_t fdi_rx_iir;
653*4882a593Smuzhiyun 	unsigned int index;
654*4882a593Smuzhiyun 	int ret;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	if (FDI_RX_CTL_TO_PIPE(offset) != INVALID_INDEX)
657*4882a593Smuzhiyun 		index = FDI_RX_CTL_TO_PIPE(offset);
658*4882a593Smuzhiyun 	else if (FDI_TX_CTL_TO_PIPE(offset) != INVALID_INDEX)
659*4882a593Smuzhiyun 		index = FDI_TX_CTL_TO_PIPE(offset);
660*4882a593Smuzhiyun 	else if (FDI_RX_IMR_TO_PIPE(offset) != INVALID_INDEX)
661*4882a593Smuzhiyun 		index = FDI_RX_IMR_TO_PIPE(offset);
662*4882a593Smuzhiyun 	else {
663*4882a593Smuzhiyun 		gvt_vgpu_err("Unsupported registers %x\n", offset);
664*4882a593Smuzhiyun 		return -EINVAL;
665*4882a593Smuzhiyun 	}
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	fdi_rx_iir = FDI_RX_IIR(index);
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	ret = check_fdi_rx_train_status(vgpu, index, FDI_LINK_TRAIN_PATTERN1);
672*4882a593Smuzhiyun 	if (ret < 0)
673*4882a593Smuzhiyun 		return ret;
674*4882a593Smuzhiyun 	if (ret)
675*4882a593Smuzhiyun 		vgpu_vreg_t(vgpu, fdi_rx_iir) |= FDI_RX_BIT_LOCK;
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	ret = check_fdi_rx_train_status(vgpu, index, FDI_LINK_TRAIN_PATTERN2);
678*4882a593Smuzhiyun 	if (ret < 0)
679*4882a593Smuzhiyun 		return ret;
680*4882a593Smuzhiyun 	if (ret)
681*4882a593Smuzhiyun 		vgpu_vreg_t(vgpu, fdi_rx_iir) |= FDI_RX_SYMBOL_LOCK;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	if (offset == _FDI_RXA_CTL)
684*4882a593Smuzhiyun 		if (fdi_auto_training_started(vgpu))
685*4882a593Smuzhiyun 			vgpu_vreg_t(vgpu, DP_TP_STATUS(PORT_E)) |=
686*4882a593Smuzhiyun 				DP_TP_STATUS_AUTOTRAIN_DONE;
687*4882a593Smuzhiyun 	return 0;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun #define DP_TP_CTL_TO_PORT(offset) \
691*4882a593Smuzhiyun 	calc_index(offset, _DP_TP_CTL_A, _DP_TP_CTL_B, 0, DP_TP_CTL(PORT_E))
692*4882a593Smuzhiyun 
dp_tp_ctl_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)693*4882a593Smuzhiyun static int dp_tp_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
694*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun 	i915_reg_t status_reg;
697*4882a593Smuzhiyun 	unsigned int index;
698*4882a593Smuzhiyun 	u32 data;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	index = DP_TP_CTL_TO_PORT(offset);
703*4882a593Smuzhiyun 	data = (vgpu_vreg(vgpu, offset) & GENMASK(10, 8)) >> 8;
704*4882a593Smuzhiyun 	if (data == 0x2) {
705*4882a593Smuzhiyun 		status_reg = DP_TP_STATUS(index);
706*4882a593Smuzhiyun 		vgpu_vreg_t(vgpu, status_reg) |= (1 << 25);
707*4882a593Smuzhiyun 	}
708*4882a593Smuzhiyun 	return 0;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun 
dp_tp_status_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)711*4882a593Smuzhiyun static int dp_tp_status_mmio_write(struct intel_vgpu *vgpu,
712*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun 	u32 reg_val;
715*4882a593Smuzhiyun 	u32 sticky_mask;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	reg_val = *((u32 *)p_data);
718*4882a593Smuzhiyun 	sticky_mask = GENMASK(27, 26) | (1 << 24);
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	vgpu_vreg(vgpu, offset) = (reg_val & ~sticky_mask) |
721*4882a593Smuzhiyun 		(vgpu_vreg(vgpu, offset) & sticky_mask);
722*4882a593Smuzhiyun 	vgpu_vreg(vgpu, offset) &= ~(reg_val & sticky_mask);
723*4882a593Smuzhiyun 	return 0;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
pch_adpa_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)726*4882a593Smuzhiyun static int pch_adpa_mmio_write(struct intel_vgpu *vgpu,
727*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun 	u32 data;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
732*4882a593Smuzhiyun 	data = vgpu_vreg(vgpu, offset);
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	if (data & ADPA_CRT_HOTPLUG_FORCE_TRIGGER)
735*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) &= ~ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
736*4882a593Smuzhiyun 	return 0;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun 
south_chicken2_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)739*4882a593Smuzhiyun static int south_chicken2_mmio_write(struct intel_vgpu *vgpu,
740*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun 	u32 data;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
745*4882a593Smuzhiyun 	data = vgpu_vreg(vgpu, offset);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	if (data & FDI_MPHY_IOSFSB_RESET_CTL)
748*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) |= FDI_MPHY_IOSFSB_RESET_STATUS;
749*4882a593Smuzhiyun 	else
750*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) &= ~FDI_MPHY_IOSFSB_RESET_STATUS;
751*4882a593Smuzhiyun 	return 0;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun #define DSPSURF_TO_PIPE(offset) \
755*4882a593Smuzhiyun 	calc_index(offset, _DSPASURF, _DSPBSURF, 0, DSPSURF(PIPE_C))
756*4882a593Smuzhiyun 
pri_surf_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)757*4882a593Smuzhiyun static int pri_surf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
758*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = vgpu->gvt->gt->i915;
761*4882a593Smuzhiyun 	u32 pipe = DSPSURF_TO_PIPE(offset);
762*4882a593Smuzhiyun 	int event = SKL_FLIP_EVENT(pipe, PLANE_PRIMARY);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
765*4882a593Smuzhiyun 	vgpu_vreg_t(vgpu, DSPSURFLIVE(pipe)) = vgpu_vreg(vgpu, offset);
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	vgpu_vreg_t(vgpu, PIPE_FLIPCOUNT_G4X(pipe))++;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	if (vgpu_vreg_t(vgpu, DSPCNTR(pipe)) & PLANE_CTL_ASYNC_FLIP)
770*4882a593Smuzhiyun 		intel_vgpu_trigger_virtual_event(vgpu, event);
771*4882a593Smuzhiyun 	else
772*4882a593Smuzhiyun 		set_bit(event, vgpu->irq.flip_done_event[pipe]);
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	return 0;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun #define SPRSURF_TO_PIPE(offset) \
778*4882a593Smuzhiyun 	calc_index(offset, _SPRA_SURF, _SPRB_SURF, 0, SPRSURF(PIPE_C))
779*4882a593Smuzhiyun 
spr_surf_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)780*4882a593Smuzhiyun static int spr_surf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
781*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun 	u32 pipe = SPRSURF_TO_PIPE(offset);
784*4882a593Smuzhiyun 	int event = SKL_FLIP_EVENT(pipe, PLANE_SPRITE0);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
787*4882a593Smuzhiyun 	vgpu_vreg_t(vgpu, SPRSURFLIVE(pipe)) = vgpu_vreg(vgpu, offset);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	if (vgpu_vreg_t(vgpu, SPRCTL(pipe)) & PLANE_CTL_ASYNC_FLIP)
790*4882a593Smuzhiyun 		intel_vgpu_trigger_virtual_event(vgpu, event);
791*4882a593Smuzhiyun 	else
792*4882a593Smuzhiyun 		set_bit(event, vgpu->irq.flip_done_event[pipe]);
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	return 0;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun 
reg50080_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)797*4882a593Smuzhiyun static int reg50080_mmio_write(struct intel_vgpu *vgpu,
798*4882a593Smuzhiyun 			       unsigned int offset, void *p_data,
799*4882a593Smuzhiyun 			       unsigned int bytes)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = vgpu->gvt->gt->i915;
802*4882a593Smuzhiyun 	enum pipe pipe = REG_50080_TO_PIPE(offset);
803*4882a593Smuzhiyun 	enum plane_id plane = REG_50080_TO_PLANE(offset);
804*4882a593Smuzhiyun 	int event = SKL_FLIP_EVENT(pipe, plane);
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
807*4882a593Smuzhiyun 	if (plane == PLANE_PRIMARY) {
808*4882a593Smuzhiyun 		vgpu_vreg_t(vgpu, DSPSURFLIVE(pipe)) = vgpu_vreg(vgpu, offset);
809*4882a593Smuzhiyun 		vgpu_vreg_t(vgpu, PIPE_FLIPCOUNT_G4X(pipe))++;
810*4882a593Smuzhiyun 	} else {
811*4882a593Smuzhiyun 		vgpu_vreg_t(vgpu, SPRSURFLIVE(pipe)) = vgpu_vreg(vgpu, offset);
812*4882a593Smuzhiyun 	}
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	if ((vgpu_vreg(vgpu, offset) & REG50080_FLIP_TYPE_MASK) == REG50080_FLIP_TYPE_ASYNC)
815*4882a593Smuzhiyun 		intel_vgpu_trigger_virtual_event(vgpu, event);
816*4882a593Smuzhiyun 	else
817*4882a593Smuzhiyun 		set_bit(event, vgpu->irq.flip_done_event[pipe]);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	return 0;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun 
trigger_aux_channel_interrupt(struct intel_vgpu * vgpu,unsigned int reg)822*4882a593Smuzhiyun static int trigger_aux_channel_interrupt(struct intel_vgpu *vgpu,
823*4882a593Smuzhiyun 		unsigned int reg)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = vgpu->gvt->gt->i915;
826*4882a593Smuzhiyun 	enum intel_gvt_event_type event;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	if (reg == i915_mmio_reg_offset(DP_AUX_CH_CTL(AUX_CH_A)))
829*4882a593Smuzhiyun 		event = AUX_CHANNEL_A;
830*4882a593Smuzhiyun 	else if (reg == _PCH_DPB_AUX_CH_CTL ||
831*4882a593Smuzhiyun 		 reg == i915_mmio_reg_offset(DP_AUX_CH_CTL(AUX_CH_B)))
832*4882a593Smuzhiyun 		event = AUX_CHANNEL_B;
833*4882a593Smuzhiyun 	else if (reg == _PCH_DPC_AUX_CH_CTL ||
834*4882a593Smuzhiyun 		 reg == i915_mmio_reg_offset(DP_AUX_CH_CTL(AUX_CH_C)))
835*4882a593Smuzhiyun 		event = AUX_CHANNEL_C;
836*4882a593Smuzhiyun 	else if (reg == _PCH_DPD_AUX_CH_CTL ||
837*4882a593Smuzhiyun 		 reg == i915_mmio_reg_offset(DP_AUX_CH_CTL(AUX_CH_D)))
838*4882a593Smuzhiyun 		event = AUX_CHANNEL_D;
839*4882a593Smuzhiyun 	else {
840*4882a593Smuzhiyun 		drm_WARN_ON(&dev_priv->drm, true);
841*4882a593Smuzhiyun 		return -EINVAL;
842*4882a593Smuzhiyun 	}
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	intel_vgpu_trigger_virtual_event(vgpu, event);
845*4882a593Smuzhiyun 	return 0;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun 
dp_aux_ch_ctl_trans_done(struct intel_vgpu * vgpu,u32 value,unsigned int reg,int len,bool data_valid)848*4882a593Smuzhiyun static int dp_aux_ch_ctl_trans_done(struct intel_vgpu *vgpu, u32 value,
849*4882a593Smuzhiyun 		unsigned int reg, int len, bool data_valid)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun 	/* mark transaction done */
852*4882a593Smuzhiyun 	value |= DP_AUX_CH_CTL_DONE;
853*4882a593Smuzhiyun 	value &= ~DP_AUX_CH_CTL_SEND_BUSY;
854*4882a593Smuzhiyun 	value &= ~DP_AUX_CH_CTL_RECEIVE_ERROR;
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	if (data_valid)
857*4882a593Smuzhiyun 		value &= ~DP_AUX_CH_CTL_TIME_OUT_ERROR;
858*4882a593Smuzhiyun 	else
859*4882a593Smuzhiyun 		value |= DP_AUX_CH_CTL_TIME_OUT_ERROR;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	/* message size */
862*4882a593Smuzhiyun 	value &= ~(0xf << 20);
863*4882a593Smuzhiyun 	value |= (len << 20);
864*4882a593Smuzhiyun 	vgpu_vreg(vgpu, reg) = value;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	if (value & DP_AUX_CH_CTL_INTERRUPT)
867*4882a593Smuzhiyun 		return trigger_aux_channel_interrupt(vgpu, reg);
868*4882a593Smuzhiyun 	return 0;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun 
dp_aux_ch_ctl_link_training(struct intel_vgpu_dpcd_data * dpcd,u8 t)871*4882a593Smuzhiyun static void dp_aux_ch_ctl_link_training(struct intel_vgpu_dpcd_data *dpcd,
872*4882a593Smuzhiyun 		u8 t)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun 	if ((t & DPCD_TRAINING_PATTERN_SET_MASK) == DPCD_TRAINING_PATTERN_1) {
875*4882a593Smuzhiyun 		/* training pattern 1 for CR */
876*4882a593Smuzhiyun 		/* set LANE0_CR_DONE, LANE1_CR_DONE */
877*4882a593Smuzhiyun 		dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_LANES_CR_DONE;
878*4882a593Smuzhiyun 		/* set LANE2_CR_DONE, LANE3_CR_DONE */
879*4882a593Smuzhiyun 		dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_LANES_CR_DONE;
880*4882a593Smuzhiyun 	} else if ((t & DPCD_TRAINING_PATTERN_SET_MASK) ==
881*4882a593Smuzhiyun 			DPCD_TRAINING_PATTERN_2) {
882*4882a593Smuzhiyun 		/* training pattern 2 for EQ */
883*4882a593Smuzhiyun 		/* Set CHANNEL_EQ_DONE and  SYMBOL_LOCKED for Lane0_1 */
884*4882a593Smuzhiyun 		dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_LANES_EQ_DONE;
885*4882a593Smuzhiyun 		dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_SYMBOL_LOCKED;
886*4882a593Smuzhiyun 		/* Set CHANNEL_EQ_DONE and  SYMBOL_LOCKED for Lane2_3 */
887*4882a593Smuzhiyun 		dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_LANES_EQ_DONE;
888*4882a593Smuzhiyun 		dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_SYMBOL_LOCKED;
889*4882a593Smuzhiyun 		/* set INTERLANE_ALIGN_DONE */
890*4882a593Smuzhiyun 		dpcd->data[DPCD_LANE_ALIGN_STATUS_UPDATED] |=
891*4882a593Smuzhiyun 			DPCD_INTERLANE_ALIGN_DONE;
892*4882a593Smuzhiyun 	} else if ((t & DPCD_TRAINING_PATTERN_SET_MASK) ==
893*4882a593Smuzhiyun 			DPCD_LINK_TRAINING_DISABLED) {
894*4882a593Smuzhiyun 		/* finish link training */
895*4882a593Smuzhiyun 		/* set sink status as synchronized */
896*4882a593Smuzhiyun 		dpcd->data[DPCD_SINK_STATUS] = DPCD_SINK_IN_SYNC;
897*4882a593Smuzhiyun 	}
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun #define _REG_HSW_DP_AUX_CH_CTL(dp) \
901*4882a593Smuzhiyun 	((dp) ? (_PCH_DPB_AUX_CH_CTL + ((dp)-1)*0x100) : 0x64010)
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun #define _REG_SKL_DP_AUX_CH_CTL(dp) (0x64010 + (dp) * 0x100)
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun #define OFFSET_TO_DP_AUX_PORT(offset) (((offset) & 0xF00) >> 8)
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun #define dpy_is_valid_port(port)	\
908*4882a593Smuzhiyun 		(((port) >= PORT_A) && ((port) < I915_MAX_PORTS))
909*4882a593Smuzhiyun 
dp_aux_ch_ctl_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)910*4882a593Smuzhiyun static int dp_aux_ch_ctl_mmio_write(struct intel_vgpu *vgpu,
911*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun 	struct intel_vgpu_display *display = &vgpu->display;
914*4882a593Smuzhiyun 	int msg, addr, ctrl, op, len;
915*4882a593Smuzhiyun 	int port_index = OFFSET_TO_DP_AUX_PORT(offset);
916*4882a593Smuzhiyun 	struct intel_vgpu_dpcd_data *dpcd = NULL;
917*4882a593Smuzhiyun 	struct intel_vgpu_port *port = NULL;
918*4882a593Smuzhiyun 	u32 data;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	if (!dpy_is_valid_port(port_index)) {
921*4882a593Smuzhiyun 		gvt_vgpu_err("Unsupported DP port access!\n");
922*4882a593Smuzhiyun 		return 0;
923*4882a593Smuzhiyun 	}
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
926*4882a593Smuzhiyun 	data = vgpu_vreg(vgpu, offset);
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	if ((INTEL_GEN(vgpu->gvt->gt->i915) >= 9)
929*4882a593Smuzhiyun 		&& offset != _REG_SKL_DP_AUX_CH_CTL(port_index)) {
930*4882a593Smuzhiyun 		/* SKL DPB/C/D aux ctl register changed */
931*4882a593Smuzhiyun 		return 0;
932*4882a593Smuzhiyun 	} else if (IS_BROADWELL(vgpu->gvt->gt->i915) &&
933*4882a593Smuzhiyun 		   offset != _REG_HSW_DP_AUX_CH_CTL(port_index)) {
934*4882a593Smuzhiyun 		/* write to the data registers */
935*4882a593Smuzhiyun 		return 0;
936*4882a593Smuzhiyun 	}
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	if (!(data & DP_AUX_CH_CTL_SEND_BUSY)) {
939*4882a593Smuzhiyun 		/* just want to clear the sticky bits */
940*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) = 0;
941*4882a593Smuzhiyun 		return 0;
942*4882a593Smuzhiyun 	}
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	port = &display->ports[port_index];
945*4882a593Smuzhiyun 	dpcd = port->dpcd;
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	/* read out message from DATA1 register */
948*4882a593Smuzhiyun 	msg = vgpu_vreg(vgpu, offset + 4);
949*4882a593Smuzhiyun 	addr = (msg >> 8) & 0xffff;
950*4882a593Smuzhiyun 	ctrl = (msg >> 24) & 0xff;
951*4882a593Smuzhiyun 	len = msg & 0xff;
952*4882a593Smuzhiyun 	op = ctrl >> 4;
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	if (op == GVT_AUX_NATIVE_WRITE) {
955*4882a593Smuzhiyun 		int t;
956*4882a593Smuzhiyun 		u8 buf[16];
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 		if ((addr + len + 1) >= DPCD_SIZE) {
959*4882a593Smuzhiyun 			/*
960*4882a593Smuzhiyun 			 * Write request exceeds what we supported,
961*4882a593Smuzhiyun 			 * DCPD spec: When a Source Device is writing a DPCD
962*4882a593Smuzhiyun 			 * address not supported by the Sink Device, the Sink
963*4882a593Smuzhiyun 			 * Device shall reply with AUX NACK and “M” equal to
964*4882a593Smuzhiyun 			 * zero.
965*4882a593Smuzhiyun 			 */
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 			/* NAK the write */
968*4882a593Smuzhiyun 			vgpu_vreg(vgpu, offset + 4) = AUX_NATIVE_REPLY_NAK;
969*4882a593Smuzhiyun 			dp_aux_ch_ctl_trans_done(vgpu, data, offset, 2, true);
970*4882a593Smuzhiyun 			return 0;
971*4882a593Smuzhiyun 		}
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 		/*
974*4882a593Smuzhiyun 		 * Write request format: Headr (command + address + size) occupies
975*4882a593Smuzhiyun 		 * 4 bytes, followed by (len + 1) bytes of data. See details at
976*4882a593Smuzhiyun 		 * intel_dp_aux_transfer().
977*4882a593Smuzhiyun 		 */
978*4882a593Smuzhiyun 		if ((len + 1 + 4) > AUX_BURST_SIZE) {
979*4882a593Smuzhiyun 			gvt_vgpu_err("dp_aux_header: len %d is too large\n", len);
980*4882a593Smuzhiyun 			return -EINVAL;
981*4882a593Smuzhiyun 		}
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 		/* unpack data from vreg to buf */
984*4882a593Smuzhiyun 		for (t = 0; t < 4; t++) {
985*4882a593Smuzhiyun 			u32 r = vgpu_vreg(vgpu, offset + 8 + t * 4);
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 			buf[t * 4] = (r >> 24) & 0xff;
988*4882a593Smuzhiyun 			buf[t * 4 + 1] = (r >> 16) & 0xff;
989*4882a593Smuzhiyun 			buf[t * 4 + 2] = (r >> 8) & 0xff;
990*4882a593Smuzhiyun 			buf[t * 4 + 3] = r & 0xff;
991*4882a593Smuzhiyun 		}
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 		/* write to virtual DPCD */
994*4882a593Smuzhiyun 		if (dpcd && dpcd->data_valid) {
995*4882a593Smuzhiyun 			for (t = 0; t <= len; t++) {
996*4882a593Smuzhiyun 				int p = addr + t;
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 				dpcd->data[p] = buf[t];
999*4882a593Smuzhiyun 				/* check for link training */
1000*4882a593Smuzhiyun 				if (p == DPCD_TRAINING_PATTERN_SET)
1001*4882a593Smuzhiyun 					dp_aux_ch_ctl_link_training(dpcd,
1002*4882a593Smuzhiyun 							buf[t]);
1003*4882a593Smuzhiyun 			}
1004*4882a593Smuzhiyun 		}
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 		/* ACK the write */
1007*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset + 4) = 0;
1008*4882a593Smuzhiyun 		dp_aux_ch_ctl_trans_done(vgpu, data, offset, 1,
1009*4882a593Smuzhiyun 				dpcd && dpcd->data_valid);
1010*4882a593Smuzhiyun 		return 0;
1011*4882a593Smuzhiyun 	}
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	if (op == GVT_AUX_NATIVE_READ) {
1014*4882a593Smuzhiyun 		int idx, i, ret = 0;
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 		if ((addr + len + 1) >= DPCD_SIZE) {
1017*4882a593Smuzhiyun 			/*
1018*4882a593Smuzhiyun 			 * read request exceeds what we supported
1019*4882a593Smuzhiyun 			 * DPCD spec: A Sink Device receiving a Native AUX CH
1020*4882a593Smuzhiyun 			 * read request for an unsupported DPCD address must
1021*4882a593Smuzhiyun 			 * reply with an AUX ACK and read data set equal to
1022*4882a593Smuzhiyun 			 * zero instead of replying with AUX NACK.
1023*4882a593Smuzhiyun 			 */
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 			/* ACK the READ*/
1026*4882a593Smuzhiyun 			vgpu_vreg(vgpu, offset + 4) = 0;
1027*4882a593Smuzhiyun 			vgpu_vreg(vgpu, offset + 8) = 0;
1028*4882a593Smuzhiyun 			vgpu_vreg(vgpu, offset + 12) = 0;
1029*4882a593Smuzhiyun 			vgpu_vreg(vgpu, offset + 16) = 0;
1030*4882a593Smuzhiyun 			vgpu_vreg(vgpu, offset + 20) = 0;
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 			dp_aux_ch_ctl_trans_done(vgpu, data, offset, len + 2,
1033*4882a593Smuzhiyun 					true);
1034*4882a593Smuzhiyun 			return 0;
1035*4882a593Smuzhiyun 		}
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 		for (idx = 1; idx <= 5; idx++) {
1038*4882a593Smuzhiyun 			/* clear the data registers */
1039*4882a593Smuzhiyun 			vgpu_vreg(vgpu, offset + 4 * idx) = 0;
1040*4882a593Smuzhiyun 		}
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 		/*
1043*4882a593Smuzhiyun 		 * Read reply format: ACK (1 byte) plus (len + 1) bytes of data.
1044*4882a593Smuzhiyun 		 */
1045*4882a593Smuzhiyun 		if ((len + 2) > AUX_BURST_SIZE) {
1046*4882a593Smuzhiyun 			gvt_vgpu_err("dp_aux_header: len %d is too large\n", len);
1047*4882a593Smuzhiyun 			return -EINVAL;
1048*4882a593Smuzhiyun 		}
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 		/* read from virtual DPCD to vreg */
1051*4882a593Smuzhiyun 		/* first 4 bytes: [ACK][addr][addr+1][addr+2] */
1052*4882a593Smuzhiyun 		if (dpcd && dpcd->data_valid) {
1053*4882a593Smuzhiyun 			for (i = 1; i <= (len + 1); i++) {
1054*4882a593Smuzhiyun 				int t;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 				t = dpcd->data[addr + i - 1];
1057*4882a593Smuzhiyun 				t <<= (24 - 8 * (i % 4));
1058*4882a593Smuzhiyun 				ret |= t;
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 				if ((i % 4 == 3) || (i == (len + 1))) {
1061*4882a593Smuzhiyun 					vgpu_vreg(vgpu, offset +
1062*4882a593Smuzhiyun 							(i / 4 + 1) * 4) = ret;
1063*4882a593Smuzhiyun 					ret = 0;
1064*4882a593Smuzhiyun 				}
1065*4882a593Smuzhiyun 			}
1066*4882a593Smuzhiyun 		}
1067*4882a593Smuzhiyun 		dp_aux_ch_ctl_trans_done(vgpu, data, offset, len + 2,
1068*4882a593Smuzhiyun 				dpcd && dpcd->data_valid);
1069*4882a593Smuzhiyun 		return 0;
1070*4882a593Smuzhiyun 	}
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	/* i2c transaction starts */
1073*4882a593Smuzhiyun 	intel_gvt_i2c_handle_aux_ch_write(vgpu, port_index, offset, p_data);
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	if (data & DP_AUX_CH_CTL_INTERRUPT)
1076*4882a593Smuzhiyun 		trigger_aux_channel_interrupt(vgpu, offset);
1077*4882a593Smuzhiyun 	return 0;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun 
mbctl_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1080*4882a593Smuzhiyun static int mbctl_write(struct intel_vgpu *vgpu, unsigned int offset,
1081*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun 	*(u32 *)p_data &= (~GEN6_MBCTL_ENABLE_BOOT_FETCH);
1084*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
1085*4882a593Smuzhiyun 	return 0;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun 
vga_control_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1088*4882a593Smuzhiyun static int vga_control_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1089*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
1090*4882a593Smuzhiyun {
1091*4882a593Smuzhiyun 	bool vga_disable;
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
1094*4882a593Smuzhiyun 	vga_disable = vgpu_vreg(vgpu, offset) & VGA_DISP_DISABLE;
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	gvt_dbg_core("vgpu%d: %s VGA mode\n", vgpu->id,
1097*4882a593Smuzhiyun 			vga_disable ? "Disable" : "Enable");
1098*4882a593Smuzhiyun 	return 0;
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun 
read_virtual_sbi_register(struct intel_vgpu * vgpu,unsigned int sbi_offset)1101*4882a593Smuzhiyun static u32 read_virtual_sbi_register(struct intel_vgpu *vgpu,
1102*4882a593Smuzhiyun 		unsigned int sbi_offset)
1103*4882a593Smuzhiyun {
1104*4882a593Smuzhiyun 	struct intel_vgpu_display *display = &vgpu->display;
1105*4882a593Smuzhiyun 	int num = display->sbi.number;
1106*4882a593Smuzhiyun 	int i;
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	for (i = 0; i < num; ++i)
1109*4882a593Smuzhiyun 		if (display->sbi.registers[i].offset == sbi_offset)
1110*4882a593Smuzhiyun 			break;
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	if (i == num)
1113*4882a593Smuzhiyun 		return 0;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	return display->sbi.registers[i].value;
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun 
write_virtual_sbi_register(struct intel_vgpu * vgpu,unsigned int offset,u32 value)1118*4882a593Smuzhiyun static void write_virtual_sbi_register(struct intel_vgpu *vgpu,
1119*4882a593Smuzhiyun 		unsigned int offset, u32 value)
1120*4882a593Smuzhiyun {
1121*4882a593Smuzhiyun 	struct intel_vgpu_display *display = &vgpu->display;
1122*4882a593Smuzhiyun 	int num = display->sbi.number;
1123*4882a593Smuzhiyun 	int i;
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	for (i = 0; i < num; ++i) {
1126*4882a593Smuzhiyun 		if (display->sbi.registers[i].offset == offset)
1127*4882a593Smuzhiyun 			break;
1128*4882a593Smuzhiyun 	}
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	if (i == num) {
1131*4882a593Smuzhiyun 		if (num == SBI_REG_MAX) {
1132*4882a593Smuzhiyun 			gvt_vgpu_err("SBI caching meets maximum limits\n");
1133*4882a593Smuzhiyun 			return;
1134*4882a593Smuzhiyun 		}
1135*4882a593Smuzhiyun 		display->sbi.number++;
1136*4882a593Smuzhiyun 	}
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	display->sbi.registers[i].offset = offset;
1139*4882a593Smuzhiyun 	display->sbi.registers[i].value = value;
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun 
sbi_data_mmio_read(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1142*4882a593Smuzhiyun static int sbi_data_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
1143*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
1144*4882a593Smuzhiyun {
1145*4882a593Smuzhiyun 	if (((vgpu_vreg_t(vgpu, SBI_CTL_STAT) & SBI_OPCODE_MASK) >>
1146*4882a593Smuzhiyun 				SBI_OPCODE_SHIFT) == SBI_CMD_CRRD) {
1147*4882a593Smuzhiyun 		unsigned int sbi_offset = (vgpu_vreg_t(vgpu, SBI_ADDR) &
1148*4882a593Smuzhiyun 				SBI_ADDR_OFFSET_MASK) >> SBI_ADDR_OFFSET_SHIFT;
1149*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) = read_virtual_sbi_register(vgpu,
1150*4882a593Smuzhiyun 				sbi_offset);
1151*4882a593Smuzhiyun 	}
1152*4882a593Smuzhiyun 	read_vreg(vgpu, offset, p_data, bytes);
1153*4882a593Smuzhiyun 	return 0;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun 
sbi_ctl_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1156*4882a593Smuzhiyun static int sbi_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1157*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun 	u32 data;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
1162*4882a593Smuzhiyun 	data = vgpu_vreg(vgpu, offset);
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 	data &= ~(SBI_STAT_MASK << SBI_STAT_SHIFT);
1165*4882a593Smuzhiyun 	data |= SBI_READY;
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	data &= ~(SBI_RESPONSE_MASK << SBI_RESPONSE_SHIFT);
1168*4882a593Smuzhiyun 	data |= SBI_RESPONSE_SUCCESS;
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	vgpu_vreg(vgpu, offset) = data;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	if (((vgpu_vreg_t(vgpu, SBI_CTL_STAT) & SBI_OPCODE_MASK) >>
1173*4882a593Smuzhiyun 				SBI_OPCODE_SHIFT) == SBI_CMD_CRWR) {
1174*4882a593Smuzhiyun 		unsigned int sbi_offset = (vgpu_vreg_t(vgpu, SBI_ADDR) &
1175*4882a593Smuzhiyun 				SBI_ADDR_OFFSET_MASK) >> SBI_ADDR_OFFSET_SHIFT;
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 		write_virtual_sbi_register(vgpu, sbi_offset,
1178*4882a593Smuzhiyun 					   vgpu_vreg_t(vgpu, SBI_DATA));
1179*4882a593Smuzhiyun 	}
1180*4882a593Smuzhiyun 	return 0;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun #define _vgtif_reg(x) \
1184*4882a593Smuzhiyun 	(VGT_PVINFO_PAGE + offsetof(struct vgt_if, x))
1185*4882a593Smuzhiyun 
pvinfo_mmio_read(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1186*4882a593Smuzhiyun static int pvinfo_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
1187*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
1188*4882a593Smuzhiyun {
1189*4882a593Smuzhiyun 	bool invalid_read = false;
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	read_vreg(vgpu, offset, p_data, bytes);
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	switch (offset) {
1194*4882a593Smuzhiyun 	case _vgtif_reg(magic) ... _vgtif_reg(vgt_id):
1195*4882a593Smuzhiyun 		if (offset + bytes > _vgtif_reg(vgt_id) + 4)
1196*4882a593Smuzhiyun 			invalid_read = true;
1197*4882a593Smuzhiyun 		break;
1198*4882a593Smuzhiyun 	case _vgtif_reg(avail_rs.mappable_gmadr.base) ...
1199*4882a593Smuzhiyun 		_vgtif_reg(avail_rs.fence_num):
1200*4882a593Smuzhiyun 		if (offset + bytes >
1201*4882a593Smuzhiyun 			_vgtif_reg(avail_rs.fence_num) + 4)
1202*4882a593Smuzhiyun 			invalid_read = true;
1203*4882a593Smuzhiyun 		break;
1204*4882a593Smuzhiyun 	case 0x78010:	/* vgt_caps */
1205*4882a593Smuzhiyun 	case 0x7881c:
1206*4882a593Smuzhiyun 		break;
1207*4882a593Smuzhiyun 	default:
1208*4882a593Smuzhiyun 		invalid_read = true;
1209*4882a593Smuzhiyun 		break;
1210*4882a593Smuzhiyun 	}
1211*4882a593Smuzhiyun 	if (invalid_read)
1212*4882a593Smuzhiyun 		gvt_vgpu_err("invalid pvinfo read: [%x:%x] = %x\n",
1213*4882a593Smuzhiyun 				offset, bytes, *(u32 *)p_data);
1214*4882a593Smuzhiyun 	vgpu->pv_notified = true;
1215*4882a593Smuzhiyun 	return 0;
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun 
handle_g2v_notification(struct intel_vgpu * vgpu,int notification)1218*4882a593Smuzhiyun static int handle_g2v_notification(struct intel_vgpu *vgpu, int notification)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun 	enum intel_gvt_gtt_type root_entry_type = GTT_TYPE_PPGTT_ROOT_L4_ENTRY;
1221*4882a593Smuzhiyun 	struct intel_vgpu_mm *mm;
1222*4882a593Smuzhiyun 	u64 *pdps;
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	pdps = (u64 *)&vgpu_vreg64_t(vgpu, vgtif_reg(pdp[0]));
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	switch (notification) {
1227*4882a593Smuzhiyun 	case VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE:
1228*4882a593Smuzhiyun 		root_entry_type = GTT_TYPE_PPGTT_ROOT_L3_ENTRY;
1229*4882a593Smuzhiyun 		fallthrough;
1230*4882a593Smuzhiyun 	case VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE:
1231*4882a593Smuzhiyun 		mm = intel_vgpu_get_ppgtt_mm(vgpu, root_entry_type, pdps);
1232*4882a593Smuzhiyun 		return PTR_ERR_OR_ZERO(mm);
1233*4882a593Smuzhiyun 	case VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY:
1234*4882a593Smuzhiyun 	case VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY:
1235*4882a593Smuzhiyun 		return intel_vgpu_put_ppgtt_mm(vgpu, pdps);
1236*4882a593Smuzhiyun 	case VGT_G2V_EXECLIST_CONTEXT_CREATE:
1237*4882a593Smuzhiyun 	case VGT_G2V_EXECLIST_CONTEXT_DESTROY:
1238*4882a593Smuzhiyun 	case 1:	/* Remove this in guest driver. */
1239*4882a593Smuzhiyun 		break;
1240*4882a593Smuzhiyun 	default:
1241*4882a593Smuzhiyun 		gvt_vgpu_err("Invalid PV notification %d\n", notification);
1242*4882a593Smuzhiyun 	}
1243*4882a593Smuzhiyun 	return 0;
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun 
send_display_ready_uevent(struct intel_vgpu * vgpu,int ready)1246*4882a593Smuzhiyun static int send_display_ready_uevent(struct intel_vgpu *vgpu, int ready)
1247*4882a593Smuzhiyun {
1248*4882a593Smuzhiyun 	struct kobject *kobj = &vgpu->gvt->gt->i915->drm.primary->kdev->kobj;
1249*4882a593Smuzhiyun 	char *env[3] = {NULL, NULL, NULL};
1250*4882a593Smuzhiyun 	char vmid_str[20];
1251*4882a593Smuzhiyun 	char display_ready_str[20];
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	snprintf(display_ready_str, 20, "GVT_DISPLAY_READY=%d", ready);
1254*4882a593Smuzhiyun 	env[0] = display_ready_str;
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	snprintf(vmid_str, 20, "VMID=%d", vgpu->id);
1257*4882a593Smuzhiyun 	env[1] = vmid_str;
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	return kobject_uevent_env(kobj, KOBJ_ADD, env);
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun 
pvinfo_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1262*4882a593Smuzhiyun static int pvinfo_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1263*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
1264*4882a593Smuzhiyun {
1265*4882a593Smuzhiyun 	u32 data = *(u32 *)p_data;
1266*4882a593Smuzhiyun 	bool invalid_write = false;
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	switch (offset) {
1269*4882a593Smuzhiyun 	case _vgtif_reg(display_ready):
1270*4882a593Smuzhiyun 		send_display_ready_uevent(vgpu, data ? 1 : 0);
1271*4882a593Smuzhiyun 		break;
1272*4882a593Smuzhiyun 	case _vgtif_reg(g2v_notify):
1273*4882a593Smuzhiyun 		handle_g2v_notification(vgpu, data);
1274*4882a593Smuzhiyun 		break;
1275*4882a593Smuzhiyun 	/* add xhot and yhot to handled list to avoid error log */
1276*4882a593Smuzhiyun 	case _vgtif_reg(cursor_x_hot):
1277*4882a593Smuzhiyun 	case _vgtif_reg(cursor_y_hot):
1278*4882a593Smuzhiyun 	case _vgtif_reg(pdp[0].lo):
1279*4882a593Smuzhiyun 	case _vgtif_reg(pdp[0].hi):
1280*4882a593Smuzhiyun 	case _vgtif_reg(pdp[1].lo):
1281*4882a593Smuzhiyun 	case _vgtif_reg(pdp[1].hi):
1282*4882a593Smuzhiyun 	case _vgtif_reg(pdp[2].lo):
1283*4882a593Smuzhiyun 	case _vgtif_reg(pdp[2].hi):
1284*4882a593Smuzhiyun 	case _vgtif_reg(pdp[3].lo):
1285*4882a593Smuzhiyun 	case _vgtif_reg(pdp[3].hi):
1286*4882a593Smuzhiyun 	case _vgtif_reg(execlist_context_descriptor_lo):
1287*4882a593Smuzhiyun 	case _vgtif_reg(execlist_context_descriptor_hi):
1288*4882a593Smuzhiyun 		break;
1289*4882a593Smuzhiyun 	case _vgtif_reg(rsv5[0])..._vgtif_reg(rsv5[3]):
1290*4882a593Smuzhiyun 		invalid_write = true;
1291*4882a593Smuzhiyun 		enter_failsafe_mode(vgpu, GVT_FAILSAFE_INSUFFICIENT_RESOURCE);
1292*4882a593Smuzhiyun 		break;
1293*4882a593Smuzhiyun 	default:
1294*4882a593Smuzhiyun 		invalid_write = true;
1295*4882a593Smuzhiyun 		gvt_vgpu_err("invalid pvinfo write offset %x bytes %x data %x\n",
1296*4882a593Smuzhiyun 				offset, bytes, data);
1297*4882a593Smuzhiyun 		break;
1298*4882a593Smuzhiyun 	}
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	if (!invalid_write)
1301*4882a593Smuzhiyun 		write_vreg(vgpu, offset, p_data, bytes);
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	return 0;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun 
pf_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1306*4882a593Smuzhiyun static int pf_write(struct intel_vgpu *vgpu,
1307*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
1308*4882a593Smuzhiyun {
1309*4882a593Smuzhiyun 	struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
1310*4882a593Smuzhiyun 	u32 val = *(u32 *)p_data;
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	if ((offset == _PS_1A_CTRL || offset == _PS_2A_CTRL ||
1313*4882a593Smuzhiyun 	   offset == _PS_1B_CTRL || offset == _PS_2B_CTRL ||
1314*4882a593Smuzhiyun 	   offset == _PS_1C_CTRL) && (val & PS_PLANE_SEL_MASK) != 0) {
1315*4882a593Smuzhiyun 		drm_WARN_ONCE(&i915->drm, true,
1316*4882a593Smuzhiyun 			      "VM(%d): guest is trying to scaling a plane\n",
1317*4882a593Smuzhiyun 			      vgpu->id);
1318*4882a593Smuzhiyun 		return 0;
1319*4882a593Smuzhiyun 	}
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	return intel_vgpu_default_mmio_write(vgpu, offset, p_data, bytes);
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun 
power_well_ctl_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1324*4882a593Smuzhiyun static int power_well_ctl_mmio_write(struct intel_vgpu *vgpu,
1325*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
1326*4882a593Smuzhiyun {
1327*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	if (vgpu_vreg(vgpu, offset) &
1330*4882a593Smuzhiyun 	    HSW_PWR_WELL_CTL_REQ(HSW_PW_CTL_IDX_GLOBAL))
1331*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) |=
1332*4882a593Smuzhiyun 			HSW_PWR_WELL_CTL_STATE(HSW_PW_CTL_IDX_GLOBAL);
1333*4882a593Smuzhiyun 	else
1334*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) &=
1335*4882a593Smuzhiyun 			~HSW_PWR_WELL_CTL_STATE(HSW_PW_CTL_IDX_GLOBAL);
1336*4882a593Smuzhiyun 	return 0;
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun 
gen9_dbuf_ctl_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1339*4882a593Smuzhiyun static int gen9_dbuf_ctl_mmio_write(struct intel_vgpu *vgpu,
1340*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
1341*4882a593Smuzhiyun {
1342*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	if (vgpu_vreg(vgpu, offset) & DBUF_POWER_REQUEST)
1345*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) |= DBUF_POWER_STATE;
1346*4882a593Smuzhiyun 	else
1347*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) &= ~DBUF_POWER_STATE;
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	return 0;
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun 
fpga_dbg_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1352*4882a593Smuzhiyun static int fpga_dbg_mmio_write(struct intel_vgpu *vgpu,
1353*4882a593Smuzhiyun 	unsigned int offset, void *p_data, unsigned int bytes)
1354*4882a593Smuzhiyun {
1355*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	if (vgpu_vreg(vgpu, offset) & FPGA_DBG_RM_NOCLAIM)
1358*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) &= ~FPGA_DBG_RM_NOCLAIM;
1359*4882a593Smuzhiyun 	return 0;
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun 
dma_ctrl_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1362*4882a593Smuzhiyun static int dma_ctrl_write(struct intel_vgpu *vgpu, unsigned int offset,
1363*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
1364*4882a593Smuzhiyun {
1365*4882a593Smuzhiyun 	struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
1366*4882a593Smuzhiyun 	u32 mode;
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
1369*4882a593Smuzhiyun 	mode = vgpu_vreg(vgpu, offset);
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	if (GFX_MODE_BIT_SET_IN_MASK(mode, START_DMA)) {
1372*4882a593Smuzhiyun 		drm_WARN_ONCE(&i915->drm, 1,
1373*4882a593Smuzhiyun 				"VM(%d): iGVT-g doesn't support GuC\n",
1374*4882a593Smuzhiyun 				vgpu->id);
1375*4882a593Smuzhiyun 		return 0;
1376*4882a593Smuzhiyun 	}
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	return 0;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun 
gen9_trtte_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1381*4882a593Smuzhiyun static int gen9_trtte_write(struct intel_vgpu *vgpu, unsigned int offset,
1382*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
1383*4882a593Smuzhiyun {
1384*4882a593Smuzhiyun 	struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
1385*4882a593Smuzhiyun 	u32 trtte = *(u32 *)p_data;
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	if ((trtte & 1) && (trtte & (1 << 1)) == 0) {
1388*4882a593Smuzhiyun 		drm_WARN(&i915->drm, 1,
1389*4882a593Smuzhiyun 				"VM(%d): Use physical address for TRTT!\n",
1390*4882a593Smuzhiyun 				vgpu->id);
1391*4882a593Smuzhiyun 		return -EINVAL;
1392*4882a593Smuzhiyun 	}
1393*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	return 0;
1396*4882a593Smuzhiyun }
1397*4882a593Smuzhiyun 
gen9_trtt_chicken_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1398*4882a593Smuzhiyun static int gen9_trtt_chicken_write(struct intel_vgpu *vgpu, unsigned int offset,
1399*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
1400*4882a593Smuzhiyun {
1401*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
1402*4882a593Smuzhiyun 	return 0;
1403*4882a593Smuzhiyun }
1404*4882a593Smuzhiyun 
dpll_status_read(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1405*4882a593Smuzhiyun static int dpll_status_read(struct intel_vgpu *vgpu, unsigned int offset,
1406*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
1407*4882a593Smuzhiyun {
1408*4882a593Smuzhiyun 	u32 v = 0;
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	if (vgpu_vreg(vgpu, 0x46010) & (1 << 31))
1411*4882a593Smuzhiyun 		v |= (1 << 0);
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	if (vgpu_vreg(vgpu, 0x46014) & (1 << 31))
1414*4882a593Smuzhiyun 		v |= (1 << 8);
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	if (vgpu_vreg(vgpu, 0x46040) & (1 << 31))
1417*4882a593Smuzhiyun 		v |= (1 << 16);
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	if (vgpu_vreg(vgpu, 0x46060) & (1 << 31))
1420*4882a593Smuzhiyun 		v |= (1 << 24);
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	vgpu_vreg(vgpu, offset) = v;
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun 
mailbox_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1427*4882a593Smuzhiyun static int mailbox_write(struct intel_vgpu *vgpu, unsigned int offset,
1428*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
1429*4882a593Smuzhiyun {
1430*4882a593Smuzhiyun 	u32 value = *(u32 *)p_data;
1431*4882a593Smuzhiyun 	u32 cmd = value & 0xff;
1432*4882a593Smuzhiyun 	u32 *data0 = &vgpu_vreg_t(vgpu, GEN6_PCODE_DATA);
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	switch (cmd) {
1435*4882a593Smuzhiyun 	case GEN9_PCODE_READ_MEM_LATENCY:
1436*4882a593Smuzhiyun 		if (IS_SKYLAKE(vgpu->gvt->gt->i915) ||
1437*4882a593Smuzhiyun 		    IS_KABYLAKE(vgpu->gvt->gt->i915) ||
1438*4882a593Smuzhiyun 		    IS_COFFEELAKE(vgpu->gvt->gt->i915) ||
1439*4882a593Smuzhiyun 		    IS_COMETLAKE(vgpu->gvt->gt->i915)) {
1440*4882a593Smuzhiyun 			/**
1441*4882a593Smuzhiyun 			 * "Read memory latency" command on gen9.
1442*4882a593Smuzhiyun 			 * Below memory latency values are read
1443*4882a593Smuzhiyun 			 * from skylake platform.
1444*4882a593Smuzhiyun 			 */
1445*4882a593Smuzhiyun 			if (!*data0)
1446*4882a593Smuzhiyun 				*data0 = 0x1e1a1100;
1447*4882a593Smuzhiyun 			else
1448*4882a593Smuzhiyun 				*data0 = 0x61514b3d;
1449*4882a593Smuzhiyun 		} else if (IS_BROXTON(vgpu->gvt->gt->i915)) {
1450*4882a593Smuzhiyun 			/**
1451*4882a593Smuzhiyun 			 * "Read memory latency" command on gen9.
1452*4882a593Smuzhiyun 			 * Below memory latency values are read
1453*4882a593Smuzhiyun 			 * from Broxton MRB.
1454*4882a593Smuzhiyun 			 */
1455*4882a593Smuzhiyun 			if (!*data0)
1456*4882a593Smuzhiyun 				*data0 = 0x16080707;
1457*4882a593Smuzhiyun 			else
1458*4882a593Smuzhiyun 				*data0 = 0x16161616;
1459*4882a593Smuzhiyun 		}
1460*4882a593Smuzhiyun 		break;
1461*4882a593Smuzhiyun 	case SKL_PCODE_CDCLK_CONTROL:
1462*4882a593Smuzhiyun 		if (IS_SKYLAKE(vgpu->gvt->gt->i915) ||
1463*4882a593Smuzhiyun 		    IS_KABYLAKE(vgpu->gvt->gt->i915) ||
1464*4882a593Smuzhiyun 		    IS_COFFEELAKE(vgpu->gvt->gt->i915) ||
1465*4882a593Smuzhiyun 		    IS_COMETLAKE(vgpu->gvt->gt->i915))
1466*4882a593Smuzhiyun 			*data0 = SKL_CDCLK_READY_FOR_CHANGE;
1467*4882a593Smuzhiyun 		break;
1468*4882a593Smuzhiyun 	case GEN6_PCODE_READ_RC6VIDS:
1469*4882a593Smuzhiyun 		*data0 |= 0x1;
1470*4882a593Smuzhiyun 		break;
1471*4882a593Smuzhiyun 	}
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	gvt_dbg_core("VM(%d) write %x to mailbox, return data0 %x\n",
1474*4882a593Smuzhiyun 		     vgpu->id, value, *data0);
1475*4882a593Smuzhiyun 	/**
1476*4882a593Smuzhiyun 	 * PCODE_READY clear means ready for pcode read/write,
1477*4882a593Smuzhiyun 	 * PCODE_ERROR_MASK clear means no error happened. In GVT-g we
1478*4882a593Smuzhiyun 	 * always emulate as pcode read/write success and ready for access
1479*4882a593Smuzhiyun 	 * anytime, since we don't touch real physical registers here.
1480*4882a593Smuzhiyun 	 */
1481*4882a593Smuzhiyun 	value &= ~(GEN6_PCODE_READY | GEN6_PCODE_ERROR_MASK);
1482*4882a593Smuzhiyun 	return intel_vgpu_default_mmio_write(vgpu, offset, &value, bytes);
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun 
hws_pga_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1485*4882a593Smuzhiyun static int hws_pga_write(struct intel_vgpu *vgpu, unsigned int offset,
1486*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
1487*4882a593Smuzhiyun {
1488*4882a593Smuzhiyun 	u32 value = *(u32 *)p_data;
1489*4882a593Smuzhiyun 	const struct intel_engine_cs *engine =
1490*4882a593Smuzhiyun 		intel_gvt_render_mmio_to_engine(vgpu->gvt, offset);
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	if (value != 0 &&
1493*4882a593Smuzhiyun 	    !intel_gvt_ggtt_validate_range(vgpu, value, I915_GTT_PAGE_SIZE)) {
1494*4882a593Smuzhiyun 		gvt_vgpu_err("write invalid HWSP address, reg:0x%x, value:0x%x\n",
1495*4882a593Smuzhiyun 			      offset, value);
1496*4882a593Smuzhiyun 		return -EINVAL;
1497*4882a593Smuzhiyun 	}
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 	/*
1500*4882a593Smuzhiyun 	 * Need to emulate all the HWSP register write to ensure host can
1501*4882a593Smuzhiyun 	 * update the VM CSB status correctly. Here listed registers can
1502*4882a593Smuzhiyun 	 * support BDW, SKL or other platforms with same HWSP registers.
1503*4882a593Smuzhiyun 	 */
1504*4882a593Smuzhiyun 	if (unlikely(!engine)) {
1505*4882a593Smuzhiyun 		gvt_vgpu_err("access unknown hardware status page register:0x%x\n",
1506*4882a593Smuzhiyun 			     offset);
1507*4882a593Smuzhiyun 		return -EINVAL;
1508*4882a593Smuzhiyun 	}
1509*4882a593Smuzhiyun 	vgpu->hws_pga[engine->id] = value;
1510*4882a593Smuzhiyun 	gvt_dbg_mmio("VM(%d) write: 0x%x to HWSP: 0x%x\n",
1511*4882a593Smuzhiyun 		     vgpu->id, value, offset);
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 	return intel_vgpu_default_mmio_write(vgpu, offset, &value, bytes);
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun 
skl_power_well_ctl_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1516*4882a593Smuzhiyun static int skl_power_well_ctl_write(struct intel_vgpu *vgpu,
1517*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
1518*4882a593Smuzhiyun {
1519*4882a593Smuzhiyun 	u32 v = *(u32 *)p_data;
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	if (IS_BROXTON(vgpu->gvt->gt->i915))
1522*4882a593Smuzhiyun 		v &= (1 << 31) | (1 << 29);
1523*4882a593Smuzhiyun 	else
1524*4882a593Smuzhiyun 		v &= (1 << 31) | (1 << 29) | (1 << 9) |
1525*4882a593Smuzhiyun 			(1 << 7) | (1 << 5) | (1 << 3) | (1 << 1);
1526*4882a593Smuzhiyun 	v |= (v >> 1);
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 	return intel_vgpu_default_mmio_write(vgpu, offset, &v, bytes);
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun 
skl_lcpll_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1531*4882a593Smuzhiyun static int skl_lcpll_write(struct intel_vgpu *vgpu, unsigned int offset,
1532*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
1533*4882a593Smuzhiyun {
1534*4882a593Smuzhiyun 	u32 v = *(u32 *)p_data;
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	/* other bits are MBZ. */
1537*4882a593Smuzhiyun 	v &= (1 << 31) | (1 << 30);
1538*4882a593Smuzhiyun 	v & (1 << 31) ? (v |= (1 << 30)) : (v &= ~(1 << 30));
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	vgpu_vreg(vgpu, offset) = v;
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 	return 0;
1543*4882a593Smuzhiyun }
1544*4882a593Smuzhiyun 
bxt_de_pll_enable_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1545*4882a593Smuzhiyun static int bxt_de_pll_enable_write(struct intel_vgpu *vgpu,
1546*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
1547*4882a593Smuzhiyun {
1548*4882a593Smuzhiyun 	u32 v = *(u32 *)p_data;
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	if (v & BXT_DE_PLL_PLL_ENABLE)
1551*4882a593Smuzhiyun 		v |= BXT_DE_PLL_LOCK;
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun 	vgpu_vreg(vgpu, offset) = v;
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun 	return 0;
1556*4882a593Smuzhiyun }
1557*4882a593Smuzhiyun 
bxt_port_pll_enable_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1558*4882a593Smuzhiyun static int bxt_port_pll_enable_write(struct intel_vgpu *vgpu,
1559*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
1560*4882a593Smuzhiyun {
1561*4882a593Smuzhiyun 	u32 v = *(u32 *)p_data;
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 	if (v & PORT_PLL_ENABLE)
1564*4882a593Smuzhiyun 		v |= PORT_PLL_LOCK;
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun 	vgpu_vreg(vgpu, offset) = v;
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 	return 0;
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun 
bxt_phy_ctl_family_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1571*4882a593Smuzhiyun static int bxt_phy_ctl_family_write(struct intel_vgpu *vgpu,
1572*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
1573*4882a593Smuzhiyun {
1574*4882a593Smuzhiyun 	u32 v = *(u32 *)p_data;
1575*4882a593Smuzhiyun 	u32 data = v & COMMON_RESET_DIS ? BXT_PHY_LANE_ENABLED : 0;
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	switch (offset) {
1578*4882a593Smuzhiyun 	case _PHY_CTL_FAMILY_EDP:
1579*4882a593Smuzhiyun 		vgpu_vreg(vgpu, _BXT_PHY_CTL_DDI_A) = data;
1580*4882a593Smuzhiyun 		break;
1581*4882a593Smuzhiyun 	case _PHY_CTL_FAMILY_DDI:
1582*4882a593Smuzhiyun 		vgpu_vreg(vgpu, _BXT_PHY_CTL_DDI_B) = data;
1583*4882a593Smuzhiyun 		vgpu_vreg(vgpu, _BXT_PHY_CTL_DDI_C) = data;
1584*4882a593Smuzhiyun 		break;
1585*4882a593Smuzhiyun 	}
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	vgpu_vreg(vgpu, offset) = v;
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 	return 0;
1590*4882a593Smuzhiyun }
1591*4882a593Smuzhiyun 
bxt_port_tx_dw3_read(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1592*4882a593Smuzhiyun static int bxt_port_tx_dw3_read(struct intel_vgpu *vgpu,
1593*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
1594*4882a593Smuzhiyun {
1595*4882a593Smuzhiyun 	u32 v = vgpu_vreg(vgpu, offset);
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun 	v &= ~UNIQUE_TRANGE_EN_METHOD;
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 	vgpu_vreg(vgpu, offset) = v;
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun 	return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
1602*4882a593Smuzhiyun }
1603*4882a593Smuzhiyun 
bxt_pcs_dw12_grp_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1604*4882a593Smuzhiyun static int bxt_pcs_dw12_grp_write(struct intel_vgpu *vgpu,
1605*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
1606*4882a593Smuzhiyun {
1607*4882a593Smuzhiyun 	u32 v = *(u32 *)p_data;
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 	if (offset == _PORT_PCS_DW12_GRP_A || offset == _PORT_PCS_DW12_GRP_B) {
1610*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset - 0x600) = v;
1611*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset - 0x800) = v;
1612*4882a593Smuzhiyun 	} else {
1613*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset - 0x400) = v;
1614*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset - 0x600) = v;
1615*4882a593Smuzhiyun 	}
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	vgpu_vreg(vgpu, offset) = v;
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun 	return 0;
1620*4882a593Smuzhiyun }
1621*4882a593Smuzhiyun 
bxt_gt_disp_pwron_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1622*4882a593Smuzhiyun static int bxt_gt_disp_pwron_write(struct intel_vgpu *vgpu,
1623*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
1624*4882a593Smuzhiyun {
1625*4882a593Smuzhiyun 	u32 v = *(u32 *)p_data;
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun 	if (v & BIT(0)) {
1628*4882a593Smuzhiyun 		vgpu_vreg_t(vgpu, BXT_PORT_CL1CM_DW0(DPIO_PHY0)) &=
1629*4882a593Smuzhiyun 			~PHY_RESERVED;
1630*4882a593Smuzhiyun 		vgpu_vreg_t(vgpu, BXT_PORT_CL1CM_DW0(DPIO_PHY0)) |=
1631*4882a593Smuzhiyun 			PHY_POWER_GOOD;
1632*4882a593Smuzhiyun 	}
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	if (v & BIT(1)) {
1635*4882a593Smuzhiyun 		vgpu_vreg_t(vgpu, BXT_PORT_CL1CM_DW0(DPIO_PHY1)) &=
1636*4882a593Smuzhiyun 			~PHY_RESERVED;
1637*4882a593Smuzhiyun 		vgpu_vreg_t(vgpu, BXT_PORT_CL1CM_DW0(DPIO_PHY1)) |=
1638*4882a593Smuzhiyun 			PHY_POWER_GOOD;
1639*4882a593Smuzhiyun 	}
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 	vgpu_vreg(vgpu, offset) = v;
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 	return 0;
1645*4882a593Smuzhiyun }
1646*4882a593Smuzhiyun 
edp_psr_imr_iir_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1647*4882a593Smuzhiyun static int edp_psr_imr_iir_write(struct intel_vgpu *vgpu,
1648*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
1649*4882a593Smuzhiyun {
1650*4882a593Smuzhiyun 	vgpu_vreg(vgpu, offset) = 0;
1651*4882a593Smuzhiyun 	return 0;
1652*4882a593Smuzhiyun }
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun /**
1655*4882a593Smuzhiyun  * FixMe:
1656*4882a593Smuzhiyun  * If guest fills non-priv batch buffer on ApolloLake/Broxton as Mesa i965 did:
1657*4882a593Smuzhiyun  * 717e7539124d (i965: Use a WC map and memcpy for the batch instead of pwrite.)
1658*4882a593Smuzhiyun  * Due to the missing flush of bb filled by VM vCPU, host GPU hangs on executing
1659*4882a593Smuzhiyun  * these MI_BATCH_BUFFER.
1660*4882a593Smuzhiyun  * Temporarily workaround this by setting SNOOP bit for PAT3 used by PPGTT
1661*4882a593Smuzhiyun  * PML4 PTE: PAT(0) PCD(1) PWT(1).
1662*4882a593Smuzhiyun  * The performance is still expected to be low, will need further improvement.
1663*4882a593Smuzhiyun  */
bxt_ppat_low_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1664*4882a593Smuzhiyun static int bxt_ppat_low_write(struct intel_vgpu *vgpu, unsigned int offset,
1665*4882a593Smuzhiyun 			      void *p_data, unsigned int bytes)
1666*4882a593Smuzhiyun {
1667*4882a593Smuzhiyun 	u64 pat =
1668*4882a593Smuzhiyun 		GEN8_PPAT(0, CHV_PPAT_SNOOP) |
1669*4882a593Smuzhiyun 		GEN8_PPAT(1, 0) |
1670*4882a593Smuzhiyun 		GEN8_PPAT(2, 0) |
1671*4882a593Smuzhiyun 		GEN8_PPAT(3, CHV_PPAT_SNOOP) |
1672*4882a593Smuzhiyun 		GEN8_PPAT(4, CHV_PPAT_SNOOP) |
1673*4882a593Smuzhiyun 		GEN8_PPAT(5, CHV_PPAT_SNOOP) |
1674*4882a593Smuzhiyun 		GEN8_PPAT(6, CHV_PPAT_SNOOP) |
1675*4882a593Smuzhiyun 		GEN8_PPAT(7, CHV_PPAT_SNOOP);
1676*4882a593Smuzhiyun 
1677*4882a593Smuzhiyun 	vgpu_vreg(vgpu, offset) = lower_32_bits(pat);
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	return 0;
1680*4882a593Smuzhiyun }
1681*4882a593Smuzhiyun 
guc_status_read(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1682*4882a593Smuzhiyun static int guc_status_read(struct intel_vgpu *vgpu,
1683*4882a593Smuzhiyun 			   unsigned int offset, void *p_data,
1684*4882a593Smuzhiyun 			   unsigned int bytes)
1685*4882a593Smuzhiyun {
1686*4882a593Smuzhiyun 	/* keep MIA_IN_RESET before clearing */
1687*4882a593Smuzhiyun 	read_vreg(vgpu, offset, p_data, bytes);
1688*4882a593Smuzhiyun 	vgpu_vreg(vgpu, offset) &= ~GS_MIA_IN_RESET;
1689*4882a593Smuzhiyun 	return 0;
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun 
mmio_read_from_hw(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1692*4882a593Smuzhiyun static int mmio_read_from_hw(struct intel_vgpu *vgpu,
1693*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
1694*4882a593Smuzhiyun {
1695*4882a593Smuzhiyun 	struct intel_gvt *gvt = vgpu->gvt;
1696*4882a593Smuzhiyun 	const struct intel_engine_cs *engine =
1697*4882a593Smuzhiyun 		intel_gvt_render_mmio_to_engine(gvt, offset);
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 	/**
1700*4882a593Smuzhiyun 	 * Read HW reg in following case
1701*4882a593Smuzhiyun 	 * a. the offset isn't a ring mmio
1702*4882a593Smuzhiyun 	 * b. the offset's ring is running on hw.
1703*4882a593Smuzhiyun 	 * c. the offset is ring time stamp mmio
1704*4882a593Smuzhiyun 	 */
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun 	if (!engine ||
1707*4882a593Smuzhiyun 	    vgpu == gvt->scheduler.engine_owner[engine->id] ||
1708*4882a593Smuzhiyun 	    offset == i915_mmio_reg_offset(RING_TIMESTAMP(engine->mmio_base)) ||
1709*4882a593Smuzhiyun 	    offset == i915_mmio_reg_offset(RING_TIMESTAMP_UDW(engine->mmio_base))) {
1710*4882a593Smuzhiyun 		mmio_hw_access_pre(gvt->gt);
1711*4882a593Smuzhiyun 		vgpu_vreg(vgpu, offset) =
1712*4882a593Smuzhiyun 			intel_uncore_read(gvt->gt->uncore, _MMIO(offset));
1713*4882a593Smuzhiyun 		mmio_hw_access_post(gvt->gt);
1714*4882a593Smuzhiyun 	}
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun 	return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
1717*4882a593Smuzhiyun }
1718*4882a593Smuzhiyun 
elsp_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1719*4882a593Smuzhiyun static int elsp_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1720*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
1721*4882a593Smuzhiyun {
1722*4882a593Smuzhiyun 	struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
1723*4882a593Smuzhiyun 	const struct intel_engine_cs *engine = intel_gvt_render_mmio_to_engine(vgpu->gvt, offset);
1724*4882a593Smuzhiyun 	struct intel_vgpu_execlist *execlist;
1725*4882a593Smuzhiyun 	u32 data = *(u32 *)p_data;
1726*4882a593Smuzhiyun 	int ret = 0;
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 	if (drm_WARN_ON(&i915->drm, !engine))
1729*4882a593Smuzhiyun 		return -EINVAL;
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun 	/*
1732*4882a593Smuzhiyun 	 * Due to d3_entered is used to indicate skipping PPGTT invalidation on
1733*4882a593Smuzhiyun 	 * vGPU reset, it's set on D0->D3 on PCI config write, and cleared after
1734*4882a593Smuzhiyun 	 * vGPU reset if in resuming.
1735*4882a593Smuzhiyun 	 * In S0ix exit, the device power state also transite from D3 to D0 as
1736*4882a593Smuzhiyun 	 * S3 resume, but no vGPU reset (triggered by QEMU devic model). After
1737*4882a593Smuzhiyun 	 * S0ix exit, all engines continue to work. However the d3_entered
1738*4882a593Smuzhiyun 	 * remains set which will break next vGPU reset logic (miss the expected
1739*4882a593Smuzhiyun 	 * PPGTT invalidation).
1740*4882a593Smuzhiyun 	 * Engines can only work in D0. Thus the 1st elsp write gives GVT a
1741*4882a593Smuzhiyun 	 * chance to clear d3_entered.
1742*4882a593Smuzhiyun 	 */
1743*4882a593Smuzhiyun 	if (vgpu->d3_entered)
1744*4882a593Smuzhiyun 		vgpu->d3_entered = false;
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun 	execlist = &vgpu->submission.execlist[engine->id];
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun 	execlist->elsp_dwords.data[3 - execlist->elsp_dwords.index] = data;
1749*4882a593Smuzhiyun 	if (execlist->elsp_dwords.index == 3) {
1750*4882a593Smuzhiyun 		ret = intel_vgpu_submit_execlist(vgpu, engine);
1751*4882a593Smuzhiyun 		if(ret)
1752*4882a593Smuzhiyun 			gvt_vgpu_err("fail submit workload on ring %s\n",
1753*4882a593Smuzhiyun 				     engine->name);
1754*4882a593Smuzhiyun 	}
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 	++execlist->elsp_dwords.index;
1757*4882a593Smuzhiyun 	execlist->elsp_dwords.index &= 0x3;
1758*4882a593Smuzhiyun 	return ret;
1759*4882a593Smuzhiyun }
1760*4882a593Smuzhiyun 
ring_mode_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1761*4882a593Smuzhiyun static int ring_mode_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1762*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
1763*4882a593Smuzhiyun {
1764*4882a593Smuzhiyun 	u32 data = *(u32 *)p_data;
1765*4882a593Smuzhiyun 	const struct intel_engine_cs *engine =
1766*4882a593Smuzhiyun 		intel_gvt_render_mmio_to_engine(vgpu->gvt, offset);
1767*4882a593Smuzhiyun 	bool enable_execlist;
1768*4882a593Smuzhiyun 	int ret;
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun 	(*(u32 *)p_data) &= ~_MASKED_BIT_ENABLE(1);
1771*4882a593Smuzhiyun 	if (IS_COFFEELAKE(vgpu->gvt->gt->i915) ||
1772*4882a593Smuzhiyun 	    IS_COMETLAKE(vgpu->gvt->gt->i915))
1773*4882a593Smuzhiyun 		(*(u32 *)p_data) &= ~_MASKED_BIT_ENABLE(2);
1774*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 	if (IS_MASKED_BITS_ENABLED(data, 1)) {
1777*4882a593Smuzhiyun 		enter_failsafe_mode(vgpu, GVT_FAILSAFE_UNSUPPORTED_GUEST);
1778*4882a593Smuzhiyun 		return 0;
1779*4882a593Smuzhiyun 	}
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 	if ((IS_COFFEELAKE(vgpu->gvt->gt->i915) ||
1782*4882a593Smuzhiyun 	     IS_COMETLAKE(vgpu->gvt->gt->i915)) &&
1783*4882a593Smuzhiyun 	    IS_MASKED_BITS_ENABLED(data, 2)) {
1784*4882a593Smuzhiyun 		enter_failsafe_mode(vgpu, GVT_FAILSAFE_UNSUPPORTED_GUEST);
1785*4882a593Smuzhiyun 		return 0;
1786*4882a593Smuzhiyun 	}
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	/* when PPGTT mode enabled, we will check if guest has called
1789*4882a593Smuzhiyun 	 * pvinfo, if not, we will treat this guest as non-gvtg-aware
1790*4882a593Smuzhiyun 	 * guest, and stop emulating its cfg space, mmio, gtt, etc.
1791*4882a593Smuzhiyun 	 */
1792*4882a593Smuzhiyun 	if ((IS_MASKED_BITS_ENABLED(data, GFX_PPGTT_ENABLE) ||
1793*4882a593Smuzhiyun 	    IS_MASKED_BITS_ENABLED(data, GFX_RUN_LIST_ENABLE)) &&
1794*4882a593Smuzhiyun 	    !vgpu->pv_notified) {
1795*4882a593Smuzhiyun 		enter_failsafe_mode(vgpu, GVT_FAILSAFE_UNSUPPORTED_GUEST);
1796*4882a593Smuzhiyun 		return 0;
1797*4882a593Smuzhiyun 	}
1798*4882a593Smuzhiyun 	if (IS_MASKED_BITS_ENABLED(data, GFX_RUN_LIST_ENABLE) ||
1799*4882a593Smuzhiyun 	    IS_MASKED_BITS_DISABLED(data, GFX_RUN_LIST_ENABLE)) {
1800*4882a593Smuzhiyun 		enable_execlist = !!(data & GFX_RUN_LIST_ENABLE);
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 		gvt_dbg_core("EXECLIST %s on ring %s\n",
1803*4882a593Smuzhiyun 			     (enable_execlist ? "enabling" : "disabling"),
1804*4882a593Smuzhiyun 			     engine->name);
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 		if (!enable_execlist)
1807*4882a593Smuzhiyun 			return 0;
1808*4882a593Smuzhiyun 
1809*4882a593Smuzhiyun 		ret = intel_vgpu_select_submission_ops(vgpu,
1810*4882a593Smuzhiyun 						       engine->mask,
1811*4882a593Smuzhiyun 						       INTEL_VGPU_EXECLIST_SUBMISSION);
1812*4882a593Smuzhiyun 		if (ret)
1813*4882a593Smuzhiyun 			return ret;
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun 		intel_vgpu_start_schedule(vgpu);
1816*4882a593Smuzhiyun 	}
1817*4882a593Smuzhiyun 	return 0;
1818*4882a593Smuzhiyun }
1819*4882a593Smuzhiyun 
gvt_reg_tlb_control_handler(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1820*4882a593Smuzhiyun static int gvt_reg_tlb_control_handler(struct intel_vgpu *vgpu,
1821*4882a593Smuzhiyun 		unsigned int offset, void *p_data, unsigned int bytes)
1822*4882a593Smuzhiyun {
1823*4882a593Smuzhiyun 	unsigned int id = 0;
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
1826*4882a593Smuzhiyun 	vgpu_vreg(vgpu, offset) = 0;
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun 	switch (offset) {
1829*4882a593Smuzhiyun 	case 0x4260:
1830*4882a593Smuzhiyun 		id = RCS0;
1831*4882a593Smuzhiyun 		break;
1832*4882a593Smuzhiyun 	case 0x4264:
1833*4882a593Smuzhiyun 		id = VCS0;
1834*4882a593Smuzhiyun 		break;
1835*4882a593Smuzhiyun 	case 0x4268:
1836*4882a593Smuzhiyun 		id = VCS1;
1837*4882a593Smuzhiyun 		break;
1838*4882a593Smuzhiyun 	case 0x426c:
1839*4882a593Smuzhiyun 		id = BCS0;
1840*4882a593Smuzhiyun 		break;
1841*4882a593Smuzhiyun 	case 0x4270:
1842*4882a593Smuzhiyun 		id = VECS0;
1843*4882a593Smuzhiyun 		break;
1844*4882a593Smuzhiyun 	default:
1845*4882a593Smuzhiyun 		return -EINVAL;
1846*4882a593Smuzhiyun 	}
1847*4882a593Smuzhiyun 	set_bit(id, (void *)vgpu->submission.tlb_handle_pending);
1848*4882a593Smuzhiyun 
1849*4882a593Smuzhiyun 	return 0;
1850*4882a593Smuzhiyun }
1851*4882a593Smuzhiyun 
ring_reset_ctl_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1852*4882a593Smuzhiyun static int ring_reset_ctl_write(struct intel_vgpu *vgpu,
1853*4882a593Smuzhiyun 	unsigned int offset, void *p_data, unsigned int bytes)
1854*4882a593Smuzhiyun {
1855*4882a593Smuzhiyun 	u32 data;
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
1858*4882a593Smuzhiyun 	data = vgpu_vreg(vgpu, offset);
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun 	if (IS_MASKED_BITS_ENABLED(data, RESET_CTL_REQUEST_RESET))
1861*4882a593Smuzhiyun 		data |= RESET_CTL_READY_TO_RESET;
1862*4882a593Smuzhiyun 	else if (data & _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET))
1863*4882a593Smuzhiyun 		data &= ~RESET_CTL_READY_TO_RESET;
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun 	vgpu_vreg(vgpu, offset) = data;
1866*4882a593Smuzhiyun 	return 0;
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun 
csfe_chicken1_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1869*4882a593Smuzhiyun static int csfe_chicken1_mmio_write(struct intel_vgpu *vgpu,
1870*4882a593Smuzhiyun 				    unsigned int offset, void *p_data,
1871*4882a593Smuzhiyun 				    unsigned int bytes)
1872*4882a593Smuzhiyun {
1873*4882a593Smuzhiyun 	u32 data = *(u32 *)p_data;
1874*4882a593Smuzhiyun 
1875*4882a593Smuzhiyun 	(*(u32 *)p_data) &= ~_MASKED_BIT_ENABLE(0x18);
1876*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 	if (IS_MASKED_BITS_ENABLED(data, 0x10) ||
1879*4882a593Smuzhiyun 	    IS_MASKED_BITS_ENABLED(data, 0x8))
1880*4882a593Smuzhiyun 		enter_failsafe_mode(vgpu, GVT_FAILSAFE_UNSUPPORTED_GUEST);
1881*4882a593Smuzhiyun 
1882*4882a593Smuzhiyun 	return 0;
1883*4882a593Smuzhiyun }
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun #define MMIO_F(reg, s, f, am, rm, d, r, w) do { \
1886*4882a593Smuzhiyun 	ret = new_mmio_info(gvt, i915_mmio_reg_offset(reg), \
1887*4882a593Smuzhiyun 		f, s, am, rm, d, r, w); \
1888*4882a593Smuzhiyun 	if (ret) \
1889*4882a593Smuzhiyun 		return ret; \
1890*4882a593Smuzhiyun } while (0)
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun #define MMIO_D(reg, d) \
1893*4882a593Smuzhiyun 	MMIO_F(reg, 4, 0, 0, 0, d, NULL, NULL)
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun #define MMIO_DH(reg, d, r, w) \
1896*4882a593Smuzhiyun 	MMIO_F(reg, 4, 0, 0, 0, d, r, w)
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun #define MMIO_DFH(reg, d, f, r, w) \
1899*4882a593Smuzhiyun 	MMIO_F(reg, 4, f, 0, 0, d, r, w)
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun #define MMIO_GM(reg, d, r, w) \
1902*4882a593Smuzhiyun 	MMIO_F(reg, 4, F_GMADR, 0xFFFFF000, 0, d, r, w)
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun #define MMIO_GM_RDR(reg, d, r, w) \
1905*4882a593Smuzhiyun 	MMIO_F(reg, 4, F_GMADR | F_CMD_ACCESS, 0xFFFFF000, 0, d, r, w)
1906*4882a593Smuzhiyun 
1907*4882a593Smuzhiyun #define MMIO_RO(reg, d, f, rm, r, w) \
1908*4882a593Smuzhiyun 	MMIO_F(reg, 4, F_RO | f, 0, rm, d, r, w)
1909*4882a593Smuzhiyun 
1910*4882a593Smuzhiyun #define MMIO_RING_F(prefix, s, f, am, rm, d, r, w) do { \
1911*4882a593Smuzhiyun 	MMIO_F(prefix(RENDER_RING_BASE), s, f, am, rm, d, r, w); \
1912*4882a593Smuzhiyun 	MMIO_F(prefix(BLT_RING_BASE), s, f, am, rm, d, r, w); \
1913*4882a593Smuzhiyun 	MMIO_F(prefix(GEN6_BSD_RING_BASE), s, f, am, rm, d, r, w); \
1914*4882a593Smuzhiyun 	MMIO_F(prefix(VEBOX_RING_BASE), s, f, am, rm, d, r, w); \
1915*4882a593Smuzhiyun 	if (HAS_ENGINE(gvt->gt, VCS1)) \
1916*4882a593Smuzhiyun 		MMIO_F(prefix(GEN8_BSD2_RING_BASE), s, f, am, rm, d, r, w); \
1917*4882a593Smuzhiyun } while (0)
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun #define MMIO_RING_D(prefix, d) \
1920*4882a593Smuzhiyun 	MMIO_RING_F(prefix, 4, 0, 0, 0, d, NULL, NULL)
1921*4882a593Smuzhiyun 
1922*4882a593Smuzhiyun #define MMIO_RING_DFH(prefix, d, f, r, w) \
1923*4882a593Smuzhiyun 	MMIO_RING_F(prefix, 4, f, 0, 0, d, r, w)
1924*4882a593Smuzhiyun 
1925*4882a593Smuzhiyun #define MMIO_RING_GM(prefix, d, r, w) \
1926*4882a593Smuzhiyun 	MMIO_RING_F(prefix, 4, F_GMADR, 0xFFFF0000, 0, d, r, w)
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun #define MMIO_RING_GM_RDR(prefix, d, r, w) \
1929*4882a593Smuzhiyun 	MMIO_RING_F(prefix, 4, F_GMADR | F_CMD_ACCESS, 0xFFFF0000, 0, d, r, w)
1930*4882a593Smuzhiyun 
1931*4882a593Smuzhiyun #define MMIO_RING_RO(prefix, d, f, rm, r, w) \
1932*4882a593Smuzhiyun 	MMIO_RING_F(prefix, 4, F_RO | f, 0, rm, d, r, w)
1933*4882a593Smuzhiyun 
init_generic_mmio_info(struct intel_gvt * gvt)1934*4882a593Smuzhiyun static int init_generic_mmio_info(struct intel_gvt *gvt)
1935*4882a593Smuzhiyun {
1936*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = gvt->gt->i915;
1937*4882a593Smuzhiyun 	int ret;
1938*4882a593Smuzhiyun 
1939*4882a593Smuzhiyun 	MMIO_RING_DFH(RING_IMR, D_ALL, 0, NULL,
1940*4882a593Smuzhiyun 		intel_vgpu_reg_imr_handler);
1941*4882a593Smuzhiyun 
1942*4882a593Smuzhiyun 	MMIO_DFH(SDEIMR, D_ALL, 0, NULL, intel_vgpu_reg_imr_handler);
1943*4882a593Smuzhiyun 	MMIO_DFH(SDEIER, D_ALL, 0, NULL, intel_vgpu_reg_ier_handler);
1944*4882a593Smuzhiyun 	MMIO_DFH(SDEIIR, D_ALL, 0, NULL, intel_vgpu_reg_iir_handler);
1945*4882a593Smuzhiyun 	MMIO_D(SDEISR, D_ALL);
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun 	MMIO_RING_DFH(RING_HWSTAM, D_ALL, 0, NULL, NULL);
1948*4882a593Smuzhiyun 
1949*4882a593Smuzhiyun 
1950*4882a593Smuzhiyun 	MMIO_DH(GEN8_GAMW_ECO_DEV_RW_IA, D_BDW_PLUS, NULL,
1951*4882a593Smuzhiyun 		gamw_echo_dev_rw_ia_write);
1952*4882a593Smuzhiyun 
1953*4882a593Smuzhiyun 	MMIO_GM_RDR(BSD_HWS_PGA_GEN7, D_ALL, NULL, NULL);
1954*4882a593Smuzhiyun 	MMIO_GM_RDR(BLT_HWS_PGA_GEN7, D_ALL, NULL, NULL);
1955*4882a593Smuzhiyun 	MMIO_GM_RDR(VEBOX_HWS_PGA_GEN7, D_ALL, NULL, NULL);
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun #define RING_REG(base) _MMIO((base) + 0x28)
1958*4882a593Smuzhiyun 	MMIO_RING_DFH(RING_REG, D_ALL, F_CMD_ACCESS, NULL, NULL);
1959*4882a593Smuzhiyun #undef RING_REG
1960*4882a593Smuzhiyun 
1961*4882a593Smuzhiyun #define RING_REG(base) _MMIO((base) + 0x134)
1962*4882a593Smuzhiyun 	MMIO_RING_DFH(RING_REG, D_ALL, F_CMD_ACCESS, NULL, NULL);
1963*4882a593Smuzhiyun #undef RING_REG
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun #define RING_REG(base) _MMIO((base) + 0x6c)
1966*4882a593Smuzhiyun 	MMIO_RING_DFH(RING_REG, D_ALL, 0, mmio_read_from_hw, NULL);
1967*4882a593Smuzhiyun #undef RING_REG
1968*4882a593Smuzhiyun 	MMIO_DH(GEN7_SC_INSTDONE, D_BDW_PLUS, mmio_read_from_hw, NULL);
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 	MMIO_GM_RDR(_MMIO(0x2148), D_ALL, NULL, NULL);
1971*4882a593Smuzhiyun 	MMIO_GM_RDR(CCID(RENDER_RING_BASE), D_ALL, NULL, NULL);
1972*4882a593Smuzhiyun 	MMIO_GM_RDR(_MMIO(0x12198), D_ALL, NULL, NULL);
1973*4882a593Smuzhiyun 	MMIO_D(GEN7_CXT_SIZE, D_ALL);
1974*4882a593Smuzhiyun 
1975*4882a593Smuzhiyun 	MMIO_RING_DFH(RING_TAIL, D_ALL, 0, NULL, NULL);
1976*4882a593Smuzhiyun 	MMIO_RING_DFH(RING_HEAD, D_ALL, 0, NULL, NULL);
1977*4882a593Smuzhiyun 	MMIO_RING_DFH(RING_CTL, D_ALL, 0, NULL, NULL);
1978*4882a593Smuzhiyun 	MMIO_RING_DFH(RING_ACTHD, D_ALL, 0, mmio_read_from_hw, NULL);
1979*4882a593Smuzhiyun 	MMIO_RING_GM(RING_START, D_ALL, NULL, NULL);
1980*4882a593Smuzhiyun 
1981*4882a593Smuzhiyun 	/* RING MODE */
1982*4882a593Smuzhiyun #define RING_REG(base) _MMIO((base) + 0x29c)
1983*4882a593Smuzhiyun 	MMIO_RING_DFH(RING_REG, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL,
1984*4882a593Smuzhiyun 		ring_mode_mmio_write);
1985*4882a593Smuzhiyun #undef RING_REG
1986*4882a593Smuzhiyun 
1987*4882a593Smuzhiyun 	MMIO_RING_DFH(RING_MI_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1988*4882a593Smuzhiyun 		NULL, NULL);
1989*4882a593Smuzhiyun 	MMIO_RING_DFH(RING_INSTPM, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1990*4882a593Smuzhiyun 			NULL, NULL);
1991*4882a593Smuzhiyun 	MMIO_RING_DFH(RING_TIMESTAMP, D_ALL, F_CMD_ACCESS,
1992*4882a593Smuzhiyun 			mmio_read_from_hw, NULL);
1993*4882a593Smuzhiyun 	MMIO_RING_DFH(RING_TIMESTAMP_UDW, D_ALL, F_CMD_ACCESS,
1994*4882a593Smuzhiyun 			mmio_read_from_hw, NULL);
1995*4882a593Smuzhiyun 
1996*4882a593Smuzhiyun 	MMIO_DFH(GEN7_GT_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1997*4882a593Smuzhiyun 	MMIO_DFH(CACHE_MODE_0_GEN7, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1998*4882a593Smuzhiyun 		NULL, NULL);
1999*4882a593Smuzhiyun 	MMIO_DFH(CACHE_MODE_1, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2000*4882a593Smuzhiyun 	MMIO_DFH(CACHE_MODE_0, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2001*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x2124), D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2002*4882a593Smuzhiyun 
2003*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x20dc), D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2004*4882a593Smuzhiyun 	MMIO_DFH(_3D_CHICKEN3, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2005*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x2088), D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2006*4882a593Smuzhiyun 	MMIO_DFH(FF_SLICE_CS_CHICKEN2, D_ALL,
2007*4882a593Smuzhiyun 		 F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2008*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x2470), D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2009*4882a593Smuzhiyun 	MMIO_DFH(GAM_ECOCHK, D_ALL, F_CMD_ACCESS, NULL, NULL);
2010*4882a593Smuzhiyun 	MMIO_DFH(GEN7_COMMON_SLICE_CHICKEN1, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
2011*4882a593Smuzhiyun 		NULL, NULL);
2012*4882a593Smuzhiyun 	MMIO_DFH(COMMON_SLICE_CHICKEN2, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
2013*4882a593Smuzhiyun 		 NULL, NULL);
2014*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x9030), D_ALL, F_CMD_ACCESS, NULL, NULL);
2015*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x20a0), D_ALL, F_CMD_ACCESS, NULL, NULL);
2016*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x2420), D_ALL, F_CMD_ACCESS, NULL, NULL);
2017*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x2430), D_ALL, F_CMD_ACCESS, NULL, NULL);
2018*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x2434), D_ALL, F_CMD_ACCESS, NULL, NULL);
2019*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x2438), D_ALL, F_CMD_ACCESS, NULL, NULL);
2020*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x243c), D_ALL, F_CMD_ACCESS, NULL, NULL);
2021*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x7018), D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2022*4882a593Smuzhiyun 	MMIO_DFH(HALF_SLICE_CHICKEN3, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2023*4882a593Smuzhiyun 	MMIO_DFH(GEN7_HALF_SLICE_CHICKEN1, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun 	/* display */
2026*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x60220), 0x20, 0, 0, 0, D_ALL, NULL, NULL);
2027*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x602a0), D_ALL);
2028*4882a593Smuzhiyun 
2029*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x65050), D_ALL);
2030*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x650b4), D_ALL);
2031*4882a593Smuzhiyun 
2032*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xc4040), D_ALL);
2033*4882a593Smuzhiyun 	MMIO_D(DERRMR, D_ALL);
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun 	MMIO_D(PIPEDSL(PIPE_A), D_ALL);
2036*4882a593Smuzhiyun 	MMIO_D(PIPEDSL(PIPE_B), D_ALL);
2037*4882a593Smuzhiyun 	MMIO_D(PIPEDSL(PIPE_C), D_ALL);
2038*4882a593Smuzhiyun 	MMIO_D(PIPEDSL(_PIPE_EDP), D_ALL);
2039*4882a593Smuzhiyun 
2040*4882a593Smuzhiyun 	MMIO_DH(PIPECONF(PIPE_A), D_ALL, NULL, pipeconf_mmio_write);
2041*4882a593Smuzhiyun 	MMIO_DH(PIPECONF(PIPE_B), D_ALL, NULL, pipeconf_mmio_write);
2042*4882a593Smuzhiyun 	MMIO_DH(PIPECONF(PIPE_C), D_ALL, NULL, pipeconf_mmio_write);
2043*4882a593Smuzhiyun 	MMIO_DH(PIPECONF(_PIPE_EDP), D_ALL, NULL, pipeconf_mmio_write);
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun 	MMIO_D(PIPESTAT(PIPE_A), D_ALL);
2046*4882a593Smuzhiyun 	MMIO_D(PIPESTAT(PIPE_B), D_ALL);
2047*4882a593Smuzhiyun 	MMIO_D(PIPESTAT(PIPE_C), D_ALL);
2048*4882a593Smuzhiyun 	MMIO_D(PIPESTAT(_PIPE_EDP), D_ALL);
2049*4882a593Smuzhiyun 
2050*4882a593Smuzhiyun 	MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_A), D_ALL);
2051*4882a593Smuzhiyun 	MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_B), D_ALL);
2052*4882a593Smuzhiyun 	MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_C), D_ALL);
2053*4882a593Smuzhiyun 	MMIO_D(PIPE_FLIPCOUNT_G4X(_PIPE_EDP), D_ALL);
2054*4882a593Smuzhiyun 
2055*4882a593Smuzhiyun 	MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_A), D_ALL);
2056*4882a593Smuzhiyun 	MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_B), D_ALL);
2057*4882a593Smuzhiyun 	MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_C), D_ALL);
2058*4882a593Smuzhiyun 	MMIO_D(PIPE_FRMCOUNT_G4X(_PIPE_EDP), D_ALL);
2059*4882a593Smuzhiyun 
2060*4882a593Smuzhiyun 	MMIO_D(CURCNTR(PIPE_A), D_ALL);
2061*4882a593Smuzhiyun 	MMIO_D(CURCNTR(PIPE_B), D_ALL);
2062*4882a593Smuzhiyun 	MMIO_D(CURCNTR(PIPE_C), D_ALL);
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun 	MMIO_D(CURPOS(PIPE_A), D_ALL);
2065*4882a593Smuzhiyun 	MMIO_D(CURPOS(PIPE_B), D_ALL);
2066*4882a593Smuzhiyun 	MMIO_D(CURPOS(PIPE_C), D_ALL);
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun 	MMIO_D(CURBASE(PIPE_A), D_ALL);
2069*4882a593Smuzhiyun 	MMIO_D(CURBASE(PIPE_B), D_ALL);
2070*4882a593Smuzhiyun 	MMIO_D(CURBASE(PIPE_C), D_ALL);
2071*4882a593Smuzhiyun 
2072*4882a593Smuzhiyun 	MMIO_D(CUR_FBC_CTL(PIPE_A), D_ALL);
2073*4882a593Smuzhiyun 	MMIO_D(CUR_FBC_CTL(PIPE_B), D_ALL);
2074*4882a593Smuzhiyun 	MMIO_D(CUR_FBC_CTL(PIPE_C), D_ALL);
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x700ac), D_ALL);
2077*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x710ac), D_ALL);
2078*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x720ac), D_ALL);
2079*4882a593Smuzhiyun 
2080*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x70090), D_ALL);
2081*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x70094), D_ALL);
2082*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x70098), D_ALL);
2083*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x7009c), D_ALL);
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun 	MMIO_D(DSPCNTR(PIPE_A), D_ALL);
2086*4882a593Smuzhiyun 	MMIO_D(DSPADDR(PIPE_A), D_ALL);
2087*4882a593Smuzhiyun 	MMIO_D(DSPSTRIDE(PIPE_A), D_ALL);
2088*4882a593Smuzhiyun 	MMIO_D(DSPPOS(PIPE_A), D_ALL);
2089*4882a593Smuzhiyun 	MMIO_D(DSPSIZE(PIPE_A), D_ALL);
2090*4882a593Smuzhiyun 	MMIO_DH(DSPSURF(PIPE_A), D_ALL, NULL, pri_surf_mmio_write);
2091*4882a593Smuzhiyun 	MMIO_D(DSPOFFSET(PIPE_A), D_ALL);
2092*4882a593Smuzhiyun 	MMIO_D(DSPSURFLIVE(PIPE_A), D_ALL);
2093*4882a593Smuzhiyun 	MMIO_DH(REG_50080(PIPE_A, PLANE_PRIMARY), D_ALL, NULL,
2094*4882a593Smuzhiyun 		reg50080_mmio_write);
2095*4882a593Smuzhiyun 
2096*4882a593Smuzhiyun 	MMIO_D(DSPCNTR(PIPE_B), D_ALL);
2097*4882a593Smuzhiyun 	MMIO_D(DSPADDR(PIPE_B), D_ALL);
2098*4882a593Smuzhiyun 	MMIO_D(DSPSTRIDE(PIPE_B), D_ALL);
2099*4882a593Smuzhiyun 	MMIO_D(DSPPOS(PIPE_B), D_ALL);
2100*4882a593Smuzhiyun 	MMIO_D(DSPSIZE(PIPE_B), D_ALL);
2101*4882a593Smuzhiyun 	MMIO_DH(DSPSURF(PIPE_B), D_ALL, NULL, pri_surf_mmio_write);
2102*4882a593Smuzhiyun 	MMIO_D(DSPOFFSET(PIPE_B), D_ALL);
2103*4882a593Smuzhiyun 	MMIO_D(DSPSURFLIVE(PIPE_B), D_ALL);
2104*4882a593Smuzhiyun 	MMIO_DH(REG_50080(PIPE_B, PLANE_PRIMARY), D_ALL, NULL,
2105*4882a593Smuzhiyun 		reg50080_mmio_write);
2106*4882a593Smuzhiyun 
2107*4882a593Smuzhiyun 	MMIO_D(DSPCNTR(PIPE_C), D_ALL);
2108*4882a593Smuzhiyun 	MMIO_D(DSPADDR(PIPE_C), D_ALL);
2109*4882a593Smuzhiyun 	MMIO_D(DSPSTRIDE(PIPE_C), D_ALL);
2110*4882a593Smuzhiyun 	MMIO_D(DSPPOS(PIPE_C), D_ALL);
2111*4882a593Smuzhiyun 	MMIO_D(DSPSIZE(PIPE_C), D_ALL);
2112*4882a593Smuzhiyun 	MMIO_DH(DSPSURF(PIPE_C), D_ALL, NULL, pri_surf_mmio_write);
2113*4882a593Smuzhiyun 	MMIO_D(DSPOFFSET(PIPE_C), D_ALL);
2114*4882a593Smuzhiyun 	MMIO_D(DSPSURFLIVE(PIPE_C), D_ALL);
2115*4882a593Smuzhiyun 	MMIO_DH(REG_50080(PIPE_C, PLANE_PRIMARY), D_ALL, NULL,
2116*4882a593Smuzhiyun 		reg50080_mmio_write);
2117*4882a593Smuzhiyun 
2118*4882a593Smuzhiyun 	MMIO_D(SPRCTL(PIPE_A), D_ALL);
2119*4882a593Smuzhiyun 	MMIO_D(SPRLINOFF(PIPE_A), D_ALL);
2120*4882a593Smuzhiyun 	MMIO_D(SPRSTRIDE(PIPE_A), D_ALL);
2121*4882a593Smuzhiyun 	MMIO_D(SPRPOS(PIPE_A), D_ALL);
2122*4882a593Smuzhiyun 	MMIO_D(SPRSIZE(PIPE_A), D_ALL);
2123*4882a593Smuzhiyun 	MMIO_D(SPRKEYVAL(PIPE_A), D_ALL);
2124*4882a593Smuzhiyun 	MMIO_D(SPRKEYMSK(PIPE_A), D_ALL);
2125*4882a593Smuzhiyun 	MMIO_DH(SPRSURF(PIPE_A), D_ALL, NULL, spr_surf_mmio_write);
2126*4882a593Smuzhiyun 	MMIO_D(SPRKEYMAX(PIPE_A), D_ALL);
2127*4882a593Smuzhiyun 	MMIO_D(SPROFFSET(PIPE_A), D_ALL);
2128*4882a593Smuzhiyun 	MMIO_D(SPRSCALE(PIPE_A), D_ALL);
2129*4882a593Smuzhiyun 	MMIO_D(SPRSURFLIVE(PIPE_A), D_ALL);
2130*4882a593Smuzhiyun 	MMIO_DH(REG_50080(PIPE_A, PLANE_SPRITE0), D_ALL, NULL,
2131*4882a593Smuzhiyun 		reg50080_mmio_write);
2132*4882a593Smuzhiyun 
2133*4882a593Smuzhiyun 	MMIO_D(SPRCTL(PIPE_B), D_ALL);
2134*4882a593Smuzhiyun 	MMIO_D(SPRLINOFF(PIPE_B), D_ALL);
2135*4882a593Smuzhiyun 	MMIO_D(SPRSTRIDE(PIPE_B), D_ALL);
2136*4882a593Smuzhiyun 	MMIO_D(SPRPOS(PIPE_B), D_ALL);
2137*4882a593Smuzhiyun 	MMIO_D(SPRSIZE(PIPE_B), D_ALL);
2138*4882a593Smuzhiyun 	MMIO_D(SPRKEYVAL(PIPE_B), D_ALL);
2139*4882a593Smuzhiyun 	MMIO_D(SPRKEYMSK(PIPE_B), D_ALL);
2140*4882a593Smuzhiyun 	MMIO_DH(SPRSURF(PIPE_B), D_ALL, NULL, spr_surf_mmio_write);
2141*4882a593Smuzhiyun 	MMIO_D(SPRKEYMAX(PIPE_B), D_ALL);
2142*4882a593Smuzhiyun 	MMIO_D(SPROFFSET(PIPE_B), D_ALL);
2143*4882a593Smuzhiyun 	MMIO_D(SPRSCALE(PIPE_B), D_ALL);
2144*4882a593Smuzhiyun 	MMIO_D(SPRSURFLIVE(PIPE_B), D_ALL);
2145*4882a593Smuzhiyun 	MMIO_DH(REG_50080(PIPE_B, PLANE_SPRITE0), D_ALL, NULL,
2146*4882a593Smuzhiyun 		reg50080_mmio_write);
2147*4882a593Smuzhiyun 
2148*4882a593Smuzhiyun 	MMIO_D(SPRCTL(PIPE_C), D_ALL);
2149*4882a593Smuzhiyun 	MMIO_D(SPRLINOFF(PIPE_C), D_ALL);
2150*4882a593Smuzhiyun 	MMIO_D(SPRSTRIDE(PIPE_C), D_ALL);
2151*4882a593Smuzhiyun 	MMIO_D(SPRPOS(PIPE_C), D_ALL);
2152*4882a593Smuzhiyun 	MMIO_D(SPRSIZE(PIPE_C), D_ALL);
2153*4882a593Smuzhiyun 	MMIO_D(SPRKEYVAL(PIPE_C), D_ALL);
2154*4882a593Smuzhiyun 	MMIO_D(SPRKEYMSK(PIPE_C), D_ALL);
2155*4882a593Smuzhiyun 	MMIO_DH(SPRSURF(PIPE_C), D_ALL, NULL, spr_surf_mmio_write);
2156*4882a593Smuzhiyun 	MMIO_D(SPRKEYMAX(PIPE_C), D_ALL);
2157*4882a593Smuzhiyun 	MMIO_D(SPROFFSET(PIPE_C), D_ALL);
2158*4882a593Smuzhiyun 	MMIO_D(SPRSCALE(PIPE_C), D_ALL);
2159*4882a593Smuzhiyun 	MMIO_D(SPRSURFLIVE(PIPE_C), D_ALL);
2160*4882a593Smuzhiyun 	MMIO_DH(REG_50080(PIPE_C, PLANE_SPRITE0), D_ALL, NULL,
2161*4882a593Smuzhiyun 		reg50080_mmio_write);
2162*4882a593Smuzhiyun 
2163*4882a593Smuzhiyun 	MMIO_D(HTOTAL(TRANSCODER_A), D_ALL);
2164*4882a593Smuzhiyun 	MMIO_D(HBLANK(TRANSCODER_A), D_ALL);
2165*4882a593Smuzhiyun 	MMIO_D(HSYNC(TRANSCODER_A), D_ALL);
2166*4882a593Smuzhiyun 	MMIO_D(VTOTAL(TRANSCODER_A), D_ALL);
2167*4882a593Smuzhiyun 	MMIO_D(VBLANK(TRANSCODER_A), D_ALL);
2168*4882a593Smuzhiyun 	MMIO_D(VSYNC(TRANSCODER_A), D_ALL);
2169*4882a593Smuzhiyun 	MMIO_D(BCLRPAT(TRANSCODER_A), D_ALL);
2170*4882a593Smuzhiyun 	MMIO_D(VSYNCSHIFT(TRANSCODER_A), D_ALL);
2171*4882a593Smuzhiyun 	MMIO_D(PIPESRC(TRANSCODER_A), D_ALL);
2172*4882a593Smuzhiyun 
2173*4882a593Smuzhiyun 	MMIO_D(HTOTAL(TRANSCODER_B), D_ALL);
2174*4882a593Smuzhiyun 	MMIO_D(HBLANK(TRANSCODER_B), D_ALL);
2175*4882a593Smuzhiyun 	MMIO_D(HSYNC(TRANSCODER_B), D_ALL);
2176*4882a593Smuzhiyun 	MMIO_D(VTOTAL(TRANSCODER_B), D_ALL);
2177*4882a593Smuzhiyun 	MMIO_D(VBLANK(TRANSCODER_B), D_ALL);
2178*4882a593Smuzhiyun 	MMIO_D(VSYNC(TRANSCODER_B), D_ALL);
2179*4882a593Smuzhiyun 	MMIO_D(BCLRPAT(TRANSCODER_B), D_ALL);
2180*4882a593Smuzhiyun 	MMIO_D(VSYNCSHIFT(TRANSCODER_B), D_ALL);
2181*4882a593Smuzhiyun 	MMIO_D(PIPESRC(TRANSCODER_B), D_ALL);
2182*4882a593Smuzhiyun 
2183*4882a593Smuzhiyun 	MMIO_D(HTOTAL(TRANSCODER_C), D_ALL);
2184*4882a593Smuzhiyun 	MMIO_D(HBLANK(TRANSCODER_C), D_ALL);
2185*4882a593Smuzhiyun 	MMIO_D(HSYNC(TRANSCODER_C), D_ALL);
2186*4882a593Smuzhiyun 	MMIO_D(VTOTAL(TRANSCODER_C), D_ALL);
2187*4882a593Smuzhiyun 	MMIO_D(VBLANK(TRANSCODER_C), D_ALL);
2188*4882a593Smuzhiyun 	MMIO_D(VSYNC(TRANSCODER_C), D_ALL);
2189*4882a593Smuzhiyun 	MMIO_D(BCLRPAT(TRANSCODER_C), D_ALL);
2190*4882a593Smuzhiyun 	MMIO_D(VSYNCSHIFT(TRANSCODER_C), D_ALL);
2191*4882a593Smuzhiyun 	MMIO_D(PIPESRC(TRANSCODER_C), D_ALL);
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun 	MMIO_D(HTOTAL(TRANSCODER_EDP), D_ALL);
2194*4882a593Smuzhiyun 	MMIO_D(HBLANK(TRANSCODER_EDP), D_ALL);
2195*4882a593Smuzhiyun 	MMIO_D(HSYNC(TRANSCODER_EDP), D_ALL);
2196*4882a593Smuzhiyun 	MMIO_D(VTOTAL(TRANSCODER_EDP), D_ALL);
2197*4882a593Smuzhiyun 	MMIO_D(VBLANK(TRANSCODER_EDP), D_ALL);
2198*4882a593Smuzhiyun 	MMIO_D(VSYNC(TRANSCODER_EDP), D_ALL);
2199*4882a593Smuzhiyun 	MMIO_D(BCLRPAT(TRANSCODER_EDP), D_ALL);
2200*4882a593Smuzhiyun 	MMIO_D(VSYNCSHIFT(TRANSCODER_EDP), D_ALL);
2201*4882a593Smuzhiyun 
2202*4882a593Smuzhiyun 	MMIO_D(PIPE_DATA_M1(TRANSCODER_A), D_ALL);
2203*4882a593Smuzhiyun 	MMIO_D(PIPE_DATA_N1(TRANSCODER_A), D_ALL);
2204*4882a593Smuzhiyun 	MMIO_D(PIPE_DATA_M2(TRANSCODER_A), D_ALL);
2205*4882a593Smuzhiyun 	MMIO_D(PIPE_DATA_N2(TRANSCODER_A), D_ALL);
2206*4882a593Smuzhiyun 	MMIO_D(PIPE_LINK_M1(TRANSCODER_A), D_ALL);
2207*4882a593Smuzhiyun 	MMIO_D(PIPE_LINK_N1(TRANSCODER_A), D_ALL);
2208*4882a593Smuzhiyun 	MMIO_D(PIPE_LINK_M2(TRANSCODER_A), D_ALL);
2209*4882a593Smuzhiyun 	MMIO_D(PIPE_LINK_N2(TRANSCODER_A), D_ALL);
2210*4882a593Smuzhiyun 
2211*4882a593Smuzhiyun 	MMIO_D(PIPE_DATA_M1(TRANSCODER_B), D_ALL);
2212*4882a593Smuzhiyun 	MMIO_D(PIPE_DATA_N1(TRANSCODER_B), D_ALL);
2213*4882a593Smuzhiyun 	MMIO_D(PIPE_DATA_M2(TRANSCODER_B), D_ALL);
2214*4882a593Smuzhiyun 	MMIO_D(PIPE_DATA_N2(TRANSCODER_B), D_ALL);
2215*4882a593Smuzhiyun 	MMIO_D(PIPE_LINK_M1(TRANSCODER_B), D_ALL);
2216*4882a593Smuzhiyun 	MMIO_D(PIPE_LINK_N1(TRANSCODER_B), D_ALL);
2217*4882a593Smuzhiyun 	MMIO_D(PIPE_LINK_M2(TRANSCODER_B), D_ALL);
2218*4882a593Smuzhiyun 	MMIO_D(PIPE_LINK_N2(TRANSCODER_B), D_ALL);
2219*4882a593Smuzhiyun 
2220*4882a593Smuzhiyun 	MMIO_D(PIPE_DATA_M1(TRANSCODER_C), D_ALL);
2221*4882a593Smuzhiyun 	MMIO_D(PIPE_DATA_N1(TRANSCODER_C), D_ALL);
2222*4882a593Smuzhiyun 	MMIO_D(PIPE_DATA_M2(TRANSCODER_C), D_ALL);
2223*4882a593Smuzhiyun 	MMIO_D(PIPE_DATA_N2(TRANSCODER_C), D_ALL);
2224*4882a593Smuzhiyun 	MMIO_D(PIPE_LINK_M1(TRANSCODER_C), D_ALL);
2225*4882a593Smuzhiyun 	MMIO_D(PIPE_LINK_N1(TRANSCODER_C), D_ALL);
2226*4882a593Smuzhiyun 	MMIO_D(PIPE_LINK_M2(TRANSCODER_C), D_ALL);
2227*4882a593Smuzhiyun 	MMIO_D(PIPE_LINK_N2(TRANSCODER_C), D_ALL);
2228*4882a593Smuzhiyun 
2229*4882a593Smuzhiyun 	MMIO_D(PIPE_DATA_M1(TRANSCODER_EDP), D_ALL);
2230*4882a593Smuzhiyun 	MMIO_D(PIPE_DATA_N1(TRANSCODER_EDP), D_ALL);
2231*4882a593Smuzhiyun 	MMIO_D(PIPE_DATA_M2(TRANSCODER_EDP), D_ALL);
2232*4882a593Smuzhiyun 	MMIO_D(PIPE_DATA_N2(TRANSCODER_EDP), D_ALL);
2233*4882a593Smuzhiyun 	MMIO_D(PIPE_LINK_M1(TRANSCODER_EDP), D_ALL);
2234*4882a593Smuzhiyun 	MMIO_D(PIPE_LINK_N1(TRANSCODER_EDP), D_ALL);
2235*4882a593Smuzhiyun 	MMIO_D(PIPE_LINK_M2(TRANSCODER_EDP), D_ALL);
2236*4882a593Smuzhiyun 	MMIO_D(PIPE_LINK_N2(TRANSCODER_EDP), D_ALL);
2237*4882a593Smuzhiyun 
2238*4882a593Smuzhiyun 	MMIO_D(PF_CTL(PIPE_A), D_ALL);
2239*4882a593Smuzhiyun 	MMIO_D(PF_WIN_SZ(PIPE_A), D_ALL);
2240*4882a593Smuzhiyun 	MMIO_D(PF_WIN_POS(PIPE_A), D_ALL);
2241*4882a593Smuzhiyun 	MMIO_D(PF_VSCALE(PIPE_A), D_ALL);
2242*4882a593Smuzhiyun 	MMIO_D(PF_HSCALE(PIPE_A), D_ALL);
2243*4882a593Smuzhiyun 
2244*4882a593Smuzhiyun 	MMIO_D(PF_CTL(PIPE_B), D_ALL);
2245*4882a593Smuzhiyun 	MMIO_D(PF_WIN_SZ(PIPE_B), D_ALL);
2246*4882a593Smuzhiyun 	MMIO_D(PF_WIN_POS(PIPE_B), D_ALL);
2247*4882a593Smuzhiyun 	MMIO_D(PF_VSCALE(PIPE_B), D_ALL);
2248*4882a593Smuzhiyun 	MMIO_D(PF_HSCALE(PIPE_B), D_ALL);
2249*4882a593Smuzhiyun 
2250*4882a593Smuzhiyun 	MMIO_D(PF_CTL(PIPE_C), D_ALL);
2251*4882a593Smuzhiyun 	MMIO_D(PF_WIN_SZ(PIPE_C), D_ALL);
2252*4882a593Smuzhiyun 	MMIO_D(PF_WIN_POS(PIPE_C), D_ALL);
2253*4882a593Smuzhiyun 	MMIO_D(PF_VSCALE(PIPE_C), D_ALL);
2254*4882a593Smuzhiyun 	MMIO_D(PF_HSCALE(PIPE_C), D_ALL);
2255*4882a593Smuzhiyun 
2256*4882a593Smuzhiyun 	MMIO_D(WM0_PIPEA_ILK, D_ALL);
2257*4882a593Smuzhiyun 	MMIO_D(WM0_PIPEB_ILK, D_ALL);
2258*4882a593Smuzhiyun 	MMIO_D(WM0_PIPEC_IVB, D_ALL);
2259*4882a593Smuzhiyun 	MMIO_D(WM1_LP_ILK, D_ALL);
2260*4882a593Smuzhiyun 	MMIO_D(WM2_LP_ILK, D_ALL);
2261*4882a593Smuzhiyun 	MMIO_D(WM3_LP_ILK, D_ALL);
2262*4882a593Smuzhiyun 	MMIO_D(WM1S_LP_ILK, D_ALL);
2263*4882a593Smuzhiyun 	MMIO_D(WM2S_LP_IVB, D_ALL);
2264*4882a593Smuzhiyun 	MMIO_D(WM3S_LP_IVB, D_ALL);
2265*4882a593Smuzhiyun 
2266*4882a593Smuzhiyun 	MMIO_D(BLC_PWM_CPU_CTL2, D_ALL);
2267*4882a593Smuzhiyun 	MMIO_D(BLC_PWM_CPU_CTL, D_ALL);
2268*4882a593Smuzhiyun 	MMIO_D(BLC_PWM_PCH_CTL1, D_ALL);
2269*4882a593Smuzhiyun 	MMIO_D(BLC_PWM_PCH_CTL2, D_ALL);
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x48268), D_ALL);
2272*4882a593Smuzhiyun 
2273*4882a593Smuzhiyun 	MMIO_F(PCH_GMBUS0, 4 * 4, 0, 0, 0, D_ALL, gmbus_mmio_read,
2274*4882a593Smuzhiyun 		gmbus_mmio_write);
2275*4882a593Smuzhiyun 	MMIO_F(PCH_GPIO_BASE, 6 * 4, F_UNALIGN, 0, 0, D_ALL, NULL, NULL);
2276*4882a593Smuzhiyun 	MMIO_F(_MMIO(0xe4f00), 0x28, 0, 0, 0, D_ALL, NULL, NULL);
2277*4882a593Smuzhiyun 
2278*4882a593Smuzhiyun 	MMIO_F(_MMIO(_PCH_DPB_AUX_CH_CTL), 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
2279*4882a593Smuzhiyun 		dp_aux_ch_ctl_mmio_write);
2280*4882a593Smuzhiyun 	MMIO_F(_MMIO(_PCH_DPC_AUX_CH_CTL), 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
2281*4882a593Smuzhiyun 		dp_aux_ch_ctl_mmio_write);
2282*4882a593Smuzhiyun 	MMIO_F(_MMIO(_PCH_DPD_AUX_CH_CTL), 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
2283*4882a593Smuzhiyun 		dp_aux_ch_ctl_mmio_write);
2284*4882a593Smuzhiyun 
2285*4882a593Smuzhiyun 	MMIO_DH(PCH_ADPA, D_PRE_SKL, NULL, pch_adpa_mmio_write);
2286*4882a593Smuzhiyun 
2287*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_PCH_TRANSACONF), D_ALL, NULL, transconf_mmio_write);
2288*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_PCH_TRANSBCONF), D_ALL, NULL, transconf_mmio_write);
2289*4882a593Smuzhiyun 
2290*4882a593Smuzhiyun 	MMIO_DH(FDI_RX_IIR(PIPE_A), D_ALL, NULL, fdi_rx_iir_mmio_write);
2291*4882a593Smuzhiyun 	MMIO_DH(FDI_RX_IIR(PIPE_B), D_ALL, NULL, fdi_rx_iir_mmio_write);
2292*4882a593Smuzhiyun 	MMIO_DH(FDI_RX_IIR(PIPE_C), D_ALL, NULL, fdi_rx_iir_mmio_write);
2293*4882a593Smuzhiyun 	MMIO_DH(FDI_RX_IMR(PIPE_A), D_ALL, NULL, update_fdi_rx_iir_status);
2294*4882a593Smuzhiyun 	MMIO_DH(FDI_RX_IMR(PIPE_B), D_ALL, NULL, update_fdi_rx_iir_status);
2295*4882a593Smuzhiyun 	MMIO_DH(FDI_RX_IMR(PIPE_C), D_ALL, NULL, update_fdi_rx_iir_status);
2296*4882a593Smuzhiyun 	MMIO_DH(FDI_RX_CTL(PIPE_A), D_ALL, NULL, update_fdi_rx_iir_status);
2297*4882a593Smuzhiyun 	MMIO_DH(FDI_RX_CTL(PIPE_B), D_ALL, NULL, update_fdi_rx_iir_status);
2298*4882a593Smuzhiyun 	MMIO_DH(FDI_RX_CTL(PIPE_C), D_ALL, NULL, update_fdi_rx_iir_status);
2299*4882a593Smuzhiyun 
2300*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_TRANS_HTOTAL_A), D_ALL);
2301*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_TRANS_HBLANK_A), D_ALL);
2302*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_TRANS_HSYNC_A), D_ALL);
2303*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_TRANS_VTOTAL_A), D_ALL);
2304*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_TRANS_VBLANK_A), D_ALL);
2305*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_TRANS_VSYNC_A), D_ALL);
2306*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_TRANS_VSYNCSHIFT_A), D_ALL);
2307*4882a593Smuzhiyun 
2308*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_TRANS_HTOTAL_B), D_ALL);
2309*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_TRANS_HBLANK_B), D_ALL);
2310*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_TRANS_HSYNC_B), D_ALL);
2311*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_TRANS_VTOTAL_B), D_ALL);
2312*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_TRANS_VBLANK_B), D_ALL);
2313*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_TRANS_VSYNC_B), D_ALL);
2314*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_TRANS_VSYNCSHIFT_B), D_ALL);
2315*4882a593Smuzhiyun 
2316*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_TRANSA_DATA_M1), D_ALL);
2317*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_TRANSA_DATA_N1), D_ALL);
2318*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_TRANSA_DATA_M2), D_ALL);
2319*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_TRANSA_DATA_N2), D_ALL);
2320*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_TRANSA_LINK_M1), D_ALL);
2321*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_TRANSA_LINK_N1), D_ALL);
2322*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_TRANSA_LINK_M2), D_ALL);
2323*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_TRANSA_LINK_N2), D_ALL);
2324*4882a593Smuzhiyun 
2325*4882a593Smuzhiyun 	MMIO_D(TRANS_DP_CTL(PIPE_A), D_ALL);
2326*4882a593Smuzhiyun 	MMIO_D(TRANS_DP_CTL(PIPE_B), D_ALL);
2327*4882a593Smuzhiyun 	MMIO_D(TRANS_DP_CTL(PIPE_C), D_ALL);
2328*4882a593Smuzhiyun 
2329*4882a593Smuzhiyun 	MMIO_D(TVIDEO_DIP_CTL(PIPE_A), D_ALL);
2330*4882a593Smuzhiyun 	MMIO_D(TVIDEO_DIP_DATA(PIPE_A), D_ALL);
2331*4882a593Smuzhiyun 	MMIO_D(TVIDEO_DIP_GCP(PIPE_A), D_ALL);
2332*4882a593Smuzhiyun 
2333*4882a593Smuzhiyun 	MMIO_D(TVIDEO_DIP_CTL(PIPE_B), D_ALL);
2334*4882a593Smuzhiyun 	MMIO_D(TVIDEO_DIP_DATA(PIPE_B), D_ALL);
2335*4882a593Smuzhiyun 	MMIO_D(TVIDEO_DIP_GCP(PIPE_B), D_ALL);
2336*4882a593Smuzhiyun 
2337*4882a593Smuzhiyun 	MMIO_D(TVIDEO_DIP_CTL(PIPE_C), D_ALL);
2338*4882a593Smuzhiyun 	MMIO_D(TVIDEO_DIP_DATA(PIPE_C), D_ALL);
2339*4882a593Smuzhiyun 	MMIO_D(TVIDEO_DIP_GCP(PIPE_C), D_ALL);
2340*4882a593Smuzhiyun 
2341*4882a593Smuzhiyun 	MMIO_D(_MMIO(_FDI_RXA_MISC), D_ALL);
2342*4882a593Smuzhiyun 	MMIO_D(_MMIO(_FDI_RXB_MISC), D_ALL);
2343*4882a593Smuzhiyun 	MMIO_D(_MMIO(_FDI_RXA_TUSIZE1), D_ALL);
2344*4882a593Smuzhiyun 	MMIO_D(_MMIO(_FDI_RXA_TUSIZE2), D_ALL);
2345*4882a593Smuzhiyun 	MMIO_D(_MMIO(_FDI_RXB_TUSIZE1), D_ALL);
2346*4882a593Smuzhiyun 	MMIO_D(_MMIO(_FDI_RXB_TUSIZE2), D_ALL);
2347*4882a593Smuzhiyun 
2348*4882a593Smuzhiyun 	MMIO_DH(PCH_PP_CONTROL, D_ALL, NULL, pch_pp_control_mmio_write);
2349*4882a593Smuzhiyun 	MMIO_D(PCH_PP_DIVISOR, D_ALL);
2350*4882a593Smuzhiyun 	MMIO_D(PCH_PP_STATUS,  D_ALL);
2351*4882a593Smuzhiyun 	MMIO_D(PCH_LVDS, D_ALL);
2352*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_DPLL_A), D_ALL);
2353*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_DPLL_B), D_ALL);
2354*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_FPA0), D_ALL);
2355*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_FPA1), D_ALL);
2356*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_FPB0), D_ALL);
2357*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PCH_FPB1), D_ALL);
2358*4882a593Smuzhiyun 	MMIO_D(PCH_DREF_CONTROL, D_ALL);
2359*4882a593Smuzhiyun 	MMIO_D(PCH_RAWCLK_FREQ, D_ALL);
2360*4882a593Smuzhiyun 	MMIO_D(PCH_DPLL_SEL, D_ALL);
2361*4882a593Smuzhiyun 
2362*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x61208), D_ALL);
2363*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x6120c), D_ALL);
2364*4882a593Smuzhiyun 	MMIO_D(PCH_PP_ON_DELAYS, D_ALL);
2365*4882a593Smuzhiyun 	MMIO_D(PCH_PP_OFF_DELAYS, D_ALL);
2366*4882a593Smuzhiyun 
2367*4882a593Smuzhiyun 	MMIO_DH(_MMIO(0xe651c), D_ALL, dpy_reg_mmio_read, NULL);
2368*4882a593Smuzhiyun 	MMIO_DH(_MMIO(0xe661c), D_ALL, dpy_reg_mmio_read, NULL);
2369*4882a593Smuzhiyun 	MMIO_DH(_MMIO(0xe671c), D_ALL, dpy_reg_mmio_read, NULL);
2370*4882a593Smuzhiyun 	MMIO_DH(_MMIO(0xe681c), D_ALL, dpy_reg_mmio_read, NULL);
2371*4882a593Smuzhiyun 	MMIO_DH(_MMIO(0xe6c04), D_ALL, dpy_reg_mmio_read, NULL);
2372*4882a593Smuzhiyun 	MMIO_DH(_MMIO(0xe6e1c), D_ALL, dpy_reg_mmio_read, NULL);
2373*4882a593Smuzhiyun 
2374*4882a593Smuzhiyun 	MMIO_RO(PCH_PORT_HOTPLUG, D_ALL, 0,
2375*4882a593Smuzhiyun 		PORTA_HOTPLUG_STATUS_MASK
2376*4882a593Smuzhiyun 		| PORTB_HOTPLUG_STATUS_MASK
2377*4882a593Smuzhiyun 		| PORTC_HOTPLUG_STATUS_MASK
2378*4882a593Smuzhiyun 		| PORTD_HOTPLUG_STATUS_MASK,
2379*4882a593Smuzhiyun 		NULL, NULL);
2380*4882a593Smuzhiyun 
2381*4882a593Smuzhiyun 	MMIO_DH(LCPLL_CTL, D_ALL, NULL, lcpll_ctl_mmio_write);
2382*4882a593Smuzhiyun 	MMIO_D(FUSE_STRAP, D_ALL);
2383*4882a593Smuzhiyun 	MMIO_D(DIGITAL_PORT_HOTPLUG_CNTRL, D_ALL);
2384*4882a593Smuzhiyun 
2385*4882a593Smuzhiyun 	MMIO_D(DISP_ARB_CTL, D_ALL);
2386*4882a593Smuzhiyun 	MMIO_D(DISP_ARB_CTL2, D_ALL);
2387*4882a593Smuzhiyun 
2388*4882a593Smuzhiyun 	MMIO_D(ILK_DISPLAY_CHICKEN1, D_ALL);
2389*4882a593Smuzhiyun 	MMIO_D(ILK_DISPLAY_CHICKEN2, D_ALL);
2390*4882a593Smuzhiyun 	MMIO_D(ILK_DSPCLK_GATE_D, D_ALL);
2391*4882a593Smuzhiyun 
2392*4882a593Smuzhiyun 	MMIO_D(SOUTH_CHICKEN1, D_ALL);
2393*4882a593Smuzhiyun 	MMIO_DH(SOUTH_CHICKEN2, D_ALL, NULL, south_chicken2_mmio_write);
2394*4882a593Smuzhiyun 	MMIO_D(_MMIO(_TRANSA_CHICKEN1), D_ALL);
2395*4882a593Smuzhiyun 	MMIO_D(_MMIO(_TRANSB_CHICKEN1), D_ALL);
2396*4882a593Smuzhiyun 	MMIO_D(SOUTH_DSPCLK_GATE_D, D_ALL);
2397*4882a593Smuzhiyun 	MMIO_D(_MMIO(_TRANSA_CHICKEN2), D_ALL);
2398*4882a593Smuzhiyun 	MMIO_D(_MMIO(_TRANSB_CHICKEN2), D_ALL);
2399*4882a593Smuzhiyun 
2400*4882a593Smuzhiyun 	MMIO_D(ILK_DPFC_CB_BASE, D_ALL);
2401*4882a593Smuzhiyun 	MMIO_D(ILK_DPFC_CONTROL, D_ALL);
2402*4882a593Smuzhiyun 	MMIO_D(ILK_DPFC_RECOMP_CTL, D_ALL);
2403*4882a593Smuzhiyun 	MMIO_D(ILK_DPFC_STATUS, D_ALL);
2404*4882a593Smuzhiyun 	MMIO_D(ILK_DPFC_FENCE_YOFF, D_ALL);
2405*4882a593Smuzhiyun 	MMIO_D(ILK_DPFC_CHICKEN, D_ALL);
2406*4882a593Smuzhiyun 	MMIO_D(ILK_FBC_RT_BASE, D_ALL);
2407*4882a593Smuzhiyun 
2408*4882a593Smuzhiyun 	MMIO_D(IPS_CTL, D_ALL);
2409*4882a593Smuzhiyun 
2410*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_A), D_ALL);
2411*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_COEFF_BY(PIPE_A), D_ALL);
2412*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_A), D_ALL);
2413*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_COEFF_BU(PIPE_A), D_ALL);
2414*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_A), D_ALL);
2415*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_COEFF_BV(PIPE_A), D_ALL);
2416*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_MODE(PIPE_A), D_ALL);
2417*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_A), D_ALL);
2418*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_A), D_ALL);
2419*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_A), D_ALL);
2420*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_A), D_ALL);
2421*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_A), D_ALL);
2422*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_A), D_ALL);
2423*4882a593Smuzhiyun 
2424*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_B), D_ALL);
2425*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_COEFF_BY(PIPE_B), D_ALL);
2426*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_B), D_ALL);
2427*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_COEFF_BU(PIPE_B), D_ALL);
2428*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_B), D_ALL);
2429*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_COEFF_BV(PIPE_B), D_ALL);
2430*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_MODE(PIPE_B), D_ALL);
2431*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_B), D_ALL);
2432*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_B), D_ALL);
2433*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_B), D_ALL);
2434*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_B), D_ALL);
2435*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_B), D_ALL);
2436*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_B), D_ALL);
2437*4882a593Smuzhiyun 
2438*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_C), D_ALL);
2439*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_COEFF_BY(PIPE_C), D_ALL);
2440*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_C), D_ALL);
2441*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_COEFF_BU(PIPE_C), D_ALL);
2442*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_C), D_ALL);
2443*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_COEFF_BV(PIPE_C), D_ALL);
2444*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_MODE(PIPE_C), D_ALL);
2445*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_C), D_ALL);
2446*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_C), D_ALL);
2447*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_C), D_ALL);
2448*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_C), D_ALL);
2449*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_C), D_ALL);
2450*4882a593Smuzhiyun 	MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_C), D_ALL);
2451*4882a593Smuzhiyun 
2452*4882a593Smuzhiyun 	MMIO_D(PREC_PAL_INDEX(PIPE_A), D_ALL);
2453*4882a593Smuzhiyun 	MMIO_D(PREC_PAL_DATA(PIPE_A), D_ALL);
2454*4882a593Smuzhiyun 	MMIO_F(PREC_PAL_GC_MAX(PIPE_A, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
2455*4882a593Smuzhiyun 
2456*4882a593Smuzhiyun 	MMIO_D(PREC_PAL_INDEX(PIPE_B), D_ALL);
2457*4882a593Smuzhiyun 	MMIO_D(PREC_PAL_DATA(PIPE_B), D_ALL);
2458*4882a593Smuzhiyun 	MMIO_F(PREC_PAL_GC_MAX(PIPE_B, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
2459*4882a593Smuzhiyun 
2460*4882a593Smuzhiyun 	MMIO_D(PREC_PAL_INDEX(PIPE_C), D_ALL);
2461*4882a593Smuzhiyun 	MMIO_D(PREC_PAL_DATA(PIPE_C), D_ALL);
2462*4882a593Smuzhiyun 	MMIO_F(PREC_PAL_GC_MAX(PIPE_C, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
2463*4882a593Smuzhiyun 
2464*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x60110), D_ALL);
2465*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x61110), D_ALL);
2466*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x70400), 0x40, 0, 0, 0, D_ALL, NULL, NULL);
2467*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x71400), 0x40, 0, 0, 0, D_ALL, NULL, NULL);
2468*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x72400), 0x40, 0, 0, 0, D_ALL, NULL, NULL);
2469*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x70440), 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2470*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x71440), 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2471*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x72440), 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2472*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x7044c), 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2473*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x7144c), 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2474*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x7244c), 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2475*4882a593Smuzhiyun 
2476*4882a593Smuzhiyun 	MMIO_D(WM_LINETIME(PIPE_A), D_ALL);
2477*4882a593Smuzhiyun 	MMIO_D(WM_LINETIME(PIPE_B), D_ALL);
2478*4882a593Smuzhiyun 	MMIO_D(WM_LINETIME(PIPE_C), D_ALL);
2479*4882a593Smuzhiyun 	MMIO_D(SPLL_CTL, D_ALL);
2480*4882a593Smuzhiyun 	MMIO_D(_MMIO(_WRPLL_CTL1), D_ALL);
2481*4882a593Smuzhiyun 	MMIO_D(_MMIO(_WRPLL_CTL2), D_ALL);
2482*4882a593Smuzhiyun 	MMIO_D(PORT_CLK_SEL(PORT_A), D_ALL);
2483*4882a593Smuzhiyun 	MMIO_D(PORT_CLK_SEL(PORT_B), D_ALL);
2484*4882a593Smuzhiyun 	MMIO_D(PORT_CLK_SEL(PORT_C), D_ALL);
2485*4882a593Smuzhiyun 	MMIO_D(PORT_CLK_SEL(PORT_D), D_ALL);
2486*4882a593Smuzhiyun 	MMIO_D(PORT_CLK_SEL(PORT_E), D_ALL);
2487*4882a593Smuzhiyun 	MMIO_D(TRANS_CLK_SEL(TRANSCODER_A), D_ALL);
2488*4882a593Smuzhiyun 	MMIO_D(TRANS_CLK_SEL(TRANSCODER_B), D_ALL);
2489*4882a593Smuzhiyun 	MMIO_D(TRANS_CLK_SEL(TRANSCODER_C), D_ALL);
2490*4882a593Smuzhiyun 
2491*4882a593Smuzhiyun 	MMIO_D(HSW_NDE_RSTWRN_OPT, D_ALL);
2492*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x46508), D_ALL);
2493*4882a593Smuzhiyun 
2494*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x49080), D_ALL);
2495*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x49180), D_ALL);
2496*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x49280), D_ALL);
2497*4882a593Smuzhiyun 
2498*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x49090), 0x14, 0, 0, 0, D_ALL, NULL, NULL);
2499*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x49190), 0x14, 0, 0, 0, D_ALL, NULL, NULL);
2500*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x49290), 0x14, 0, 0, 0, D_ALL, NULL, NULL);
2501*4882a593Smuzhiyun 
2502*4882a593Smuzhiyun 	MMIO_D(GAMMA_MODE(PIPE_A), D_ALL);
2503*4882a593Smuzhiyun 	MMIO_D(GAMMA_MODE(PIPE_B), D_ALL);
2504*4882a593Smuzhiyun 	MMIO_D(GAMMA_MODE(PIPE_C), D_ALL);
2505*4882a593Smuzhiyun 
2506*4882a593Smuzhiyun 	MMIO_D(PIPE_MULT(PIPE_A), D_ALL);
2507*4882a593Smuzhiyun 	MMIO_D(PIPE_MULT(PIPE_B), D_ALL);
2508*4882a593Smuzhiyun 	MMIO_D(PIPE_MULT(PIPE_C), D_ALL);
2509*4882a593Smuzhiyun 
2510*4882a593Smuzhiyun 	MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_A), D_ALL);
2511*4882a593Smuzhiyun 	MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_B), D_ALL);
2512*4882a593Smuzhiyun 	MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_C), D_ALL);
2513*4882a593Smuzhiyun 
2514*4882a593Smuzhiyun 	MMIO_DH(SFUSE_STRAP, D_ALL, NULL, NULL);
2515*4882a593Smuzhiyun 	MMIO_D(SBI_ADDR, D_ALL);
2516*4882a593Smuzhiyun 	MMIO_DH(SBI_DATA, D_ALL, sbi_data_mmio_read, NULL);
2517*4882a593Smuzhiyun 	MMIO_DH(SBI_CTL_STAT, D_ALL, NULL, sbi_ctl_mmio_write);
2518*4882a593Smuzhiyun 	MMIO_D(PIXCLK_GATE, D_ALL);
2519*4882a593Smuzhiyun 
2520*4882a593Smuzhiyun 	MMIO_F(_MMIO(_DPA_AUX_CH_CTL), 6 * 4, 0, 0, 0, D_ALL, NULL,
2521*4882a593Smuzhiyun 		dp_aux_ch_ctl_mmio_write);
2522*4882a593Smuzhiyun 
2523*4882a593Smuzhiyun 	MMIO_DH(DDI_BUF_CTL(PORT_A), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2524*4882a593Smuzhiyun 	MMIO_DH(DDI_BUF_CTL(PORT_B), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2525*4882a593Smuzhiyun 	MMIO_DH(DDI_BUF_CTL(PORT_C), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2526*4882a593Smuzhiyun 	MMIO_DH(DDI_BUF_CTL(PORT_D), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2527*4882a593Smuzhiyun 	MMIO_DH(DDI_BUF_CTL(PORT_E), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2528*4882a593Smuzhiyun 
2529*4882a593Smuzhiyun 	MMIO_DH(DP_TP_CTL(PORT_A), D_ALL, NULL, dp_tp_ctl_mmio_write);
2530*4882a593Smuzhiyun 	MMIO_DH(DP_TP_CTL(PORT_B), D_ALL, NULL, dp_tp_ctl_mmio_write);
2531*4882a593Smuzhiyun 	MMIO_DH(DP_TP_CTL(PORT_C), D_ALL, NULL, dp_tp_ctl_mmio_write);
2532*4882a593Smuzhiyun 	MMIO_DH(DP_TP_CTL(PORT_D), D_ALL, NULL, dp_tp_ctl_mmio_write);
2533*4882a593Smuzhiyun 	MMIO_DH(DP_TP_CTL(PORT_E), D_ALL, NULL, dp_tp_ctl_mmio_write);
2534*4882a593Smuzhiyun 
2535*4882a593Smuzhiyun 	MMIO_DH(DP_TP_STATUS(PORT_A), D_ALL, NULL, dp_tp_status_mmio_write);
2536*4882a593Smuzhiyun 	MMIO_DH(DP_TP_STATUS(PORT_B), D_ALL, NULL, dp_tp_status_mmio_write);
2537*4882a593Smuzhiyun 	MMIO_DH(DP_TP_STATUS(PORT_C), D_ALL, NULL, dp_tp_status_mmio_write);
2538*4882a593Smuzhiyun 	MMIO_DH(DP_TP_STATUS(PORT_D), D_ALL, NULL, dp_tp_status_mmio_write);
2539*4882a593Smuzhiyun 	MMIO_DH(DP_TP_STATUS(PORT_E), D_ALL, NULL, NULL);
2540*4882a593Smuzhiyun 
2541*4882a593Smuzhiyun 	MMIO_F(_MMIO(_DDI_BUF_TRANS_A), 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2542*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x64e60), 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2543*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x64eC0), 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2544*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x64f20), 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2545*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x64f80), 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun 	MMIO_D(HSW_AUD_CFG(PIPE_A), D_ALL);
2548*4882a593Smuzhiyun 	MMIO_D(HSW_AUD_PIN_ELD_CP_VLD, D_ALL);
2549*4882a593Smuzhiyun 	MMIO_D(HSW_AUD_MISC_CTRL(PIPE_A), D_ALL);
2550*4882a593Smuzhiyun 
2551*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_TRANS_DDI_FUNC_CTL_A), D_ALL, NULL, NULL);
2552*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_TRANS_DDI_FUNC_CTL_B), D_ALL, NULL, NULL);
2553*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_TRANS_DDI_FUNC_CTL_C), D_ALL, NULL, NULL);
2554*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_TRANS_DDI_FUNC_CTL_EDP), D_ALL, NULL, NULL);
2555*4882a593Smuzhiyun 
2556*4882a593Smuzhiyun 	MMIO_D(_MMIO(_TRANSA_MSA_MISC), D_ALL);
2557*4882a593Smuzhiyun 	MMIO_D(_MMIO(_TRANSB_MSA_MISC), D_ALL);
2558*4882a593Smuzhiyun 	MMIO_D(_MMIO(_TRANSC_MSA_MISC), D_ALL);
2559*4882a593Smuzhiyun 	MMIO_D(_MMIO(_TRANS_EDP_MSA_MISC), D_ALL);
2560*4882a593Smuzhiyun 
2561*4882a593Smuzhiyun 	MMIO_DH(FORCEWAKE, D_ALL, NULL, NULL);
2562*4882a593Smuzhiyun 	MMIO_D(FORCEWAKE_ACK, D_ALL);
2563*4882a593Smuzhiyun 	MMIO_D(GEN6_GT_CORE_STATUS, D_ALL);
2564*4882a593Smuzhiyun 	MMIO_D(GEN6_GT_THREAD_STATUS_REG, D_ALL);
2565*4882a593Smuzhiyun 	MMIO_DFH(GTFIFODBG, D_ALL, F_CMD_ACCESS, NULL, NULL);
2566*4882a593Smuzhiyun 	MMIO_DFH(GTFIFOCTL, D_ALL, F_CMD_ACCESS, NULL, NULL);
2567*4882a593Smuzhiyun 	MMIO_DH(FORCEWAKE_MT, D_PRE_SKL, NULL, mul_force_wake_write);
2568*4882a593Smuzhiyun 	MMIO_DH(FORCEWAKE_ACK_HSW, D_BDW, NULL, NULL);
2569*4882a593Smuzhiyun 	MMIO_D(ECOBUS, D_ALL);
2570*4882a593Smuzhiyun 	MMIO_DH(GEN6_RC_CONTROL, D_ALL, NULL, NULL);
2571*4882a593Smuzhiyun 	MMIO_DH(GEN6_RC_STATE, D_ALL, NULL, NULL);
2572*4882a593Smuzhiyun 	MMIO_D(GEN6_RPNSWREQ, D_ALL);
2573*4882a593Smuzhiyun 	MMIO_D(GEN6_RC_VIDEO_FREQ, D_ALL);
2574*4882a593Smuzhiyun 	MMIO_D(GEN6_RP_DOWN_TIMEOUT, D_ALL);
2575*4882a593Smuzhiyun 	MMIO_D(GEN6_RP_INTERRUPT_LIMITS, D_ALL);
2576*4882a593Smuzhiyun 	MMIO_D(GEN6_RPSTAT1, D_ALL);
2577*4882a593Smuzhiyun 	MMIO_D(GEN6_RP_CONTROL, D_ALL);
2578*4882a593Smuzhiyun 	MMIO_D(GEN6_RP_UP_THRESHOLD, D_ALL);
2579*4882a593Smuzhiyun 	MMIO_D(GEN6_RP_DOWN_THRESHOLD, D_ALL);
2580*4882a593Smuzhiyun 	MMIO_D(GEN6_RP_CUR_UP_EI, D_ALL);
2581*4882a593Smuzhiyun 	MMIO_D(GEN6_RP_CUR_UP, D_ALL);
2582*4882a593Smuzhiyun 	MMIO_D(GEN6_RP_PREV_UP, D_ALL);
2583*4882a593Smuzhiyun 	MMIO_D(GEN6_RP_CUR_DOWN_EI, D_ALL);
2584*4882a593Smuzhiyun 	MMIO_D(GEN6_RP_CUR_DOWN, D_ALL);
2585*4882a593Smuzhiyun 	MMIO_D(GEN6_RP_PREV_DOWN, D_ALL);
2586*4882a593Smuzhiyun 	MMIO_D(GEN6_RP_UP_EI, D_ALL);
2587*4882a593Smuzhiyun 	MMIO_D(GEN6_RP_DOWN_EI, D_ALL);
2588*4882a593Smuzhiyun 	MMIO_D(GEN6_RP_IDLE_HYSTERSIS, D_ALL);
2589*4882a593Smuzhiyun 	MMIO_D(GEN6_RC1_WAKE_RATE_LIMIT, D_ALL);
2590*4882a593Smuzhiyun 	MMIO_D(GEN6_RC6_WAKE_RATE_LIMIT, D_ALL);
2591*4882a593Smuzhiyun 	MMIO_D(GEN6_RC6pp_WAKE_RATE_LIMIT, D_ALL);
2592*4882a593Smuzhiyun 	MMIO_D(GEN6_RC_EVALUATION_INTERVAL, D_ALL);
2593*4882a593Smuzhiyun 	MMIO_D(GEN6_RC_IDLE_HYSTERSIS, D_ALL);
2594*4882a593Smuzhiyun 	MMIO_D(GEN6_RC_SLEEP, D_ALL);
2595*4882a593Smuzhiyun 	MMIO_D(GEN6_RC1e_THRESHOLD, D_ALL);
2596*4882a593Smuzhiyun 	MMIO_D(GEN6_RC6_THRESHOLD, D_ALL);
2597*4882a593Smuzhiyun 	MMIO_D(GEN6_RC6p_THRESHOLD, D_ALL);
2598*4882a593Smuzhiyun 	MMIO_D(GEN6_RC6pp_THRESHOLD, D_ALL);
2599*4882a593Smuzhiyun 	MMIO_D(GEN6_PMINTRMSK, D_ALL);
2600*4882a593Smuzhiyun 	MMIO_DH(HSW_PWR_WELL_CTL1, D_BDW, NULL, power_well_ctl_mmio_write);
2601*4882a593Smuzhiyun 	MMIO_DH(HSW_PWR_WELL_CTL2, D_BDW, NULL, power_well_ctl_mmio_write);
2602*4882a593Smuzhiyun 	MMIO_DH(HSW_PWR_WELL_CTL3, D_BDW, NULL, power_well_ctl_mmio_write);
2603*4882a593Smuzhiyun 	MMIO_DH(HSW_PWR_WELL_CTL4, D_BDW, NULL, power_well_ctl_mmio_write);
2604*4882a593Smuzhiyun 	MMIO_DH(HSW_PWR_WELL_CTL5, D_BDW, NULL, power_well_ctl_mmio_write);
2605*4882a593Smuzhiyun 	MMIO_DH(HSW_PWR_WELL_CTL6, D_BDW, NULL, power_well_ctl_mmio_write);
2606*4882a593Smuzhiyun 
2607*4882a593Smuzhiyun 	MMIO_D(RSTDBYCTL, D_ALL);
2608*4882a593Smuzhiyun 
2609*4882a593Smuzhiyun 	MMIO_DH(GEN6_GDRST, D_ALL, NULL, gdrst_mmio_write);
2610*4882a593Smuzhiyun 	MMIO_F(FENCE_REG_GEN6_LO(0), 0x80, 0, 0, 0, D_ALL, fence_mmio_read, fence_mmio_write);
2611*4882a593Smuzhiyun 	MMIO_DH(CPU_VGACNTRL, D_ALL, NULL, vga_control_mmio_write);
2612*4882a593Smuzhiyun 
2613*4882a593Smuzhiyun 	MMIO_D(TILECTL, D_ALL);
2614*4882a593Smuzhiyun 
2615*4882a593Smuzhiyun 	MMIO_D(GEN6_UCGCTL1, D_ALL);
2616*4882a593Smuzhiyun 	MMIO_D(GEN6_UCGCTL2, D_ALL);
2617*4882a593Smuzhiyun 
2618*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x4f000), 0x90, 0, 0, 0, D_ALL, NULL, NULL);
2619*4882a593Smuzhiyun 
2620*4882a593Smuzhiyun 	MMIO_D(GEN6_PCODE_DATA, D_ALL);
2621*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x13812c), D_ALL);
2622*4882a593Smuzhiyun 	MMIO_DH(GEN7_ERR_INT, D_ALL, NULL, NULL);
2623*4882a593Smuzhiyun 	MMIO_D(HSW_EDRAM_CAP, D_ALL);
2624*4882a593Smuzhiyun 	MMIO_D(HSW_IDICR, D_ALL);
2625*4882a593Smuzhiyun 	MMIO_DH(GFX_FLSH_CNTL_GEN6, D_ALL, NULL, NULL);
2626*4882a593Smuzhiyun 
2627*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x3c), D_ALL);
2628*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x860), D_ALL);
2629*4882a593Smuzhiyun 	MMIO_D(ECOSKPD, D_ALL);
2630*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x121d0), D_ALL);
2631*4882a593Smuzhiyun 	MMIO_D(GEN6_BLITTER_ECOSKPD, D_ALL);
2632*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x41d0), D_ALL);
2633*4882a593Smuzhiyun 	MMIO_D(GAC_ECO_BITS, D_ALL);
2634*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x6200), D_ALL);
2635*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x6204), D_ALL);
2636*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x6208), D_ALL);
2637*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x7118), D_ALL);
2638*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x7180), D_ALL);
2639*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x7408), D_ALL);
2640*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x7c00), D_ALL);
2641*4882a593Smuzhiyun 	MMIO_DH(GEN6_MBCTL, D_ALL, NULL, mbctl_write);
2642*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x911c), D_ALL);
2643*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x9120), D_ALL);
2644*4882a593Smuzhiyun 	MMIO_DFH(GEN7_UCGCTL4, D_ALL, F_CMD_ACCESS, NULL, NULL);
2645*4882a593Smuzhiyun 
2646*4882a593Smuzhiyun 	MMIO_D(GAB_CTL, D_ALL);
2647*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x48800), D_ALL);
2648*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xce044), D_ALL);
2649*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xe6500), D_ALL);
2650*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xe6504), D_ALL);
2651*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xe6600), D_ALL);
2652*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xe6604), D_ALL);
2653*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xe6700), D_ALL);
2654*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xe6704), D_ALL);
2655*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xe6800), D_ALL);
2656*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xe6804), D_ALL);
2657*4882a593Smuzhiyun 	MMIO_D(PCH_GMBUS4, D_ALL);
2658*4882a593Smuzhiyun 	MMIO_D(PCH_GMBUS5, D_ALL);
2659*4882a593Smuzhiyun 
2660*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x902c), D_ALL);
2661*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xec008), D_ALL);
2662*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xec00c), D_ALL);
2663*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xec008 + 0x18), D_ALL);
2664*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xec00c + 0x18), D_ALL);
2665*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xec008 + 0x18 * 2), D_ALL);
2666*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xec00c + 0x18 * 2), D_ALL);
2667*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xec008 + 0x18 * 3), D_ALL);
2668*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xec00c + 0x18 * 3), D_ALL);
2669*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xec408), D_ALL);
2670*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xec40c), D_ALL);
2671*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xec408 + 0x18), D_ALL);
2672*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xec40c + 0x18), D_ALL);
2673*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xec408 + 0x18 * 2), D_ALL);
2674*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xec40c + 0x18 * 2), D_ALL);
2675*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xec408 + 0x18 * 3), D_ALL);
2676*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xec40c + 0x18 * 3), D_ALL);
2677*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xfc810), D_ALL);
2678*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xfc81c), D_ALL);
2679*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xfc828), D_ALL);
2680*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xfc834), D_ALL);
2681*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xfcc00), D_ALL);
2682*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xfcc0c), D_ALL);
2683*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xfcc18), D_ALL);
2684*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xfcc24), D_ALL);
2685*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xfd000), D_ALL);
2686*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xfd00c), D_ALL);
2687*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xfd018), D_ALL);
2688*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xfd024), D_ALL);
2689*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xfd034), D_ALL);
2690*4882a593Smuzhiyun 
2691*4882a593Smuzhiyun 	MMIO_DH(FPGA_DBG, D_ALL, NULL, fpga_dbg_mmio_write);
2692*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x2054), D_ALL);
2693*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x12054), D_ALL);
2694*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x22054), D_ALL);
2695*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x1a054), D_ALL);
2696*4882a593Smuzhiyun 
2697*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x44070), D_ALL);
2698*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x215c), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2699*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x2178), D_ALL, F_CMD_ACCESS, NULL, NULL);
2700*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x217c), D_ALL, F_CMD_ACCESS, NULL, NULL);
2701*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x12178), D_ALL, F_CMD_ACCESS, NULL, NULL);
2702*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x1217c), D_ALL, F_CMD_ACCESS, NULL, NULL);
2703*4882a593Smuzhiyun 
2704*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x2290), 8, F_CMD_ACCESS, 0, 0, D_BDW_PLUS, NULL, NULL);
2705*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x2b00), D_BDW_PLUS);
2706*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x2360), D_BDW_PLUS);
2707*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x5200), 32, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2708*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x5240), 32, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2709*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x5280), 16, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2710*4882a593Smuzhiyun 
2711*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x1c17c), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2712*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x1c178), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2713*4882a593Smuzhiyun 	MMIO_DFH(BCS_SWCTRL, D_ALL, F_CMD_ACCESS, NULL, NULL);
2714*4882a593Smuzhiyun 
2715*4882a593Smuzhiyun 	MMIO_F(HS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2716*4882a593Smuzhiyun 	MMIO_F(DS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2717*4882a593Smuzhiyun 	MMIO_F(IA_VERTICES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2718*4882a593Smuzhiyun 	MMIO_F(IA_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2719*4882a593Smuzhiyun 	MMIO_F(VS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2720*4882a593Smuzhiyun 	MMIO_F(GS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2721*4882a593Smuzhiyun 	MMIO_F(GS_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2722*4882a593Smuzhiyun 	MMIO_F(CL_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2723*4882a593Smuzhiyun 	MMIO_F(CL_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2724*4882a593Smuzhiyun 	MMIO_F(PS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2725*4882a593Smuzhiyun 	MMIO_F(PS_DEPTH_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2726*4882a593Smuzhiyun 	MMIO_DH(_MMIO(0x4260), D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2727*4882a593Smuzhiyun 	MMIO_DH(_MMIO(0x4264), D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2728*4882a593Smuzhiyun 	MMIO_DH(_MMIO(0x4268), D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2729*4882a593Smuzhiyun 	MMIO_DH(_MMIO(0x426c), D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2730*4882a593Smuzhiyun 	MMIO_DH(_MMIO(0x4270), D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2731*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x4094), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2732*4882a593Smuzhiyun 
2733*4882a593Smuzhiyun 	MMIO_DFH(ARB_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2734*4882a593Smuzhiyun 	MMIO_RING_GM(RING_BBADDR, D_ALL, NULL, NULL);
2735*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x2220), D_ALL, F_CMD_ACCESS, NULL, NULL);
2736*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x12220), D_ALL, F_CMD_ACCESS, NULL, NULL);
2737*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x22220), D_ALL, F_CMD_ACCESS, NULL, NULL);
2738*4882a593Smuzhiyun 	MMIO_RING_DFH(RING_SYNC_1, D_ALL, F_CMD_ACCESS, NULL, NULL);
2739*4882a593Smuzhiyun 	MMIO_RING_DFH(RING_SYNC_0, D_ALL, F_CMD_ACCESS, NULL, NULL);
2740*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x22178), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2741*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x1a178), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2742*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x1a17c), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2743*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x2217c), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2744*4882a593Smuzhiyun 
2745*4882a593Smuzhiyun 	MMIO_DH(EDP_PSR_IMR, D_BDW_PLUS, NULL, edp_psr_imr_iir_write);
2746*4882a593Smuzhiyun 	MMIO_DH(EDP_PSR_IIR, D_BDW_PLUS, NULL, edp_psr_imr_iir_write);
2747*4882a593Smuzhiyun 	MMIO_DH(GUC_STATUS, D_ALL, guc_status_read, NULL);
2748*4882a593Smuzhiyun 
2749*4882a593Smuzhiyun 	return 0;
2750*4882a593Smuzhiyun }
2751*4882a593Smuzhiyun 
init_bdw_mmio_info(struct intel_gvt * gvt)2752*4882a593Smuzhiyun static int init_bdw_mmio_info(struct intel_gvt *gvt)
2753*4882a593Smuzhiyun {
2754*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = gvt->gt->i915;
2755*4882a593Smuzhiyun 	int ret;
2756*4882a593Smuzhiyun 
2757*4882a593Smuzhiyun 	MMIO_DH(GEN8_GT_IMR(0), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2758*4882a593Smuzhiyun 	MMIO_DH(GEN8_GT_IER(0), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2759*4882a593Smuzhiyun 	MMIO_DH(GEN8_GT_IIR(0), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2760*4882a593Smuzhiyun 	MMIO_D(GEN8_GT_ISR(0), D_BDW_PLUS);
2761*4882a593Smuzhiyun 
2762*4882a593Smuzhiyun 	MMIO_DH(GEN8_GT_IMR(1), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2763*4882a593Smuzhiyun 	MMIO_DH(GEN8_GT_IER(1), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2764*4882a593Smuzhiyun 	MMIO_DH(GEN8_GT_IIR(1), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2765*4882a593Smuzhiyun 	MMIO_D(GEN8_GT_ISR(1), D_BDW_PLUS);
2766*4882a593Smuzhiyun 
2767*4882a593Smuzhiyun 	MMIO_DH(GEN8_GT_IMR(2), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2768*4882a593Smuzhiyun 	MMIO_DH(GEN8_GT_IER(2), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2769*4882a593Smuzhiyun 	MMIO_DH(GEN8_GT_IIR(2), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2770*4882a593Smuzhiyun 	MMIO_D(GEN8_GT_ISR(2), D_BDW_PLUS);
2771*4882a593Smuzhiyun 
2772*4882a593Smuzhiyun 	MMIO_DH(GEN8_GT_IMR(3), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2773*4882a593Smuzhiyun 	MMIO_DH(GEN8_GT_IER(3), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2774*4882a593Smuzhiyun 	MMIO_DH(GEN8_GT_IIR(3), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2775*4882a593Smuzhiyun 	MMIO_D(GEN8_GT_ISR(3), D_BDW_PLUS);
2776*4882a593Smuzhiyun 
2777*4882a593Smuzhiyun 	MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_A), D_BDW_PLUS, NULL,
2778*4882a593Smuzhiyun 		intel_vgpu_reg_imr_handler);
2779*4882a593Smuzhiyun 	MMIO_DH(GEN8_DE_PIPE_IER(PIPE_A), D_BDW_PLUS, NULL,
2780*4882a593Smuzhiyun 		intel_vgpu_reg_ier_handler);
2781*4882a593Smuzhiyun 	MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_A), D_BDW_PLUS, NULL,
2782*4882a593Smuzhiyun 		intel_vgpu_reg_iir_handler);
2783*4882a593Smuzhiyun 	MMIO_D(GEN8_DE_PIPE_ISR(PIPE_A), D_BDW_PLUS);
2784*4882a593Smuzhiyun 
2785*4882a593Smuzhiyun 	MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_B), D_BDW_PLUS, NULL,
2786*4882a593Smuzhiyun 		intel_vgpu_reg_imr_handler);
2787*4882a593Smuzhiyun 	MMIO_DH(GEN8_DE_PIPE_IER(PIPE_B), D_BDW_PLUS, NULL,
2788*4882a593Smuzhiyun 		intel_vgpu_reg_ier_handler);
2789*4882a593Smuzhiyun 	MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_B), D_BDW_PLUS, NULL,
2790*4882a593Smuzhiyun 		intel_vgpu_reg_iir_handler);
2791*4882a593Smuzhiyun 	MMIO_D(GEN8_DE_PIPE_ISR(PIPE_B), D_BDW_PLUS);
2792*4882a593Smuzhiyun 
2793*4882a593Smuzhiyun 	MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_C), D_BDW_PLUS, NULL,
2794*4882a593Smuzhiyun 		intel_vgpu_reg_imr_handler);
2795*4882a593Smuzhiyun 	MMIO_DH(GEN8_DE_PIPE_IER(PIPE_C), D_BDW_PLUS, NULL,
2796*4882a593Smuzhiyun 		intel_vgpu_reg_ier_handler);
2797*4882a593Smuzhiyun 	MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_C), D_BDW_PLUS, NULL,
2798*4882a593Smuzhiyun 		intel_vgpu_reg_iir_handler);
2799*4882a593Smuzhiyun 	MMIO_D(GEN8_DE_PIPE_ISR(PIPE_C), D_BDW_PLUS);
2800*4882a593Smuzhiyun 
2801*4882a593Smuzhiyun 	MMIO_DH(GEN8_DE_PORT_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2802*4882a593Smuzhiyun 	MMIO_DH(GEN8_DE_PORT_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2803*4882a593Smuzhiyun 	MMIO_DH(GEN8_DE_PORT_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2804*4882a593Smuzhiyun 	MMIO_D(GEN8_DE_PORT_ISR, D_BDW_PLUS);
2805*4882a593Smuzhiyun 
2806*4882a593Smuzhiyun 	MMIO_DH(GEN8_DE_MISC_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2807*4882a593Smuzhiyun 	MMIO_DH(GEN8_DE_MISC_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2808*4882a593Smuzhiyun 	MMIO_DH(GEN8_DE_MISC_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2809*4882a593Smuzhiyun 	MMIO_D(GEN8_DE_MISC_ISR, D_BDW_PLUS);
2810*4882a593Smuzhiyun 
2811*4882a593Smuzhiyun 	MMIO_DH(GEN8_PCU_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2812*4882a593Smuzhiyun 	MMIO_DH(GEN8_PCU_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2813*4882a593Smuzhiyun 	MMIO_DH(GEN8_PCU_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2814*4882a593Smuzhiyun 	MMIO_D(GEN8_PCU_ISR, D_BDW_PLUS);
2815*4882a593Smuzhiyun 
2816*4882a593Smuzhiyun 	MMIO_DH(GEN8_MASTER_IRQ, D_BDW_PLUS, NULL,
2817*4882a593Smuzhiyun 		intel_vgpu_reg_master_irq_handler);
2818*4882a593Smuzhiyun 
2819*4882a593Smuzhiyun 	MMIO_RING_DFH(RING_ACTHD_UDW, D_BDW_PLUS, 0,
2820*4882a593Smuzhiyun 		mmio_read_from_hw, NULL);
2821*4882a593Smuzhiyun 
2822*4882a593Smuzhiyun #define RING_REG(base) _MMIO((base) + 0xd0)
2823*4882a593Smuzhiyun 	MMIO_RING_F(RING_REG, 4, F_RO, 0,
2824*4882a593Smuzhiyun 		~_MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET), D_BDW_PLUS, NULL,
2825*4882a593Smuzhiyun 		ring_reset_ctl_write);
2826*4882a593Smuzhiyun #undef RING_REG
2827*4882a593Smuzhiyun 
2828*4882a593Smuzhiyun #define RING_REG(base) _MMIO((base) + 0x230)
2829*4882a593Smuzhiyun 	MMIO_RING_DFH(RING_REG, D_BDW_PLUS, 0, NULL, elsp_mmio_write);
2830*4882a593Smuzhiyun #undef RING_REG
2831*4882a593Smuzhiyun 
2832*4882a593Smuzhiyun #define RING_REG(base) _MMIO((base) + 0x234)
2833*4882a593Smuzhiyun 	MMIO_RING_F(RING_REG, 8, F_RO, 0, ~0, D_BDW_PLUS,
2834*4882a593Smuzhiyun 		NULL, NULL);
2835*4882a593Smuzhiyun #undef RING_REG
2836*4882a593Smuzhiyun 
2837*4882a593Smuzhiyun #define RING_REG(base) _MMIO((base) + 0x244)
2838*4882a593Smuzhiyun 	MMIO_RING_DFH(RING_REG, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2839*4882a593Smuzhiyun #undef RING_REG
2840*4882a593Smuzhiyun 
2841*4882a593Smuzhiyun #define RING_REG(base) _MMIO((base) + 0x370)
2842*4882a593Smuzhiyun 	MMIO_RING_F(RING_REG, 48, F_RO, 0, ~0, D_BDW_PLUS, NULL, NULL);
2843*4882a593Smuzhiyun #undef RING_REG
2844*4882a593Smuzhiyun 
2845*4882a593Smuzhiyun #define RING_REG(base) _MMIO((base) + 0x3a0)
2846*4882a593Smuzhiyun 	MMIO_RING_DFH(RING_REG, D_BDW_PLUS, F_MODE_MASK, NULL, NULL);
2847*4882a593Smuzhiyun #undef RING_REG
2848*4882a593Smuzhiyun 
2849*4882a593Smuzhiyun 	MMIO_D(PIPEMISC(PIPE_A), D_BDW_PLUS);
2850*4882a593Smuzhiyun 	MMIO_D(PIPEMISC(PIPE_B), D_BDW_PLUS);
2851*4882a593Smuzhiyun 	MMIO_D(PIPEMISC(PIPE_C), D_BDW_PLUS);
2852*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x1c1d0), D_BDW_PLUS);
2853*4882a593Smuzhiyun 	MMIO_D(GEN6_MBCUNIT_SNPCR, D_BDW_PLUS);
2854*4882a593Smuzhiyun 	MMIO_D(GEN7_MISCCPCTL, D_BDW_PLUS);
2855*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x1c054), D_BDW_PLUS);
2856*4882a593Smuzhiyun 
2857*4882a593Smuzhiyun 	MMIO_DH(GEN6_PCODE_MAILBOX, D_BDW_PLUS, NULL, mailbox_write);
2858*4882a593Smuzhiyun 
2859*4882a593Smuzhiyun 	MMIO_D(GEN8_PRIVATE_PAT_LO, D_BDW_PLUS & ~D_BXT);
2860*4882a593Smuzhiyun 	MMIO_D(GEN8_PRIVATE_PAT_HI, D_BDW_PLUS);
2861*4882a593Smuzhiyun 
2862*4882a593Smuzhiyun 	MMIO_D(GAMTARBMODE, D_BDW_PLUS);
2863*4882a593Smuzhiyun 
2864*4882a593Smuzhiyun #define RING_REG(base) _MMIO((base) + 0x270)
2865*4882a593Smuzhiyun 	MMIO_RING_F(RING_REG, 32, F_CMD_ACCESS, 0, 0, D_BDW_PLUS, NULL, NULL);
2866*4882a593Smuzhiyun #undef RING_REG
2867*4882a593Smuzhiyun 
2868*4882a593Smuzhiyun 	MMIO_RING_GM(RING_HWS_PGA, D_BDW_PLUS, NULL, hws_pga_write);
2869*4882a593Smuzhiyun 
2870*4882a593Smuzhiyun 	MMIO_DFH(HDC_CHICKEN0, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2871*4882a593Smuzhiyun 
2872*4882a593Smuzhiyun 	MMIO_D(CHICKEN_PIPESL_1(PIPE_A), D_BDW_PLUS);
2873*4882a593Smuzhiyun 	MMIO_D(CHICKEN_PIPESL_1(PIPE_B), D_BDW_PLUS);
2874*4882a593Smuzhiyun 	MMIO_D(CHICKEN_PIPESL_1(PIPE_C), D_BDW_PLUS);
2875*4882a593Smuzhiyun 
2876*4882a593Smuzhiyun 	MMIO_D(WM_MISC, D_BDW);
2877*4882a593Smuzhiyun 	MMIO_D(_MMIO(_SRD_CTL_EDP), D_BDW);
2878*4882a593Smuzhiyun 
2879*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x6671c), D_BDW_PLUS);
2880*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x66c00), D_BDW_PLUS);
2881*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x66c04), D_BDW_PLUS);
2882*4882a593Smuzhiyun 
2883*4882a593Smuzhiyun 	MMIO_D(HSW_GTT_CACHE_EN, D_BDW_PLUS);
2884*4882a593Smuzhiyun 
2885*4882a593Smuzhiyun 	MMIO_D(GEN8_EU_DISABLE0, D_BDW_PLUS);
2886*4882a593Smuzhiyun 	MMIO_D(GEN8_EU_DISABLE1, D_BDW_PLUS);
2887*4882a593Smuzhiyun 	MMIO_D(GEN8_EU_DISABLE2, D_BDW_PLUS);
2888*4882a593Smuzhiyun 
2889*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xfdc), D_BDW_PLUS);
2890*4882a593Smuzhiyun 	MMIO_DFH(GEN8_ROW_CHICKEN, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS,
2891*4882a593Smuzhiyun 		NULL, NULL);
2892*4882a593Smuzhiyun 	MMIO_DFH(GEN7_ROW_CHICKEN2, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS,
2893*4882a593Smuzhiyun 		NULL, NULL);
2894*4882a593Smuzhiyun 	MMIO_DFH(GEN8_UCGCTL6, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2895*4882a593Smuzhiyun 
2896*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0xb1f0), D_BDW, F_CMD_ACCESS, NULL, NULL);
2897*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0xb1c0), D_BDW, F_CMD_ACCESS, NULL, NULL);
2898*4882a593Smuzhiyun 	MMIO_DFH(GEN8_L3SQCREG4, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2899*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0xb100), D_BDW, F_CMD_ACCESS, NULL, NULL);
2900*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0xb10c), D_BDW, F_CMD_ACCESS, NULL, NULL);
2901*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xb110), D_BDW);
2902*4882a593Smuzhiyun 
2903*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x24d0), 48, F_CMD_ACCESS, 0, 0, D_BDW_PLUS,
2904*4882a593Smuzhiyun 		NULL, force_nonpriv_write);
2905*4882a593Smuzhiyun 
2906*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x44484), D_BDW_PLUS);
2907*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x4448c), D_BDW_PLUS);
2908*4882a593Smuzhiyun 
2909*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x83a4), D_BDW, F_CMD_ACCESS, NULL, NULL);
2910*4882a593Smuzhiyun 	MMIO_D(GEN8_L3_LRA_1_GPGPU, D_BDW_PLUS);
2911*4882a593Smuzhiyun 
2912*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x8430), D_BDW, F_CMD_ACCESS, NULL, NULL);
2913*4882a593Smuzhiyun 
2914*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x110000), D_BDW_PLUS);
2915*4882a593Smuzhiyun 
2916*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x48400), D_BDW_PLUS);
2917*4882a593Smuzhiyun 
2918*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x6e570), D_BDW_PLUS);
2919*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x65f10), D_BDW_PLUS);
2920*4882a593Smuzhiyun 
2921*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0xe194), D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2922*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0xe188), D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2923*4882a593Smuzhiyun 	MMIO_DFH(HALF_SLICE_CHICKEN2, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2924*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x2580), D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2925*4882a593Smuzhiyun 
2926*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x2248), D_BDW, F_CMD_ACCESS, NULL, NULL);
2927*4882a593Smuzhiyun 
2928*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0xe220), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2929*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0xe230), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2930*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0xe240), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2931*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0xe260), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2932*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0xe270), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2933*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0xe280), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2934*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0xe2a0), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2935*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0xe2b0), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2936*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0xe2c0), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2937*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x21f0), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2938*4882a593Smuzhiyun 	return 0;
2939*4882a593Smuzhiyun }
2940*4882a593Smuzhiyun 
init_skl_mmio_info(struct intel_gvt * gvt)2941*4882a593Smuzhiyun static int init_skl_mmio_info(struct intel_gvt *gvt)
2942*4882a593Smuzhiyun {
2943*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = gvt->gt->i915;
2944*4882a593Smuzhiyun 	int ret;
2945*4882a593Smuzhiyun 
2946*4882a593Smuzhiyun 	MMIO_DH(FORCEWAKE_RENDER_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
2947*4882a593Smuzhiyun 	MMIO_DH(FORCEWAKE_ACK_RENDER_GEN9, D_SKL_PLUS, NULL, NULL);
2948*4882a593Smuzhiyun 	MMIO_DH(FORCEWAKE_BLITTER_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
2949*4882a593Smuzhiyun 	MMIO_DH(FORCEWAKE_ACK_BLITTER_GEN9, D_SKL_PLUS, NULL, NULL);
2950*4882a593Smuzhiyun 	MMIO_DH(FORCEWAKE_MEDIA_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
2951*4882a593Smuzhiyun 	MMIO_DH(FORCEWAKE_ACK_MEDIA_GEN9, D_SKL_PLUS, NULL, NULL);
2952*4882a593Smuzhiyun 
2953*4882a593Smuzhiyun 	MMIO_F(DP_AUX_CH_CTL(AUX_CH_B), 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL,
2954*4882a593Smuzhiyun 						dp_aux_ch_ctl_mmio_write);
2955*4882a593Smuzhiyun 	MMIO_F(DP_AUX_CH_CTL(AUX_CH_C), 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL,
2956*4882a593Smuzhiyun 						dp_aux_ch_ctl_mmio_write);
2957*4882a593Smuzhiyun 	MMIO_F(DP_AUX_CH_CTL(AUX_CH_D), 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL,
2958*4882a593Smuzhiyun 						dp_aux_ch_ctl_mmio_write);
2959*4882a593Smuzhiyun 
2960*4882a593Smuzhiyun 	MMIO_D(HSW_PWR_WELL_CTL1, D_SKL_PLUS);
2961*4882a593Smuzhiyun 	MMIO_DH(HSW_PWR_WELL_CTL2, D_SKL_PLUS, NULL, skl_power_well_ctl_write);
2962*4882a593Smuzhiyun 
2963*4882a593Smuzhiyun 	MMIO_DH(DBUF_CTL_S(0), D_SKL_PLUS, NULL, gen9_dbuf_ctl_mmio_write);
2964*4882a593Smuzhiyun 
2965*4882a593Smuzhiyun 	MMIO_D(GEN9_PG_ENABLE, D_SKL_PLUS);
2966*4882a593Smuzhiyun 	MMIO_D(GEN9_MEDIA_PG_IDLE_HYSTERESIS, D_SKL_PLUS);
2967*4882a593Smuzhiyun 	MMIO_D(GEN9_RENDER_PG_IDLE_HYSTERESIS, D_SKL_PLUS);
2968*4882a593Smuzhiyun 	MMIO_DFH(GEN9_GAMT_ECO_REG_RW_IA, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
2969*4882a593Smuzhiyun 	MMIO_DFH(MMCD_MISC_CTRL, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
2970*4882a593Smuzhiyun 	MMIO_DH(CHICKEN_PAR1_1, D_SKL_PLUS, NULL, NULL);
2971*4882a593Smuzhiyun 	MMIO_D(DC_STATE_EN, D_SKL_PLUS);
2972*4882a593Smuzhiyun 	MMIO_D(DC_STATE_DEBUG, D_SKL_PLUS);
2973*4882a593Smuzhiyun 	MMIO_D(CDCLK_CTL, D_SKL_PLUS);
2974*4882a593Smuzhiyun 	MMIO_DH(LCPLL1_CTL, D_SKL_PLUS, NULL, skl_lcpll_write);
2975*4882a593Smuzhiyun 	MMIO_DH(LCPLL2_CTL, D_SKL_PLUS, NULL, skl_lcpll_write);
2976*4882a593Smuzhiyun 	MMIO_D(_MMIO(_DPLL1_CFGCR1), D_SKL_PLUS);
2977*4882a593Smuzhiyun 	MMIO_D(_MMIO(_DPLL2_CFGCR1), D_SKL_PLUS);
2978*4882a593Smuzhiyun 	MMIO_D(_MMIO(_DPLL3_CFGCR1), D_SKL_PLUS);
2979*4882a593Smuzhiyun 	MMIO_D(_MMIO(_DPLL1_CFGCR2), D_SKL_PLUS);
2980*4882a593Smuzhiyun 	MMIO_D(_MMIO(_DPLL2_CFGCR2), D_SKL_PLUS);
2981*4882a593Smuzhiyun 	MMIO_D(_MMIO(_DPLL3_CFGCR2), D_SKL_PLUS);
2982*4882a593Smuzhiyun 	MMIO_D(DPLL_CTRL1, D_SKL_PLUS);
2983*4882a593Smuzhiyun 	MMIO_D(DPLL_CTRL2, D_SKL_PLUS);
2984*4882a593Smuzhiyun 	MMIO_DH(DPLL_STATUS, D_SKL_PLUS, dpll_status_read, NULL);
2985*4882a593Smuzhiyun 
2986*4882a593Smuzhiyun 	MMIO_DH(SKL_PS_WIN_POS(PIPE_A, 0), D_SKL_PLUS, NULL, pf_write);
2987*4882a593Smuzhiyun 	MMIO_DH(SKL_PS_WIN_POS(PIPE_A, 1), D_SKL_PLUS, NULL, pf_write);
2988*4882a593Smuzhiyun 	MMIO_DH(SKL_PS_WIN_POS(PIPE_B, 0), D_SKL_PLUS, NULL, pf_write);
2989*4882a593Smuzhiyun 	MMIO_DH(SKL_PS_WIN_POS(PIPE_B, 1), D_SKL_PLUS, NULL, pf_write);
2990*4882a593Smuzhiyun 	MMIO_DH(SKL_PS_WIN_POS(PIPE_C, 0), D_SKL_PLUS, NULL, pf_write);
2991*4882a593Smuzhiyun 	MMIO_DH(SKL_PS_WIN_POS(PIPE_C, 1), D_SKL_PLUS, NULL, pf_write);
2992*4882a593Smuzhiyun 
2993*4882a593Smuzhiyun 	MMIO_DH(SKL_PS_WIN_SZ(PIPE_A, 0), D_SKL_PLUS, NULL, pf_write);
2994*4882a593Smuzhiyun 	MMIO_DH(SKL_PS_WIN_SZ(PIPE_A, 1), D_SKL_PLUS, NULL, pf_write);
2995*4882a593Smuzhiyun 	MMIO_DH(SKL_PS_WIN_SZ(PIPE_B, 0), D_SKL_PLUS, NULL, pf_write);
2996*4882a593Smuzhiyun 	MMIO_DH(SKL_PS_WIN_SZ(PIPE_B, 1), D_SKL_PLUS, NULL, pf_write);
2997*4882a593Smuzhiyun 	MMIO_DH(SKL_PS_WIN_SZ(PIPE_C, 0), D_SKL_PLUS, NULL, pf_write);
2998*4882a593Smuzhiyun 	MMIO_DH(SKL_PS_WIN_SZ(PIPE_C, 1), D_SKL_PLUS, NULL, pf_write);
2999*4882a593Smuzhiyun 
3000*4882a593Smuzhiyun 	MMIO_DH(SKL_PS_CTRL(PIPE_A, 0), D_SKL_PLUS, NULL, pf_write);
3001*4882a593Smuzhiyun 	MMIO_DH(SKL_PS_CTRL(PIPE_A, 1), D_SKL_PLUS, NULL, pf_write);
3002*4882a593Smuzhiyun 	MMIO_DH(SKL_PS_CTRL(PIPE_B, 0), D_SKL_PLUS, NULL, pf_write);
3003*4882a593Smuzhiyun 	MMIO_DH(SKL_PS_CTRL(PIPE_B, 1), D_SKL_PLUS, NULL, pf_write);
3004*4882a593Smuzhiyun 	MMIO_DH(SKL_PS_CTRL(PIPE_C, 0), D_SKL_PLUS, NULL, pf_write);
3005*4882a593Smuzhiyun 	MMIO_DH(SKL_PS_CTRL(PIPE_C, 1), D_SKL_PLUS, NULL, pf_write);
3006*4882a593Smuzhiyun 
3007*4882a593Smuzhiyun 	MMIO_DH(PLANE_BUF_CFG(PIPE_A, 0), D_SKL_PLUS, NULL, NULL);
3008*4882a593Smuzhiyun 	MMIO_DH(PLANE_BUF_CFG(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
3009*4882a593Smuzhiyun 	MMIO_DH(PLANE_BUF_CFG(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
3010*4882a593Smuzhiyun 	MMIO_DH(PLANE_BUF_CFG(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
3011*4882a593Smuzhiyun 
3012*4882a593Smuzhiyun 	MMIO_DH(PLANE_BUF_CFG(PIPE_B, 0), D_SKL_PLUS, NULL, NULL);
3013*4882a593Smuzhiyun 	MMIO_DH(PLANE_BUF_CFG(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
3014*4882a593Smuzhiyun 	MMIO_DH(PLANE_BUF_CFG(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
3015*4882a593Smuzhiyun 	MMIO_DH(PLANE_BUF_CFG(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
3016*4882a593Smuzhiyun 
3017*4882a593Smuzhiyun 	MMIO_DH(PLANE_BUF_CFG(PIPE_C, 0), D_SKL_PLUS, NULL, NULL);
3018*4882a593Smuzhiyun 	MMIO_DH(PLANE_BUF_CFG(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
3019*4882a593Smuzhiyun 	MMIO_DH(PLANE_BUF_CFG(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
3020*4882a593Smuzhiyun 	MMIO_DH(PLANE_BUF_CFG(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
3021*4882a593Smuzhiyun 
3022*4882a593Smuzhiyun 	MMIO_DH(CUR_BUF_CFG(PIPE_A), D_SKL_PLUS, NULL, NULL);
3023*4882a593Smuzhiyun 	MMIO_DH(CUR_BUF_CFG(PIPE_B), D_SKL_PLUS, NULL, NULL);
3024*4882a593Smuzhiyun 	MMIO_DH(CUR_BUF_CFG(PIPE_C), D_SKL_PLUS, NULL, NULL);
3025*4882a593Smuzhiyun 
3026*4882a593Smuzhiyun 	MMIO_F(PLANE_WM(PIPE_A, 0, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
3027*4882a593Smuzhiyun 	MMIO_F(PLANE_WM(PIPE_A, 1, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
3028*4882a593Smuzhiyun 	MMIO_F(PLANE_WM(PIPE_A, 2, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
3029*4882a593Smuzhiyun 
3030*4882a593Smuzhiyun 	MMIO_F(PLANE_WM(PIPE_B, 0, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
3031*4882a593Smuzhiyun 	MMIO_F(PLANE_WM(PIPE_B, 1, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
3032*4882a593Smuzhiyun 	MMIO_F(PLANE_WM(PIPE_B, 2, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
3033*4882a593Smuzhiyun 
3034*4882a593Smuzhiyun 	MMIO_F(PLANE_WM(PIPE_C, 0, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
3035*4882a593Smuzhiyun 	MMIO_F(PLANE_WM(PIPE_C, 1, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
3036*4882a593Smuzhiyun 	MMIO_F(PLANE_WM(PIPE_C, 2, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
3037*4882a593Smuzhiyun 
3038*4882a593Smuzhiyun 	MMIO_F(CUR_WM(PIPE_A, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
3039*4882a593Smuzhiyun 	MMIO_F(CUR_WM(PIPE_B, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
3040*4882a593Smuzhiyun 	MMIO_F(CUR_WM(PIPE_C, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
3041*4882a593Smuzhiyun 
3042*4882a593Smuzhiyun 	MMIO_DH(PLANE_WM_TRANS(PIPE_A, 0), D_SKL_PLUS, NULL, NULL);
3043*4882a593Smuzhiyun 	MMIO_DH(PLANE_WM_TRANS(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
3044*4882a593Smuzhiyun 	MMIO_DH(PLANE_WM_TRANS(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
3045*4882a593Smuzhiyun 
3046*4882a593Smuzhiyun 	MMIO_DH(PLANE_WM_TRANS(PIPE_B, 0), D_SKL_PLUS, NULL, NULL);
3047*4882a593Smuzhiyun 	MMIO_DH(PLANE_WM_TRANS(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
3048*4882a593Smuzhiyun 	MMIO_DH(PLANE_WM_TRANS(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
3049*4882a593Smuzhiyun 
3050*4882a593Smuzhiyun 	MMIO_DH(PLANE_WM_TRANS(PIPE_C, 0), D_SKL_PLUS, NULL, NULL);
3051*4882a593Smuzhiyun 	MMIO_DH(PLANE_WM_TRANS(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
3052*4882a593Smuzhiyun 	MMIO_DH(PLANE_WM_TRANS(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
3053*4882a593Smuzhiyun 
3054*4882a593Smuzhiyun 	MMIO_DH(CUR_WM_TRANS(PIPE_A), D_SKL_PLUS, NULL, NULL);
3055*4882a593Smuzhiyun 	MMIO_DH(CUR_WM_TRANS(PIPE_B), D_SKL_PLUS, NULL, NULL);
3056*4882a593Smuzhiyun 	MMIO_DH(CUR_WM_TRANS(PIPE_C), D_SKL_PLUS, NULL, NULL);
3057*4882a593Smuzhiyun 
3058*4882a593Smuzhiyun 	MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 0), D_SKL_PLUS, NULL, NULL);
3059*4882a593Smuzhiyun 	MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
3060*4882a593Smuzhiyun 	MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
3061*4882a593Smuzhiyun 	MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
3062*4882a593Smuzhiyun 
3063*4882a593Smuzhiyun 	MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 0), D_SKL_PLUS, NULL, NULL);
3064*4882a593Smuzhiyun 	MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
3065*4882a593Smuzhiyun 	MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
3066*4882a593Smuzhiyun 	MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
3067*4882a593Smuzhiyun 
3068*4882a593Smuzhiyun 	MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 0), D_SKL_PLUS, NULL, NULL);
3069*4882a593Smuzhiyun 	MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
3070*4882a593Smuzhiyun 	MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
3071*4882a593Smuzhiyun 	MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
3072*4882a593Smuzhiyun 
3073*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C0(PIPE_A, 1)), D_SKL_PLUS, NULL, NULL);
3074*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C0(PIPE_A, 2)), D_SKL_PLUS, NULL, NULL);
3075*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C0(PIPE_A, 3)), D_SKL_PLUS, NULL, NULL);
3076*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C0(PIPE_A, 4)), D_SKL_PLUS, NULL, NULL);
3077*4882a593Smuzhiyun 
3078*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C0(PIPE_B, 1)), D_SKL_PLUS, NULL, NULL);
3079*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C0(PIPE_B, 2)), D_SKL_PLUS, NULL, NULL);
3080*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C0(PIPE_B, 3)), D_SKL_PLUS, NULL, NULL);
3081*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C0(PIPE_B, 4)), D_SKL_PLUS, NULL, NULL);
3082*4882a593Smuzhiyun 
3083*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C0(PIPE_C, 1)), D_SKL_PLUS, NULL, NULL);
3084*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C0(PIPE_C, 2)), D_SKL_PLUS, NULL, NULL);
3085*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C0(PIPE_C, 3)), D_SKL_PLUS, NULL, NULL);
3086*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C0(PIPE_C, 4)), D_SKL_PLUS, NULL, NULL);
3087*4882a593Smuzhiyun 
3088*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C4(PIPE_A, 1)), D_SKL_PLUS, NULL, NULL);
3089*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C4(PIPE_A, 2)), D_SKL_PLUS, NULL, NULL);
3090*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C4(PIPE_A, 3)), D_SKL_PLUS, NULL, NULL);
3091*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C4(PIPE_A, 4)), D_SKL_PLUS, NULL, NULL);
3092*4882a593Smuzhiyun 
3093*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C4(PIPE_B, 1)), D_SKL_PLUS, NULL, NULL);
3094*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C4(PIPE_B, 2)), D_SKL_PLUS, NULL, NULL);
3095*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C4(PIPE_B, 3)), D_SKL_PLUS, NULL, NULL);
3096*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C4(PIPE_B, 4)), D_SKL_PLUS, NULL, NULL);
3097*4882a593Smuzhiyun 
3098*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C4(PIPE_C, 1)), D_SKL_PLUS, NULL, NULL);
3099*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C4(PIPE_C, 2)), D_SKL_PLUS, NULL, NULL);
3100*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C4(PIPE_C, 3)), D_SKL_PLUS, NULL, NULL);
3101*4882a593Smuzhiyun 	MMIO_DH(_MMIO(_REG_701C4(PIPE_C, 4)), D_SKL_PLUS, NULL, NULL);
3102*4882a593Smuzhiyun 
3103*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PLANE_CTL_3_A), D_SKL_PLUS);
3104*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PLANE_CTL_3_B), D_SKL_PLUS);
3105*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x72380), D_SKL_PLUS);
3106*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x7239c), D_SKL_PLUS);
3107*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PLANE_SURF_3_A), D_SKL_PLUS);
3108*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PLANE_SURF_3_B), D_SKL_PLUS);
3109*4882a593Smuzhiyun 
3110*4882a593Smuzhiyun 	MMIO_D(CSR_SSP_BASE, D_SKL_PLUS);
3111*4882a593Smuzhiyun 	MMIO_D(CSR_HTP_SKL, D_SKL_PLUS);
3112*4882a593Smuzhiyun 	MMIO_D(CSR_LAST_WRITE, D_SKL_PLUS);
3113*4882a593Smuzhiyun 
3114*4882a593Smuzhiyun 	MMIO_DFH(BDW_SCRATCH1, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
3115*4882a593Smuzhiyun 
3116*4882a593Smuzhiyun 	MMIO_D(SKL_DFSM, D_SKL_PLUS);
3117*4882a593Smuzhiyun 	MMIO_D(DISPIO_CR_TX_BMU_CR0, D_SKL_PLUS);
3118*4882a593Smuzhiyun 
3119*4882a593Smuzhiyun 	MMIO_F(GEN9_GFX_MOCS(0), 0x7f8, F_CMD_ACCESS, 0, 0, D_SKL_PLUS,
3120*4882a593Smuzhiyun 		NULL, NULL);
3121*4882a593Smuzhiyun 	MMIO_F(GEN7_L3CNTLREG2, 0x80, F_CMD_ACCESS, 0, 0, D_SKL_PLUS,
3122*4882a593Smuzhiyun 		NULL, NULL);
3123*4882a593Smuzhiyun 
3124*4882a593Smuzhiyun 	MMIO_D(RPM_CONFIG0, D_SKL_PLUS);
3125*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xd08), D_SKL_PLUS);
3126*4882a593Smuzhiyun 	MMIO_D(RC6_LOCATION, D_SKL_PLUS);
3127*4882a593Smuzhiyun 	MMIO_DFH(GEN7_FF_SLICE_CS_CHICKEN1, D_SKL_PLUS,
3128*4882a593Smuzhiyun 		 F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
3129*4882a593Smuzhiyun 	MMIO_DFH(GEN9_CS_DEBUG_MODE1, D_SKL_PLUS, F_MODE_MASK | F_CMD_ACCESS,
3130*4882a593Smuzhiyun 		NULL, NULL);
3131*4882a593Smuzhiyun 
3132*4882a593Smuzhiyun 	/* TRTT */
3133*4882a593Smuzhiyun 	MMIO_DFH(TRVATTL3PTRDW(0), D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
3134*4882a593Smuzhiyun 	MMIO_DFH(TRVATTL3PTRDW(1), D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
3135*4882a593Smuzhiyun 	MMIO_DFH(TRVATTL3PTRDW(2), D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
3136*4882a593Smuzhiyun 	MMIO_DFH(TRVATTL3PTRDW(3), D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
3137*4882a593Smuzhiyun 	MMIO_DFH(TRVADR, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
3138*4882a593Smuzhiyun 	MMIO_DFH(TRTTE, D_SKL_PLUS, F_CMD_ACCESS,
3139*4882a593Smuzhiyun 		NULL, gen9_trtte_write);
3140*4882a593Smuzhiyun 	MMIO_DH(_MMIO(0x4dfc), D_SKL_PLUS, NULL, gen9_trtt_chicken_write);
3141*4882a593Smuzhiyun 
3142*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x46430), D_SKL_PLUS);
3143*4882a593Smuzhiyun 
3144*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x46520), D_SKL_PLUS);
3145*4882a593Smuzhiyun 
3146*4882a593Smuzhiyun 	MMIO_D(_MMIO(0xc403c), D_SKL_PLUS);
3147*4882a593Smuzhiyun 	MMIO_DFH(GEN8_GARBCNTL, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
3148*4882a593Smuzhiyun 	MMIO_DH(DMA_CTRL, D_SKL_PLUS, NULL, dma_ctrl_write);
3149*4882a593Smuzhiyun 
3150*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x65900), D_SKL_PLUS);
3151*4882a593Smuzhiyun 	MMIO_D(GEN6_STOLEN_RESERVED, D_SKL_PLUS);
3152*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x4068), D_SKL_PLUS);
3153*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x67054), D_SKL_PLUS);
3154*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x6e560), D_SKL_PLUS);
3155*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x6e554), D_SKL_PLUS);
3156*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x2b20), D_SKL_PLUS);
3157*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x65f00), D_SKL_PLUS);
3158*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x65f08), D_SKL_PLUS);
3159*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x320f0), D_SKL_PLUS);
3160*4882a593Smuzhiyun 
3161*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x70034), D_SKL_PLUS);
3162*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x71034), D_SKL_PLUS);
3163*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x72034), D_SKL_PLUS);
3164*4882a593Smuzhiyun 
3165*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PLANE_KEYVAL_1(PIPE_A)), D_SKL_PLUS);
3166*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PLANE_KEYVAL_1(PIPE_B)), D_SKL_PLUS);
3167*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PLANE_KEYVAL_1(PIPE_C)), D_SKL_PLUS);
3168*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PLANE_KEYMAX_1(PIPE_A)), D_SKL_PLUS);
3169*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PLANE_KEYMAX_1(PIPE_B)), D_SKL_PLUS);
3170*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PLANE_KEYMAX_1(PIPE_C)), D_SKL_PLUS);
3171*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PLANE_KEYMSK_1(PIPE_A)), D_SKL_PLUS);
3172*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PLANE_KEYMSK_1(PIPE_B)), D_SKL_PLUS);
3173*4882a593Smuzhiyun 	MMIO_D(_MMIO(_PLANE_KEYMSK_1(PIPE_C)), D_SKL_PLUS);
3174*4882a593Smuzhiyun 
3175*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x44500), D_SKL_PLUS);
3176*4882a593Smuzhiyun #define CSFE_CHICKEN1_REG(base) _MMIO((base) + 0xD4)
3177*4882a593Smuzhiyun 	MMIO_RING_DFH(CSFE_CHICKEN1_REG, D_SKL_PLUS, F_MODE_MASK | F_CMD_ACCESS,
3178*4882a593Smuzhiyun 		      NULL, csfe_chicken1_mmio_write);
3179*4882a593Smuzhiyun #undef CSFE_CHICKEN1_REG
3180*4882a593Smuzhiyun 	MMIO_DFH(GEN8_HDC_CHICKEN1, D_SKL_PLUS, F_MODE_MASK | F_CMD_ACCESS,
3181*4882a593Smuzhiyun 		 NULL, NULL);
3182*4882a593Smuzhiyun 	MMIO_DFH(GEN9_WM_CHICKEN3, D_SKL_PLUS, F_MODE_MASK | F_CMD_ACCESS,
3183*4882a593Smuzhiyun 		 NULL, NULL);
3184*4882a593Smuzhiyun 
3185*4882a593Smuzhiyun 	MMIO_DFH(GAMT_CHKN_BIT_REG, D_KBL | D_CFL, F_CMD_ACCESS, NULL, NULL);
3186*4882a593Smuzhiyun 	MMIO_D(GEN9_CTX_PREEMPT_REG, D_SKL_PLUS & ~D_BXT);
3187*4882a593Smuzhiyun 
3188*4882a593Smuzhiyun 	return 0;
3189*4882a593Smuzhiyun }
3190*4882a593Smuzhiyun 
init_bxt_mmio_info(struct intel_gvt * gvt)3191*4882a593Smuzhiyun static int init_bxt_mmio_info(struct intel_gvt *gvt)
3192*4882a593Smuzhiyun {
3193*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = gvt->gt->i915;
3194*4882a593Smuzhiyun 	int ret;
3195*4882a593Smuzhiyun 
3196*4882a593Smuzhiyun 	MMIO_F(_MMIO(0x80000), 0x3000, 0, 0, 0, D_BXT, NULL, NULL);
3197*4882a593Smuzhiyun 
3198*4882a593Smuzhiyun 	MMIO_D(GEN7_SAMPLER_INSTDONE, D_BXT);
3199*4882a593Smuzhiyun 	MMIO_D(GEN7_ROW_INSTDONE, D_BXT);
3200*4882a593Smuzhiyun 	MMIO_D(GEN8_FAULT_TLB_DATA0, D_BXT);
3201*4882a593Smuzhiyun 	MMIO_D(GEN8_FAULT_TLB_DATA1, D_BXT);
3202*4882a593Smuzhiyun 	MMIO_D(ERROR_GEN6, D_BXT);
3203*4882a593Smuzhiyun 	MMIO_D(DONE_REG, D_BXT);
3204*4882a593Smuzhiyun 	MMIO_D(EIR, D_BXT);
3205*4882a593Smuzhiyun 	MMIO_D(PGTBL_ER, D_BXT);
3206*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x4194), D_BXT);
3207*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x4294), D_BXT);
3208*4882a593Smuzhiyun 	MMIO_D(_MMIO(0x4494), D_BXT);
3209*4882a593Smuzhiyun 
3210*4882a593Smuzhiyun 	MMIO_RING_D(RING_PSMI_CTL, D_BXT);
3211*4882a593Smuzhiyun 	MMIO_RING_D(RING_DMA_FADD, D_BXT);
3212*4882a593Smuzhiyun 	MMIO_RING_D(RING_DMA_FADD_UDW, D_BXT);
3213*4882a593Smuzhiyun 	MMIO_RING_D(RING_IPEHR, D_BXT);
3214*4882a593Smuzhiyun 	MMIO_RING_D(RING_INSTPS, D_BXT);
3215*4882a593Smuzhiyun 	MMIO_RING_D(RING_BBADDR_UDW, D_BXT);
3216*4882a593Smuzhiyun 	MMIO_RING_D(RING_BBSTATE, D_BXT);
3217*4882a593Smuzhiyun 	MMIO_RING_D(RING_IPEIR, D_BXT);
3218*4882a593Smuzhiyun 
3219*4882a593Smuzhiyun 	MMIO_F(SOFT_SCRATCH(0), 16 * 4, 0, 0, 0, D_BXT, NULL, NULL);
3220*4882a593Smuzhiyun 
3221*4882a593Smuzhiyun 	MMIO_DH(BXT_P_CR_GT_DISP_PWRON, D_BXT, NULL, bxt_gt_disp_pwron_write);
3222*4882a593Smuzhiyun 	MMIO_D(BXT_RP_STATE_CAP, D_BXT);
3223*4882a593Smuzhiyun 	MMIO_DH(BXT_PHY_CTL_FAMILY(DPIO_PHY0), D_BXT,
3224*4882a593Smuzhiyun 		NULL, bxt_phy_ctl_family_write);
3225*4882a593Smuzhiyun 	MMIO_DH(BXT_PHY_CTL_FAMILY(DPIO_PHY1), D_BXT,
3226*4882a593Smuzhiyun 		NULL, bxt_phy_ctl_family_write);
3227*4882a593Smuzhiyun 	MMIO_D(BXT_PHY_CTL(PORT_A), D_BXT);
3228*4882a593Smuzhiyun 	MMIO_D(BXT_PHY_CTL(PORT_B), D_BXT);
3229*4882a593Smuzhiyun 	MMIO_D(BXT_PHY_CTL(PORT_C), D_BXT);
3230*4882a593Smuzhiyun 	MMIO_DH(BXT_PORT_PLL_ENABLE(PORT_A), D_BXT,
3231*4882a593Smuzhiyun 		NULL, bxt_port_pll_enable_write);
3232*4882a593Smuzhiyun 	MMIO_DH(BXT_PORT_PLL_ENABLE(PORT_B), D_BXT,
3233*4882a593Smuzhiyun 		NULL, bxt_port_pll_enable_write);
3234*4882a593Smuzhiyun 	MMIO_DH(BXT_PORT_PLL_ENABLE(PORT_C), D_BXT, NULL,
3235*4882a593Smuzhiyun 		bxt_port_pll_enable_write);
3236*4882a593Smuzhiyun 
3237*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_CL1CM_DW0(DPIO_PHY0), D_BXT);
3238*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_CL1CM_DW9(DPIO_PHY0), D_BXT);
3239*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_CL1CM_DW10(DPIO_PHY0), D_BXT);
3240*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_CL1CM_DW28(DPIO_PHY0), D_BXT);
3241*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_CL1CM_DW30(DPIO_PHY0), D_BXT);
3242*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_CL2CM_DW6(DPIO_PHY0), D_BXT);
3243*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_REF_DW3(DPIO_PHY0), D_BXT);
3244*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_REF_DW6(DPIO_PHY0), D_BXT);
3245*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_REF_DW8(DPIO_PHY0), D_BXT);
3246*4882a593Smuzhiyun 
3247*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_CL1CM_DW0(DPIO_PHY1), D_BXT);
3248*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_CL1CM_DW9(DPIO_PHY1), D_BXT);
3249*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_CL1CM_DW10(DPIO_PHY1), D_BXT);
3250*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_CL1CM_DW28(DPIO_PHY1), D_BXT);
3251*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_CL1CM_DW30(DPIO_PHY1), D_BXT);
3252*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_CL2CM_DW6(DPIO_PHY1), D_BXT);
3253*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_REF_DW3(DPIO_PHY1), D_BXT);
3254*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_REF_DW6(DPIO_PHY1), D_BXT);
3255*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_REF_DW8(DPIO_PHY1), D_BXT);
3256*4882a593Smuzhiyun 
3257*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL_EBB_0(DPIO_PHY0, DPIO_CH0), D_BXT);
3258*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL_EBB_4(DPIO_PHY0, DPIO_CH0), D_BXT);
3259*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PCS_DW10_LN01(DPIO_PHY0, DPIO_CH0), D_BXT);
3260*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PCS_DW10_GRP(DPIO_PHY0, DPIO_CH0), D_BXT);
3261*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PCS_DW12_LN01(DPIO_PHY0, DPIO_CH0), D_BXT);
3262*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PCS_DW12_LN23(DPIO_PHY0, DPIO_CH0), D_BXT);
3263*4882a593Smuzhiyun 	MMIO_DH(BXT_PORT_PCS_DW12_GRP(DPIO_PHY0, DPIO_CH0), D_BXT,
3264*4882a593Smuzhiyun 		NULL, bxt_pcs_dw12_grp_write);
3265*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW2_LN0(DPIO_PHY0, DPIO_CH0), D_BXT);
3266*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW2_GRP(DPIO_PHY0, DPIO_CH0), D_BXT);
3267*4882a593Smuzhiyun 	MMIO_DH(BXT_PORT_TX_DW3_LN0(DPIO_PHY0, DPIO_CH0), D_BXT,
3268*4882a593Smuzhiyun 		bxt_port_tx_dw3_read, NULL);
3269*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW3_GRP(DPIO_PHY0, DPIO_CH0), D_BXT);
3270*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW4_LN0(DPIO_PHY0, DPIO_CH0), D_BXT);
3271*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW4_GRP(DPIO_PHY0, DPIO_CH0), D_BXT);
3272*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY0, DPIO_CH0, 0), D_BXT);
3273*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY0, DPIO_CH0, 1), D_BXT);
3274*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY0, DPIO_CH0, 2), D_BXT);
3275*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY0, DPIO_CH0, 3), D_BXT);
3276*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH0, 0), D_BXT);
3277*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH0, 1), D_BXT);
3278*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH0, 2), D_BXT);
3279*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH0, 3), D_BXT);
3280*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH0, 6), D_BXT);
3281*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH0, 8), D_BXT);
3282*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH0, 9), D_BXT);
3283*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH0, 10), D_BXT);
3284*4882a593Smuzhiyun 
3285*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL_EBB_0(DPIO_PHY0, DPIO_CH1), D_BXT);
3286*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL_EBB_4(DPIO_PHY0, DPIO_CH1), D_BXT);
3287*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PCS_DW10_LN01(DPIO_PHY0, DPIO_CH1), D_BXT);
3288*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PCS_DW10_GRP(DPIO_PHY0, DPIO_CH1), D_BXT);
3289*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PCS_DW12_LN01(DPIO_PHY0, DPIO_CH1), D_BXT);
3290*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PCS_DW12_LN23(DPIO_PHY0, DPIO_CH1), D_BXT);
3291*4882a593Smuzhiyun 	MMIO_DH(BXT_PORT_PCS_DW12_GRP(DPIO_PHY0, DPIO_CH1), D_BXT,
3292*4882a593Smuzhiyun 		NULL, bxt_pcs_dw12_grp_write);
3293*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW2_LN0(DPIO_PHY0, DPIO_CH1), D_BXT);
3294*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW2_GRP(DPIO_PHY0, DPIO_CH1), D_BXT);
3295*4882a593Smuzhiyun 	MMIO_DH(BXT_PORT_TX_DW3_LN0(DPIO_PHY0, DPIO_CH1), D_BXT,
3296*4882a593Smuzhiyun 		bxt_port_tx_dw3_read, NULL);
3297*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW3_GRP(DPIO_PHY0, DPIO_CH1), D_BXT);
3298*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW4_LN0(DPIO_PHY0, DPIO_CH1), D_BXT);
3299*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW4_GRP(DPIO_PHY0, DPIO_CH1), D_BXT);
3300*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY0, DPIO_CH1, 0), D_BXT);
3301*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY0, DPIO_CH1, 1), D_BXT);
3302*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY0, DPIO_CH1, 2), D_BXT);
3303*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY0, DPIO_CH1, 3), D_BXT);
3304*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH1, 0), D_BXT);
3305*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH1, 1), D_BXT);
3306*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH1, 2), D_BXT);
3307*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH1, 3), D_BXT);
3308*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH1, 6), D_BXT);
3309*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH1, 8), D_BXT);
3310*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH1, 9), D_BXT);
3311*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH1, 10), D_BXT);
3312*4882a593Smuzhiyun 
3313*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL_EBB_0(DPIO_PHY1, DPIO_CH0), D_BXT);
3314*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL_EBB_4(DPIO_PHY1, DPIO_CH0), D_BXT);
3315*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PCS_DW10_LN01(DPIO_PHY1, DPIO_CH0), D_BXT);
3316*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PCS_DW10_GRP(DPIO_PHY1, DPIO_CH0), D_BXT);
3317*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PCS_DW12_LN01(DPIO_PHY1, DPIO_CH0), D_BXT);
3318*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PCS_DW12_LN23(DPIO_PHY1, DPIO_CH0), D_BXT);
3319*4882a593Smuzhiyun 	MMIO_DH(BXT_PORT_PCS_DW12_GRP(DPIO_PHY1, DPIO_CH0), D_BXT,
3320*4882a593Smuzhiyun 		NULL, bxt_pcs_dw12_grp_write);
3321*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW2_LN0(DPIO_PHY1, DPIO_CH0), D_BXT);
3322*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW2_GRP(DPIO_PHY1, DPIO_CH0), D_BXT);
3323*4882a593Smuzhiyun 	MMIO_DH(BXT_PORT_TX_DW3_LN0(DPIO_PHY1, DPIO_CH0), D_BXT,
3324*4882a593Smuzhiyun 		bxt_port_tx_dw3_read, NULL);
3325*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW3_GRP(DPIO_PHY1, DPIO_CH0), D_BXT);
3326*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW4_LN0(DPIO_PHY1, DPIO_CH0), D_BXT);
3327*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW4_GRP(DPIO_PHY1, DPIO_CH0), D_BXT);
3328*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY1, DPIO_CH0, 0), D_BXT);
3329*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY1, DPIO_CH0, 1), D_BXT);
3330*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY1, DPIO_CH0, 2), D_BXT);
3331*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY1, DPIO_CH0, 3), D_BXT);
3332*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY1, DPIO_CH0, 0), D_BXT);
3333*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY1, DPIO_CH0, 1), D_BXT);
3334*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY1, DPIO_CH0, 2), D_BXT);
3335*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY1, DPIO_CH0, 3), D_BXT);
3336*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY1, DPIO_CH0, 6), D_BXT);
3337*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY1, DPIO_CH0, 8), D_BXT);
3338*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY1, DPIO_CH0, 9), D_BXT);
3339*4882a593Smuzhiyun 	MMIO_D(BXT_PORT_PLL(DPIO_PHY1, DPIO_CH0, 10), D_BXT);
3340*4882a593Smuzhiyun 
3341*4882a593Smuzhiyun 	MMIO_D(BXT_DE_PLL_CTL, D_BXT);
3342*4882a593Smuzhiyun 	MMIO_DH(BXT_DE_PLL_ENABLE, D_BXT, NULL, bxt_de_pll_enable_write);
3343*4882a593Smuzhiyun 	MMIO_D(BXT_DSI_PLL_CTL, D_BXT);
3344*4882a593Smuzhiyun 	MMIO_D(BXT_DSI_PLL_ENABLE, D_BXT);
3345*4882a593Smuzhiyun 
3346*4882a593Smuzhiyun 	MMIO_D(GEN9_CLKGATE_DIS_0, D_BXT);
3347*4882a593Smuzhiyun 	MMIO_D(GEN9_CLKGATE_DIS_4, D_BXT);
3348*4882a593Smuzhiyun 
3349*4882a593Smuzhiyun 	MMIO_D(HSW_TVIDEO_DIP_GCP(TRANSCODER_A), D_BXT);
3350*4882a593Smuzhiyun 	MMIO_D(HSW_TVIDEO_DIP_GCP(TRANSCODER_B), D_BXT);
3351*4882a593Smuzhiyun 	MMIO_D(HSW_TVIDEO_DIP_GCP(TRANSCODER_C), D_BXT);
3352*4882a593Smuzhiyun 
3353*4882a593Smuzhiyun 	MMIO_D(RC6_CTX_BASE, D_BXT);
3354*4882a593Smuzhiyun 
3355*4882a593Smuzhiyun 	MMIO_D(GEN8_PUSHBUS_CONTROL, D_BXT);
3356*4882a593Smuzhiyun 	MMIO_D(GEN8_PUSHBUS_ENABLE, D_BXT);
3357*4882a593Smuzhiyun 	MMIO_D(GEN8_PUSHBUS_SHIFT, D_BXT);
3358*4882a593Smuzhiyun 	MMIO_D(GEN6_GFXPAUSE, D_BXT);
3359*4882a593Smuzhiyun 	MMIO_DFH(GEN8_L3SQCREG1, D_BXT, F_CMD_ACCESS, NULL, NULL);
3360*4882a593Smuzhiyun 	MMIO_DFH(GEN8_L3CNTLREG, D_BXT, F_CMD_ACCESS, NULL, NULL);
3361*4882a593Smuzhiyun 	MMIO_DFH(_MMIO(0x20D8), D_BXT, F_CMD_ACCESS, NULL, NULL);
3362*4882a593Smuzhiyun 	MMIO_F(GEN8_RING_CS_GPR(RENDER_RING_BASE, 0), 0x40, F_CMD_ACCESS,
3363*4882a593Smuzhiyun 	       0, 0, D_BXT, NULL, NULL);
3364*4882a593Smuzhiyun 	MMIO_F(GEN8_RING_CS_GPR(GEN6_BSD_RING_BASE, 0), 0x40, F_CMD_ACCESS,
3365*4882a593Smuzhiyun 	       0, 0, D_BXT, NULL, NULL);
3366*4882a593Smuzhiyun 	MMIO_F(GEN8_RING_CS_GPR(BLT_RING_BASE, 0), 0x40, F_CMD_ACCESS,
3367*4882a593Smuzhiyun 	       0, 0, D_BXT, NULL, NULL);
3368*4882a593Smuzhiyun 	MMIO_F(GEN8_RING_CS_GPR(VEBOX_RING_BASE, 0), 0x40, F_CMD_ACCESS,
3369*4882a593Smuzhiyun 	       0, 0, D_BXT, NULL, NULL);
3370*4882a593Smuzhiyun 
3371*4882a593Smuzhiyun 	MMIO_DFH(GEN9_CTX_PREEMPT_REG, D_BXT, F_CMD_ACCESS, NULL, NULL);
3372*4882a593Smuzhiyun 
3373*4882a593Smuzhiyun 	MMIO_DH(GEN8_PRIVATE_PAT_LO, D_BXT, NULL, bxt_ppat_low_write);
3374*4882a593Smuzhiyun 
3375*4882a593Smuzhiyun 	return 0;
3376*4882a593Smuzhiyun }
3377*4882a593Smuzhiyun 
find_mmio_block(struct intel_gvt * gvt,unsigned int offset)3378*4882a593Smuzhiyun static struct gvt_mmio_block *find_mmio_block(struct intel_gvt *gvt,
3379*4882a593Smuzhiyun 					      unsigned int offset)
3380*4882a593Smuzhiyun {
3381*4882a593Smuzhiyun 	unsigned long device = intel_gvt_get_device_type(gvt);
3382*4882a593Smuzhiyun 	struct gvt_mmio_block *block = gvt->mmio.mmio_block;
3383*4882a593Smuzhiyun 	int num = gvt->mmio.num_mmio_block;
3384*4882a593Smuzhiyun 	int i;
3385*4882a593Smuzhiyun 
3386*4882a593Smuzhiyun 	for (i = 0; i < num; i++, block++) {
3387*4882a593Smuzhiyun 		if (!(device & block->device))
3388*4882a593Smuzhiyun 			continue;
3389*4882a593Smuzhiyun 		if (offset >= i915_mmio_reg_offset(block->offset) &&
3390*4882a593Smuzhiyun 		    offset < i915_mmio_reg_offset(block->offset) + block->size)
3391*4882a593Smuzhiyun 			return block;
3392*4882a593Smuzhiyun 	}
3393*4882a593Smuzhiyun 	return NULL;
3394*4882a593Smuzhiyun }
3395*4882a593Smuzhiyun 
3396*4882a593Smuzhiyun /**
3397*4882a593Smuzhiyun  * intel_gvt_clean_mmio_info - clean up MMIO information table for GVT device
3398*4882a593Smuzhiyun  * @gvt: GVT device
3399*4882a593Smuzhiyun  *
3400*4882a593Smuzhiyun  * This function is called at the driver unloading stage, to clean up the MMIO
3401*4882a593Smuzhiyun  * information table of GVT device
3402*4882a593Smuzhiyun  *
3403*4882a593Smuzhiyun  */
intel_gvt_clean_mmio_info(struct intel_gvt * gvt)3404*4882a593Smuzhiyun void intel_gvt_clean_mmio_info(struct intel_gvt *gvt)
3405*4882a593Smuzhiyun {
3406*4882a593Smuzhiyun 	struct hlist_node *tmp;
3407*4882a593Smuzhiyun 	struct intel_gvt_mmio_info *e;
3408*4882a593Smuzhiyun 	int i;
3409*4882a593Smuzhiyun 
3410*4882a593Smuzhiyun 	hash_for_each_safe(gvt->mmio.mmio_info_table, i, tmp, e, node)
3411*4882a593Smuzhiyun 		kfree(e);
3412*4882a593Smuzhiyun 
3413*4882a593Smuzhiyun 	vfree(gvt->mmio.mmio_attribute);
3414*4882a593Smuzhiyun 	gvt->mmio.mmio_attribute = NULL;
3415*4882a593Smuzhiyun }
3416*4882a593Smuzhiyun 
3417*4882a593Smuzhiyun /* Special MMIO blocks. registers in MMIO block ranges should not be command
3418*4882a593Smuzhiyun  * accessible (should have no F_CMD_ACCESS flag).
3419*4882a593Smuzhiyun  * otherwise, need to update cmd_reg_handler in cmd_parser.c
3420*4882a593Smuzhiyun  */
3421*4882a593Smuzhiyun static struct gvt_mmio_block mmio_blocks[] = {
3422*4882a593Smuzhiyun 	{D_SKL_PLUS, _MMIO(CSR_MMIO_START_RANGE), 0x3000, NULL, NULL},
3423*4882a593Smuzhiyun 	{D_ALL, _MMIO(MCHBAR_MIRROR_BASE_SNB), 0x40000, NULL, NULL},
3424*4882a593Smuzhiyun 	{D_ALL, _MMIO(VGT_PVINFO_PAGE), VGT_PVINFO_SIZE,
3425*4882a593Smuzhiyun 		pvinfo_mmio_read, pvinfo_mmio_write},
3426*4882a593Smuzhiyun 	{D_ALL, LGC_PALETTE(PIPE_A, 0), 1024, NULL, NULL},
3427*4882a593Smuzhiyun 	{D_ALL, LGC_PALETTE(PIPE_B, 0), 1024, NULL, NULL},
3428*4882a593Smuzhiyun 	{D_ALL, LGC_PALETTE(PIPE_C, 0), 1024, NULL, NULL},
3429*4882a593Smuzhiyun };
3430*4882a593Smuzhiyun 
3431*4882a593Smuzhiyun /**
3432*4882a593Smuzhiyun  * intel_gvt_setup_mmio_info - setup MMIO information table for GVT device
3433*4882a593Smuzhiyun  * @gvt: GVT device
3434*4882a593Smuzhiyun  *
3435*4882a593Smuzhiyun  * This function is called at the initialization stage, to setup the MMIO
3436*4882a593Smuzhiyun  * information table for GVT device
3437*4882a593Smuzhiyun  *
3438*4882a593Smuzhiyun  * Returns:
3439*4882a593Smuzhiyun  * zero on success, negative if failed.
3440*4882a593Smuzhiyun  */
intel_gvt_setup_mmio_info(struct intel_gvt * gvt)3441*4882a593Smuzhiyun int intel_gvt_setup_mmio_info(struct intel_gvt *gvt)
3442*4882a593Smuzhiyun {
3443*4882a593Smuzhiyun 	struct intel_gvt_device_info *info = &gvt->device_info;
3444*4882a593Smuzhiyun 	struct drm_i915_private *i915 = gvt->gt->i915;
3445*4882a593Smuzhiyun 	int size = info->mmio_size / 4 * sizeof(*gvt->mmio.mmio_attribute);
3446*4882a593Smuzhiyun 	int ret;
3447*4882a593Smuzhiyun 
3448*4882a593Smuzhiyun 	gvt->mmio.mmio_attribute = vzalloc(size);
3449*4882a593Smuzhiyun 	if (!gvt->mmio.mmio_attribute)
3450*4882a593Smuzhiyun 		return -ENOMEM;
3451*4882a593Smuzhiyun 
3452*4882a593Smuzhiyun 	ret = init_generic_mmio_info(gvt);
3453*4882a593Smuzhiyun 	if (ret)
3454*4882a593Smuzhiyun 		goto err;
3455*4882a593Smuzhiyun 
3456*4882a593Smuzhiyun 	if (IS_BROADWELL(i915)) {
3457*4882a593Smuzhiyun 		ret = init_bdw_mmio_info(gvt);
3458*4882a593Smuzhiyun 		if (ret)
3459*4882a593Smuzhiyun 			goto err;
3460*4882a593Smuzhiyun 	} else if (IS_SKYLAKE(i915) ||
3461*4882a593Smuzhiyun 		   IS_KABYLAKE(i915) ||
3462*4882a593Smuzhiyun 		   IS_COFFEELAKE(i915) ||
3463*4882a593Smuzhiyun 		   IS_COMETLAKE(i915)) {
3464*4882a593Smuzhiyun 		ret = init_bdw_mmio_info(gvt);
3465*4882a593Smuzhiyun 		if (ret)
3466*4882a593Smuzhiyun 			goto err;
3467*4882a593Smuzhiyun 		ret = init_skl_mmio_info(gvt);
3468*4882a593Smuzhiyun 		if (ret)
3469*4882a593Smuzhiyun 			goto err;
3470*4882a593Smuzhiyun 	} else if (IS_BROXTON(i915)) {
3471*4882a593Smuzhiyun 		ret = init_bdw_mmio_info(gvt);
3472*4882a593Smuzhiyun 		if (ret)
3473*4882a593Smuzhiyun 			goto err;
3474*4882a593Smuzhiyun 		ret = init_skl_mmio_info(gvt);
3475*4882a593Smuzhiyun 		if (ret)
3476*4882a593Smuzhiyun 			goto err;
3477*4882a593Smuzhiyun 		ret = init_bxt_mmio_info(gvt);
3478*4882a593Smuzhiyun 		if (ret)
3479*4882a593Smuzhiyun 			goto err;
3480*4882a593Smuzhiyun 	}
3481*4882a593Smuzhiyun 
3482*4882a593Smuzhiyun 	gvt->mmio.mmio_block = mmio_blocks;
3483*4882a593Smuzhiyun 	gvt->mmio.num_mmio_block = ARRAY_SIZE(mmio_blocks);
3484*4882a593Smuzhiyun 
3485*4882a593Smuzhiyun 	return 0;
3486*4882a593Smuzhiyun err:
3487*4882a593Smuzhiyun 	intel_gvt_clean_mmio_info(gvt);
3488*4882a593Smuzhiyun 	return ret;
3489*4882a593Smuzhiyun }
3490*4882a593Smuzhiyun 
3491*4882a593Smuzhiyun /**
3492*4882a593Smuzhiyun  * intel_gvt_for_each_tracked_mmio - iterate each tracked mmio
3493*4882a593Smuzhiyun  * @gvt: a GVT device
3494*4882a593Smuzhiyun  * @handler: the handler
3495*4882a593Smuzhiyun  * @data: private data given to handler
3496*4882a593Smuzhiyun  *
3497*4882a593Smuzhiyun  * Returns:
3498*4882a593Smuzhiyun  * Zero on success, negative error code if failed.
3499*4882a593Smuzhiyun  */
intel_gvt_for_each_tracked_mmio(struct intel_gvt * gvt,int (* handler)(struct intel_gvt * gvt,u32 offset,void * data),void * data)3500*4882a593Smuzhiyun int intel_gvt_for_each_tracked_mmio(struct intel_gvt *gvt,
3501*4882a593Smuzhiyun 	int (*handler)(struct intel_gvt *gvt, u32 offset, void *data),
3502*4882a593Smuzhiyun 	void *data)
3503*4882a593Smuzhiyun {
3504*4882a593Smuzhiyun 	struct gvt_mmio_block *block = gvt->mmio.mmio_block;
3505*4882a593Smuzhiyun 	struct intel_gvt_mmio_info *e;
3506*4882a593Smuzhiyun 	int i, j, ret;
3507*4882a593Smuzhiyun 
3508*4882a593Smuzhiyun 	hash_for_each(gvt->mmio.mmio_info_table, i, e, node) {
3509*4882a593Smuzhiyun 		ret = handler(gvt, e->offset, data);
3510*4882a593Smuzhiyun 		if (ret)
3511*4882a593Smuzhiyun 			return ret;
3512*4882a593Smuzhiyun 	}
3513*4882a593Smuzhiyun 
3514*4882a593Smuzhiyun 	for (i = 0; i < gvt->mmio.num_mmio_block; i++, block++) {
3515*4882a593Smuzhiyun 		/* pvinfo data doesn't come from hw mmio */
3516*4882a593Smuzhiyun 		if (i915_mmio_reg_offset(block->offset) == VGT_PVINFO_PAGE)
3517*4882a593Smuzhiyun 			continue;
3518*4882a593Smuzhiyun 
3519*4882a593Smuzhiyun 		for (j = 0; j < block->size; j += 4) {
3520*4882a593Smuzhiyun 			ret = handler(gvt,
3521*4882a593Smuzhiyun 				      i915_mmio_reg_offset(block->offset) + j,
3522*4882a593Smuzhiyun 				      data);
3523*4882a593Smuzhiyun 			if (ret)
3524*4882a593Smuzhiyun 				return ret;
3525*4882a593Smuzhiyun 		}
3526*4882a593Smuzhiyun 	}
3527*4882a593Smuzhiyun 	return 0;
3528*4882a593Smuzhiyun }
3529*4882a593Smuzhiyun 
3530*4882a593Smuzhiyun /**
3531*4882a593Smuzhiyun  * intel_vgpu_default_mmio_read - default MMIO read handler
3532*4882a593Smuzhiyun  * @vgpu: a vGPU
3533*4882a593Smuzhiyun  * @offset: access offset
3534*4882a593Smuzhiyun  * @p_data: data return buffer
3535*4882a593Smuzhiyun  * @bytes: access data length
3536*4882a593Smuzhiyun  *
3537*4882a593Smuzhiyun  * Returns:
3538*4882a593Smuzhiyun  * Zero on success, negative error code if failed.
3539*4882a593Smuzhiyun  */
intel_vgpu_default_mmio_read(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)3540*4882a593Smuzhiyun int intel_vgpu_default_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
3541*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
3542*4882a593Smuzhiyun {
3543*4882a593Smuzhiyun 	read_vreg(vgpu, offset, p_data, bytes);
3544*4882a593Smuzhiyun 	return 0;
3545*4882a593Smuzhiyun }
3546*4882a593Smuzhiyun 
3547*4882a593Smuzhiyun /**
3548*4882a593Smuzhiyun  * intel_t_default_mmio_write - default MMIO write handler
3549*4882a593Smuzhiyun  * @vgpu: a vGPU
3550*4882a593Smuzhiyun  * @offset: access offset
3551*4882a593Smuzhiyun  * @p_data: write data buffer
3552*4882a593Smuzhiyun  * @bytes: access data length
3553*4882a593Smuzhiyun  *
3554*4882a593Smuzhiyun  * Returns:
3555*4882a593Smuzhiyun  * Zero on success, negative error code if failed.
3556*4882a593Smuzhiyun  */
intel_vgpu_default_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)3557*4882a593Smuzhiyun int intel_vgpu_default_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
3558*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
3559*4882a593Smuzhiyun {
3560*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
3561*4882a593Smuzhiyun 	return 0;
3562*4882a593Smuzhiyun }
3563*4882a593Smuzhiyun 
3564*4882a593Smuzhiyun /**
3565*4882a593Smuzhiyun  * intel_vgpu_mask_mmio_write - write mask register
3566*4882a593Smuzhiyun  * @vgpu: a vGPU
3567*4882a593Smuzhiyun  * @offset: access offset
3568*4882a593Smuzhiyun  * @p_data: write data buffer
3569*4882a593Smuzhiyun  * @bytes: access data length
3570*4882a593Smuzhiyun  *
3571*4882a593Smuzhiyun  * Returns:
3572*4882a593Smuzhiyun  * Zero on success, negative error code if failed.
3573*4882a593Smuzhiyun  */
intel_vgpu_mask_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)3574*4882a593Smuzhiyun int intel_vgpu_mask_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
3575*4882a593Smuzhiyun 		void *p_data, unsigned int bytes)
3576*4882a593Smuzhiyun {
3577*4882a593Smuzhiyun 	u32 mask, old_vreg;
3578*4882a593Smuzhiyun 
3579*4882a593Smuzhiyun 	old_vreg = vgpu_vreg(vgpu, offset);
3580*4882a593Smuzhiyun 	write_vreg(vgpu, offset, p_data, bytes);
3581*4882a593Smuzhiyun 	mask = vgpu_vreg(vgpu, offset) >> 16;
3582*4882a593Smuzhiyun 	vgpu_vreg(vgpu, offset) = (old_vreg & ~mask) |
3583*4882a593Smuzhiyun 				(vgpu_vreg(vgpu, offset) & mask);
3584*4882a593Smuzhiyun 
3585*4882a593Smuzhiyun 	return 0;
3586*4882a593Smuzhiyun }
3587*4882a593Smuzhiyun 
3588*4882a593Smuzhiyun /**
3589*4882a593Smuzhiyun  * intel_gvt_in_force_nonpriv_whitelist - if a mmio is in whitelist to be
3590*4882a593Smuzhiyun  * force-nopriv register
3591*4882a593Smuzhiyun  *
3592*4882a593Smuzhiyun  * @gvt: a GVT device
3593*4882a593Smuzhiyun  * @offset: register offset
3594*4882a593Smuzhiyun  *
3595*4882a593Smuzhiyun  * Returns:
3596*4882a593Smuzhiyun  * True if the register is in force-nonpriv whitelist;
3597*4882a593Smuzhiyun  * False if outside;
3598*4882a593Smuzhiyun  */
intel_gvt_in_force_nonpriv_whitelist(struct intel_gvt * gvt,unsigned int offset)3599*4882a593Smuzhiyun bool intel_gvt_in_force_nonpriv_whitelist(struct intel_gvt *gvt,
3600*4882a593Smuzhiyun 					  unsigned int offset)
3601*4882a593Smuzhiyun {
3602*4882a593Smuzhiyun 	return in_whitelist(offset);
3603*4882a593Smuzhiyun }
3604*4882a593Smuzhiyun 
3605*4882a593Smuzhiyun /**
3606*4882a593Smuzhiyun  * intel_vgpu_mmio_reg_rw - emulate tracked mmio registers
3607*4882a593Smuzhiyun  * @vgpu: a vGPU
3608*4882a593Smuzhiyun  * @offset: register offset
3609*4882a593Smuzhiyun  * @pdata: data buffer
3610*4882a593Smuzhiyun  * @bytes: data length
3611*4882a593Smuzhiyun  * @is_read: read or write
3612*4882a593Smuzhiyun  *
3613*4882a593Smuzhiyun  * Returns:
3614*4882a593Smuzhiyun  * Zero on success, negative error code if failed.
3615*4882a593Smuzhiyun  */
intel_vgpu_mmio_reg_rw(struct intel_vgpu * vgpu,unsigned int offset,void * pdata,unsigned int bytes,bool is_read)3616*4882a593Smuzhiyun int intel_vgpu_mmio_reg_rw(struct intel_vgpu *vgpu, unsigned int offset,
3617*4882a593Smuzhiyun 			   void *pdata, unsigned int bytes, bool is_read)
3618*4882a593Smuzhiyun {
3619*4882a593Smuzhiyun 	struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
3620*4882a593Smuzhiyun 	struct intel_gvt *gvt = vgpu->gvt;
3621*4882a593Smuzhiyun 	struct intel_gvt_mmio_info *mmio_info;
3622*4882a593Smuzhiyun 	struct gvt_mmio_block *mmio_block;
3623*4882a593Smuzhiyun 	gvt_mmio_func func;
3624*4882a593Smuzhiyun 	int ret;
3625*4882a593Smuzhiyun 
3626*4882a593Smuzhiyun 	if (drm_WARN_ON(&i915->drm, bytes > 8))
3627*4882a593Smuzhiyun 		return -EINVAL;
3628*4882a593Smuzhiyun 
3629*4882a593Smuzhiyun 	/*
3630*4882a593Smuzhiyun 	 * Handle special MMIO blocks.
3631*4882a593Smuzhiyun 	 */
3632*4882a593Smuzhiyun 	mmio_block = find_mmio_block(gvt, offset);
3633*4882a593Smuzhiyun 	if (mmio_block) {
3634*4882a593Smuzhiyun 		func = is_read ? mmio_block->read : mmio_block->write;
3635*4882a593Smuzhiyun 		if (func)
3636*4882a593Smuzhiyun 			return func(vgpu, offset, pdata, bytes);
3637*4882a593Smuzhiyun 		goto default_rw;
3638*4882a593Smuzhiyun 	}
3639*4882a593Smuzhiyun 
3640*4882a593Smuzhiyun 	/*
3641*4882a593Smuzhiyun 	 * Normal tracked MMIOs.
3642*4882a593Smuzhiyun 	 */
3643*4882a593Smuzhiyun 	mmio_info = find_mmio_info(gvt, offset);
3644*4882a593Smuzhiyun 	if (!mmio_info) {
3645*4882a593Smuzhiyun 		gvt_dbg_mmio("untracked MMIO %08x len %d\n", offset, bytes);
3646*4882a593Smuzhiyun 		goto default_rw;
3647*4882a593Smuzhiyun 	}
3648*4882a593Smuzhiyun 
3649*4882a593Smuzhiyun 	if (is_read)
3650*4882a593Smuzhiyun 		return mmio_info->read(vgpu, offset, pdata, bytes);
3651*4882a593Smuzhiyun 	else {
3652*4882a593Smuzhiyun 		u64 ro_mask = mmio_info->ro_mask;
3653*4882a593Smuzhiyun 		u32 old_vreg = 0;
3654*4882a593Smuzhiyun 		u64 data = 0;
3655*4882a593Smuzhiyun 
3656*4882a593Smuzhiyun 		if (intel_gvt_mmio_has_mode_mask(gvt, mmio_info->offset)) {
3657*4882a593Smuzhiyun 			old_vreg = vgpu_vreg(vgpu, offset);
3658*4882a593Smuzhiyun 		}
3659*4882a593Smuzhiyun 
3660*4882a593Smuzhiyun 		if (likely(!ro_mask))
3661*4882a593Smuzhiyun 			ret = mmio_info->write(vgpu, offset, pdata, bytes);
3662*4882a593Smuzhiyun 		else if (!~ro_mask) {
3663*4882a593Smuzhiyun 			gvt_vgpu_err("try to write RO reg %x\n", offset);
3664*4882a593Smuzhiyun 			return 0;
3665*4882a593Smuzhiyun 		} else {
3666*4882a593Smuzhiyun 			/* keep the RO bits in the virtual register */
3667*4882a593Smuzhiyun 			memcpy(&data, pdata, bytes);
3668*4882a593Smuzhiyun 			data &= ~ro_mask;
3669*4882a593Smuzhiyun 			data |= vgpu_vreg(vgpu, offset) & ro_mask;
3670*4882a593Smuzhiyun 			ret = mmio_info->write(vgpu, offset, &data, bytes);
3671*4882a593Smuzhiyun 		}
3672*4882a593Smuzhiyun 
3673*4882a593Smuzhiyun 		/* higher 16bits of mode ctl regs are mask bits for change */
3674*4882a593Smuzhiyun 		if (intel_gvt_mmio_has_mode_mask(gvt, mmio_info->offset)) {
3675*4882a593Smuzhiyun 			u32 mask = vgpu_vreg(vgpu, offset) >> 16;
3676*4882a593Smuzhiyun 
3677*4882a593Smuzhiyun 			vgpu_vreg(vgpu, offset) = (old_vreg & ~mask)
3678*4882a593Smuzhiyun 					| (vgpu_vreg(vgpu, offset) & mask);
3679*4882a593Smuzhiyun 		}
3680*4882a593Smuzhiyun 	}
3681*4882a593Smuzhiyun 
3682*4882a593Smuzhiyun 	return ret;
3683*4882a593Smuzhiyun 
3684*4882a593Smuzhiyun default_rw:
3685*4882a593Smuzhiyun 	return is_read ?
3686*4882a593Smuzhiyun 		intel_vgpu_default_mmio_read(vgpu, offset, pdata, bytes) :
3687*4882a593Smuzhiyun 		intel_vgpu_default_mmio_write(vgpu, offset, pdata, bytes);
3688*4882a593Smuzhiyun }
3689