xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/i915/gvt/gtt.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the next
12*4882a593Smuzhiyun  * paragraph) shall be included in all copies or substantial portions of the
13*4882a593Smuzhiyun  * Software.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18*4882a593Smuzhiyun  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19*4882a593Smuzhiyun  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20*4882a593Smuzhiyun  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21*4882a593Smuzhiyun  * SOFTWARE.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * Authors:
24*4882a593Smuzhiyun  *    Zhi Wang <zhi.a.wang@intel.com>
25*4882a593Smuzhiyun  *    Zhenyu Wang <zhenyuw@linux.intel.com>
26*4882a593Smuzhiyun  *    Xiao Zheng <xiao.zheng@intel.com>
27*4882a593Smuzhiyun  *
28*4882a593Smuzhiyun  * Contributors:
29*4882a593Smuzhiyun  *    Min He <min.he@intel.com>
30*4882a593Smuzhiyun  *    Bing Niu <bing.niu@intel.com>
31*4882a593Smuzhiyun  *
32*4882a593Smuzhiyun  */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #ifndef _GVT_GTT_H_
35*4882a593Smuzhiyun #define _GVT_GTT_H_
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define I915_GTT_PAGE_SHIFT         12
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun struct intel_vgpu_mm;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define INTEL_GVT_INVALID_ADDR (~0UL)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun struct intel_gvt_gtt_entry {
44*4882a593Smuzhiyun 	u64 val64;
45*4882a593Smuzhiyun 	int type;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun struct intel_gvt_gtt_pte_ops {
49*4882a593Smuzhiyun 	int (*get_entry)(void *pt,
50*4882a593Smuzhiyun 			 struct intel_gvt_gtt_entry *e,
51*4882a593Smuzhiyun 			 unsigned long index,
52*4882a593Smuzhiyun 			 bool hypervisor_access,
53*4882a593Smuzhiyun 			 unsigned long gpa,
54*4882a593Smuzhiyun 			 struct intel_vgpu *vgpu);
55*4882a593Smuzhiyun 	int (*set_entry)(void *pt,
56*4882a593Smuzhiyun 			 struct intel_gvt_gtt_entry *e,
57*4882a593Smuzhiyun 			 unsigned long index,
58*4882a593Smuzhiyun 			 bool hypervisor_access,
59*4882a593Smuzhiyun 			 unsigned long gpa,
60*4882a593Smuzhiyun 			 struct intel_vgpu *vgpu);
61*4882a593Smuzhiyun 	bool (*test_present)(struct intel_gvt_gtt_entry *e);
62*4882a593Smuzhiyun 	void (*clear_present)(struct intel_gvt_gtt_entry *e);
63*4882a593Smuzhiyun 	void (*set_present)(struct intel_gvt_gtt_entry *e);
64*4882a593Smuzhiyun 	bool (*test_pse)(struct intel_gvt_gtt_entry *e);
65*4882a593Smuzhiyun 	void (*clear_pse)(struct intel_gvt_gtt_entry *e);
66*4882a593Smuzhiyun 	bool (*test_ips)(struct intel_gvt_gtt_entry *e);
67*4882a593Smuzhiyun 	void (*clear_ips)(struct intel_gvt_gtt_entry *e);
68*4882a593Smuzhiyun 	bool (*test_64k_splited)(struct intel_gvt_gtt_entry *e);
69*4882a593Smuzhiyun 	void (*clear_64k_splited)(struct intel_gvt_gtt_entry *e);
70*4882a593Smuzhiyun 	void (*set_64k_splited)(struct intel_gvt_gtt_entry *e);
71*4882a593Smuzhiyun 	void (*set_pfn)(struct intel_gvt_gtt_entry *e, unsigned long pfn);
72*4882a593Smuzhiyun 	unsigned long (*get_pfn)(struct intel_gvt_gtt_entry *e);
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun struct intel_gvt_gtt_gma_ops {
76*4882a593Smuzhiyun 	unsigned long (*gma_to_ggtt_pte_index)(unsigned long gma);
77*4882a593Smuzhiyun 	unsigned long (*gma_to_pte_index)(unsigned long gma);
78*4882a593Smuzhiyun 	unsigned long (*gma_to_pde_index)(unsigned long gma);
79*4882a593Smuzhiyun 	unsigned long (*gma_to_l3_pdp_index)(unsigned long gma);
80*4882a593Smuzhiyun 	unsigned long (*gma_to_l4_pdp_index)(unsigned long gma);
81*4882a593Smuzhiyun 	unsigned long (*gma_to_pml4_index)(unsigned long gma);
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun struct intel_gvt_gtt {
85*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *pte_ops;
86*4882a593Smuzhiyun 	struct intel_gvt_gtt_gma_ops *gma_ops;
87*4882a593Smuzhiyun 	int (*mm_alloc_page_table)(struct intel_vgpu_mm *mm);
88*4882a593Smuzhiyun 	void (*mm_free_page_table)(struct intel_vgpu_mm *mm);
89*4882a593Smuzhiyun 	struct list_head oos_page_use_list_head;
90*4882a593Smuzhiyun 	struct list_head oos_page_free_list_head;
91*4882a593Smuzhiyun 	struct mutex ppgtt_mm_lock;
92*4882a593Smuzhiyun 	struct list_head ppgtt_mm_lru_list_head;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	struct page *scratch_page;
95*4882a593Smuzhiyun 	unsigned long scratch_mfn;
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun enum intel_gvt_gtt_type {
99*4882a593Smuzhiyun 	GTT_TYPE_INVALID = 0,
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	GTT_TYPE_GGTT_PTE,
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	GTT_TYPE_PPGTT_PTE_4K_ENTRY,
104*4882a593Smuzhiyun 	GTT_TYPE_PPGTT_PTE_64K_ENTRY,
105*4882a593Smuzhiyun 	GTT_TYPE_PPGTT_PTE_2M_ENTRY,
106*4882a593Smuzhiyun 	GTT_TYPE_PPGTT_PTE_1G_ENTRY,
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	GTT_TYPE_PPGTT_PTE_ENTRY,
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	GTT_TYPE_PPGTT_PDE_ENTRY,
111*4882a593Smuzhiyun 	GTT_TYPE_PPGTT_PDP_ENTRY,
112*4882a593Smuzhiyun 	GTT_TYPE_PPGTT_PML4_ENTRY,
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	GTT_TYPE_PPGTT_ROOT_ENTRY,
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	GTT_TYPE_PPGTT_ROOT_L3_ENTRY,
117*4882a593Smuzhiyun 	GTT_TYPE_PPGTT_ROOT_L4_ENTRY,
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	GTT_TYPE_PPGTT_ENTRY,
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	GTT_TYPE_PPGTT_PTE_PT,
122*4882a593Smuzhiyun 	GTT_TYPE_PPGTT_PDE_PT,
123*4882a593Smuzhiyun 	GTT_TYPE_PPGTT_PDP_PT,
124*4882a593Smuzhiyun 	GTT_TYPE_PPGTT_PML4_PT,
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	GTT_TYPE_MAX,
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun enum intel_gvt_mm_type {
130*4882a593Smuzhiyun 	INTEL_GVT_MM_GGTT,
131*4882a593Smuzhiyun 	INTEL_GVT_MM_PPGTT,
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define GVT_RING_CTX_NR_PDPS	GEN8_3LVL_PDPES
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun struct intel_gvt_partial_pte {
137*4882a593Smuzhiyun 	unsigned long offset;
138*4882a593Smuzhiyun 	u64 data;
139*4882a593Smuzhiyun 	struct list_head list;
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun struct intel_vgpu_mm {
143*4882a593Smuzhiyun 	enum intel_gvt_mm_type type;
144*4882a593Smuzhiyun 	struct intel_vgpu *vgpu;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	struct kref ref;
147*4882a593Smuzhiyun 	atomic_t pincount;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	union {
150*4882a593Smuzhiyun 		struct {
151*4882a593Smuzhiyun 			enum intel_gvt_gtt_type root_entry_type;
152*4882a593Smuzhiyun 			/*
153*4882a593Smuzhiyun 			 * The 4 PDPs in ring context. For 48bit addressing,
154*4882a593Smuzhiyun 			 * only PDP0 is valid and point to PML4. For 32it
155*4882a593Smuzhiyun 			 * addressing, all 4 are used as true PDPs.
156*4882a593Smuzhiyun 			 */
157*4882a593Smuzhiyun 			u64 guest_pdps[GVT_RING_CTX_NR_PDPS];
158*4882a593Smuzhiyun 			u64 shadow_pdps[GVT_RING_CTX_NR_PDPS];
159*4882a593Smuzhiyun 			bool shadowed;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 			struct list_head list;
162*4882a593Smuzhiyun 			struct list_head lru_list;
163*4882a593Smuzhiyun 			struct list_head link; /* possible LRI shadow mm list */
164*4882a593Smuzhiyun 		} ppgtt_mm;
165*4882a593Smuzhiyun 		struct {
166*4882a593Smuzhiyun 			void *virtual_ggtt;
167*4882a593Smuzhiyun 			struct list_head partial_pte_list;
168*4882a593Smuzhiyun 		} ggtt_mm;
169*4882a593Smuzhiyun 	};
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun struct intel_vgpu_mm *intel_vgpu_create_ppgtt_mm(struct intel_vgpu *vgpu,
173*4882a593Smuzhiyun 		enum intel_gvt_gtt_type root_entry_type, u64 pdps[]);
174*4882a593Smuzhiyun 
intel_vgpu_mm_get(struct intel_vgpu_mm * mm)175*4882a593Smuzhiyun static inline void intel_vgpu_mm_get(struct intel_vgpu_mm *mm)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	kref_get(&mm->ref);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun void _intel_vgpu_mm_release(struct kref *mm_ref);
181*4882a593Smuzhiyun 
intel_vgpu_mm_put(struct intel_vgpu_mm * mm)182*4882a593Smuzhiyun static inline void intel_vgpu_mm_put(struct intel_vgpu_mm *mm)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	kref_put(&mm->ref, _intel_vgpu_mm_release);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
intel_vgpu_destroy_mm(struct intel_vgpu_mm * mm)187*4882a593Smuzhiyun static inline void intel_vgpu_destroy_mm(struct intel_vgpu_mm *mm)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	intel_vgpu_mm_put(mm);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun struct intel_vgpu_guest_page;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun struct intel_vgpu_scratch_pt {
195*4882a593Smuzhiyun 	struct page *page;
196*4882a593Smuzhiyun 	unsigned long page_mfn;
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun struct intel_vgpu_gtt {
200*4882a593Smuzhiyun 	struct intel_vgpu_mm *ggtt_mm;
201*4882a593Smuzhiyun 	unsigned long active_ppgtt_mm_bitmap;
202*4882a593Smuzhiyun 	struct list_head ppgtt_mm_list_head;
203*4882a593Smuzhiyun 	struct radix_tree_root spt_tree;
204*4882a593Smuzhiyun 	struct list_head oos_page_list_head;
205*4882a593Smuzhiyun 	struct list_head post_shadow_list_head;
206*4882a593Smuzhiyun 	struct intel_vgpu_scratch_pt scratch_pt[GTT_TYPE_MAX];
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun int intel_vgpu_init_gtt(struct intel_vgpu *vgpu);
210*4882a593Smuzhiyun void intel_vgpu_clean_gtt(struct intel_vgpu *vgpu);
211*4882a593Smuzhiyun void intel_vgpu_reset_ggtt(struct intel_vgpu *vgpu, bool invalidate_old);
212*4882a593Smuzhiyun void intel_vgpu_invalidate_ppgtt(struct intel_vgpu *vgpu);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun int intel_gvt_init_gtt(struct intel_gvt *gvt);
215*4882a593Smuzhiyun void intel_vgpu_reset_gtt(struct intel_vgpu *vgpu);
216*4882a593Smuzhiyun void intel_gvt_clean_gtt(struct intel_gvt *gvt);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun struct intel_vgpu_mm *intel_gvt_find_ppgtt_mm(struct intel_vgpu *vgpu,
219*4882a593Smuzhiyun 					      int page_table_level,
220*4882a593Smuzhiyun 					      void *root_entry);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun struct intel_vgpu_oos_page {
223*4882a593Smuzhiyun 	struct intel_vgpu_ppgtt_spt *spt;
224*4882a593Smuzhiyun 	struct list_head list;
225*4882a593Smuzhiyun 	struct list_head vm_list;
226*4882a593Smuzhiyun 	int id;
227*4882a593Smuzhiyun 	void *mem;
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #define GTT_ENTRY_NUM_IN_ONE_PAGE 512
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun /* Represent a vgpu shadow page table. */
233*4882a593Smuzhiyun struct intel_vgpu_ppgtt_spt {
234*4882a593Smuzhiyun 	atomic_t refcount;
235*4882a593Smuzhiyun 	struct intel_vgpu *vgpu;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	struct {
238*4882a593Smuzhiyun 		enum intel_gvt_gtt_type type;
239*4882a593Smuzhiyun 		bool pde_ips; /* for 64KB PTEs */
240*4882a593Smuzhiyun 		void *vaddr;
241*4882a593Smuzhiyun 		struct page *page;
242*4882a593Smuzhiyun 		unsigned long mfn;
243*4882a593Smuzhiyun 	} shadow_page;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	struct {
246*4882a593Smuzhiyun 		enum intel_gvt_gtt_type type;
247*4882a593Smuzhiyun 		bool pde_ips; /* for 64KB PTEs */
248*4882a593Smuzhiyun 		unsigned long gfn;
249*4882a593Smuzhiyun 		unsigned long write_cnt;
250*4882a593Smuzhiyun 		struct intel_vgpu_oos_page *oos_page;
251*4882a593Smuzhiyun 	} guest_page;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	DECLARE_BITMAP(post_shadow_bitmap, GTT_ENTRY_NUM_IN_ONE_PAGE);
254*4882a593Smuzhiyun 	struct list_head post_shadow_list;
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun int intel_vgpu_sync_oos_pages(struct intel_vgpu *vgpu);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun int intel_vgpu_flush_post_shadow(struct intel_vgpu *vgpu);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun int intel_vgpu_pin_mm(struct intel_vgpu_mm *mm);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun void intel_vgpu_unpin_mm(struct intel_vgpu_mm *mm);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun unsigned long intel_vgpu_gma_to_gpa(struct intel_vgpu_mm *mm,
266*4882a593Smuzhiyun 		unsigned long gma);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun struct intel_vgpu_mm *intel_vgpu_find_ppgtt_mm(struct intel_vgpu *vgpu,
269*4882a593Smuzhiyun 		u64 pdps[]);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun struct intel_vgpu_mm *intel_vgpu_get_ppgtt_mm(struct intel_vgpu *vgpu,
272*4882a593Smuzhiyun 		enum intel_gvt_gtt_type root_entry_type, u64 pdps[]);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun int intel_vgpu_put_ppgtt_mm(struct intel_vgpu *vgpu, u64 pdps[]);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun int intel_vgpu_emulate_ggtt_mmio_read(struct intel_vgpu *vgpu,
277*4882a593Smuzhiyun 	unsigned int off, void *p_data, unsigned int bytes);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun int intel_vgpu_emulate_ggtt_mmio_write(struct intel_vgpu *vgpu,
280*4882a593Smuzhiyun 	unsigned int off, void *p_data, unsigned int bytes);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun void intel_vgpu_destroy_all_ppgtt_mm(struct intel_vgpu *vgpu);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun #endif /* _GVT_GTT_H_ */
285