xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/i915/gvt/gtt.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * GTT virtualization
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the next
14*4882a593Smuzhiyun  * paragraph) shall be included in all copies or substantial portions of the
15*4882a593Smuzhiyun  * Software.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
20*4882a593Smuzhiyun  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21*4882a593Smuzhiyun  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22*4882a593Smuzhiyun  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
23*4882a593Smuzhiyun  * SOFTWARE.
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  * Authors:
26*4882a593Smuzhiyun  *    Zhi Wang <zhi.a.wang@intel.com>
27*4882a593Smuzhiyun  *    Zhenyu Wang <zhenyuw@linux.intel.com>
28*4882a593Smuzhiyun  *    Xiao Zheng <xiao.zheng@intel.com>
29*4882a593Smuzhiyun  *
30*4882a593Smuzhiyun  * Contributors:
31*4882a593Smuzhiyun  *    Min He <min.he@intel.com>
32*4882a593Smuzhiyun  *    Bing Niu <bing.niu@intel.com>
33*4882a593Smuzhiyun  *
34*4882a593Smuzhiyun  */
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include "i915_drv.h"
37*4882a593Smuzhiyun #include "gvt.h"
38*4882a593Smuzhiyun #include "i915_pvinfo.h"
39*4882a593Smuzhiyun #include "trace.h"
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #if defined(VERBOSE_DEBUG)
42*4882a593Smuzhiyun #define gvt_vdbg_mm(fmt, args...) gvt_dbg_mm(fmt, ##args)
43*4882a593Smuzhiyun #else
44*4882a593Smuzhiyun #define gvt_vdbg_mm(fmt, args...)
45*4882a593Smuzhiyun #endif
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun static bool enable_out_of_sync = false;
48*4882a593Smuzhiyun static int preallocated_oos_pages = 8192;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun  * validate a gm address and related range size,
52*4882a593Smuzhiyun  * translate it to host gm address
53*4882a593Smuzhiyun  */
intel_gvt_ggtt_validate_range(struct intel_vgpu * vgpu,u64 addr,u32 size)54*4882a593Smuzhiyun bool intel_gvt_ggtt_validate_range(struct intel_vgpu *vgpu, u64 addr, u32 size)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	if (size == 0)
57*4882a593Smuzhiyun 		return vgpu_gmadr_is_valid(vgpu, addr);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	if (vgpu_gmadr_is_aperture(vgpu, addr) &&
60*4882a593Smuzhiyun 	    vgpu_gmadr_is_aperture(vgpu, addr + size - 1))
61*4882a593Smuzhiyun 		return true;
62*4882a593Smuzhiyun 	else if (vgpu_gmadr_is_hidden(vgpu, addr) &&
63*4882a593Smuzhiyun 		 vgpu_gmadr_is_hidden(vgpu, addr + size - 1))
64*4882a593Smuzhiyun 		return true;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	gvt_dbg_mm("Invalid ggtt range at 0x%llx, size: 0x%x\n",
67*4882a593Smuzhiyun 		     addr, size);
68*4882a593Smuzhiyun 	return false;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /* translate a guest gmadr to host gmadr */
intel_gvt_ggtt_gmadr_g2h(struct intel_vgpu * vgpu,u64 g_addr,u64 * h_addr)72*4882a593Smuzhiyun int intel_gvt_ggtt_gmadr_g2h(struct intel_vgpu *vgpu, u64 g_addr, u64 *h_addr)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	if (drm_WARN(&i915->drm, !vgpu_gmadr_is_valid(vgpu, g_addr),
77*4882a593Smuzhiyun 		     "invalid guest gmadr %llx\n", g_addr))
78*4882a593Smuzhiyun 		return -EACCES;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	if (vgpu_gmadr_is_aperture(vgpu, g_addr))
81*4882a593Smuzhiyun 		*h_addr = vgpu_aperture_gmadr_base(vgpu)
82*4882a593Smuzhiyun 			  + (g_addr - vgpu_aperture_offset(vgpu));
83*4882a593Smuzhiyun 	else
84*4882a593Smuzhiyun 		*h_addr = vgpu_hidden_gmadr_base(vgpu)
85*4882a593Smuzhiyun 			  + (g_addr - vgpu_hidden_offset(vgpu));
86*4882a593Smuzhiyun 	return 0;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* translate a host gmadr to guest gmadr */
intel_gvt_ggtt_gmadr_h2g(struct intel_vgpu * vgpu,u64 h_addr,u64 * g_addr)90*4882a593Smuzhiyun int intel_gvt_ggtt_gmadr_h2g(struct intel_vgpu *vgpu, u64 h_addr, u64 *g_addr)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	if (drm_WARN(&i915->drm, !gvt_gmadr_is_valid(vgpu->gvt, h_addr),
95*4882a593Smuzhiyun 		     "invalid host gmadr %llx\n", h_addr))
96*4882a593Smuzhiyun 		return -EACCES;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	if (gvt_gmadr_is_aperture(vgpu->gvt, h_addr))
99*4882a593Smuzhiyun 		*g_addr = vgpu_aperture_gmadr_base(vgpu)
100*4882a593Smuzhiyun 			+ (h_addr - gvt_aperture_gmadr_base(vgpu->gvt));
101*4882a593Smuzhiyun 	else
102*4882a593Smuzhiyun 		*g_addr = vgpu_hidden_gmadr_base(vgpu)
103*4882a593Smuzhiyun 			+ (h_addr - gvt_hidden_gmadr_base(vgpu->gvt));
104*4882a593Smuzhiyun 	return 0;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
intel_gvt_ggtt_index_g2h(struct intel_vgpu * vgpu,unsigned long g_index,unsigned long * h_index)107*4882a593Smuzhiyun int intel_gvt_ggtt_index_g2h(struct intel_vgpu *vgpu, unsigned long g_index,
108*4882a593Smuzhiyun 			     unsigned long *h_index)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	u64 h_addr;
111*4882a593Smuzhiyun 	int ret;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	ret = intel_gvt_ggtt_gmadr_g2h(vgpu, g_index << I915_GTT_PAGE_SHIFT,
114*4882a593Smuzhiyun 				       &h_addr);
115*4882a593Smuzhiyun 	if (ret)
116*4882a593Smuzhiyun 		return ret;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	*h_index = h_addr >> I915_GTT_PAGE_SHIFT;
119*4882a593Smuzhiyun 	return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
intel_gvt_ggtt_h2g_index(struct intel_vgpu * vgpu,unsigned long h_index,unsigned long * g_index)122*4882a593Smuzhiyun int intel_gvt_ggtt_h2g_index(struct intel_vgpu *vgpu, unsigned long h_index,
123*4882a593Smuzhiyun 			     unsigned long *g_index)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	u64 g_addr;
126*4882a593Smuzhiyun 	int ret;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	ret = intel_gvt_ggtt_gmadr_h2g(vgpu, h_index << I915_GTT_PAGE_SHIFT,
129*4882a593Smuzhiyun 				       &g_addr);
130*4882a593Smuzhiyun 	if (ret)
131*4882a593Smuzhiyun 		return ret;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	*g_index = g_addr >> I915_GTT_PAGE_SHIFT;
134*4882a593Smuzhiyun 	return 0;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define gtt_type_is_entry(type) \
138*4882a593Smuzhiyun 	(type > GTT_TYPE_INVALID && type < GTT_TYPE_PPGTT_ENTRY \
139*4882a593Smuzhiyun 	 && type != GTT_TYPE_PPGTT_PTE_ENTRY \
140*4882a593Smuzhiyun 	 && type != GTT_TYPE_PPGTT_ROOT_ENTRY)
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define gtt_type_is_pt(type) \
143*4882a593Smuzhiyun 	(type >= GTT_TYPE_PPGTT_PTE_PT && type < GTT_TYPE_MAX)
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #define gtt_type_is_pte_pt(type) \
146*4882a593Smuzhiyun 	(type == GTT_TYPE_PPGTT_PTE_PT)
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #define gtt_type_is_root_pointer(type) \
149*4882a593Smuzhiyun 	(gtt_type_is_entry(type) && type > GTT_TYPE_PPGTT_ROOT_ENTRY)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define gtt_init_entry(e, t, p, v) do { \
152*4882a593Smuzhiyun 	(e)->type = t; \
153*4882a593Smuzhiyun 	(e)->pdev = p; \
154*4882a593Smuzhiyun 	memcpy(&(e)->val64, &v, sizeof(v)); \
155*4882a593Smuzhiyun } while (0)
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun  * Mappings between GTT_TYPE* enumerations.
159*4882a593Smuzhiyun  * Following information can be found according to the given type:
160*4882a593Smuzhiyun  * - type of next level page table
161*4882a593Smuzhiyun  * - type of entry inside this level page table
162*4882a593Smuzhiyun  * - type of entry with PSE set
163*4882a593Smuzhiyun  *
164*4882a593Smuzhiyun  * If the given type doesn't have such a kind of information,
165*4882a593Smuzhiyun  * e.g. give a l4 root entry type, then request to get its PSE type,
166*4882a593Smuzhiyun  * give a PTE page table type, then request to get its next level page
167*4882a593Smuzhiyun  * table type, as we know l4 root entry doesn't have a PSE bit,
168*4882a593Smuzhiyun  * and a PTE page table doesn't have a next level page table type,
169*4882a593Smuzhiyun  * GTT_TYPE_INVALID will be returned. This is useful when traversing a
170*4882a593Smuzhiyun  * page table.
171*4882a593Smuzhiyun  */
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun struct gtt_type_table_entry {
174*4882a593Smuzhiyun 	int entry_type;
175*4882a593Smuzhiyun 	int pt_type;
176*4882a593Smuzhiyun 	int next_pt_type;
177*4882a593Smuzhiyun 	int pse_entry_type;
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define GTT_TYPE_TABLE_ENTRY(type, e_type, cpt_type, npt_type, pse_type) \
181*4882a593Smuzhiyun 	[type] = { \
182*4882a593Smuzhiyun 		.entry_type = e_type, \
183*4882a593Smuzhiyun 		.pt_type = cpt_type, \
184*4882a593Smuzhiyun 		.next_pt_type = npt_type, \
185*4882a593Smuzhiyun 		.pse_entry_type = pse_type, \
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun static struct gtt_type_table_entry gtt_type_table[] = {
189*4882a593Smuzhiyun 	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_ROOT_L4_ENTRY,
190*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_ROOT_L4_ENTRY,
191*4882a593Smuzhiyun 			GTT_TYPE_INVALID,
192*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PML4_PT,
193*4882a593Smuzhiyun 			GTT_TYPE_INVALID),
194*4882a593Smuzhiyun 	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PML4_PT,
195*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PML4_ENTRY,
196*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PML4_PT,
197*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PDP_PT,
198*4882a593Smuzhiyun 			GTT_TYPE_INVALID),
199*4882a593Smuzhiyun 	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PML4_ENTRY,
200*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PML4_ENTRY,
201*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PML4_PT,
202*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PDP_PT,
203*4882a593Smuzhiyun 			GTT_TYPE_INVALID),
204*4882a593Smuzhiyun 	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PDP_PT,
205*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PDP_ENTRY,
206*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PDP_PT,
207*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PDE_PT,
208*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PTE_1G_ENTRY),
209*4882a593Smuzhiyun 	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_ROOT_L3_ENTRY,
210*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_ROOT_L3_ENTRY,
211*4882a593Smuzhiyun 			GTT_TYPE_INVALID,
212*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PDE_PT,
213*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PTE_1G_ENTRY),
214*4882a593Smuzhiyun 	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PDP_ENTRY,
215*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PDP_ENTRY,
216*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PDP_PT,
217*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PDE_PT,
218*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PTE_1G_ENTRY),
219*4882a593Smuzhiyun 	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PDE_PT,
220*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PDE_ENTRY,
221*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PDE_PT,
222*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PTE_PT,
223*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PTE_2M_ENTRY),
224*4882a593Smuzhiyun 	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PDE_ENTRY,
225*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PDE_ENTRY,
226*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PDE_PT,
227*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PTE_PT,
228*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PTE_2M_ENTRY),
229*4882a593Smuzhiyun 	/* We take IPS bit as 'PSE' for PTE level. */
230*4882a593Smuzhiyun 	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PTE_PT,
231*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PTE_4K_ENTRY,
232*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PTE_PT,
233*4882a593Smuzhiyun 			GTT_TYPE_INVALID,
234*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PTE_64K_ENTRY),
235*4882a593Smuzhiyun 	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PTE_4K_ENTRY,
236*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PTE_4K_ENTRY,
237*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PTE_PT,
238*4882a593Smuzhiyun 			GTT_TYPE_INVALID,
239*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PTE_64K_ENTRY),
240*4882a593Smuzhiyun 	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PTE_64K_ENTRY,
241*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PTE_4K_ENTRY,
242*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PTE_PT,
243*4882a593Smuzhiyun 			GTT_TYPE_INVALID,
244*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PTE_64K_ENTRY),
245*4882a593Smuzhiyun 	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PTE_2M_ENTRY,
246*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PDE_ENTRY,
247*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PDE_PT,
248*4882a593Smuzhiyun 			GTT_TYPE_INVALID,
249*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PTE_2M_ENTRY),
250*4882a593Smuzhiyun 	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PTE_1G_ENTRY,
251*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PDP_ENTRY,
252*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PDP_PT,
253*4882a593Smuzhiyun 			GTT_TYPE_INVALID,
254*4882a593Smuzhiyun 			GTT_TYPE_PPGTT_PTE_1G_ENTRY),
255*4882a593Smuzhiyun 	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_GGTT_PTE,
256*4882a593Smuzhiyun 			GTT_TYPE_GGTT_PTE,
257*4882a593Smuzhiyun 			GTT_TYPE_INVALID,
258*4882a593Smuzhiyun 			GTT_TYPE_INVALID,
259*4882a593Smuzhiyun 			GTT_TYPE_INVALID),
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun 
get_next_pt_type(int type)262*4882a593Smuzhiyun static inline int get_next_pt_type(int type)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	return gtt_type_table[type].next_pt_type;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
get_pt_type(int type)267*4882a593Smuzhiyun static inline int get_pt_type(int type)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	return gtt_type_table[type].pt_type;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
get_entry_type(int type)272*4882a593Smuzhiyun static inline int get_entry_type(int type)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	return gtt_type_table[type].entry_type;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
get_pse_type(int type)277*4882a593Smuzhiyun static inline int get_pse_type(int type)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun 	return gtt_type_table[type].pse_entry_type;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
read_pte64(struct i915_ggtt * ggtt,unsigned long index)282*4882a593Smuzhiyun static u64 read_pte64(struct i915_ggtt *ggtt, unsigned long index)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	void __iomem *addr = (gen8_pte_t __iomem *)ggtt->gsm + index;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	return readq(addr);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
ggtt_invalidate(struct intel_gt * gt)289*4882a593Smuzhiyun static void ggtt_invalidate(struct intel_gt *gt)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	mmio_hw_access_pre(gt);
292*4882a593Smuzhiyun 	intel_uncore_write(gt->uncore, GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
293*4882a593Smuzhiyun 	mmio_hw_access_post(gt);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun 
write_pte64(struct i915_ggtt * ggtt,unsigned long index,u64 pte)296*4882a593Smuzhiyun static void write_pte64(struct i915_ggtt *ggtt, unsigned long index, u64 pte)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	void __iomem *addr = (gen8_pte_t __iomem *)ggtt->gsm + index;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	writeq(pte, addr);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
gtt_get_entry64(void * pt,struct intel_gvt_gtt_entry * e,unsigned long index,bool hypervisor_access,unsigned long gpa,struct intel_vgpu * vgpu)303*4882a593Smuzhiyun static inline int gtt_get_entry64(void *pt,
304*4882a593Smuzhiyun 		struct intel_gvt_gtt_entry *e,
305*4882a593Smuzhiyun 		unsigned long index, bool hypervisor_access, unsigned long gpa,
306*4882a593Smuzhiyun 		struct intel_vgpu *vgpu)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
309*4882a593Smuzhiyun 	int ret;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	if (WARN_ON(info->gtt_entry_size != 8))
312*4882a593Smuzhiyun 		return -EINVAL;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	if (hypervisor_access) {
315*4882a593Smuzhiyun 		ret = intel_gvt_hypervisor_read_gpa(vgpu, gpa +
316*4882a593Smuzhiyun 				(index << info->gtt_entry_size_shift),
317*4882a593Smuzhiyun 				&e->val64, 8);
318*4882a593Smuzhiyun 		if (WARN_ON(ret))
319*4882a593Smuzhiyun 			return ret;
320*4882a593Smuzhiyun 	} else if (!pt) {
321*4882a593Smuzhiyun 		e->val64 = read_pte64(vgpu->gvt->gt->ggtt, index);
322*4882a593Smuzhiyun 	} else {
323*4882a593Smuzhiyun 		e->val64 = *((u64 *)pt + index);
324*4882a593Smuzhiyun 	}
325*4882a593Smuzhiyun 	return 0;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun 
gtt_set_entry64(void * pt,struct intel_gvt_gtt_entry * e,unsigned long index,bool hypervisor_access,unsigned long gpa,struct intel_vgpu * vgpu)328*4882a593Smuzhiyun static inline int gtt_set_entry64(void *pt,
329*4882a593Smuzhiyun 		struct intel_gvt_gtt_entry *e,
330*4882a593Smuzhiyun 		unsigned long index, bool hypervisor_access, unsigned long gpa,
331*4882a593Smuzhiyun 		struct intel_vgpu *vgpu)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
334*4882a593Smuzhiyun 	int ret;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	if (WARN_ON(info->gtt_entry_size != 8))
337*4882a593Smuzhiyun 		return -EINVAL;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	if (hypervisor_access) {
340*4882a593Smuzhiyun 		ret = intel_gvt_hypervisor_write_gpa(vgpu, gpa +
341*4882a593Smuzhiyun 				(index << info->gtt_entry_size_shift),
342*4882a593Smuzhiyun 				&e->val64, 8);
343*4882a593Smuzhiyun 		if (WARN_ON(ret))
344*4882a593Smuzhiyun 			return ret;
345*4882a593Smuzhiyun 	} else if (!pt) {
346*4882a593Smuzhiyun 		write_pte64(vgpu->gvt->gt->ggtt, index, e->val64);
347*4882a593Smuzhiyun 	} else {
348*4882a593Smuzhiyun 		*((u64 *)pt + index) = e->val64;
349*4882a593Smuzhiyun 	}
350*4882a593Smuzhiyun 	return 0;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun #define GTT_HAW 46
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun #define ADDR_1G_MASK	GENMASK_ULL(GTT_HAW - 1, 30)
356*4882a593Smuzhiyun #define ADDR_2M_MASK	GENMASK_ULL(GTT_HAW - 1, 21)
357*4882a593Smuzhiyun #define ADDR_64K_MASK	GENMASK_ULL(GTT_HAW - 1, 16)
358*4882a593Smuzhiyun #define ADDR_4K_MASK	GENMASK_ULL(GTT_HAW - 1, 12)
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun #define GTT_SPTE_FLAG_MASK GENMASK_ULL(62, 52)
361*4882a593Smuzhiyun #define GTT_SPTE_FLAG_64K_SPLITED BIT(52) /* splited 64K gtt entry */
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun #define GTT_64K_PTE_STRIDE 16
364*4882a593Smuzhiyun 
gen8_gtt_get_pfn(struct intel_gvt_gtt_entry * e)365*4882a593Smuzhiyun static unsigned long gen8_gtt_get_pfn(struct intel_gvt_gtt_entry *e)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	unsigned long pfn;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	if (e->type == GTT_TYPE_PPGTT_PTE_1G_ENTRY)
370*4882a593Smuzhiyun 		pfn = (e->val64 & ADDR_1G_MASK) >> PAGE_SHIFT;
371*4882a593Smuzhiyun 	else if (e->type == GTT_TYPE_PPGTT_PTE_2M_ENTRY)
372*4882a593Smuzhiyun 		pfn = (e->val64 & ADDR_2M_MASK) >> PAGE_SHIFT;
373*4882a593Smuzhiyun 	else if (e->type == GTT_TYPE_PPGTT_PTE_64K_ENTRY)
374*4882a593Smuzhiyun 		pfn = (e->val64 & ADDR_64K_MASK) >> PAGE_SHIFT;
375*4882a593Smuzhiyun 	else
376*4882a593Smuzhiyun 		pfn = (e->val64 & ADDR_4K_MASK) >> PAGE_SHIFT;
377*4882a593Smuzhiyun 	return pfn;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
gen8_gtt_set_pfn(struct intel_gvt_gtt_entry * e,unsigned long pfn)380*4882a593Smuzhiyun static void gen8_gtt_set_pfn(struct intel_gvt_gtt_entry *e, unsigned long pfn)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	if (e->type == GTT_TYPE_PPGTT_PTE_1G_ENTRY) {
383*4882a593Smuzhiyun 		e->val64 &= ~ADDR_1G_MASK;
384*4882a593Smuzhiyun 		pfn &= (ADDR_1G_MASK >> PAGE_SHIFT);
385*4882a593Smuzhiyun 	} else if (e->type == GTT_TYPE_PPGTT_PTE_2M_ENTRY) {
386*4882a593Smuzhiyun 		e->val64 &= ~ADDR_2M_MASK;
387*4882a593Smuzhiyun 		pfn &= (ADDR_2M_MASK >> PAGE_SHIFT);
388*4882a593Smuzhiyun 	} else if (e->type == GTT_TYPE_PPGTT_PTE_64K_ENTRY) {
389*4882a593Smuzhiyun 		e->val64 &= ~ADDR_64K_MASK;
390*4882a593Smuzhiyun 		pfn &= (ADDR_64K_MASK >> PAGE_SHIFT);
391*4882a593Smuzhiyun 	} else {
392*4882a593Smuzhiyun 		e->val64 &= ~ADDR_4K_MASK;
393*4882a593Smuzhiyun 		pfn &= (ADDR_4K_MASK >> PAGE_SHIFT);
394*4882a593Smuzhiyun 	}
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	e->val64 |= (pfn << PAGE_SHIFT);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
gen8_gtt_test_pse(struct intel_gvt_gtt_entry * e)399*4882a593Smuzhiyun static bool gen8_gtt_test_pse(struct intel_gvt_gtt_entry *e)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	return !!(e->val64 & _PAGE_PSE);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
gen8_gtt_clear_pse(struct intel_gvt_gtt_entry * e)404*4882a593Smuzhiyun static void gen8_gtt_clear_pse(struct intel_gvt_gtt_entry *e)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	if (gen8_gtt_test_pse(e)) {
407*4882a593Smuzhiyun 		switch (e->type) {
408*4882a593Smuzhiyun 		case GTT_TYPE_PPGTT_PTE_2M_ENTRY:
409*4882a593Smuzhiyun 			e->val64 &= ~_PAGE_PSE;
410*4882a593Smuzhiyun 			e->type = GTT_TYPE_PPGTT_PDE_ENTRY;
411*4882a593Smuzhiyun 			break;
412*4882a593Smuzhiyun 		case GTT_TYPE_PPGTT_PTE_1G_ENTRY:
413*4882a593Smuzhiyun 			e->type = GTT_TYPE_PPGTT_PDP_ENTRY;
414*4882a593Smuzhiyun 			e->val64 &= ~_PAGE_PSE;
415*4882a593Smuzhiyun 			break;
416*4882a593Smuzhiyun 		default:
417*4882a593Smuzhiyun 			WARN_ON(1);
418*4882a593Smuzhiyun 		}
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
gen8_gtt_test_ips(struct intel_gvt_gtt_entry * e)422*4882a593Smuzhiyun static bool gen8_gtt_test_ips(struct intel_gvt_gtt_entry *e)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun 	if (GEM_WARN_ON(e->type != GTT_TYPE_PPGTT_PDE_ENTRY))
425*4882a593Smuzhiyun 		return false;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	return !!(e->val64 & GEN8_PDE_IPS_64K);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun 
gen8_gtt_clear_ips(struct intel_gvt_gtt_entry * e)430*4882a593Smuzhiyun static void gen8_gtt_clear_ips(struct intel_gvt_gtt_entry *e)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	if (GEM_WARN_ON(e->type != GTT_TYPE_PPGTT_PDE_ENTRY))
433*4882a593Smuzhiyun 		return;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	e->val64 &= ~GEN8_PDE_IPS_64K;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
gen8_gtt_test_present(struct intel_gvt_gtt_entry * e)438*4882a593Smuzhiyun static bool gen8_gtt_test_present(struct intel_gvt_gtt_entry *e)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	/*
441*4882a593Smuzhiyun 	 * i915 writes PDP root pointer registers without present bit,
442*4882a593Smuzhiyun 	 * it also works, so we need to treat root pointer entry
443*4882a593Smuzhiyun 	 * specifically.
444*4882a593Smuzhiyun 	 */
445*4882a593Smuzhiyun 	if (e->type == GTT_TYPE_PPGTT_ROOT_L3_ENTRY
446*4882a593Smuzhiyun 			|| e->type == GTT_TYPE_PPGTT_ROOT_L4_ENTRY)
447*4882a593Smuzhiyun 		return (e->val64 != 0);
448*4882a593Smuzhiyun 	else
449*4882a593Smuzhiyun 		return (e->val64 & _PAGE_PRESENT);
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun 
gtt_entry_clear_present(struct intel_gvt_gtt_entry * e)452*4882a593Smuzhiyun static void gtt_entry_clear_present(struct intel_gvt_gtt_entry *e)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	e->val64 &= ~_PAGE_PRESENT;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
gtt_entry_set_present(struct intel_gvt_gtt_entry * e)457*4882a593Smuzhiyun static void gtt_entry_set_present(struct intel_gvt_gtt_entry *e)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	e->val64 |= _PAGE_PRESENT;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
gen8_gtt_test_64k_splited(struct intel_gvt_gtt_entry * e)462*4882a593Smuzhiyun static bool gen8_gtt_test_64k_splited(struct intel_gvt_gtt_entry *e)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	return !!(e->val64 & GTT_SPTE_FLAG_64K_SPLITED);
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
gen8_gtt_set_64k_splited(struct intel_gvt_gtt_entry * e)467*4882a593Smuzhiyun static void gen8_gtt_set_64k_splited(struct intel_gvt_gtt_entry *e)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun 	e->val64 |= GTT_SPTE_FLAG_64K_SPLITED;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun 
gen8_gtt_clear_64k_splited(struct intel_gvt_gtt_entry * e)472*4882a593Smuzhiyun static void gen8_gtt_clear_64k_splited(struct intel_gvt_gtt_entry *e)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun 	e->val64 &= ~GTT_SPTE_FLAG_64K_SPLITED;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun /*
478*4882a593Smuzhiyun  * Per-platform GMA routines.
479*4882a593Smuzhiyun  */
gma_to_ggtt_pte_index(unsigned long gma)480*4882a593Smuzhiyun static unsigned long gma_to_ggtt_pte_index(unsigned long gma)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun 	unsigned long x = (gma >> I915_GTT_PAGE_SHIFT);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	trace_gma_index(__func__, gma, x);
485*4882a593Smuzhiyun 	return x;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun #define DEFINE_PPGTT_GMA_TO_INDEX(prefix, ename, exp) \
489*4882a593Smuzhiyun static unsigned long prefix##_gma_to_##ename##_index(unsigned long gma) \
490*4882a593Smuzhiyun { \
491*4882a593Smuzhiyun 	unsigned long x = (exp); \
492*4882a593Smuzhiyun 	trace_gma_index(__func__, gma, x); \
493*4882a593Smuzhiyun 	return x; \
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun DEFINE_PPGTT_GMA_TO_INDEX(gen8, pte, (gma >> 12 & 0x1ff));
497*4882a593Smuzhiyun DEFINE_PPGTT_GMA_TO_INDEX(gen8, pde, (gma >> 21 & 0x1ff));
498*4882a593Smuzhiyun DEFINE_PPGTT_GMA_TO_INDEX(gen8, l3_pdp, (gma >> 30 & 0x3));
499*4882a593Smuzhiyun DEFINE_PPGTT_GMA_TO_INDEX(gen8, l4_pdp, (gma >> 30 & 0x1ff));
500*4882a593Smuzhiyun DEFINE_PPGTT_GMA_TO_INDEX(gen8, pml4, (gma >> 39 & 0x1ff));
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun static struct intel_gvt_gtt_pte_ops gen8_gtt_pte_ops = {
503*4882a593Smuzhiyun 	.get_entry = gtt_get_entry64,
504*4882a593Smuzhiyun 	.set_entry = gtt_set_entry64,
505*4882a593Smuzhiyun 	.clear_present = gtt_entry_clear_present,
506*4882a593Smuzhiyun 	.set_present = gtt_entry_set_present,
507*4882a593Smuzhiyun 	.test_present = gen8_gtt_test_present,
508*4882a593Smuzhiyun 	.test_pse = gen8_gtt_test_pse,
509*4882a593Smuzhiyun 	.clear_pse = gen8_gtt_clear_pse,
510*4882a593Smuzhiyun 	.clear_ips = gen8_gtt_clear_ips,
511*4882a593Smuzhiyun 	.test_ips = gen8_gtt_test_ips,
512*4882a593Smuzhiyun 	.clear_64k_splited = gen8_gtt_clear_64k_splited,
513*4882a593Smuzhiyun 	.set_64k_splited = gen8_gtt_set_64k_splited,
514*4882a593Smuzhiyun 	.test_64k_splited = gen8_gtt_test_64k_splited,
515*4882a593Smuzhiyun 	.get_pfn = gen8_gtt_get_pfn,
516*4882a593Smuzhiyun 	.set_pfn = gen8_gtt_set_pfn,
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun static struct intel_gvt_gtt_gma_ops gen8_gtt_gma_ops = {
520*4882a593Smuzhiyun 	.gma_to_ggtt_pte_index = gma_to_ggtt_pte_index,
521*4882a593Smuzhiyun 	.gma_to_pte_index = gen8_gma_to_pte_index,
522*4882a593Smuzhiyun 	.gma_to_pde_index = gen8_gma_to_pde_index,
523*4882a593Smuzhiyun 	.gma_to_l3_pdp_index = gen8_gma_to_l3_pdp_index,
524*4882a593Smuzhiyun 	.gma_to_l4_pdp_index = gen8_gma_to_l4_pdp_index,
525*4882a593Smuzhiyun 	.gma_to_pml4_index = gen8_gma_to_pml4_index,
526*4882a593Smuzhiyun };
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun /* Update entry type per pse and ips bit. */
update_entry_type_for_real(struct intel_gvt_gtt_pte_ops * pte_ops,struct intel_gvt_gtt_entry * entry,bool ips)529*4882a593Smuzhiyun static void update_entry_type_for_real(struct intel_gvt_gtt_pte_ops *pte_ops,
530*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry *entry, bool ips)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun 	switch (entry->type) {
533*4882a593Smuzhiyun 	case GTT_TYPE_PPGTT_PDE_ENTRY:
534*4882a593Smuzhiyun 	case GTT_TYPE_PPGTT_PDP_ENTRY:
535*4882a593Smuzhiyun 		if (pte_ops->test_pse(entry))
536*4882a593Smuzhiyun 			entry->type = get_pse_type(entry->type);
537*4882a593Smuzhiyun 		break;
538*4882a593Smuzhiyun 	case GTT_TYPE_PPGTT_PTE_4K_ENTRY:
539*4882a593Smuzhiyun 		if (ips)
540*4882a593Smuzhiyun 			entry->type = get_pse_type(entry->type);
541*4882a593Smuzhiyun 		break;
542*4882a593Smuzhiyun 	default:
543*4882a593Smuzhiyun 		GEM_BUG_ON(!gtt_type_is_entry(entry->type));
544*4882a593Smuzhiyun 	}
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	GEM_BUG_ON(entry->type == GTT_TYPE_INVALID);
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun /*
550*4882a593Smuzhiyun  * MM helpers.
551*4882a593Smuzhiyun  */
_ppgtt_get_root_entry(struct intel_vgpu_mm * mm,struct intel_gvt_gtt_entry * entry,unsigned long index,bool guest)552*4882a593Smuzhiyun static void _ppgtt_get_root_entry(struct intel_vgpu_mm *mm,
553*4882a593Smuzhiyun 		struct intel_gvt_gtt_entry *entry, unsigned long index,
554*4882a593Smuzhiyun 		bool guest)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	GEM_BUG_ON(mm->type != INTEL_GVT_MM_PPGTT);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	entry->type = mm->ppgtt_mm.root_entry_type;
561*4882a593Smuzhiyun 	pte_ops->get_entry(guest ? mm->ppgtt_mm.guest_pdps :
562*4882a593Smuzhiyun 			   mm->ppgtt_mm.shadow_pdps,
563*4882a593Smuzhiyun 			   entry, index, false, 0, mm->vgpu);
564*4882a593Smuzhiyun 	update_entry_type_for_real(pte_ops, entry, false);
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun 
ppgtt_get_guest_root_entry(struct intel_vgpu_mm * mm,struct intel_gvt_gtt_entry * entry,unsigned long index)567*4882a593Smuzhiyun static inline void ppgtt_get_guest_root_entry(struct intel_vgpu_mm *mm,
568*4882a593Smuzhiyun 		struct intel_gvt_gtt_entry *entry, unsigned long index)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun 	_ppgtt_get_root_entry(mm, entry, index, true);
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
ppgtt_get_shadow_root_entry(struct intel_vgpu_mm * mm,struct intel_gvt_gtt_entry * entry,unsigned long index)573*4882a593Smuzhiyun static inline void ppgtt_get_shadow_root_entry(struct intel_vgpu_mm *mm,
574*4882a593Smuzhiyun 		struct intel_gvt_gtt_entry *entry, unsigned long index)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun 	_ppgtt_get_root_entry(mm, entry, index, false);
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun 
_ppgtt_set_root_entry(struct intel_vgpu_mm * mm,struct intel_gvt_gtt_entry * entry,unsigned long index,bool guest)579*4882a593Smuzhiyun static void _ppgtt_set_root_entry(struct intel_vgpu_mm *mm,
580*4882a593Smuzhiyun 		struct intel_gvt_gtt_entry *entry, unsigned long index,
581*4882a593Smuzhiyun 		bool guest)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	pte_ops->set_entry(guest ? mm->ppgtt_mm.guest_pdps :
586*4882a593Smuzhiyun 			   mm->ppgtt_mm.shadow_pdps,
587*4882a593Smuzhiyun 			   entry, index, false, 0, mm->vgpu);
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun 
ppgtt_set_guest_root_entry(struct intel_vgpu_mm * mm,struct intel_gvt_gtt_entry * entry,unsigned long index)590*4882a593Smuzhiyun static inline void ppgtt_set_guest_root_entry(struct intel_vgpu_mm *mm,
591*4882a593Smuzhiyun 		struct intel_gvt_gtt_entry *entry, unsigned long index)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun 	_ppgtt_set_root_entry(mm, entry, index, true);
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun 
ppgtt_set_shadow_root_entry(struct intel_vgpu_mm * mm,struct intel_gvt_gtt_entry * entry,unsigned long index)596*4882a593Smuzhiyun static inline void ppgtt_set_shadow_root_entry(struct intel_vgpu_mm *mm,
597*4882a593Smuzhiyun 		struct intel_gvt_gtt_entry *entry, unsigned long index)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun 	_ppgtt_set_root_entry(mm, entry, index, false);
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun 
ggtt_get_guest_entry(struct intel_vgpu_mm * mm,struct intel_gvt_gtt_entry * entry,unsigned long index)602*4882a593Smuzhiyun static void ggtt_get_guest_entry(struct intel_vgpu_mm *mm,
603*4882a593Smuzhiyun 		struct intel_gvt_gtt_entry *entry, unsigned long index)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	GEM_BUG_ON(mm->type != INTEL_GVT_MM_GGTT);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	entry->type = GTT_TYPE_GGTT_PTE;
610*4882a593Smuzhiyun 	pte_ops->get_entry(mm->ggtt_mm.virtual_ggtt, entry, index,
611*4882a593Smuzhiyun 			   false, 0, mm->vgpu);
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun 
ggtt_set_guest_entry(struct intel_vgpu_mm * mm,struct intel_gvt_gtt_entry * entry,unsigned long index)614*4882a593Smuzhiyun static void ggtt_set_guest_entry(struct intel_vgpu_mm *mm,
615*4882a593Smuzhiyun 		struct intel_gvt_gtt_entry *entry, unsigned long index)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	GEM_BUG_ON(mm->type != INTEL_GVT_MM_GGTT);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	pte_ops->set_entry(mm->ggtt_mm.virtual_ggtt, entry, index,
622*4882a593Smuzhiyun 			   false, 0, mm->vgpu);
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun 
ggtt_get_host_entry(struct intel_vgpu_mm * mm,struct intel_gvt_gtt_entry * entry,unsigned long index)625*4882a593Smuzhiyun static void ggtt_get_host_entry(struct intel_vgpu_mm *mm,
626*4882a593Smuzhiyun 		struct intel_gvt_gtt_entry *entry, unsigned long index)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	GEM_BUG_ON(mm->type != INTEL_GVT_MM_GGTT);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	pte_ops->get_entry(NULL, entry, index, false, 0, mm->vgpu);
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun 
ggtt_set_host_entry(struct intel_vgpu_mm * mm,struct intel_gvt_gtt_entry * entry,unsigned long index)635*4882a593Smuzhiyun static void ggtt_set_host_entry(struct intel_vgpu_mm *mm,
636*4882a593Smuzhiyun 		struct intel_gvt_gtt_entry *entry, unsigned long index)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	GEM_BUG_ON(mm->type != INTEL_GVT_MM_GGTT);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	pte_ops->set_entry(NULL, entry, index, false, 0, mm->vgpu);
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun /*
646*4882a593Smuzhiyun  * PPGTT shadow page table helpers.
647*4882a593Smuzhiyun  */
ppgtt_spt_get_entry(struct intel_vgpu_ppgtt_spt * spt,void * page_table,int type,struct intel_gvt_gtt_entry * e,unsigned long index,bool guest)648*4882a593Smuzhiyun static inline int ppgtt_spt_get_entry(
649*4882a593Smuzhiyun 		struct intel_vgpu_ppgtt_spt *spt,
650*4882a593Smuzhiyun 		void *page_table, int type,
651*4882a593Smuzhiyun 		struct intel_gvt_gtt_entry *e, unsigned long index,
652*4882a593Smuzhiyun 		bool guest)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun 	struct intel_gvt *gvt = spt->vgpu->gvt;
655*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *ops = gvt->gtt.pte_ops;
656*4882a593Smuzhiyun 	int ret;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	e->type = get_entry_type(type);
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	if (WARN(!gtt_type_is_entry(e->type), "invalid entry type\n"))
661*4882a593Smuzhiyun 		return -EINVAL;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	ret = ops->get_entry(page_table, e, index, guest,
664*4882a593Smuzhiyun 			spt->guest_page.gfn << I915_GTT_PAGE_SHIFT,
665*4882a593Smuzhiyun 			spt->vgpu);
666*4882a593Smuzhiyun 	if (ret)
667*4882a593Smuzhiyun 		return ret;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	update_entry_type_for_real(ops, e, guest ?
670*4882a593Smuzhiyun 				   spt->guest_page.pde_ips : false);
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	gvt_vdbg_mm("read ppgtt entry, spt type %d, entry type %d, index %lu, value %llx\n",
673*4882a593Smuzhiyun 		    type, e->type, index, e->val64);
674*4882a593Smuzhiyun 	return 0;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun 
ppgtt_spt_set_entry(struct intel_vgpu_ppgtt_spt * spt,void * page_table,int type,struct intel_gvt_gtt_entry * e,unsigned long index,bool guest)677*4882a593Smuzhiyun static inline int ppgtt_spt_set_entry(
678*4882a593Smuzhiyun 		struct intel_vgpu_ppgtt_spt *spt,
679*4882a593Smuzhiyun 		void *page_table, int type,
680*4882a593Smuzhiyun 		struct intel_gvt_gtt_entry *e, unsigned long index,
681*4882a593Smuzhiyun 		bool guest)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun 	struct intel_gvt *gvt = spt->vgpu->gvt;
684*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *ops = gvt->gtt.pte_ops;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	if (WARN(!gtt_type_is_entry(e->type), "invalid entry type\n"))
687*4882a593Smuzhiyun 		return -EINVAL;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	gvt_vdbg_mm("set ppgtt entry, spt type %d, entry type %d, index %lu, value %llx\n",
690*4882a593Smuzhiyun 		    type, e->type, index, e->val64);
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	return ops->set_entry(page_table, e, index, guest,
693*4882a593Smuzhiyun 			spt->guest_page.gfn << I915_GTT_PAGE_SHIFT,
694*4882a593Smuzhiyun 			spt->vgpu);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun #define ppgtt_get_guest_entry(spt, e, index) \
698*4882a593Smuzhiyun 	ppgtt_spt_get_entry(spt, NULL, \
699*4882a593Smuzhiyun 		spt->guest_page.type, e, index, true)
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun #define ppgtt_set_guest_entry(spt, e, index) \
702*4882a593Smuzhiyun 	ppgtt_spt_set_entry(spt, NULL, \
703*4882a593Smuzhiyun 		spt->guest_page.type, e, index, true)
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun #define ppgtt_get_shadow_entry(spt, e, index) \
706*4882a593Smuzhiyun 	ppgtt_spt_get_entry(spt, spt->shadow_page.vaddr, \
707*4882a593Smuzhiyun 		spt->shadow_page.type, e, index, false)
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun #define ppgtt_set_shadow_entry(spt, e, index) \
710*4882a593Smuzhiyun 	ppgtt_spt_set_entry(spt, spt->shadow_page.vaddr, \
711*4882a593Smuzhiyun 		spt->shadow_page.type, e, index, false)
712*4882a593Smuzhiyun 
alloc_spt(gfp_t gfp_mask)713*4882a593Smuzhiyun static void *alloc_spt(gfp_t gfp_mask)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun 	struct intel_vgpu_ppgtt_spt *spt;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	spt = kzalloc(sizeof(*spt), gfp_mask);
718*4882a593Smuzhiyun 	if (!spt)
719*4882a593Smuzhiyun 		return NULL;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	spt->shadow_page.page = alloc_page(gfp_mask);
722*4882a593Smuzhiyun 	if (!spt->shadow_page.page) {
723*4882a593Smuzhiyun 		kfree(spt);
724*4882a593Smuzhiyun 		return NULL;
725*4882a593Smuzhiyun 	}
726*4882a593Smuzhiyun 	return spt;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun 
free_spt(struct intel_vgpu_ppgtt_spt * spt)729*4882a593Smuzhiyun static void free_spt(struct intel_vgpu_ppgtt_spt *spt)
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun 	__free_page(spt->shadow_page.page);
732*4882a593Smuzhiyun 	kfree(spt);
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun static int detach_oos_page(struct intel_vgpu *vgpu,
736*4882a593Smuzhiyun 		struct intel_vgpu_oos_page *oos_page);
737*4882a593Smuzhiyun 
ppgtt_free_spt(struct intel_vgpu_ppgtt_spt * spt)738*4882a593Smuzhiyun static void ppgtt_free_spt(struct intel_vgpu_ppgtt_spt *spt)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun 	struct device *kdev = &spt->vgpu->gvt->gt->i915->drm.pdev->dev;
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	trace_spt_free(spt->vgpu->id, spt, spt->guest_page.type);
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	dma_unmap_page(kdev, spt->shadow_page.mfn << I915_GTT_PAGE_SHIFT, 4096,
745*4882a593Smuzhiyun 		       PCI_DMA_BIDIRECTIONAL);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	radix_tree_delete(&spt->vgpu->gtt.spt_tree, spt->shadow_page.mfn);
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	if (spt->guest_page.gfn) {
750*4882a593Smuzhiyun 		if (spt->guest_page.oos_page)
751*4882a593Smuzhiyun 			detach_oos_page(spt->vgpu, spt->guest_page.oos_page);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 		intel_vgpu_unregister_page_track(spt->vgpu, spt->guest_page.gfn);
754*4882a593Smuzhiyun 	}
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	list_del_init(&spt->post_shadow_list);
757*4882a593Smuzhiyun 	free_spt(spt);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun 
ppgtt_free_all_spt(struct intel_vgpu * vgpu)760*4882a593Smuzhiyun static void ppgtt_free_all_spt(struct intel_vgpu *vgpu)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun 	struct intel_vgpu_ppgtt_spt *spt, *spn;
763*4882a593Smuzhiyun 	struct radix_tree_iter iter;
764*4882a593Smuzhiyun 	LIST_HEAD(all_spt);
765*4882a593Smuzhiyun 	void __rcu **slot;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	rcu_read_lock();
768*4882a593Smuzhiyun 	radix_tree_for_each_slot(slot, &vgpu->gtt.spt_tree, &iter, 0) {
769*4882a593Smuzhiyun 		spt = radix_tree_deref_slot(slot);
770*4882a593Smuzhiyun 		list_move(&spt->post_shadow_list, &all_spt);
771*4882a593Smuzhiyun 	}
772*4882a593Smuzhiyun 	rcu_read_unlock();
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	list_for_each_entry_safe(spt, spn, &all_spt, post_shadow_list)
775*4882a593Smuzhiyun 		ppgtt_free_spt(spt);
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun static int ppgtt_handle_guest_write_page_table_bytes(
779*4882a593Smuzhiyun 		struct intel_vgpu_ppgtt_spt *spt,
780*4882a593Smuzhiyun 		u64 pa, void *p_data, int bytes);
781*4882a593Smuzhiyun 
ppgtt_write_protection_handler(struct intel_vgpu_page_track * page_track,u64 gpa,void * data,int bytes)782*4882a593Smuzhiyun static int ppgtt_write_protection_handler(
783*4882a593Smuzhiyun 		struct intel_vgpu_page_track *page_track,
784*4882a593Smuzhiyun 		u64 gpa, void *data, int bytes)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	struct intel_vgpu_ppgtt_spt *spt = page_track->priv_data;
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	int ret;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	if (bytes != 4 && bytes != 8)
791*4882a593Smuzhiyun 		return -EINVAL;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	ret = ppgtt_handle_guest_write_page_table_bytes(spt, gpa, data, bytes);
794*4882a593Smuzhiyun 	if (ret)
795*4882a593Smuzhiyun 		return ret;
796*4882a593Smuzhiyun 	return ret;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun /* Find a spt by guest gfn. */
intel_vgpu_find_spt_by_gfn(struct intel_vgpu * vgpu,unsigned long gfn)800*4882a593Smuzhiyun static struct intel_vgpu_ppgtt_spt *intel_vgpu_find_spt_by_gfn(
801*4882a593Smuzhiyun 		struct intel_vgpu *vgpu, unsigned long gfn)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun 	struct intel_vgpu_page_track *track;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	track = intel_vgpu_find_page_track(vgpu, gfn);
806*4882a593Smuzhiyun 	if (track && track->handler == ppgtt_write_protection_handler)
807*4882a593Smuzhiyun 		return track->priv_data;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	return NULL;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun /* Find the spt by shadow page mfn. */
intel_vgpu_find_spt_by_mfn(struct intel_vgpu * vgpu,unsigned long mfn)813*4882a593Smuzhiyun static inline struct intel_vgpu_ppgtt_spt *intel_vgpu_find_spt_by_mfn(
814*4882a593Smuzhiyun 		struct intel_vgpu *vgpu, unsigned long mfn)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun 	return radix_tree_lookup(&vgpu->gtt.spt_tree, mfn);
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun static int reclaim_one_ppgtt_mm(struct intel_gvt *gvt);
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun /* Allocate shadow page table without guest page. */
ppgtt_alloc_spt(struct intel_vgpu * vgpu,enum intel_gvt_gtt_type type)822*4882a593Smuzhiyun static struct intel_vgpu_ppgtt_spt *ppgtt_alloc_spt(
823*4882a593Smuzhiyun 		struct intel_vgpu *vgpu, enum intel_gvt_gtt_type type)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun 	struct device *kdev = &vgpu->gvt->gt->i915->drm.pdev->dev;
826*4882a593Smuzhiyun 	struct intel_vgpu_ppgtt_spt *spt = NULL;
827*4882a593Smuzhiyun 	dma_addr_t daddr;
828*4882a593Smuzhiyun 	int ret;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun retry:
831*4882a593Smuzhiyun 	spt = alloc_spt(GFP_KERNEL | __GFP_ZERO);
832*4882a593Smuzhiyun 	if (!spt) {
833*4882a593Smuzhiyun 		if (reclaim_one_ppgtt_mm(vgpu->gvt))
834*4882a593Smuzhiyun 			goto retry;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 		gvt_vgpu_err("fail to allocate ppgtt shadow page\n");
837*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
838*4882a593Smuzhiyun 	}
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	spt->vgpu = vgpu;
841*4882a593Smuzhiyun 	atomic_set(&spt->refcount, 1);
842*4882a593Smuzhiyun 	INIT_LIST_HEAD(&spt->post_shadow_list);
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	/*
845*4882a593Smuzhiyun 	 * Init shadow_page.
846*4882a593Smuzhiyun 	 */
847*4882a593Smuzhiyun 	spt->shadow_page.type = type;
848*4882a593Smuzhiyun 	daddr = dma_map_page(kdev, spt->shadow_page.page,
849*4882a593Smuzhiyun 			     0, 4096, PCI_DMA_BIDIRECTIONAL);
850*4882a593Smuzhiyun 	if (dma_mapping_error(kdev, daddr)) {
851*4882a593Smuzhiyun 		gvt_vgpu_err("fail to map dma addr\n");
852*4882a593Smuzhiyun 		ret = -EINVAL;
853*4882a593Smuzhiyun 		goto err_free_spt;
854*4882a593Smuzhiyun 	}
855*4882a593Smuzhiyun 	spt->shadow_page.vaddr = page_address(spt->shadow_page.page);
856*4882a593Smuzhiyun 	spt->shadow_page.mfn = daddr >> I915_GTT_PAGE_SHIFT;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	ret = radix_tree_insert(&vgpu->gtt.spt_tree, spt->shadow_page.mfn, spt);
859*4882a593Smuzhiyun 	if (ret)
860*4882a593Smuzhiyun 		goto err_unmap_dma;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	return spt;
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun err_unmap_dma:
865*4882a593Smuzhiyun 	dma_unmap_page(kdev, daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
866*4882a593Smuzhiyun err_free_spt:
867*4882a593Smuzhiyun 	free_spt(spt);
868*4882a593Smuzhiyun 	return ERR_PTR(ret);
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun /* Allocate shadow page table associated with specific gfn. */
ppgtt_alloc_spt_gfn(struct intel_vgpu * vgpu,enum intel_gvt_gtt_type type,unsigned long gfn,bool guest_pde_ips)872*4882a593Smuzhiyun static struct intel_vgpu_ppgtt_spt *ppgtt_alloc_spt_gfn(
873*4882a593Smuzhiyun 		struct intel_vgpu *vgpu, enum intel_gvt_gtt_type type,
874*4882a593Smuzhiyun 		unsigned long gfn, bool guest_pde_ips)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun 	struct intel_vgpu_ppgtt_spt *spt;
877*4882a593Smuzhiyun 	int ret;
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	spt = ppgtt_alloc_spt(vgpu, type);
880*4882a593Smuzhiyun 	if (IS_ERR(spt))
881*4882a593Smuzhiyun 		return spt;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	/*
884*4882a593Smuzhiyun 	 * Init guest_page.
885*4882a593Smuzhiyun 	 */
886*4882a593Smuzhiyun 	ret = intel_vgpu_register_page_track(vgpu, gfn,
887*4882a593Smuzhiyun 			ppgtt_write_protection_handler, spt);
888*4882a593Smuzhiyun 	if (ret) {
889*4882a593Smuzhiyun 		ppgtt_free_spt(spt);
890*4882a593Smuzhiyun 		return ERR_PTR(ret);
891*4882a593Smuzhiyun 	}
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	spt->guest_page.type = type;
894*4882a593Smuzhiyun 	spt->guest_page.gfn = gfn;
895*4882a593Smuzhiyun 	spt->guest_page.pde_ips = guest_pde_ips;
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	trace_spt_alloc(vgpu->id, spt, type, spt->shadow_page.mfn, gfn);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	return spt;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun #define pt_entry_size_shift(spt) \
903*4882a593Smuzhiyun 	((spt)->vgpu->gvt->device_info.gtt_entry_size_shift)
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun #define pt_entries(spt) \
906*4882a593Smuzhiyun 	(I915_GTT_PAGE_SIZE >> pt_entry_size_shift(spt))
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun #define for_each_present_guest_entry(spt, e, i) \
909*4882a593Smuzhiyun 	for (i = 0; i < pt_entries(spt); \
910*4882a593Smuzhiyun 	     i += spt->guest_page.pde_ips ? GTT_64K_PTE_STRIDE : 1) \
911*4882a593Smuzhiyun 		if (!ppgtt_get_guest_entry(spt, e, i) && \
912*4882a593Smuzhiyun 		    spt->vgpu->gvt->gtt.pte_ops->test_present(e))
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun #define for_each_present_shadow_entry(spt, e, i) \
915*4882a593Smuzhiyun 	for (i = 0; i < pt_entries(spt); \
916*4882a593Smuzhiyun 	     i += spt->shadow_page.pde_ips ? GTT_64K_PTE_STRIDE : 1) \
917*4882a593Smuzhiyun 		if (!ppgtt_get_shadow_entry(spt, e, i) && \
918*4882a593Smuzhiyun 		    spt->vgpu->gvt->gtt.pte_ops->test_present(e))
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun #define for_each_shadow_entry(spt, e, i) \
921*4882a593Smuzhiyun 	for (i = 0; i < pt_entries(spt); \
922*4882a593Smuzhiyun 	     i += (spt->shadow_page.pde_ips ? GTT_64K_PTE_STRIDE : 1)) \
923*4882a593Smuzhiyun 		if (!ppgtt_get_shadow_entry(spt, e, i))
924*4882a593Smuzhiyun 
ppgtt_get_spt(struct intel_vgpu_ppgtt_spt * spt)925*4882a593Smuzhiyun static inline void ppgtt_get_spt(struct intel_vgpu_ppgtt_spt *spt)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun 	int v = atomic_read(&spt->refcount);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	trace_spt_refcount(spt->vgpu->id, "inc", spt, v, (v + 1));
930*4882a593Smuzhiyun 	atomic_inc(&spt->refcount);
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun 
ppgtt_put_spt(struct intel_vgpu_ppgtt_spt * spt)933*4882a593Smuzhiyun static inline int ppgtt_put_spt(struct intel_vgpu_ppgtt_spt *spt)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun 	int v = atomic_read(&spt->refcount);
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	trace_spt_refcount(spt->vgpu->id, "dec", spt, v, (v - 1));
938*4882a593Smuzhiyun 	return atomic_dec_return(&spt->refcount);
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun static int ppgtt_invalidate_spt(struct intel_vgpu_ppgtt_spt *spt);
942*4882a593Smuzhiyun 
ppgtt_invalidate_spt_by_shadow_entry(struct intel_vgpu * vgpu,struct intel_gvt_gtt_entry * e)943*4882a593Smuzhiyun static int ppgtt_invalidate_spt_by_shadow_entry(struct intel_vgpu *vgpu,
944*4882a593Smuzhiyun 		struct intel_gvt_gtt_entry *e)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun 	struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
947*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
948*4882a593Smuzhiyun 	struct intel_vgpu_ppgtt_spt *s;
949*4882a593Smuzhiyun 	enum intel_gvt_gtt_type cur_pt_type;
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	GEM_BUG_ON(!gtt_type_is_pt(get_next_pt_type(e->type)));
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	if (e->type != GTT_TYPE_PPGTT_ROOT_L3_ENTRY
954*4882a593Smuzhiyun 		&& e->type != GTT_TYPE_PPGTT_ROOT_L4_ENTRY) {
955*4882a593Smuzhiyun 		cur_pt_type = get_next_pt_type(e->type);
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 		if (!gtt_type_is_pt(cur_pt_type) ||
958*4882a593Smuzhiyun 				!gtt_type_is_pt(cur_pt_type + 1)) {
959*4882a593Smuzhiyun 			drm_WARN(&i915->drm, 1,
960*4882a593Smuzhiyun 				 "Invalid page table type, cur_pt_type is: %d\n",
961*4882a593Smuzhiyun 				 cur_pt_type);
962*4882a593Smuzhiyun 			return -EINVAL;
963*4882a593Smuzhiyun 		}
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 		cur_pt_type += 1;
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 		if (ops->get_pfn(e) ==
968*4882a593Smuzhiyun 			vgpu->gtt.scratch_pt[cur_pt_type].page_mfn)
969*4882a593Smuzhiyun 			return 0;
970*4882a593Smuzhiyun 	}
971*4882a593Smuzhiyun 	s = intel_vgpu_find_spt_by_mfn(vgpu, ops->get_pfn(e));
972*4882a593Smuzhiyun 	if (!s) {
973*4882a593Smuzhiyun 		gvt_vgpu_err("fail to find shadow page: mfn: 0x%lx\n",
974*4882a593Smuzhiyun 				ops->get_pfn(e));
975*4882a593Smuzhiyun 		return -ENXIO;
976*4882a593Smuzhiyun 	}
977*4882a593Smuzhiyun 	return ppgtt_invalidate_spt(s);
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun 
ppgtt_invalidate_pte(struct intel_vgpu_ppgtt_spt * spt,struct intel_gvt_gtt_entry * entry)980*4882a593Smuzhiyun static inline void ppgtt_invalidate_pte(struct intel_vgpu_ppgtt_spt *spt,
981*4882a593Smuzhiyun 		struct intel_gvt_gtt_entry *entry)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun 	struct intel_vgpu *vgpu = spt->vgpu;
984*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
985*4882a593Smuzhiyun 	unsigned long pfn;
986*4882a593Smuzhiyun 	int type;
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	pfn = ops->get_pfn(entry);
989*4882a593Smuzhiyun 	type = spt->shadow_page.type;
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	/* Uninitialized spte or unshadowed spte. */
992*4882a593Smuzhiyun 	if (!pfn || pfn == vgpu->gtt.scratch_pt[type].page_mfn)
993*4882a593Smuzhiyun 		return;
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	intel_gvt_hypervisor_dma_unmap_guest_page(vgpu, pfn << PAGE_SHIFT);
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun 
ppgtt_invalidate_spt(struct intel_vgpu_ppgtt_spt * spt)998*4882a593Smuzhiyun static int ppgtt_invalidate_spt(struct intel_vgpu_ppgtt_spt *spt)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun 	struct intel_vgpu *vgpu = spt->vgpu;
1001*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry e;
1002*4882a593Smuzhiyun 	unsigned long index;
1003*4882a593Smuzhiyun 	int ret;
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	trace_spt_change(spt->vgpu->id, "die", spt,
1006*4882a593Smuzhiyun 			spt->guest_page.gfn, spt->shadow_page.type);
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	if (ppgtt_put_spt(spt) > 0)
1009*4882a593Smuzhiyun 		return 0;
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	for_each_present_shadow_entry(spt, &e, index) {
1012*4882a593Smuzhiyun 		switch (e.type) {
1013*4882a593Smuzhiyun 		case GTT_TYPE_PPGTT_PTE_4K_ENTRY:
1014*4882a593Smuzhiyun 			gvt_vdbg_mm("invalidate 4K entry\n");
1015*4882a593Smuzhiyun 			ppgtt_invalidate_pte(spt, &e);
1016*4882a593Smuzhiyun 			break;
1017*4882a593Smuzhiyun 		case GTT_TYPE_PPGTT_PTE_64K_ENTRY:
1018*4882a593Smuzhiyun 			/* We don't setup 64K shadow entry so far. */
1019*4882a593Smuzhiyun 			WARN(1, "suspicious 64K gtt entry\n");
1020*4882a593Smuzhiyun 			continue;
1021*4882a593Smuzhiyun 		case GTT_TYPE_PPGTT_PTE_2M_ENTRY:
1022*4882a593Smuzhiyun 			gvt_vdbg_mm("invalidate 2M entry\n");
1023*4882a593Smuzhiyun 			continue;
1024*4882a593Smuzhiyun 		case GTT_TYPE_PPGTT_PTE_1G_ENTRY:
1025*4882a593Smuzhiyun 			WARN(1, "GVT doesn't support 1GB page\n");
1026*4882a593Smuzhiyun 			continue;
1027*4882a593Smuzhiyun 		case GTT_TYPE_PPGTT_PML4_ENTRY:
1028*4882a593Smuzhiyun 		case GTT_TYPE_PPGTT_PDP_ENTRY:
1029*4882a593Smuzhiyun 		case GTT_TYPE_PPGTT_PDE_ENTRY:
1030*4882a593Smuzhiyun 			gvt_vdbg_mm("invalidate PMUL4/PDP/PDE entry\n");
1031*4882a593Smuzhiyun 			ret = ppgtt_invalidate_spt_by_shadow_entry(
1032*4882a593Smuzhiyun 					spt->vgpu, &e);
1033*4882a593Smuzhiyun 			if (ret)
1034*4882a593Smuzhiyun 				goto fail;
1035*4882a593Smuzhiyun 			break;
1036*4882a593Smuzhiyun 		default:
1037*4882a593Smuzhiyun 			GEM_BUG_ON(1);
1038*4882a593Smuzhiyun 		}
1039*4882a593Smuzhiyun 	}
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	trace_spt_change(spt->vgpu->id, "release", spt,
1042*4882a593Smuzhiyun 			 spt->guest_page.gfn, spt->shadow_page.type);
1043*4882a593Smuzhiyun 	ppgtt_free_spt(spt);
1044*4882a593Smuzhiyun 	return 0;
1045*4882a593Smuzhiyun fail:
1046*4882a593Smuzhiyun 	gvt_vgpu_err("fail: shadow page %p shadow entry 0x%llx type %d\n",
1047*4882a593Smuzhiyun 			spt, e.val64, e.type);
1048*4882a593Smuzhiyun 	return ret;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun 
vgpu_ips_enabled(struct intel_vgpu * vgpu)1051*4882a593Smuzhiyun static bool vgpu_ips_enabled(struct intel_vgpu *vgpu)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = vgpu->gvt->gt->i915;
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) == 9 || INTEL_GEN(dev_priv) == 10) {
1056*4882a593Smuzhiyun 		u32 ips = vgpu_vreg_t(vgpu, GEN8_GAMW_ECO_DEV_RW_IA) &
1057*4882a593Smuzhiyun 			GAMW_ECO_ENABLE_64K_IPS_FIELD;
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 		return ips == GAMW_ECO_ENABLE_64K_IPS_FIELD;
1060*4882a593Smuzhiyun 	} else if (INTEL_GEN(dev_priv) >= 11) {
1061*4882a593Smuzhiyun 		/* 64K paging only controlled by IPS bit in PTE now. */
1062*4882a593Smuzhiyun 		return true;
1063*4882a593Smuzhiyun 	} else
1064*4882a593Smuzhiyun 		return false;
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun static int ppgtt_populate_spt(struct intel_vgpu_ppgtt_spt *spt);
1068*4882a593Smuzhiyun 
ppgtt_populate_spt_by_guest_entry(struct intel_vgpu * vgpu,struct intel_gvt_gtt_entry * we)1069*4882a593Smuzhiyun static struct intel_vgpu_ppgtt_spt *ppgtt_populate_spt_by_guest_entry(
1070*4882a593Smuzhiyun 		struct intel_vgpu *vgpu, struct intel_gvt_gtt_entry *we)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
1073*4882a593Smuzhiyun 	struct intel_vgpu_ppgtt_spt *spt = NULL;
1074*4882a593Smuzhiyun 	bool ips = false;
1075*4882a593Smuzhiyun 	int ret;
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	GEM_BUG_ON(!gtt_type_is_pt(get_next_pt_type(we->type)));
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	if (we->type == GTT_TYPE_PPGTT_PDE_ENTRY)
1080*4882a593Smuzhiyun 		ips = vgpu_ips_enabled(vgpu) && ops->test_ips(we);
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	spt = intel_vgpu_find_spt_by_gfn(vgpu, ops->get_pfn(we));
1083*4882a593Smuzhiyun 	if (spt) {
1084*4882a593Smuzhiyun 		ppgtt_get_spt(spt);
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 		if (ips != spt->guest_page.pde_ips) {
1087*4882a593Smuzhiyun 			spt->guest_page.pde_ips = ips;
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 			gvt_dbg_mm("reshadow PDE since ips changed\n");
1090*4882a593Smuzhiyun 			clear_page(spt->shadow_page.vaddr);
1091*4882a593Smuzhiyun 			ret = ppgtt_populate_spt(spt);
1092*4882a593Smuzhiyun 			if (ret) {
1093*4882a593Smuzhiyun 				ppgtt_put_spt(spt);
1094*4882a593Smuzhiyun 				goto err;
1095*4882a593Smuzhiyun 			}
1096*4882a593Smuzhiyun 		}
1097*4882a593Smuzhiyun 	} else {
1098*4882a593Smuzhiyun 		int type = get_next_pt_type(we->type);
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 		if (!gtt_type_is_pt(type)) {
1101*4882a593Smuzhiyun 			ret = -EINVAL;
1102*4882a593Smuzhiyun 			goto err;
1103*4882a593Smuzhiyun 		}
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 		spt = ppgtt_alloc_spt_gfn(vgpu, type, ops->get_pfn(we), ips);
1106*4882a593Smuzhiyun 		if (IS_ERR(spt)) {
1107*4882a593Smuzhiyun 			ret = PTR_ERR(spt);
1108*4882a593Smuzhiyun 			goto err;
1109*4882a593Smuzhiyun 		}
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 		ret = intel_vgpu_enable_page_track(vgpu, spt->guest_page.gfn);
1112*4882a593Smuzhiyun 		if (ret)
1113*4882a593Smuzhiyun 			goto err_free_spt;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 		ret = ppgtt_populate_spt(spt);
1116*4882a593Smuzhiyun 		if (ret)
1117*4882a593Smuzhiyun 			goto err_free_spt;
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 		trace_spt_change(vgpu->id, "new", spt, spt->guest_page.gfn,
1120*4882a593Smuzhiyun 				 spt->shadow_page.type);
1121*4882a593Smuzhiyun 	}
1122*4882a593Smuzhiyun 	return spt;
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun err_free_spt:
1125*4882a593Smuzhiyun 	ppgtt_free_spt(spt);
1126*4882a593Smuzhiyun 	spt = NULL;
1127*4882a593Smuzhiyun err:
1128*4882a593Smuzhiyun 	gvt_vgpu_err("fail: shadow page %p guest entry 0x%llx type %d\n",
1129*4882a593Smuzhiyun 		     spt, we->val64, we->type);
1130*4882a593Smuzhiyun 	return ERR_PTR(ret);
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun 
ppgtt_generate_shadow_entry(struct intel_gvt_gtt_entry * se,struct intel_vgpu_ppgtt_spt * s,struct intel_gvt_gtt_entry * ge)1133*4882a593Smuzhiyun static inline void ppgtt_generate_shadow_entry(struct intel_gvt_gtt_entry *se,
1134*4882a593Smuzhiyun 		struct intel_vgpu_ppgtt_spt *s, struct intel_gvt_gtt_entry *ge)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *ops = s->vgpu->gvt->gtt.pte_ops;
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	se->type = ge->type;
1139*4882a593Smuzhiyun 	se->val64 = ge->val64;
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	/* Because we always split 64KB pages, so clear IPS in shadow PDE. */
1142*4882a593Smuzhiyun 	if (se->type == GTT_TYPE_PPGTT_PDE_ENTRY)
1143*4882a593Smuzhiyun 		ops->clear_ips(se);
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	ops->set_pfn(se, s->shadow_page.mfn);
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun /**
1149*4882a593Smuzhiyun  * Check if can do 2M page
1150*4882a593Smuzhiyun  * @vgpu: target vgpu
1151*4882a593Smuzhiyun  * @entry: target pfn's gtt entry
1152*4882a593Smuzhiyun  *
1153*4882a593Smuzhiyun  * Return 1 if 2MB huge gtt shadowing is possilbe, 0 if miscondition,
1154*4882a593Smuzhiyun  * negtive if found err.
1155*4882a593Smuzhiyun  */
is_2MB_gtt_possible(struct intel_vgpu * vgpu,struct intel_gvt_gtt_entry * entry)1156*4882a593Smuzhiyun static int is_2MB_gtt_possible(struct intel_vgpu *vgpu,
1157*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry *entry)
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
1160*4882a593Smuzhiyun 	unsigned long pfn;
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	if (!HAS_PAGE_SIZES(vgpu->gvt->gt->i915, I915_GTT_PAGE_SIZE_2M))
1163*4882a593Smuzhiyun 		return 0;
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	pfn = intel_gvt_hypervisor_gfn_to_mfn(vgpu, ops->get_pfn(entry));
1166*4882a593Smuzhiyun 	if (pfn == INTEL_GVT_INVALID_ADDR)
1167*4882a593Smuzhiyun 		return -EINVAL;
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	return PageTransHuge(pfn_to_page(pfn));
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun 
split_2MB_gtt_entry(struct intel_vgpu * vgpu,struct intel_vgpu_ppgtt_spt * spt,unsigned long index,struct intel_gvt_gtt_entry * se)1172*4882a593Smuzhiyun static int split_2MB_gtt_entry(struct intel_vgpu *vgpu,
1173*4882a593Smuzhiyun 	struct intel_vgpu_ppgtt_spt *spt, unsigned long index,
1174*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry *se)
1175*4882a593Smuzhiyun {
1176*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
1177*4882a593Smuzhiyun 	struct intel_vgpu_ppgtt_spt *sub_spt;
1178*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry sub_se;
1179*4882a593Smuzhiyun 	unsigned long start_gfn;
1180*4882a593Smuzhiyun 	dma_addr_t dma_addr;
1181*4882a593Smuzhiyun 	unsigned long sub_index;
1182*4882a593Smuzhiyun 	int ret;
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	gvt_dbg_mm("Split 2M gtt entry, index %lu\n", index);
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	start_gfn = ops->get_pfn(se);
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	sub_spt = ppgtt_alloc_spt(vgpu, GTT_TYPE_PPGTT_PTE_PT);
1189*4882a593Smuzhiyun 	if (IS_ERR(sub_spt))
1190*4882a593Smuzhiyun 		return PTR_ERR(sub_spt);
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	for_each_shadow_entry(sub_spt, &sub_se, sub_index) {
1193*4882a593Smuzhiyun 		ret = intel_gvt_hypervisor_dma_map_guest_page(vgpu,
1194*4882a593Smuzhiyun 				start_gfn + sub_index, PAGE_SIZE, &dma_addr);
1195*4882a593Smuzhiyun 		if (ret) {
1196*4882a593Smuzhiyun 			ppgtt_invalidate_spt(spt);
1197*4882a593Smuzhiyun 			return ret;
1198*4882a593Smuzhiyun 		}
1199*4882a593Smuzhiyun 		sub_se.val64 = se->val64;
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 		/* Copy the PAT field from PDE. */
1202*4882a593Smuzhiyun 		sub_se.val64 &= ~_PAGE_PAT;
1203*4882a593Smuzhiyun 		sub_se.val64 |= (se->val64 & _PAGE_PAT_LARGE) >> 5;
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 		ops->set_pfn(&sub_se, dma_addr >> PAGE_SHIFT);
1206*4882a593Smuzhiyun 		ppgtt_set_shadow_entry(sub_spt, &sub_se, sub_index);
1207*4882a593Smuzhiyun 	}
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	/* Clear dirty field. */
1210*4882a593Smuzhiyun 	se->val64 &= ~_PAGE_DIRTY;
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	ops->clear_pse(se);
1213*4882a593Smuzhiyun 	ops->clear_ips(se);
1214*4882a593Smuzhiyun 	ops->set_pfn(se, sub_spt->shadow_page.mfn);
1215*4882a593Smuzhiyun 	ppgtt_set_shadow_entry(spt, se, index);
1216*4882a593Smuzhiyun 	return 0;
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun 
split_64KB_gtt_entry(struct intel_vgpu * vgpu,struct intel_vgpu_ppgtt_spt * spt,unsigned long index,struct intel_gvt_gtt_entry * se)1219*4882a593Smuzhiyun static int split_64KB_gtt_entry(struct intel_vgpu *vgpu,
1220*4882a593Smuzhiyun 	struct intel_vgpu_ppgtt_spt *spt, unsigned long index,
1221*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry *se)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
1224*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry entry = *se;
1225*4882a593Smuzhiyun 	unsigned long start_gfn;
1226*4882a593Smuzhiyun 	dma_addr_t dma_addr;
1227*4882a593Smuzhiyun 	int i, ret;
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	gvt_vdbg_mm("Split 64K gtt entry, index %lu\n", index);
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	GEM_BUG_ON(index % GTT_64K_PTE_STRIDE);
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	start_gfn = ops->get_pfn(se);
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	entry.type = GTT_TYPE_PPGTT_PTE_4K_ENTRY;
1236*4882a593Smuzhiyun 	ops->set_64k_splited(&entry);
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	for (i = 0; i < GTT_64K_PTE_STRIDE; i++) {
1239*4882a593Smuzhiyun 		ret = intel_gvt_hypervisor_dma_map_guest_page(vgpu,
1240*4882a593Smuzhiyun 					start_gfn + i, PAGE_SIZE, &dma_addr);
1241*4882a593Smuzhiyun 		if (ret)
1242*4882a593Smuzhiyun 			return ret;
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 		ops->set_pfn(&entry, dma_addr >> PAGE_SHIFT);
1245*4882a593Smuzhiyun 		ppgtt_set_shadow_entry(spt, &entry, index + i);
1246*4882a593Smuzhiyun 	}
1247*4882a593Smuzhiyun 	return 0;
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun 
ppgtt_populate_shadow_entry(struct intel_vgpu * vgpu,struct intel_vgpu_ppgtt_spt * spt,unsigned long index,struct intel_gvt_gtt_entry * ge)1250*4882a593Smuzhiyun static int ppgtt_populate_shadow_entry(struct intel_vgpu *vgpu,
1251*4882a593Smuzhiyun 	struct intel_vgpu_ppgtt_spt *spt, unsigned long index,
1252*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry *ge)
1253*4882a593Smuzhiyun {
1254*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *pte_ops = vgpu->gvt->gtt.pte_ops;
1255*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry se = *ge;
1256*4882a593Smuzhiyun 	unsigned long gfn, page_size = PAGE_SIZE;
1257*4882a593Smuzhiyun 	dma_addr_t dma_addr;
1258*4882a593Smuzhiyun 	int ret;
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	if (!pte_ops->test_present(ge))
1261*4882a593Smuzhiyun 		return 0;
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	gfn = pte_ops->get_pfn(ge);
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	switch (ge->type) {
1266*4882a593Smuzhiyun 	case GTT_TYPE_PPGTT_PTE_4K_ENTRY:
1267*4882a593Smuzhiyun 		gvt_vdbg_mm("shadow 4K gtt entry\n");
1268*4882a593Smuzhiyun 		break;
1269*4882a593Smuzhiyun 	case GTT_TYPE_PPGTT_PTE_64K_ENTRY:
1270*4882a593Smuzhiyun 		gvt_vdbg_mm("shadow 64K gtt entry\n");
1271*4882a593Smuzhiyun 		/*
1272*4882a593Smuzhiyun 		 * The layout of 64K page is special, the page size is
1273*4882a593Smuzhiyun 		 * controlled by uper PDE. To be simple, we always split
1274*4882a593Smuzhiyun 		 * 64K page to smaller 4K pages in shadow PT.
1275*4882a593Smuzhiyun 		 */
1276*4882a593Smuzhiyun 		return split_64KB_gtt_entry(vgpu, spt, index, &se);
1277*4882a593Smuzhiyun 	case GTT_TYPE_PPGTT_PTE_2M_ENTRY:
1278*4882a593Smuzhiyun 		gvt_vdbg_mm("shadow 2M gtt entry\n");
1279*4882a593Smuzhiyun 		ret = is_2MB_gtt_possible(vgpu, ge);
1280*4882a593Smuzhiyun 		if (ret == 0)
1281*4882a593Smuzhiyun 			return split_2MB_gtt_entry(vgpu, spt, index, &se);
1282*4882a593Smuzhiyun 		else if (ret < 0)
1283*4882a593Smuzhiyun 			return ret;
1284*4882a593Smuzhiyun 		page_size = I915_GTT_PAGE_SIZE_2M;
1285*4882a593Smuzhiyun 		break;
1286*4882a593Smuzhiyun 	case GTT_TYPE_PPGTT_PTE_1G_ENTRY:
1287*4882a593Smuzhiyun 		gvt_vgpu_err("GVT doesn't support 1GB entry\n");
1288*4882a593Smuzhiyun 		return -EINVAL;
1289*4882a593Smuzhiyun 	default:
1290*4882a593Smuzhiyun 		GEM_BUG_ON(1);
1291*4882a593Smuzhiyun 	}
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	/* direct shadow */
1294*4882a593Smuzhiyun 	ret = intel_gvt_hypervisor_dma_map_guest_page(vgpu, gfn, page_size,
1295*4882a593Smuzhiyun 						      &dma_addr);
1296*4882a593Smuzhiyun 	if (ret)
1297*4882a593Smuzhiyun 		return -ENXIO;
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	pte_ops->set_pfn(&se, dma_addr >> PAGE_SHIFT);
1300*4882a593Smuzhiyun 	ppgtt_set_shadow_entry(spt, &se, index);
1301*4882a593Smuzhiyun 	return 0;
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun 
ppgtt_populate_spt(struct intel_vgpu_ppgtt_spt * spt)1304*4882a593Smuzhiyun static int ppgtt_populate_spt(struct intel_vgpu_ppgtt_spt *spt)
1305*4882a593Smuzhiyun {
1306*4882a593Smuzhiyun 	struct intel_vgpu *vgpu = spt->vgpu;
1307*4882a593Smuzhiyun 	struct intel_gvt *gvt = vgpu->gvt;
1308*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *ops = gvt->gtt.pte_ops;
1309*4882a593Smuzhiyun 	struct intel_vgpu_ppgtt_spt *s;
1310*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry se, ge;
1311*4882a593Smuzhiyun 	unsigned long gfn, i;
1312*4882a593Smuzhiyun 	int ret;
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	trace_spt_change(spt->vgpu->id, "born", spt,
1315*4882a593Smuzhiyun 			 spt->guest_page.gfn, spt->shadow_page.type);
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	for_each_present_guest_entry(spt, &ge, i) {
1318*4882a593Smuzhiyun 		if (gtt_type_is_pt(get_next_pt_type(ge.type))) {
1319*4882a593Smuzhiyun 			s = ppgtt_populate_spt_by_guest_entry(vgpu, &ge);
1320*4882a593Smuzhiyun 			if (IS_ERR(s)) {
1321*4882a593Smuzhiyun 				ret = PTR_ERR(s);
1322*4882a593Smuzhiyun 				goto fail;
1323*4882a593Smuzhiyun 			}
1324*4882a593Smuzhiyun 			ppgtt_get_shadow_entry(spt, &se, i);
1325*4882a593Smuzhiyun 			ppgtt_generate_shadow_entry(&se, s, &ge);
1326*4882a593Smuzhiyun 			ppgtt_set_shadow_entry(spt, &se, i);
1327*4882a593Smuzhiyun 		} else {
1328*4882a593Smuzhiyun 			gfn = ops->get_pfn(&ge);
1329*4882a593Smuzhiyun 			if (!intel_gvt_hypervisor_is_valid_gfn(vgpu, gfn)) {
1330*4882a593Smuzhiyun 				ops->set_pfn(&se, gvt->gtt.scratch_mfn);
1331*4882a593Smuzhiyun 				ppgtt_set_shadow_entry(spt, &se, i);
1332*4882a593Smuzhiyun 				continue;
1333*4882a593Smuzhiyun 			}
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 			ret = ppgtt_populate_shadow_entry(vgpu, spt, i, &ge);
1336*4882a593Smuzhiyun 			if (ret)
1337*4882a593Smuzhiyun 				goto fail;
1338*4882a593Smuzhiyun 		}
1339*4882a593Smuzhiyun 	}
1340*4882a593Smuzhiyun 	return 0;
1341*4882a593Smuzhiyun fail:
1342*4882a593Smuzhiyun 	gvt_vgpu_err("fail: shadow page %p guest entry 0x%llx type %d\n",
1343*4882a593Smuzhiyun 			spt, ge.val64, ge.type);
1344*4882a593Smuzhiyun 	return ret;
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun 
ppgtt_handle_guest_entry_removal(struct intel_vgpu_ppgtt_spt * spt,struct intel_gvt_gtt_entry * se,unsigned long index)1347*4882a593Smuzhiyun static int ppgtt_handle_guest_entry_removal(struct intel_vgpu_ppgtt_spt *spt,
1348*4882a593Smuzhiyun 		struct intel_gvt_gtt_entry *se, unsigned long index)
1349*4882a593Smuzhiyun {
1350*4882a593Smuzhiyun 	struct intel_vgpu *vgpu = spt->vgpu;
1351*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
1352*4882a593Smuzhiyun 	int ret;
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	trace_spt_guest_change(spt->vgpu->id, "remove", spt,
1355*4882a593Smuzhiyun 			       spt->shadow_page.type, se->val64, index);
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	gvt_vdbg_mm("destroy old shadow entry, type %d, index %lu, value %llx\n",
1358*4882a593Smuzhiyun 		    se->type, index, se->val64);
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	if (!ops->test_present(se))
1361*4882a593Smuzhiyun 		return 0;
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	if (ops->get_pfn(se) ==
1364*4882a593Smuzhiyun 	    vgpu->gtt.scratch_pt[spt->shadow_page.type].page_mfn)
1365*4882a593Smuzhiyun 		return 0;
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	if (gtt_type_is_pt(get_next_pt_type(se->type))) {
1368*4882a593Smuzhiyun 		struct intel_vgpu_ppgtt_spt *s =
1369*4882a593Smuzhiyun 			intel_vgpu_find_spt_by_mfn(vgpu, ops->get_pfn(se));
1370*4882a593Smuzhiyun 		if (!s) {
1371*4882a593Smuzhiyun 			gvt_vgpu_err("fail to find guest page\n");
1372*4882a593Smuzhiyun 			ret = -ENXIO;
1373*4882a593Smuzhiyun 			goto fail;
1374*4882a593Smuzhiyun 		}
1375*4882a593Smuzhiyun 		ret = ppgtt_invalidate_spt(s);
1376*4882a593Smuzhiyun 		if (ret)
1377*4882a593Smuzhiyun 			goto fail;
1378*4882a593Smuzhiyun 	} else {
1379*4882a593Smuzhiyun 		/* We don't setup 64K shadow entry so far. */
1380*4882a593Smuzhiyun 		WARN(se->type == GTT_TYPE_PPGTT_PTE_64K_ENTRY,
1381*4882a593Smuzhiyun 		     "suspicious 64K entry\n");
1382*4882a593Smuzhiyun 		ppgtt_invalidate_pte(spt, se);
1383*4882a593Smuzhiyun 	}
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	return 0;
1386*4882a593Smuzhiyun fail:
1387*4882a593Smuzhiyun 	gvt_vgpu_err("fail: shadow page %p guest entry 0x%llx type %d\n",
1388*4882a593Smuzhiyun 			spt, se->val64, se->type);
1389*4882a593Smuzhiyun 	return ret;
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun 
ppgtt_handle_guest_entry_add(struct intel_vgpu_ppgtt_spt * spt,struct intel_gvt_gtt_entry * we,unsigned long index)1392*4882a593Smuzhiyun static int ppgtt_handle_guest_entry_add(struct intel_vgpu_ppgtt_spt *spt,
1393*4882a593Smuzhiyun 		struct intel_gvt_gtt_entry *we, unsigned long index)
1394*4882a593Smuzhiyun {
1395*4882a593Smuzhiyun 	struct intel_vgpu *vgpu = spt->vgpu;
1396*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry m;
1397*4882a593Smuzhiyun 	struct intel_vgpu_ppgtt_spt *s;
1398*4882a593Smuzhiyun 	int ret;
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	trace_spt_guest_change(spt->vgpu->id, "add", spt, spt->shadow_page.type,
1401*4882a593Smuzhiyun 			       we->val64, index);
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	gvt_vdbg_mm("add shadow entry: type %d, index %lu, value %llx\n",
1404*4882a593Smuzhiyun 		    we->type, index, we->val64);
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	if (gtt_type_is_pt(get_next_pt_type(we->type))) {
1407*4882a593Smuzhiyun 		s = ppgtt_populate_spt_by_guest_entry(vgpu, we);
1408*4882a593Smuzhiyun 		if (IS_ERR(s)) {
1409*4882a593Smuzhiyun 			ret = PTR_ERR(s);
1410*4882a593Smuzhiyun 			goto fail;
1411*4882a593Smuzhiyun 		}
1412*4882a593Smuzhiyun 		ppgtt_get_shadow_entry(spt, &m, index);
1413*4882a593Smuzhiyun 		ppgtt_generate_shadow_entry(&m, s, we);
1414*4882a593Smuzhiyun 		ppgtt_set_shadow_entry(spt, &m, index);
1415*4882a593Smuzhiyun 	} else {
1416*4882a593Smuzhiyun 		ret = ppgtt_populate_shadow_entry(vgpu, spt, index, we);
1417*4882a593Smuzhiyun 		if (ret)
1418*4882a593Smuzhiyun 			goto fail;
1419*4882a593Smuzhiyun 	}
1420*4882a593Smuzhiyun 	return 0;
1421*4882a593Smuzhiyun fail:
1422*4882a593Smuzhiyun 	gvt_vgpu_err("fail: spt %p guest entry 0x%llx type %d\n",
1423*4882a593Smuzhiyun 		spt, we->val64, we->type);
1424*4882a593Smuzhiyun 	return ret;
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun 
sync_oos_page(struct intel_vgpu * vgpu,struct intel_vgpu_oos_page * oos_page)1427*4882a593Smuzhiyun static int sync_oos_page(struct intel_vgpu *vgpu,
1428*4882a593Smuzhiyun 		struct intel_vgpu_oos_page *oos_page)
1429*4882a593Smuzhiyun {
1430*4882a593Smuzhiyun 	const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
1431*4882a593Smuzhiyun 	struct intel_gvt *gvt = vgpu->gvt;
1432*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *ops = gvt->gtt.pte_ops;
1433*4882a593Smuzhiyun 	struct intel_vgpu_ppgtt_spt *spt = oos_page->spt;
1434*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry old, new;
1435*4882a593Smuzhiyun 	int index;
1436*4882a593Smuzhiyun 	int ret;
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	trace_oos_change(vgpu->id, "sync", oos_page->id,
1439*4882a593Smuzhiyun 			 spt, spt->guest_page.type);
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	old.type = new.type = get_entry_type(spt->guest_page.type);
1442*4882a593Smuzhiyun 	old.val64 = new.val64 = 0;
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	for (index = 0; index < (I915_GTT_PAGE_SIZE >>
1445*4882a593Smuzhiyun 				info->gtt_entry_size_shift); index++) {
1446*4882a593Smuzhiyun 		ops->get_entry(oos_page->mem, &old, index, false, 0, vgpu);
1447*4882a593Smuzhiyun 		ops->get_entry(NULL, &new, index, true,
1448*4882a593Smuzhiyun 			       spt->guest_page.gfn << PAGE_SHIFT, vgpu);
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 		if (old.val64 == new.val64
1451*4882a593Smuzhiyun 			&& !test_and_clear_bit(index, spt->post_shadow_bitmap))
1452*4882a593Smuzhiyun 			continue;
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 		trace_oos_sync(vgpu->id, oos_page->id,
1455*4882a593Smuzhiyun 				spt, spt->guest_page.type,
1456*4882a593Smuzhiyun 				new.val64, index);
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 		ret = ppgtt_populate_shadow_entry(vgpu, spt, index, &new);
1459*4882a593Smuzhiyun 		if (ret)
1460*4882a593Smuzhiyun 			return ret;
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun 		ops->set_entry(oos_page->mem, &new, index, false, 0, vgpu);
1463*4882a593Smuzhiyun 	}
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	spt->guest_page.write_cnt = 0;
1466*4882a593Smuzhiyun 	list_del_init(&spt->post_shadow_list);
1467*4882a593Smuzhiyun 	return 0;
1468*4882a593Smuzhiyun }
1469*4882a593Smuzhiyun 
detach_oos_page(struct intel_vgpu * vgpu,struct intel_vgpu_oos_page * oos_page)1470*4882a593Smuzhiyun static int detach_oos_page(struct intel_vgpu *vgpu,
1471*4882a593Smuzhiyun 		struct intel_vgpu_oos_page *oos_page)
1472*4882a593Smuzhiyun {
1473*4882a593Smuzhiyun 	struct intel_gvt *gvt = vgpu->gvt;
1474*4882a593Smuzhiyun 	struct intel_vgpu_ppgtt_spt *spt = oos_page->spt;
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 	trace_oos_change(vgpu->id, "detach", oos_page->id,
1477*4882a593Smuzhiyun 			 spt, spt->guest_page.type);
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	spt->guest_page.write_cnt = 0;
1480*4882a593Smuzhiyun 	spt->guest_page.oos_page = NULL;
1481*4882a593Smuzhiyun 	oos_page->spt = NULL;
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	list_del_init(&oos_page->vm_list);
1484*4882a593Smuzhiyun 	list_move_tail(&oos_page->list, &gvt->gtt.oos_page_free_list_head);
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	return 0;
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun 
attach_oos_page(struct intel_vgpu_oos_page * oos_page,struct intel_vgpu_ppgtt_spt * spt)1489*4882a593Smuzhiyun static int attach_oos_page(struct intel_vgpu_oos_page *oos_page,
1490*4882a593Smuzhiyun 		struct intel_vgpu_ppgtt_spt *spt)
1491*4882a593Smuzhiyun {
1492*4882a593Smuzhiyun 	struct intel_gvt *gvt = spt->vgpu->gvt;
1493*4882a593Smuzhiyun 	int ret;
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	ret = intel_gvt_hypervisor_read_gpa(spt->vgpu,
1496*4882a593Smuzhiyun 			spt->guest_page.gfn << I915_GTT_PAGE_SHIFT,
1497*4882a593Smuzhiyun 			oos_page->mem, I915_GTT_PAGE_SIZE);
1498*4882a593Smuzhiyun 	if (ret)
1499*4882a593Smuzhiyun 		return ret;
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 	oos_page->spt = spt;
1502*4882a593Smuzhiyun 	spt->guest_page.oos_page = oos_page;
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	list_move_tail(&oos_page->list, &gvt->gtt.oos_page_use_list_head);
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun 	trace_oos_change(spt->vgpu->id, "attach", oos_page->id,
1507*4882a593Smuzhiyun 			 spt, spt->guest_page.type);
1508*4882a593Smuzhiyun 	return 0;
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun 
ppgtt_set_guest_page_sync(struct intel_vgpu_ppgtt_spt * spt)1511*4882a593Smuzhiyun static int ppgtt_set_guest_page_sync(struct intel_vgpu_ppgtt_spt *spt)
1512*4882a593Smuzhiyun {
1513*4882a593Smuzhiyun 	struct intel_vgpu_oos_page *oos_page = spt->guest_page.oos_page;
1514*4882a593Smuzhiyun 	int ret;
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	ret = intel_vgpu_enable_page_track(spt->vgpu, spt->guest_page.gfn);
1517*4882a593Smuzhiyun 	if (ret)
1518*4882a593Smuzhiyun 		return ret;
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun 	trace_oos_change(spt->vgpu->id, "set page sync", oos_page->id,
1521*4882a593Smuzhiyun 			 spt, spt->guest_page.type);
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun 	list_del_init(&oos_page->vm_list);
1524*4882a593Smuzhiyun 	return sync_oos_page(spt->vgpu, oos_page);
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun 
ppgtt_allocate_oos_page(struct intel_vgpu_ppgtt_spt * spt)1527*4882a593Smuzhiyun static int ppgtt_allocate_oos_page(struct intel_vgpu_ppgtt_spt *spt)
1528*4882a593Smuzhiyun {
1529*4882a593Smuzhiyun 	struct intel_gvt *gvt = spt->vgpu->gvt;
1530*4882a593Smuzhiyun 	struct intel_gvt_gtt *gtt = &gvt->gtt;
1531*4882a593Smuzhiyun 	struct intel_vgpu_oos_page *oos_page = spt->guest_page.oos_page;
1532*4882a593Smuzhiyun 	int ret;
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	WARN(oos_page, "shadow PPGTT page has already has a oos page\n");
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	if (list_empty(&gtt->oos_page_free_list_head)) {
1537*4882a593Smuzhiyun 		oos_page = container_of(gtt->oos_page_use_list_head.next,
1538*4882a593Smuzhiyun 			struct intel_vgpu_oos_page, list);
1539*4882a593Smuzhiyun 		ret = ppgtt_set_guest_page_sync(oos_page->spt);
1540*4882a593Smuzhiyun 		if (ret)
1541*4882a593Smuzhiyun 			return ret;
1542*4882a593Smuzhiyun 		ret = detach_oos_page(spt->vgpu, oos_page);
1543*4882a593Smuzhiyun 		if (ret)
1544*4882a593Smuzhiyun 			return ret;
1545*4882a593Smuzhiyun 	} else
1546*4882a593Smuzhiyun 		oos_page = container_of(gtt->oos_page_free_list_head.next,
1547*4882a593Smuzhiyun 			struct intel_vgpu_oos_page, list);
1548*4882a593Smuzhiyun 	return attach_oos_page(oos_page, spt);
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun 
ppgtt_set_guest_page_oos(struct intel_vgpu_ppgtt_spt * spt)1551*4882a593Smuzhiyun static int ppgtt_set_guest_page_oos(struct intel_vgpu_ppgtt_spt *spt)
1552*4882a593Smuzhiyun {
1553*4882a593Smuzhiyun 	struct intel_vgpu_oos_page *oos_page = spt->guest_page.oos_page;
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun 	if (WARN(!oos_page, "shadow PPGTT page should have a oos page\n"))
1556*4882a593Smuzhiyun 		return -EINVAL;
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun 	trace_oos_change(spt->vgpu->id, "set page out of sync", oos_page->id,
1559*4882a593Smuzhiyun 			 spt, spt->guest_page.type);
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 	list_add_tail(&oos_page->vm_list, &spt->vgpu->gtt.oos_page_list_head);
1562*4882a593Smuzhiyun 	return intel_vgpu_disable_page_track(spt->vgpu, spt->guest_page.gfn);
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun /**
1566*4882a593Smuzhiyun  * intel_vgpu_sync_oos_pages - sync all the out-of-synced shadow for vGPU
1567*4882a593Smuzhiyun  * @vgpu: a vGPU
1568*4882a593Smuzhiyun  *
1569*4882a593Smuzhiyun  * This function is called before submitting a guest workload to host,
1570*4882a593Smuzhiyun  * to sync all the out-of-synced shadow for vGPU
1571*4882a593Smuzhiyun  *
1572*4882a593Smuzhiyun  * Returns:
1573*4882a593Smuzhiyun  * Zero on success, negative error code if failed.
1574*4882a593Smuzhiyun  */
intel_vgpu_sync_oos_pages(struct intel_vgpu * vgpu)1575*4882a593Smuzhiyun int intel_vgpu_sync_oos_pages(struct intel_vgpu *vgpu)
1576*4882a593Smuzhiyun {
1577*4882a593Smuzhiyun 	struct list_head *pos, *n;
1578*4882a593Smuzhiyun 	struct intel_vgpu_oos_page *oos_page;
1579*4882a593Smuzhiyun 	int ret;
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 	if (!enable_out_of_sync)
1582*4882a593Smuzhiyun 		return 0;
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	list_for_each_safe(pos, n, &vgpu->gtt.oos_page_list_head) {
1585*4882a593Smuzhiyun 		oos_page = container_of(pos,
1586*4882a593Smuzhiyun 				struct intel_vgpu_oos_page, vm_list);
1587*4882a593Smuzhiyun 		ret = ppgtt_set_guest_page_sync(oos_page->spt);
1588*4882a593Smuzhiyun 		if (ret)
1589*4882a593Smuzhiyun 			return ret;
1590*4882a593Smuzhiyun 	}
1591*4882a593Smuzhiyun 	return 0;
1592*4882a593Smuzhiyun }
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun /*
1595*4882a593Smuzhiyun  * The heart of PPGTT shadow page table.
1596*4882a593Smuzhiyun  */
ppgtt_handle_guest_write_page_table(struct intel_vgpu_ppgtt_spt * spt,struct intel_gvt_gtt_entry * we,unsigned long index)1597*4882a593Smuzhiyun static int ppgtt_handle_guest_write_page_table(
1598*4882a593Smuzhiyun 		struct intel_vgpu_ppgtt_spt *spt,
1599*4882a593Smuzhiyun 		struct intel_gvt_gtt_entry *we, unsigned long index)
1600*4882a593Smuzhiyun {
1601*4882a593Smuzhiyun 	struct intel_vgpu *vgpu = spt->vgpu;
1602*4882a593Smuzhiyun 	int type = spt->shadow_page.type;
1603*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
1604*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry old_se;
1605*4882a593Smuzhiyun 	int new_present;
1606*4882a593Smuzhiyun 	int i, ret;
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	new_present = ops->test_present(we);
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	/*
1611*4882a593Smuzhiyun 	 * Adding the new entry first and then removing the old one, that can
1612*4882a593Smuzhiyun 	 * guarantee the ppgtt table is validated during the window between
1613*4882a593Smuzhiyun 	 * adding and removal.
1614*4882a593Smuzhiyun 	 */
1615*4882a593Smuzhiyun 	ppgtt_get_shadow_entry(spt, &old_se, index);
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	if (new_present) {
1618*4882a593Smuzhiyun 		ret = ppgtt_handle_guest_entry_add(spt, we, index);
1619*4882a593Smuzhiyun 		if (ret)
1620*4882a593Smuzhiyun 			goto fail;
1621*4882a593Smuzhiyun 	}
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 	ret = ppgtt_handle_guest_entry_removal(spt, &old_se, index);
1624*4882a593Smuzhiyun 	if (ret)
1625*4882a593Smuzhiyun 		goto fail;
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun 	if (!new_present) {
1628*4882a593Smuzhiyun 		/* For 64KB splited entries, we need clear them all. */
1629*4882a593Smuzhiyun 		if (ops->test_64k_splited(&old_se) &&
1630*4882a593Smuzhiyun 		    !(index % GTT_64K_PTE_STRIDE)) {
1631*4882a593Smuzhiyun 			gvt_vdbg_mm("remove splited 64K shadow entries\n");
1632*4882a593Smuzhiyun 			for (i = 0; i < GTT_64K_PTE_STRIDE; i++) {
1633*4882a593Smuzhiyun 				ops->clear_64k_splited(&old_se);
1634*4882a593Smuzhiyun 				ops->set_pfn(&old_se,
1635*4882a593Smuzhiyun 					vgpu->gtt.scratch_pt[type].page_mfn);
1636*4882a593Smuzhiyun 				ppgtt_set_shadow_entry(spt, &old_se, index + i);
1637*4882a593Smuzhiyun 			}
1638*4882a593Smuzhiyun 		} else if (old_se.type == GTT_TYPE_PPGTT_PTE_2M_ENTRY ||
1639*4882a593Smuzhiyun 			   old_se.type == GTT_TYPE_PPGTT_PTE_1G_ENTRY) {
1640*4882a593Smuzhiyun 			ops->clear_pse(&old_se);
1641*4882a593Smuzhiyun 			ops->set_pfn(&old_se,
1642*4882a593Smuzhiyun 				     vgpu->gtt.scratch_pt[type].page_mfn);
1643*4882a593Smuzhiyun 			ppgtt_set_shadow_entry(spt, &old_se, index);
1644*4882a593Smuzhiyun 		} else {
1645*4882a593Smuzhiyun 			ops->set_pfn(&old_se,
1646*4882a593Smuzhiyun 				     vgpu->gtt.scratch_pt[type].page_mfn);
1647*4882a593Smuzhiyun 			ppgtt_set_shadow_entry(spt, &old_se, index);
1648*4882a593Smuzhiyun 		}
1649*4882a593Smuzhiyun 	}
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun 	return 0;
1652*4882a593Smuzhiyun fail:
1653*4882a593Smuzhiyun 	gvt_vgpu_err("fail: shadow page %p guest entry 0x%llx type %d.\n",
1654*4882a593Smuzhiyun 			spt, we->val64, we->type);
1655*4882a593Smuzhiyun 	return ret;
1656*4882a593Smuzhiyun }
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun 
can_do_out_of_sync(struct intel_vgpu_ppgtt_spt * spt)1660*4882a593Smuzhiyun static inline bool can_do_out_of_sync(struct intel_vgpu_ppgtt_spt *spt)
1661*4882a593Smuzhiyun {
1662*4882a593Smuzhiyun 	return enable_out_of_sync
1663*4882a593Smuzhiyun 		&& gtt_type_is_pte_pt(spt->guest_page.type)
1664*4882a593Smuzhiyun 		&& spt->guest_page.write_cnt >= 2;
1665*4882a593Smuzhiyun }
1666*4882a593Smuzhiyun 
ppgtt_set_post_shadow(struct intel_vgpu_ppgtt_spt * spt,unsigned long index)1667*4882a593Smuzhiyun static void ppgtt_set_post_shadow(struct intel_vgpu_ppgtt_spt *spt,
1668*4882a593Smuzhiyun 		unsigned long index)
1669*4882a593Smuzhiyun {
1670*4882a593Smuzhiyun 	set_bit(index, spt->post_shadow_bitmap);
1671*4882a593Smuzhiyun 	if (!list_empty(&spt->post_shadow_list))
1672*4882a593Smuzhiyun 		return;
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 	list_add_tail(&spt->post_shadow_list,
1675*4882a593Smuzhiyun 			&spt->vgpu->gtt.post_shadow_list_head);
1676*4882a593Smuzhiyun }
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun /**
1679*4882a593Smuzhiyun  * intel_vgpu_flush_post_shadow - flush the post shadow transactions
1680*4882a593Smuzhiyun  * @vgpu: a vGPU
1681*4882a593Smuzhiyun  *
1682*4882a593Smuzhiyun  * This function is called before submitting a guest workload to host,
1683*4882a593Smuzhiyun  * to flush all the post shadows for a vGPU.
1684*4882a593Smuzhiyun  *
1685*4882a593Smuzhiyun  * Returns:
1686*4882a593Smuzhiyun  * Zero on success, negative error code if failed.
1687*4882a593Smuzhiyun  */
intel_vgpu_flush_post_shadow(struct intel_vgpu * vgpu)1688*4882a593Smuzhiyun int intel_vgpu_flush_post_shadow(struct intel_vgpu *vgpu)
1689*4882a593Smuzhiyun {
1690*4882a593Smuzhiyun 	struct list_head *pos, *n;
1691*4882a593Smuzhiyun 	struct intel_vgpu_ppgtt_spt *spt;
1692*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry ge;
1693*4882a593Smuzhiyun 	unsigned long index;
1694*4882a593Smuzhiyun 	int ret;
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 	list_for_each_safe(pos, n, &vgpu->gtt.post_shadow_list_head) {
1697*4882a593Smuzhiyun 		spt = container_of(pos, struct intel_vgpu_ppgtt_spt,
1698*4882a593Smuzhiyun 				post_shadow_list);
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 		for_each_set_bit(index, spt->post_shadow_bitmap,
1701*4882a593Smuzhiyun 				GTT_ENTRY_NUM_IN_ONE_PAGE) {
1702*4882a593Smuzhiyun 			ppgtt_get_guest_entry(spt, &ge, index);
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun 			ret = ppgtt_handle_guest_write_page_table(spt,
1705*4882a593Smuzhiyun 							&ge, index);
1706*4882a593Smuzhiyun 			if (ret)
1707*4882a593Smuzhiyun 				return ret;
1708*4882a593Smuzhiyun 			clear_bit(index, spt->post_shadow_bitmap);
1709*4882a593Smuzhiyun 		}
1710*4882a593Smuzhiyun 		list_del_init(&spt->post_shadow_list);
1711*4882a593Smuzhiyun 	}
1712*4882a593Smuzhiyun 	return 0;
1713*4882a593Smuzhiyun }
1714*4882a593Smuzhiyun 
ppgtt_handle_guest_write_page_table_bytes(struct intel_vgpu_ppgtt_spt * spt,u64 pa,void * p_data,int bytes)1715*4882a593Smuzhiyun static int ppgtt_handle_guest_write_page_table_bytes(
1716*4882a593Smuzhiyun 		struct intel_vgpu_ppgtt_spt *spt,
1717*4882a593Smuzhiyun 		u64 pa, void *p_data, int bytes)
1718*4882a593Smuzhiyun {
1719*4882a593Smuzhiyun 	struct intel_vgpu *vgpu = spt->vgpu;
1720*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
1721*4882a593Smuzhiyun 	const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
1722*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry we, se;
1723*4882a593Smuzhiyun 	unsigned long index;
1724*4882a593Smuzhiyun 	int ret;
1725*4882a593Smuzhiyun 
1726*4882a593Smuzhiyun 	index = (pa & (PAGE_SIZE - 1)) >> info->gtt_entry_size_shift;
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 	ppgtt_get_guest_entry(spt, &we, index);
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 	/*
1731*4882a593Smuzhiyun 	 * For page table which has 64K gtt entry, only PTE#0, PTE#16,
1732*4882a593Smuzhiyun 	 * PTE#32, ... PTE#496 are used. Unused PTEs update should be
1733*4882a593Smuzhiyun 	 * ignored.
1734*4882a593Smuzhiyun 	 */
1735*4882a593Smuzhiyun 	if (we.type == GTT_TYPE_PPGTT_PTE_64K_ENTRY &&
1736*4882a593Smuzhiyun 	    (index % GTT_64K_PTE_STRIDE)) {
1737*4882a593Smuzhiyun 		gvt_vdbg_mm("Ignore write to unused PTE entry, index %lu\n",
1738*4882a593Smuzhiyun 			    index);
1739*4882a593Smuzhiyun 		return 0;
1740*4882a593Smuzhiyun 	}
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 	if (bytes == info->gtt_entry_size) {
1743*4882a593Smuzhiyun 		ret = ppgtt_handle_guest_write_page_table(spt, &we, index);
1744*4882a593Smuzhiyun 		if (ret)
1745*4882a593Smuzhiyun 			return ret;
1746*4882a593Smuzhiyun 	} else {
1747*4882a593Smuzhiyun 		if (!test_bit(index, spt->post_shadow_bitmap)) {
1748*4882a593Smuzhiyun 			int type = spt->shadow_page.type;
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 			ppgtt_get_shadow_entry(spt, &se, index);
1751*4882a593Smuzhiyun 			ret = ppgtt_handle_guest_entry_removal(spt, &se, index);
1752*4882a593Smuzhiyun 			if (ret)
1753*4882a593Smuzhiyun 				return ret;
1754*4882a593Smuzhiyun 			ops->set_pfn(&se, vgpu->gtt.scratch_pt[type].page_mfn);
1755*4882a593Smuzhiyun 			ppgtt_set_shadow_entry(spt, &se, index);
1756*4882a593Smuzhiyun 		}
1757*4882a593Smuzhiyun 		ppgtt_set_post_shadow(spt, index);
1758*4882a593Smuzhiyun 	}
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun 	if (!enable_out_of_sync)
1761*4882a593Smuzhiyun 		return 0;
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun 	spt->guest_page.write_cnt++;
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun 	if (spt->guest_page.oos_page)
1766*4882a593Smuzhiyun 		ops->set_entry(spt->guest_page.oos_page->mem, &we, index,
1767*4882a593Smuzhiyun 				false, 0, vgpu);
1768*4882a593Smuzhiyun 
1769*4882a593Smuzhiyun 	if (can_do_out_of_sync(spt)) {
1770*4882a593Smuzhiyun 		if (!spt->guest_page.oos_page)
1771*4882a593Smuzhiyun 			ppgtt_allocate_oos_page(spt);
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun 		ret = ppgtt_set_guest_page_oos(spt);
1774*4882a593Smuzhiyun 		if (ret < 0)
1775*4882a593Smuzhiyun 			return ret;
1776*4882a593Smuzhiyun 	}
1777*4882a593Smuzhiyun 	return 0;
1778*4882a593Smuzhiyun }
1779*4882a593Smuzhiyun 
invalidate_ppgtt_mm(struct intel_vgpu_mm * mm)1780*4882a593Smuzhiyun static void invalidate_ppgtt_mm(struct intel_vgpu_mm *mm)
1781*4882a593Smuzhiyun {
1782*4882a593Smuzhiyun 	struct intel_vgpu *vgpu = mm->vgpu;
1783*4882a593Smuzhiyun 	struct intel_gvt *gvt = vgpu->gvt;
1784*4882a593Smuzhiyun 	struct intel_gvt_gtt *gtt = &gvt->gtt;
1785*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *ops = gtt->pte_ops;
1786*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry se;
1787*4882a593Smuzhiyun 	int index;
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 	if (!mm->ppgtt_mm.shadowed)
1790*4882a593Smuzhiyun 		return;
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun 	for (index = 0; index < ARRAY_SIZE(mm->ppgtt_mm.shadow_pdps); index++) {
1793*4882a593Smuzhiyun 		ppgtt_get_shadow_root_entry(mm, &se, index);
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 		if (!ops->test_present(&se))
1796*4882a593Smuzhiyun 			continue;
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 		ppgtt_invalidate_spt_by_shadow_entry(vgpu, &se);
1799*4882a593Smuzhiyun 		se.val64 = 0;
1800*4882a593Smuzhiyun 		ppgtt_set_shadow_root_entry(mm, &se, index);
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 		trace_spt_guest_change(vgpu->id, "destroy root pointer",
1803*4882a593Smuzhiyun 				       NULL, se.type, se.val64, index);
1804*4882a593Smuzhiyun 	}
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 	mm->ppgtt_mm.shadowed = false;
1807*4882a593Smuzhiyun }
1808*4882a593Smuzhiyun 
1809*4882a593Smuzhiyun 
shadow_ppgtt_mm(struct intel_vgpu_mm * mm)1810*4882a593Smuzhiyun static int shadow_ppgtt_mm(struct intel_vgpu_mm *mm)
1811*4882a593Smuzhiyun {
1812*4882a593Smuzhiyun 	struct intel_vgpu *vgpu = mm->vgpu;
1813*4882a593Smuzhiyun 	struct intel_gvt *gvt = vgpu->gvt;
1814*4882a593Smuzhiyun 	struct intel_gvt_gtt *gtt = &gvt->gtt;
1815*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *ops = gtt->pte_ops;
1816*4882a593Smuzhiyun 	struct intel_vgpu_ppgtt_spt *spt;
1817*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry ge, se;
1818*4882a593Smuzhiyun 	int index, ret;
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun 	if (mm->ppgtt_mm.shadowed)
1821*4882a593Smuzhiyun 		return 0;
1822*4882a593Smuzhiyun 
1823*4882a593Smuzhiyun 	mm->ppgtt_mm.shadowed = true;
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 	for (index = 0; index < ARRAY_SIZE(mm->ppgtt_mm.guest_pdps); index++) {
1826*4882a593Smuzhiyun 		ppgtt_get_guest_root_entry(mm, &ge, index);
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun 		if (!ops->test_present(&ge))
1829*4882a593Smuzhiyun 			continue;
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 		trace_spt_guest_change(vgpu->id, __func__, NULL,
1832*4882a593Smuzhiyun 				       ge.type, ge.val64, index);
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun 		spt = ppgtt_populate_spt_by_guest_entry(vgpu, &ge);
1835*4882a593Smuzhiyun 		if (IS_ERR(spt)) {
1836*4882a593Smuzhiyun 			gvt_vgpu_err("fail to populate guest root pointer\n");
1837*4882a593Smuzhiyun 			ret = PTR_ERR(spt);
1838*4882a593Smuzhiyun 			goto fail;
1839*4882a593Smuzhiyun 		}
1840*4882a593Smuzhiyun 		ppgtt_generate_shadow_entry(&se, spt, &ge);
1841*4882a593Smuzhiyun 		ppgtt_set_shadow_root_entry(mm, &se, index);
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun 		trace_spt_guest_change(vgpu->id, "populate root pointer",
1844*4882a593Smuzhiyun 				       NULL, se.type, se.val64, index);
1845*4882a593Smuzhiyun 	}
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun 	return 0;
1848*4882a593Smuzhiyun fail:
1849*4882a593Smuzhiyun 	invalidate_ppgtt_mm(mm);
1850*4882a593Smuzhiyun 	return ret;
1851*4882a593Smuzhiyun }
1852*4882a593Smuzhiyun 
vgpu_alloc_mm(struct intel_vgpu * vgpu)1853*4882a593Smuzhiyun static struct intel_vgpu_mm *vgpu_alloc_mm(struct intel_vgpu *vgpu)
1854*4882a593Smuzhiyun {
1855*4882a593Smuzhiyun 	struct intel_vgpu_mm *mm;
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 	mm = kzalloc(sizeof(*mm), GFP_KERNEL);
1858*4882a593Smuzhiyun 	if (!mm)
1859*4882a593Smuzhiyun 		return NULL;
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 	mm->vgpu = vgpu;
1862*4882a593Smuzhiyun 	kref_init(&mm->ref);
1863*4882a593Smuzhiyun 	atomic_set(&mm->pincount, 0);
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun 	return mm;
1866*4882a593Smuzhiyun }
1867*4882a593Smuzhiyun 
vgpu_free_mm(struct intel_vgpu_mm * mm)1868*4882a593Smuzhiyun static void vgpu_free_mm(struct intel_vgpu_mm *mm)
1869*4882a593Smuzhiyun {
1870*4882a593Smuzhiyun 	kfree(mm);
1871*4882a593Smuzhiyun }
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun /**
1874*4882a593Smuzhiyun  * intel_vgpu_create_ppgtt_mm - create a ppgtt mm object for a vGPU
1875*4882a593Smuzhiyun  * @vgpu: a vGPU
1876*4882a593Smuzhiyun  * @root_entry_type: ppgtt root entry type
1877*4882a593Smuzhiyun  * @pdps: guest pdps.
1878*4882a593Smuzhiyun  *
1879*4882a593Smuzhiyun  * This function is used to create a ppgtt mm object for a vGPU.
1880*4882a593Smuzhiyun  *
1881*4882a593Smuzhiyun  * Returns:
1882*4882a593Smuzhiyun  * Zero on success, negative error code in pointer if failed.
1883*4882a593Smuzhiyun  */
intel_vgpu_create_ppgtt_mm(struct intel_vgpu * vgpu,enum intel_gvt_gtt_type root_entry_type,u64 pdps[])1884*4882a593Smuzhiyun struct intel_vgpu_mm *intel_vgpu_create_ppgtt_mm(struct intel_vgpu *vgpu,
1885*4882a593Smuzhiyun 		enum intel_gvt_gtt_type root_entry_type, u64 pdps[])
1886*4882a593Smuzhiyun {
1887*4882a593Smuzhiyun 	struct intel_gvt *gvt = vgpu->gvt;
1888*4882a593Smuzhiyun 	struct intel_vgpu_mm *mm;
1889*4882a593Smuzhiyun 	int ret;
1890*4882a593Smuzhiyun 
1891*4882a593Smuzhiyun 	mm = vgpu_alloc_mm(vgpu);
1892*4882a593Smuzhiyun 	if (!mm)
1893*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 	mm->type = INTEL_GVT_MM_PPGTT;
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun 	GEM_BUG_ON(root_entry_type != GTT_TYPE_PPGTT_ROOT_L3_ENTRY &&
1898*4882a593Smuzhiyun 		   root_entry_type != GTT_TYPE_PPGTT_ROOT_L4_ENTRY);
1899*4882a593Smuzhiyun 	mm->ppgtt_mm.root_entry_type = root_entry_type;
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 	INIT_LIST_HEAD(&mm->ppgtt_mm.list);
1902*4882a593Smuzhiyun 	INIT_LIST_HEAD(&mm->ppgtt_mm.lru_list);
1903*4882a593Smuzhiyun 	INIT_LIST_HEAD(&mm->ppgtt_mm.link);
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun 	if (root_entry_type == GTT_TYPE_PPGTT_ROOT_L4_ENTRY)
1906*4882a593Smuzhiyun 		mm->ppgtt_mm.guest_pdps[0] = pdps[0];
1907*4882a593Smuzhiyun 	else
1908*4882a593Smuzhiyun 		memcpy(mm->ppgtt_mm.guest_pdps, pdps,
1909*4882a593Smuzhiyun 		       sizeof(mm->ppgtt_mm.guest_pdps));
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun 	ret = shadow_ppgtt_mm(mm);
1912*4882a593Smuzhiyun 	if (ret) {
1913*4882a593Smuzhiyun 		gvt_vgpu_err("failed to shadow ppgtt mm\n");
1914*4882a593Smuzhiyun 		vgpu_free_mm(mm);
1915*4882a593Smuzhiyun 		return ERR_PTR(ret);
1916*4882a593Smuzhiyun 	}
1917*4882a593Smuzhiyun 
1918*4882a593Smuzhiyun 	list_add_tail(&mm->ppgtt_mm.list, &vgpu->gtt.ppgtt_mm_list_head);
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun 	mutex_lock(&gvt->gtt.ppgtt_mm_lock);
1921*4882a593Smuzhiyun 	list_add_tail(&mm->ppgtt_mm.lru_list, &gvt->gtt.ppgtt_mm_lru_list_head);
1922*4882a593Smuzhiyun 	mutex_unlock(&gvt->gtt.ppgtt_mm_lock);
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun 	return mm;
1925*4882a593Smuzhiyun }
1926*4882a593Smuzhiyun 
intel_vgpu_create_ggtt_mm(struct intel_vgpu * vgpu)1927*4882a593Smuzhiyun static struct intel_vgpu_mm *intel_vgpu_create_ggtt_mm(struct intel_vgpu *vgpu)
1928*4882a593Smuzhiyun {
1929*4882a593Smuzhiyun 	struct intel_vgpu_mm *mm;
1930*4882a593Smuzhiyun 	unsigned long nr_entries;
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun 	mm = vgpu_alloc_mm(vgpu);
1933*4882a593Smuzhiyun 	if (!mm)
1934*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1935*4882a593Smuzhiyun 
1936*4882a593Smuzhiyun 	mm->type = INTEL_GVT_MM_GGTT;
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun 	nr_entries = gvt_ggtt_gm_sz(vgpu->gvt) >> I915_GTT_PAGE_SHIFT;
1939*4882a593Smuzhiyun 	mm->ggtt_mm.virtual_ggtt =
1940*4882a593Smuzhiyun 		vzalloc(array_size(nr_entries,
1941*4882a593Smuzhiyun 				   vgpu->gvt->device_info.gtt_entry_size));
1942*4882a593Smuzhiyun 	if (!mm->ggtt_mm.virtual_ggtt) {
1943*4882a593Smuzhiyun 		vgpu_free_mm(mm);
1944*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1945*4882a593Smuzhiyun 	}
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun 	return mm;
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun 
1950*4882a593Smuzhiyun /**
1951*4882a593Smuzhiyun  * _intel_vgpu_mm_release - destroy a mm object
1952*4882a593Smuzhiyun  * @mm_ref: a kref object
1953*4882a593Smuzhiyun  *
1954*4882a593Smuzhiyun  * This function is used to destroy a mm object for vGPU
1955*4882a593Smuzhiyun  *
1956*4882a593Smuzhiyun  */
_intel_vgpu_mm_release(struct kref * mm_ref)1957*4882a593Smuzhiyun void _intel_vgpu_mm_release(struct kref *mm_ref)
1958*4882a593Smuzhiyun {
1959*4882a593Smuzhiyun 	struct intel_vgpu_mm *mm = container_of(mm_ref, typeof(*mm), ref);
1960*4882a593Smuzhiyun 
1961*4882a593Smuzhiyun 	if (GEM_WARN_ON(atomic_read(&mm->pincount)))
1962*4882a593Smuzhiyun 		gvt_err("vgpu mm pin count bug detected\n");
1963*4882a593Smuzhiyun 
1964*4882a593Smuzhiyun 	if (mm->type == INTEL_GVT_MM_PPGTT) {
1965*4882a593Smuzhiyun 		list_del(&mm->ppgtt_mm.list);
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun 		mutex_lock(&mm->vgpu->gvt->gtt.ppgtt_mm_lock);
1968*4882a593Smuzhiyun 		list_del(&mm->ppgtt_mm.lru_list);
1969*4882a593Smuzhiyun 		mutex_unlock(&mm->vgpu->gvt->gtt.ppgtt_mm_lock);
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun 		invalidate_ppgtt_mm(mm);
1972*4882a593Smuzhiyun 	} else {
1973*4882a593Smuzhiyun 		vfree(mm->ggtt_mm.virtual_ggtt);
1974*4882a593Smuzhiyun 	}
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun 	vgpu_free_mm(mm);
1977*4882a593Smuzhiyun }
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun /**
1980*4882a593Smuzhiyun  * intel_vgpu_unpin_mm - decrease the pin count of a vGPU mm object
1981*4882a593Smuzhiyun  * @mm: a vGPU mm object
1982*4882a593Smuzhiyun  *
1983*4882a593Smuzhiyun  * This function is called when user doesn't want to use a vGPU mm object
1984*4882a593Smuzhiyun  */
intel_vgpu_unpin_mm(struct intel_vgpu_mm * mm)1985*4882a593Smuzhiyun void intel_vgpu_unpin_mm(struct intel_vgpu_mm *mm)
1986*4882a593Smuzhiyun {
1987*4882a593Smuzhiyun 	atomic_dec_if_positive(&mm->pincount);
1988*4882a593Smuzhiyun }
1989*4882a593Smuzhiyun 
1990*4882a593Smuzhiyun /**
1991*4882a593Smuzhiyun  * intel_vgpu_pin_mm - increase the pin count of a vGPU mm object
1992*4882a593Smuzhiyun  * @mm: target vgpu mm
1993*4882a593Smuzhiyun  *
1994*4882a593Smuzhiyun  * This function is called when user wants to use a vGPU mm object. If this
1995*4882a593Smuzhiyun  * mm object hasn't been shadowed yet, the shadow will be populated at this
1996*4882a593Smuzhiyun  * time.
1997*4882a593Smuzhiyun  *
1998*4882a593Smuzhiyun  * Returns:
1999*4882a593Smuzhiyun  * Zero on success, negative error code if failed.
2000*4882a593Smuzhiyun  */
intel_vgpu_pin_mm(struct intel_vgpu_mm * mm)2001*4882a593Smuzhiyun int intel_vgpu_pin_mm(struct intel_vgpu_mm *mm)
2002*4882a593Smuzhiyun {
2003*4882a593Smuzhiyun 	int ret;
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 	atomic_inc(&mm->pincount);
2006*4882a593Smuzhiyun 
2007*4882a593Smuzhiyun 	if (mm->type == INTEL_GVT_MM_PPGTT) {
2008*4882a593Smuzhiyun 		ret = shadow_ppgtt_mm(mm);
2009*4882a593Smuzhiyun 		if (ret)
2010*4882a593Smuzhiyun 			return ret;
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun 		mutex_lock(&mm->vgpu->gvt->gtt.ppgtt_mm_lock);
2013*4882a593Smuzhiyun 		list_move_tail(&mm->ppgtt_mm.lru_list,
2014*4882a593Smuzhiyun 			       &mm->vgpu->gvt->gtt.ppgtt_mm_lru_list_head);
2015*4882a593Smuzhiyun 		mutex_unlock(&mm->vgpu->gvt->gtt.ppgtt_mm_lock);
2016*4882a593Smuzhiyun 	}
2017*4882a593Smuzhiyun 
2018*4882a593Smuzhiyun 	return 0;
2019*4882a593Smuzhiyun }
2020*4882a593Smuzhiyun 
reclaim_one_ppgtt_mm(struct intel_gvt * gvt)2021*4882a593Smuzhiyun static int reclaim_one_ppgtt_mm(struct intel_gvt *gvt)
2022*4882a593Smuzhiyun {
2023*4882a593Smuzhiyun 	struct intel_vgpu_mm *mm;
2024*4882a593Smuzhiyun 	struct list_head *pos, *n;
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	mutex_lock(&gvt->gtt.ppgtt_mm_lock);
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun 	list_for_each_safe(pos, n, &gvt->gtt.ppgtt_mm_lru_list_head) {
2029*4882a593Smuzhiyun 		mm = container_of(pos, struct intel_vgpu_mm, ppgtt_mm.lru_list);
2030*4882a593Smuzhiyun 
2031*4882a593Smuzhiyun 		if (atomic_read(&mm->pincount))
2032*4882a593Smuzhiyun 			continue;
2033*4882a593Smuzhiyun 
2034*4882a593Smuzhiyun 		list_del_init(&mm->ppgtt_mm.lru_list);
2035*4882a593Smuzhiyun 		mutex_unlock(&gvt->gtt.ppgtt_mm_lock);
2036*4882a593Smuzhiyun 		invalidate_ppgtt_mm(mm);
2037*4882a593Smuzhiyun 		return 1;
2038*4882a593Smuzhiyun 	}
2039*4882a593Smuzhiyun 	mutex_unlock(&gvt->gtt.ppgtt_mm_lock);
2040*4882a593Smuzhiyun 	return 0;
2041*4882a593Smuzhiyun }
2042*4882a593Smuzhiyun 
2043*4882a593Smuzhiyun /*
2044*4882a593Smuzhiyun  * GMA translation APIs.
2045*4882a593Smuzhiyun  */
ppgtt_get_next_level_entry(struct intel_vgpu_mm * mm,struct intel_gvt_gtt_entry * e,unsigned long index,bool guest)2046*4882a593Smuzhiyun static inline int ppgtt_get_next_level_entry(struct intel_vgpu_mm *mm,
2047*4882a593Smuzhiyun 		struct intel_gvt_gtt_entry *e, unsigned long index, bool guest)
2048*4882a593Smuzhiyun {
2049*4882a593Smuzhiyun 	struct intel_vgpu *vgpu = mm->vgpu;
2050*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
2051*4882a593Smuzhiyun 	struct intel_vgpu_ppgtt_spt *s;
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun 	s = intel_vgpu_find_spt_by_mfn(vgpu, ops->get_pfn(e));
2054*4882a593Smuzhiyun 	if (!s)
2055*4882a593Smuzhiyun 		return -ENXIO;
2056*4882a593Smuzhiyun 
2057*4882a593Smuzhiyun 	if (!guest)
2058*4882a593Smuzhiyun 		ppgtt_get_shadow_entry(s, e, index);
2059*4882a593Smuzhiyun 	else
2060*4882a593Smuzhiyun 		ppgtt_get_guest_entry(s, e, index);
2061*4882a593Smuzhiyun 	return 0;
2062*4882a593Smuzhiyun }
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun /**
2065*4882a593Smuzhiyun  * intel_vgpu_gma_to_gpa - translate a gma to GPA
2066*4882a593Smuzhiyun  * @mm: mm object. could be a PPGTT or GGTT mm object
2067*4882a593Smuzhiyun  * @gma: graphics memory address in this mm object
2068*4882a593Smuzhiyun  *
2069*4882a593Smuzhiyun  * This function is used to translate a graphics memory address in specific
2070*4882a593Smuzhiyun  * graphics memory space to guest physical address.
2071*4882a593Smuzhiyun  *
2072*4882a593Smuzhiyun  * Returns:
2073*4882a593Smuzhiyun  * Guest physical address on success, INTEL_GVT_INVALID_ADDR if failed.
2074*4882a593Smuzhiyun  */
intel_vgpu_gma_to_gpa(struct intel_vgpu_mm * mm,unsigned long gma)2075*4882a593Smuzhiyun unsigned long intel_vgpu_gma_to_gpa(struct intel_vgpu_mm *mm, unsigned long gma)
2076*4882a593Smuzhiyun {
2077*4882a593Smuzhiyun 	struct intel_vgpu *vgpu = mm->vgpu;
2078*4882a593Smuzhiyun 	struct intel_gvt *gvt = vgpu->gvt;
2079*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *pte_ops = gvt->gtt.pte_ops;
2080*4882a593Smuzhiyun 	struct intel_gvt_gtt_gma_ops *gma_ops = gvt->gtt.gma_ops;
2081*4882a593Smuzhiyun 	unsigned long gpa = INTEL_GVT_INVALID_ADDR;
2082*4882a593Smuzhiyun 	unsigned long gma_index[4];
2083*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry e;
2084*4882a593Smuzhiyun 	int i, levels = 0;
2085*4882a593Smuzhiyun 	int ret;
2086*4882a593Smuzhiyun 
2087*4882a593Smuzhiyun 	GEM_BUG_ON(mm->type != INTEL_GVT_MM_GGTT &&
2088*4882a593Smuzhiyun 		   mm->type != INTEL_GVT_MM_PPGTT);
2089*4882a593Smuzhiyun 
2090*4882a593Smuzhiyun 	if (mm->type == INTEL_GVT_MM_GGTT) {
2091*4882a593Smuzhiyun 		if (!vgpu_gmadr_is_valid(vgpu, gma))
2092*4882a593Smuzhiyun 			goto err;
2093*4882a593Smuzhiyun 
2094*4882a593Smuzhiyun 		ggtt_get_guest_entry(mm, &e,
2095*4882a593Smuzhiyun 			gma_ops->gma_to_ggtt_pte_index(gma));
2096*4882a593Smuzhiyun 
2097*4882a593Smuzhiyun 		gpa = (pte_ops->get_pfn(&e) << I915_GTT_PAGE_SHIFT)
2098*4882a593Smuzhiyun 			+ (gma & ~I915_GTT_PAGE_MASK);
2099*4882a593Smuzhiyun 
2100*4882a593Smuzhiyun 		trace_gma_translate(vgpu->id, "ggtt", 0, 0, gma, gpa);
2101*4882a593Smuzhiyun 	} else {
2102*4882a593Smuzhiyun 		switch (mm->ppgtt_mm.root_entry_type) {
2103*4882a593Smuzhiyun 		case GTT_TYPE_PPGTT_ROOT_L4_ENTRY:
2104*4882a593Smuzhiyun 			ppgtt_get_shadow_root_entry(mm, &e, 0);
2105*4882a593Smuzhiyun 
2106*4882a593Smuzhiyun 			gma_index[0] = gma_ops->gma_to_pml4_index(gma);
2107*4882a593Smuzhiyun 			gma_index[1] = gma_ops->gma_to_l4_pdp_index(gma);
2108*4882a593Smuzhiyun 			gma_index[2] = gma_ops->gma_to_pde_index(gma);
2109*4882a593Smuzhiyun 			gma_index[3] = gma_ops->gma_to_pte_index(gma);
2110*4882a593Smuzhiyun 			levels = 4;
2111*4882a593Smuzhiyun 			break;
2112*4882a593Smuzhiyun 		case GTT_TYPE_PPGTT_ROOT_L3_ENTRY:
2113*4882a593Smuzhiyun 			ppgtt_get_shadow_root_entry(mm, &e,
2114*4882a593Smuzhiyun 					gma_ops->gma_to_l3_pdp_index(gma));
2115*4882a593Smuzhiyun 
2116*4882a593Smuzhiyun 			gma_index[0] = gma_ops->gma_to_pde_index(gma);
2117*4882a593Smuzhiyun 			gma_index[1] = gma_ops->gma_to_pte_index(gma);
2118*4882a593Smuzhiyun 			levels = 2;
2119*4882a593Smuzhiyun 			break;
2120*4882a593Smuzhiyun 		default:
2121*4882a593Smuzhiyun 			GEM_BUG_ON(1);
2122*4882a593Smuzhiyun 		}
2123*4882a593Smuzhiyun 
2124*4882a593Smuzhiyun 		/* walk the shadow page table and get gpa from guest entry */
2125*4882a593Smuzhiyun 		for (i = 0; i < levels; i++) {
2126*4882a593Smuzhiyun 			ret = ppgtt_get_next_level_entry(mm, &e, gma_index[i],
2127*4882a593Smuzhiyun 				(i == levels - 1));
2128*4882a593Smuzhiyun 			if (ret)
2129*4882a593Smuzhiyun 				goto err;
2130*4882a593Smuzhiyun 
2131*4882a593Smuzhiyun 			if (!pte_ops->test_present(&e)) {
2132*4882a593Smuzhiyun 				gvt_dbg_core("GMA 0x%lx is not present\n", gma);
2133*4882a593Smuzhiyun 				goto err;
2134*4882a593Smuzhiyun 			}
2135*4882a593Smuzhiyun 		}
2136*4882a593Smuzhiyun 
2137*4882a593Smuzhiyun 		gpa = (pte_ops->get_pfn(&e) << I915_GTT_PAGE_SHIFT) +
2138*4882a593Smuzhiyun 					(gma & ~I915_GTT_PAGE_MASK);
2139*4882a593Smuzhiyun 		trace_gma_translate(vgpu->id, "ppgtt", 0,
2140*4882a593Smuzhiyun 				    mm->ppgtt_mm.root_entry_type, gma, gpa);
2141*4882a593Smuzhiyun 	}
2142*4882a593Smuzhiyun 
2143*4882a593Smuzhiyun 	return gpa;
2144*4882a593Smuzhiyun err:
2145*4882a593Smuzhiyun 	gvt_vgpu_err("invalid mm type: %d gma %lx\n", mm->type, gma);
2146*4882a593Smuzhiyun 	return INTEL_GVT_INVALID_ADDR;
2147*4882a593Smuzhiyun }
2148*4882a593Smuzhiyun 
emulate_ggtt_mmio_read(struct intel_vgpu * vgpu,unsigned int off,void * p_data,unsigned int bytes)2149*4882a593Smuzhiyun static int emulate_ggtt_mmio_read(struct intel_vgpu *vgpu,
2150*4882a593Smuzhiyun 	unsigned int off, void *p_data, unsigned int bytes)
2151*4882a593Smuzhiyun {
2152*4882a593Smuzhiyun 	struct intel_vgpu_mm *ggtt_mm = vgpu->gtt.ggtt_mm;
2153*4882a593Smuzhiyun 	const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
2154*4882a593Smuzhiyun 	unsigned long index = off >> info->gtt_entry_size_shift;
2155*4882a593Smuzhiyun 	unsigned long gma;
2156*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry e;
2157*4882a593Smuzhiyun 
2158*4882a593Smuzhiyun 	if (bytes != 4 && bytes != 8)
2159*4882a593Smuzhiyun 		return -EINVAL;
2160*4882a593Smuzhiyun 
2161*4882a593Smuzhiyun 	gma = index << I915_GTT_PAGE_SHIFT;
2162*4882a593Smuzhiyun 	if (!intel_gvt_ggtt_validate_range(vgpu,
2163*4882a593Smuzhiyun 					   gma, 1 << I915_GTT_PAGE_SHIFT)) {
2164*4882a593Smuzhiyun 		gvt_dbg_mm("read invalid ggtt at 0x%lx\n", gma);
2165*4882a593Smuzhiyun 		memset(p_data, 0, bytes);
2166*4882a593Smuzhiyun 		return 0;
2167*4882a593Smuzhiyun 	}
2168*4882a593Smuzhiyun 
2169*4882a593Smuzhiyun 	ggtt_get_guest_entry(ggtt_mm, &e, index);
2170*4882a593Smuzhiyun 	memcpy(p_data, (void *)&e.val64 + (off & (info->gtt_entry_size - 1)),
2171*4882a593Smuzhiyun 			bytes);
2172*4882a593Smuzhiyun 	return 0;
2173*4882a593Smuzhiyun }
2174*4882a593Smuzhiyun 
2175*4882a593Smuzhiyun /**
2176*4882a593Smuzhiyun  * intel_vgpu_emulate_gtt_mmio_read - emulate GTT MMIO register read
2177*4882a593Smuzhiyun  * @vgpu: a vGPU
2178*4882a593Smuzhiyun  * @off: register offset
2179*4882a593Smuzhiyun  * @p_data: data will be returned to guest
2180*4882a593Smuzhiyun  * @bytes: data length
2181*4882a593Smuzhiyun  *
2182*4882a593Smuzhiyun  * This function is used to emulate the GTT MMIO register read
2183*4882a593Smuzhiyun  *
2184*4882a593Smuzhiyun  * Returns:
2185*4882a593Smuzhiyun  * Zero on success, error code if failed.
2186*4882a593Smuzhiyun  */
intel_vgpu_emulate_ggtt_mmio_read(struct intel_vgpu * vgpu,unsigned int off,void * p_data,unsigned int bytes)2187*4882a593Smuzhiyun int intel_vgpu_emulate_ggtt_mmio_read(struct intel_vgpu *vgpu, unsigned int off,
2188*4882a593Smuzhiyun 	void *p_data, unsigned int bytes)
2189*4882a593Smuzhiyun {
2190*4882a593Smuzhiyun 	const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
2191*4882a593Smuzhiyun 	int ret;
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun 	if (bytes != 4 && bytes != 8)
2194*4882a593Smuzhiyun 		return -EINVAL;
2195*4882a593Smuzhiyun 
2196*4882a593Smuzhiyun 	off -= info->gtt_start_offset;
2197*4882a593Smuzhiyun 	ret = emulate_ggtt_mmio_read(vgpu, off, p_data, bytes);
2198*4882a593Smuzhiyun 	return ret;
2199*4882a593Smuzhiyun }
2200*4882a593Smuzhiyun 
ggtt_invalidate_pte(struct intel_vgpu * vgpu,struct intel_gvt_gtt_entry * entry)2201*4882a593Smuzhiyun static void ggtt_invalidate_pte(struct intel_vgpu *vgpu,
2202*4882a593Smuzhiyun 		struct intel_gvt_gtt_entry *entry)
2203*4882a593Smuzhiyun {
2204*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *pte_ops = vgpu->gvt->gtt.pte_ops;
2205*4882a593Smuzhiyun 	unsigned long pfn;
2206*4882a593Smuzhiyun 
2207*4882a593Smuzhiyun 	pfn = pte_ops->get_pfn(entry);
2208*4882a593Smuzhiyun 	if (pfn != vgpu->gvt->gtt.scratch_mfn)
2209*4882a593Smuzhiyun 		intel_gvt_hypervisor_dma_unmap_guest_page(vgpu,
2210*4882a593Smuzhiyun 						pfn << PAGE_SHIFT);
2211*4882a593Smuzhiyun }
2212*4882a593Smuzhiyun 
emulate_ggtt_mmio_write(struct intel_vgpu * vgpu,unsigned int off,void * p_data,unsigned int bytes)2213*4882a593Smuzhiyun static int emulate_ggtt_mmio_write(struct intel_vgpu *vgpu, unsigned int off,
2214*4882a593Smuzhiyun 	void *p_data, unsigned int bytes)
2215*4882a593Smuzhiyun {
2216*4882a593Smuzhiyun 	struct intel_gvt *gvt = vgpu->gvt;
2217*4882a593Smuzhiyun 	const struct intel_gvt_device_info *info = &gvt->device_info;
2218*4882a593Smuzhiyun 	struct intel_vgpu_mm *ggtt_mm = vgpu->gtt.ggtt_mm;
2219*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *ops = gvt->gtt.pte_ops;
2220*4882a593Smuzhiyun 	unsigned long g_gtt_index = off >> info->gtt_entry_size_shift;
2221*4882a593Smuzhiyun 	unsigned long gma, gfn;
2222*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry e = {.val64 = 0, .type = GTT_TYPE_GGTT_PTE};
2223*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry m = {.val64 = 0, .type = GTT_TYPE_GGTT_PTE};
2224*4882a593Smuzhiyun 	dma_addr_t dma_addr;
2225*4882a593Smuzhiyun 	int ret;
2226*4882a593Smuzhiyun 	struct intel_gvt_partial_pte *partial_pte, *pos, *n;
2227*4882a593Smuzhiyun 	bool partial_update = false;
2228*4882a593Smuzhiyun 
2229*4882a593Smuzhiyun 	if (bytes != 4 && bytes != 8)
2230*4882a593Smuzhiyun 		return -EINVAL;
2231*4882a593Smuzhiyun 
2232*4882a593Smuzhiyun 	gma = g_gtt_index << I915_GTT_PAGE_SHIFT;
2233*4882a593Smuzhiyun 
2234*4882a593Smuzhiyun 	/* the VM may configure the whole GM space when ballooning is used */
2235*4882a593Smuzhiyun 	if (!vgpu_gmadr_is_valid(vgpu, gma))
2236*4882a593Smuzhiyun 		return 0;
2237*4882a593Smuzhiyun 
2238*4882a593Smuzhiyun 	e.type = GTT_TYPE_GGTT_PTE;
2239*4882a593Smuzhiyun 	memcpy((void *)&e.val64 + (off & (info->gtt_entry_size - 1)), p_data,
2240*4882a593Smuzhiyun 			bytes);
2241*4882a593Smuzhiyun 
2242*4882a593Smuzhiyun 	/* If ggtt entry size is 8 bytes, and it's split into two 4 bytes
2243*4882a593Smuzhiyun 	 * write, save the first 4 bytes in a list and update virtual
2244*4882a593Smuzhiyun 	 * PTE. Only update shadow PTE when the second 4 bytes comes.
2245*4882a593Smuzhiyun 	 */
2246*4882a593Smuzhiyun 	if (bytes < info->gtt_entry_size) {
2247*4882a593Smuzhiyun 		bool found = false;
2248*4882a593Smuzhiyun 
2249*4882a593Smuzhiyun 		list_for_each_entry_safe(pos, n,
2250*4882a593Smuzhiyun 				&ggtt_mm->ggtt_mm.partial_pte_list, list) {
2251*4882a593Smuzhiyun 			if (g_gtt_index == pos->offset >>
2252*4882a593Smuzhiyun 					info->gtt_entry_size_shift) {
2253*4882a593Smuzhiyun 				if (off != pos->offset) {
2254*4882a593Smuzhiyun 					/* the second partial part*/
2255*4882a593Smuzhiyun 					int last_off = pos->offset &
2256*4882a593Smuzhiyun 						(info->gtt_entry_size - 1);
2257*4882a593Smuzhiyun 
2258*4882a593Smuzhiyun 					memcpy((void *)&e.val64 + last_off,
2259*4882a593Smuzhiyun 						(void *)&pos->data + last_off,
2260*4882a593Smuzhiyun 						bytes);
2261*4882a593Smuzhiyun 
2262*4882a593Smuzhiyun 					list_del(&pos->list);
2263*4882a593Smuzhiyun 					kfree(pos);
2264*4882a593Smuzhiyun 					found = true;
2265*4882a593Smuzhiyun 					break;
2266*4882a593Smuzhiyun 				}
2267*4882a593Smuzhiyun 
2268*4882a593Smuzhiyun 				/* update of the first partial part */
2269*4882a593Smuzhiyun 				pos->data = e.val64;
2270*4882a593Smuzhiyun 				ggtt_set_guest_entry(ggtt_mm, &e, g_gtt_index);
2271*4882a593Smuzhiyun 				return 0;
2272*4882a593Smuzhiyun 			}
2273*4882a593Smuzhiyun 		}
2274*4882a593Smuzhiyun 
2275*4882a593Smuzhiyun 		if (!found) {
2276*4882a593Smuzhiyun 			/* the first partial part */
2277*4882a593Smuzhiyun 			partial_pte = kzalloc(sizeof(*partial_pte), GFP_KERNEL);
2278*4882a593Smuzhiyun 			if (!partial_pte)
2279*4882a593Smuzhiyun 				return -ENOMEM;
2280*4882a593Smuzhiyun 			partial_pte->offset = off;
2281*4882a593Smuzhiyun 			partial_pte->data = e.val64;
2282*4882a593Smuzhiyun 			list_add_tail(&partial_pte->list,
2283*4882a593Smuzhiyun 				&ggtt_mm->ggtt_mm.partial_pte_list);
2284*4882a593Smuzhiyun 			partial_update = true;
2285*4882a593Smuzhiyun 		}
2286*4882a593Smuzhiyun 	}
2287*4882a593Smuzhiyun 
2288*4882a593Smuzhiyun 	if (!partial_update && (ops->test_present(&e))) {
2289*4882a593Smuzhiyun 		gfn = ops->get_pfn(&e);
2290*4882a593Smuzhiyun 		m.val64 = e.val64;
2291*4882a593Smuzhiyun 		m.type = e.type;
2292*4882a593Smuzhiyun 
2293*4882a593Smuzhiyun 		/* one PTE update may be issued in multiple writes and the
2294*4882a593Smuzhiyun 		 * first write may not construct a valid gfn
2295*4882a593Smuzhiyun 		 */
2296*4882a593Smuzhiyun 		if (!intel_gvt_hypervisor_is_valid_gfn(vgpu, gfn)) {
2297*4882a593Smuzhiyun 			ops->set_pfn(&m, gvt->gtt.scratch_mfn);
2298*4882a593Smuzhiyun 			goto out;
2299*4882a593Smuzhiyun 		}
2300*4882a593Smuzhiyun 
2301*4882a593Smuzhiyun 		ret = intel_gvt_hypervisor_dma_map_guest_page(vgpu, gfn,
2302*4882a593Smuzhiyun 							PAGE_SIZE, &dma_addr);
2303*4882a593Smuzhiyun 		if (ret) {
2304*4882a593Smuzhiyun 			gvt_vgpu_err("fail to populate guest ggtt entry\n");
2305*4882a593Smuzhiyun 			/* guest driver may read/write the entry when partial
2306*4882a593Smuzhiyun 			 * update the entry in this situation p2m will fail
2307*4882a593Smuzhiyun 			 * settting the shadow entry to point to a scratch page
2308*4882a593Smuzhiyun 			 */
2309*4882a593Smuzhiyun 			ops->set_pfn(&m, gvt->gtt.scratch_mfn);
2310*4882a593Smuzhiyun 		} else
2311*4882a593Smuzhiyun 			ops->set_pfn(&m, dma_addr >> PAGE_SHIFT);
2312*4882a593Smuzhiyun 	} else {
2313*4882a593Smuzhiyun 		ops->set_pfn(&m, gvt->gtt.scratch_mfn);
2314*4882a593Smuzhiyun 		ops->clear_present(&m);
2315*4882a593Smuzhiyun 	}
2316*4882a593Smuzhiyun 
2317*4882a593Smuzhiyun out:
2318*4882a593Smuzhiyun 	ggtt_set_guest_entry(ggtt_mm, &e, g_gtt_index);
2319*4882a593Smuzhiyun 
2320*4882a593Smuzhiyun 	ggtt_get_host_entry(ggtt_mm, &e, g_gtt_index);
2321*4882a593Smuzhiyun 	ggtt_invalidate_pte(vgpu, &e);
2322*4882a593Smuzhiyun 
2323*4882a593Smuzhiyun 	ggtt_set_host_entry(ggtt_mm, &m, g_gtt_index);
2324*4882a593Smuzhiyun 	ggtt_invalidate(gvt->gt);
2325*4882a593Smuzhiyun 	return 0;
2326*4882a593Smuzhiyun }
2327*4882a593Smuzhiyun 
2328*4882a593Smuzhiyun /*
2329*4882a593Smuzhiyun  * intel_vgpu_emulate_ggtt_mmio_write - emulate GTT MMIO register write
2330*4882a593Smuzhiyun  * @vgpu: a vGPU
2331*4882a593Smuzhiyun  * @off: register offset
2332*4882a593Smuzhiyun  * @p_data: data from guest write
2333*4882a593Smuzhiyun  * @bytes: data length
2334*4882a593Smuzhiyun  *
2335*4882a593Smuzhiyun  * This function is used to emulate the GTT MMIO register write
2336*4882a593Smuzhiyun  *
2337*4882a593Smuzhiyun  * Returns:
2338*4882a593Smuzhiyun  * Zero on success, error code if failed.
2339*4882a593Smuzhiyun  */
intel_vgpu_emulate_ggtt_mmio_write(struct intel_vgpu * vgpu,unsigned int off,void * p_data,unsigned int bytes)2340*4882a593Smuzhiyun int intel_vgpu_emulate_ggtt_mmio_write(struct intel_vgpu *vgpu,
2341*4882a593Smuzhiyun 		unsigned int off, void *p_data, unsigned int bytes)
2342*4882a593Smuzhiyun {
2343*4882a593Smuzhiyun 	const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
2344*4882a593Smuzhiyun 	int ret;
2345*4882a593Smuzhiyun 	struct intel_vgpu_submission *s = &vgpu->submission;
2346*4882a593Smuzhiyun 	struct intel_engine_cs *engine;
2347*4882a593Smuzhiyun 	int i;
2348*4882a593Smuzhiyun 
2349*4882a593Smuzhiyun 	if (bytes != 4 && bytes != 8)
2350*4882a593Smuzhiyun 		return -EINVAL;
2351*4882a593Smuzhiyun 
2352*4882a593Smuzhiyun 	off -= info->gtt_start_offset;
2353*4882a593Smuzhiyun 	ret = emulate_ggtt_mmio_write(vgpu, off, p_data, bytes);
2354*4882a593Smuzhiyun 
2355*4882a593Smuzhiyun 	/* if ggtt of last submitted context is written,
2356*4882a593Smuzhiyun 	 * that context is probably got unpinned.
2357*4882a593Smuzhiyun 	 * Set last shadowed ctx to invalid.
2358*4882a593Smuzhiyun 	 */
2359*4882a593Smuzhiyun 	for_each_engine(engine, vgpu->gvt->gt, i) {
2360*4882a593Smuzhiyun 		if (!s->last_ctx[i].valid)
2361*4882a593Smuzhiyun 			continue;
2362*4882a593Smuzhiyun 
2363*4882a593Smuzhiyun 		if (s->last_ctx[i].lrca == (off >> info->gtt_entry_size_shift))
2364*4882a593Smuzhiyun 			s->last_ctx[i].valid = false;
2365*4882a593Smuzhiyun 	}
2366*4882a593Smuzhiyun 	return ret;
2367*4882a593Smuzhiyun }
2368*4882a593Smuzhiyun 
alloc_scratch_pages(struct intel_vgpu * vgpu,enum intel_gvt_gtt_type type)2369*4882a593Smuzhiyun static int alloc_scratch_pages(struct intel_vgpu *vgpu,
2370*4882a593Smuzhiyun 		enum intel_gvt_gtt_type type)
2371*4882a593Smuzhiyun {
2372*4882a593Smuzhiyun 	struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
2373*4882a593Smuzhiyun 	struct intel_vgpu_gtt *gtt = &vgpu->gtt;
2374*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
2375*4882a593Smuzhiyun 	int page_entry_num = I915_GTT_PAGE_SIZE >>
2376*4882a593Smuzhiyun 				vgpu->gvt->device_info.gtt_entry_size_shift;
2377*4882a593Smuzhiyun 	void *scratch_pt;
2378*4882a593Smuzhiyun 	int i;
2379*4882a593Smuzhiyun 	struct device *dev = &vgpu->gvt->gt->i915->drm.pdev->dev;
2380*4882a593Smuzhiyun 	dma_addr_t daddr;
2381*4882a593Smuzhiyun 
2382*4882a593Smuzhiyun 	if (drm_WARN_ON(&i915->drm,
2383*4882a593Smuzhiyun 			type < GTT_TYPE_PPGTT_PTE_PT || type >= GTT_TYPE_MAX))
2384*4882a593Smuzhiyun 		return -EINVAL;
2385*4882a593Smuzhiyun 
2386*4882a593Smuzhiyun 	scratch_pt = (void *)get_zeroed_page(GFP_KERNEL);
2387*4882a593Smuzhiyun 	if (!scratch_pt) {
2388*4882a593Smuzhiyun 		gvt_vgpu_err("fail to allocate scratch page\n");
2389*4882a593Smuzhiyun 		return -ENOMEM;
2390*4882a593Smuzhiyun 	}
2391*4882a593Smuzhiyun 
2392*4882a593Smuzhiyun 	daddr = dma_map_page(dev, virt_to_page(scratch_pt), 0,
2393*4882a593Smuzhiyun 			4096, PCI_DMA_BIDIRECTIONAL);
2394*4882a593Smuzhiyun 	if (dma_mapping_error(dev, daddr)) {
2395*4882a593Smuzhiyun 		gvt_vgpu_err("fail to dmamap scratch_pt\n");
2396*4882a593Smuzhiyun 		__free_page(virt_to_page(scratch_pt));
2397*4882a593Smuzhiyun 		return -ENOMEM;
2398*4882a593Smuzhiyun 	}
2399*4882a593Smuzhiyun 	gtt->scratch_pt[type].page_mfn =
2400*4882a593Smuzhiyun 		(unsigned long)(daddr >> I915_GTT_PAGE_SHIFT);
2401*4882a593Smuzhiyun 	gtt->scratch_pt[type].page = virt_to_page(scratch_pt);
2402*4882a593Smuzhiyun 	gvt_dbg_mm("vgpu%d create scratch_pt: type %d mfn=0x%lx\n",
2403*4882a593Smuzhiyun 			vgpu->id, type, gtt->scratch_pt[type].page_mfn);
2404*4882a593Smuzhiyun 
2405*4882a593Smuzhiyun 	/* Build the tree by full filled the scratch pt with the entries which
2406*4882a593Smuzhiyun 	 * point to the next level scratch pt or scratch page. The
2407*4882a593Smuzhiyun 	 * scratch_pt[type] indicate the scratch pt/scratch page used by the
2408*4882a593Smuzhiyun 	 * 'type' pt.
2409*4882a593Smuzhiyun 	 * e.g. scratch_pt[GTT_TYPE_PPGTT_PDE_PT] is used by
2410*4882a593Smuzhiyun 	 * GTT_TYPE_PPGTT_PDE_PT level pt, that means this scratch_pt it self
2411*4882a593Smuzhiyun 	 * is GTT_TYPE_PPGTT_PTE_PT, and full filled by scratch page mfn.
2412*4882a593Smuzhiyun 	 */
2413*4882a593Smuzhiyun 	if (type > GTT_TYPE_PPGTT_PTE_PT) {
2414*4882a593Smuzhiyun 		struct intel_gvt_gtt_entry se;
2415*4882a593Smuzhiyun 
2416*4882a593Smuzhiyun 		memset(&se, 0, sizeof(struct intel_gvt_gtt_entry));
2417*4882a593Smuzhiyun 		se.type = get_entry_type(type - 1);
2418*4882a593Smuzhiyun 		ops->set_pfn(&se, gtt->scratch_pt[type - 1].page_mfn);
2419*4882a593Smuzhiyun 
2420*4882a593Smuzhiyun 		/* The entry parameters like present/writeable/cache type
2421*4882a593Smuzhiyun 		 * set to the same as i915's scratch page tree.
2422*4882a593Smuzhiyun 		 */
2423*4882a593Smuzhiyun 		se.val64 |= _PAGE_PRESENT | _PAGE_RW;
2424*4882a593Smuzhiyun 		if (type == GTT_TYPE_PPGTT_PDE_PT)
2425*4882a593Smuzhiyun 			se.val64 |= PPAT_CACHED;
2426*4882a593Smuzhiyun 
2427*4882a593Smuzhiyun 		for (i = 0; i < page_entry_num; i++)
2428*4882a593Smuzhiyun 			ops->set_entry(scratch_pt, &se, i, false, 0, vgpu);
2429*4882a593Smuzhiyun 	}
2430*4882a593Smuzhiyun 
2431*4882a593Smuzhiyun 	return 0;
2432*4882a593Smuzhiyun }
2433*4882a593Smuzhiyun 
release_scratch_page_tree(struct intel_vgpu * vgpu)2434*4882a593Smuzhiyun static int release_scratch_page_tree(struct intel_vgpu *vgpu)
2435*4882a593Smuzhiyun {
2436*4882a593Smuzhiyun 	int i;
2437*4882a593Smuzhiyun 	struct device *dev = &vgpu->gvt->gt->i915->drm.pdev->dev;
2438*4882a593Smuzhiyun 	dma_addr_t daddr;
2439*4882a593Smuzhiyun 
2440*4882a593Smuzhiyun 	for (i = GTT_TYPE_PPGTT_PTE_PT; i < GTT_TYPE_MAX; i++) {
2441*4882a593Smuzhiyun 		if (vgpu->gtt.scratch_pt[i].page != NULL) {
2442*4882a593Smuzhiyun 			daddr = (dma_addr_t)(vgpu->gtt.scratch_pt[i].page_mfn <<
2443*4882a593Smuzhiyun 					I915_GTT_PAGE_SHIFT);
2444*4882a593Smuzhiyun 			dma_unmap_page(dev, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
2445*4882a593Smuzhiyun 			__free_page(vgpu->gtt.scratch_pt[i].page);
2446*4882a593Smuzhiyun 			vgpu->gtt.scratch_pt[i].page = NULL;
2447*4882a593Smuzhiyun 			vgpu->gtt.scratch_pt[i].page_mfn = 0;
2448*4882a593Smuzhiyun 		}
2449*4882a593Smuzhiyun 	}
2450*4882a593Smuzhiyun 
2451*4882a593Smuzhiyun 	return 0;
2452*4882a593Smuzhiyun }
2453*4882a593Smuzhiyun 
create_scratch_page_tree(struct intel_vgpu * vgpu)2454*4882a593Smuzhiyun static int create_scratch_page_tree(struct intel_vgpu *vgpu)
2455*4882a593Smuzhiyun {
2456*4882a593Smuzhiyun 	int i, ret;
2457*4882a593Smuzhiyun 
2458*4882a593Smuzhiyun 	for (i = GTT_TYPE_PPGTT_PTE_PT; i < GTT_TYPE_MAX; i++) {
2459*4882a593Smuzhiyun 		ret = alloc_scratch_pages(vgpu, i);
2460*4882a593Smuzhiyun 		if (ret)
2461*4882a593Smuzhiyun 			goto err;
2462*4882a593Smuzhiyun 	}
2463*4882a593Smuzhiyun 
2464*4882a593Smuzhiyun 	return 0;
2465*4882a593Smuzhiyun 
2466*4882a593Smuzhiyun err:
2467*4882a593Smuzhiyun 	release_scratch_page_tree(vgpu);
2468*4882a593Smuzhiyun 	return ret;
2469*4882a593Smuzhiyun }
2470*4882a593Smuzhiyun 
2471*4882a593Smuzhiyun /**
2472*4882a593Smuzhiyun  * intel_vgpu_init_gtt - initialize per-vGPU graphics memory virulization
2473*4882a593Smuzhiyun  * @vgpu: a vGPU
2474*4882a593Smuzhiyun  *
2475*4882a593Smuzhiyun  * This function is used to initialize per-vGPU graphics memory virtualization
2476*4882a593Smuzhiyun  * components.
2477*4882a593Smuzhiyun  *
2478*4882a593Smuzhiyun  * Returns:
2479*4882a593Smuzhiyun  * Zero on success, error code if failed.
2480*4882a593Smuzhiyun  */
intel_vgpu_init_gtt(struct intel_vgpu * vgpu)2481*4882a593Smuzhiyun int intel_vgpu_init_gtt(struct intel_vgpu *vgpu)
2482*4882a593Smuzhiyun {
2483*4882a593Smuzhiyun 	struct intel_vgpu_gtt *gtt = &vgpu->gtt;
2484*4882a593Smuzhiyun 
2485*4882a593Smuzhiyun 	INIT_RADIX_TREE(&gtt->spt_tree, GFP_KERNEL);
2486*4882a593Smuzhiyun 
2487*4882a593Smuzhiyun 	INIT_LIST_HEAD(&gtt->ppgtt_mm_list_head);
2488*4882a593Smuzhiyun 	INIT_LIST_HEAD(&gtt->oos_page_list_head);
2489*4882a593Smuzhiyun 	INIT_LIST_HEAD(&gtt->post_shadow_list_head);
2490*4882a593Smuzhiyun 
2491*4882a593Smuzhiyun 	gtt->ggtt_mm = intel_vgpu_create_ggtt_mm(vgpu);
2492*4882a593Smuzhiyun 	if (IS_ERR(gtt->ggtt_mm)) {
2493*4882a593Smuzhiyun 		gvt_vgpu_err("fail to create mm for ggtt.\n");
2494*4882a593Smuzhiyun 		return PTR_ERR(gtt->ggtt_mm);
2495*4882a593Smuzhiyun 	}
2496*4882a593Smuzhiyun 
2497*4882a593Smuzhiyun 	intel_vgpu_reset_ggtt(vgpu, false);
2498*4882a593Smuzhiyun 
2499*4882a593Smuzhiyun 	INIT_LIST_HEAD(&gtt->ggtt_mm->ggtt_mm.partial_pte_list);
2500*4882a593Smuzhiyun 
2501*4882a593Smuzhiyun 	return create_scratch_page_tree(vgpu);
2502*4882a593Smuzhiyun }
2503*4882a593Smuzhiyun 
intel_vgpu_destroy_all_ppgtt_mm(struct intel_vgpu * vgpu)2504*4882a593Smuzhiyun void intel_vgpu_destroy_all_ppgtt_mm(struct intel_vgpu *vgpu)
2505*4882a593Smuzhiyun {
2506*4882a593Smuzhiyun 	struct list_head *pos, *n;
2507*4882a593Smuzhiyun 	struct intel_vgpu_mm *mm;
2508*4882a593Smuzhiyun 
2509*4882a593Smuzhiyun 	list_for_each_safe(pos, n, &vgpu->gtt.ppgtt_mm_list_head) {
2510*4882a593Smuzhiyun 		mm = container_of(pos, struct intel_vgpu_mm, ppgtt_mm.list);
2511*4882a593Smuzhiyun 		intel_vgpu_destroy_mm(mm);
2512*4882a593Smuzhiyun 	}
2513*4882a593Smuzhiyun 
2514*4882a593Smuzhiyun 	if (GEM_WARN_ON(!list_empty(&vgpu->gtt.ppgtt_mm_list_head)))
2515*4882a593Smuzhiyun 		gvt_err("vgpu ppgtt mm is not fully destroyed\n");
2516*4882a593Smuzhiyun 
2517*4882a593Smuzhiyun 	if (GEM_WARN_ON(!radix_tree_empty(&vgpu->gtt.spt_tree))) {
2518*4882a593Smuzhiyun 		gvt_err("Why we still has spt not freed?\n");
2519*4882a593Smuzhiyun 		ppgtt_free_all_spt(vgpu);
2520*4882a593Smuzhiyun 	}
2521*4882a593Smuzhiyun }
2522*4882a593Smuzhiyun 
intel_vgpu_destroy_ggtt_mm(struct intel_vgpu * vgpu)2523*4882a593Smuzhiyun static void intel_vgpu_destroy_ggtt_mm(struct intel_vgpu *vgpu)
2524*4882a593Smuzhiyun {
2525*4882a593Smuzhiyun 	struct intel_gvt_partial_pte *pos, *next;
2526*4882a593Smuzhiyun 
2527*4882a593Smuzhiyun 	list_for_each_entry_safe(pos, next,
2528*4882a593Smuzhiyun 				 &vgpu->gtt.ggtt_mm->ggtt_mm.partial_pte_list,
2529*4882a593Smuzhiyun 				 list) {
2530*4882a593Smuzhiyun 		gvt_dbg_mm("partial PTE update on hold 0x%lx : 0x%llx\n",
2531*4882a593Smuzhiyun 			pos->offset, pos->data);
2532*4882a593Smuzhiyun 		kfree(pos);
2533*4882a593Smuzhiyun 	}
2534*4882a593Smuzhiyun 	intel_vgpu_destroy_mm(vgpu->gtt.ggtt_mm);
2535*4882a593Smuzhiyun 	vgpu->gtt.ggtt_mm = NULL;
2536*4882a593Smuzhiyun }
2537*4882a593Smuzhiyun 
2538*4882a593Smuzhiyun /**
2539*4882a593Smuzhiyun  * intel_vgpu_clean_gtt - clean up per-vGPU graphics memory virulization
2540*4882a593Smuzhiyun  * @vgpu: a vGPU
2541*4882a593Smuzhiyun  *
2542*4882a593Smuzhiyun  * This function is used to clean up per-vGPU graphics memory virtualization
2543*4882a593Smuzhiyun  * components.
2544*4882a593Smuzhiyun  *
2545*4882a593Smuzhiyun  * Returns:
2546*4882a593Smuzhiyun  * Zero on success, error code if failed.
2547*4882a593Smuzhiyun  */
intel_vgpu_clean_gtt(struct intel_vgpu * vgpu)2548*4882a593Smuzhiyun void intel_vgpu_clean_gtt(struct intel_vgpu *vgpu)
2549*4882a593Smuzhiyun {
2550*4882a593Smuzhiyun 	intel_vgpu_destroy_all_ppgtt_mm(vgpu);
2551*4882a593Smuzhiyun 	intel_vgpu_destroy_ggtt_mm(vgpu);
2552*4882a593Smuzhiyun 	release_scratch_page_tree(vgpu);
2553*4882a593Smuzhiyun }
2554*4882a593Smuzhiyun 
clean_spt_oos(struct intel_gvt * gvt)2555*4882a593Smuzhiyun static void clean_spt_oos(struct intel_gvt *gvt)
2556*4882a593Smuzhiyun {
2557*4882a593Smuzhiyun 	struct intel_gvt_gtt *gtt = &gvt->gtt;
2558*4882a593Smuzhiyun 	struct list_head *pos, *n;
2559*4882a593Smuzhiyun 	struct intel_vgpu_oos_page *oos_page;
2560*4882a593Smuzhiyun 
2561*4882a593Smuzhiyun 	WARN(!list_empty(&gtt->oos_page_use_list_head),
2562*4882a593Smuzhiyun 		"someone is still using oos page\n");
2563*4882a593Smuzhiyun 
2564*4882a593Smuzhiyun 	list_for_each_safe(pos, n, &gtt->oos_page_free_list_head) {
2565*4882a593Smuzhiyun 		oos_page = container_of(pos, struct intel_vgpu_oos_page, list);
2566*4882a593Smuzhiyun 		list_del(&oos_page->list);
2567*4882a593Smuzhiyun 		free_page((unsigned long)oos_page->mem);
2568*4882a593Smuzhiyun 		kfree(oos_page);
2569*4882a593Smuzhiyun 	}
2570*4882a593Smuzhiyun }
2571*4882a593Smuzhiyun 
setup_spt_oos(struct intel_gvt * gvt)2572*4882a593Smuzhiyun static int setup_spt_oos(struct intel_gvt *gvt)
2573*4882a593Smuzhiyun {
2574*4882a593Smuzhiyun 	struct intel_gvt_gtt *gtt = &gvt->gtt;
2575*4882a593Smuzhiyun 	struct intel_vgpu_oos_page *oos_page;
2576*4882a593Smuzhiyun 	int i;
2577*4882a593Smuzhiyun 	int ret;
2578*4882a593Smuzhiyun 
2579*4882a593Smuzhiyun 	INIT_LIST_HEAD(&gtt->oos_page_free_list_head);
2580*4882a593Smuzhiyun 	INIT_LIST_HEAD(&gtt->oos_page_use_list_head);
2581*4882a593Smuzhiyun 
2582*4882a593Smuzhiyun 	for (i = 0; i < preallocated_oos_pages; i++) {
2583*4882a593Smuzhiyun 		oos_page = kzalloc(sizeof(*oos_page), GFP_KERNEL);
2584*4882a593Smuzhiyun 		if (!oos_page) {
2585*4882a593Smuzhiyun 			ret = -ENOMEM;
2586*4882a593Smuzhiyun 			goto fail;
2587*4882a593Smuzhiyun 		}
2588*4882a593Smuzhiyun 		oos_page->mem = (void *)__get_free_pages(GFP_KERNEL, 0);
2589*4882a593Smuzhiyun 		if (!oos_page->mem) {
2590*4882a593Smuzhiyun 			ret = -ENOMEM;
2591*4882a593Smuzhiyun 			kfree(oos_page);
2592*4882a593Smuzhiyun 			goto fail;
2593*4882a593Smuzhiyun 		}
2594*4882a593Smuzhiyun 
2595*4882a593Smuzhiyun 		INIT_LIST_HEAD(&oos_page->list);
2596*4882a593Smuzhiyun 		INIT_LIST_HEAD(&oos_page->vm_list);
2597*4882a593Smuzhiyun 		oos_page->id = i;
2598*4882a593Smuzhiyun 		list_add_tail(&oos_page->list, &gtt->oos_page_free_list_head);
2599*4882a593Smuzhiyun 	}
2600*4882a593Smuzhiyun 
2601*4882a593Smuzhiyun 	gvt_dbg_mm("%d oos pages preallocated\n", i);
2602*4882a593Smuzhiyun 
2603*4882a593Smuzhiyun 	return 0;
2604*4882a593Smuzhiyun fail:
2605*4882a593Smuzhiyun 	clean_spt_oos(gvt);
2606*4882a593Smuzhiyun 	return ret;
2607*4882a593Smuzhiyun }
2608*4882a593Smuzhiyun 
2609*4882a593Smuzhiyun /**
2610*4882a593Smuzhiyun  * intel_vgpu_find_ppgtt_mm - find a PPGTT mm object
2611*4882a593Smuzhiyun  * @vgpu: a vGPU
2612*4882a593Smuzhiyun  * @pdps: pdp root array
2613*4882a593Smuzhiyun  *
2614*4882a593Smuzhiyun  * This function is used to find a PPGTT mm object from mm object pool
2615*4882a593Smuzhiyun  *
2616*4882a593Smuzhiyun  * Returns:
2617*4882a593Smuzhiyun  * pointer to mm object on success, NULL if failed.
2618*4882a593Smuzhiyun  */
intel_vgpu_find_ppgtt_mm(struct intel_vgpu * vgpu,u64 pdps[])2619*4882a593Smuzhiyun struct intel_vgpu_mm *intel_vgpu_find_ppgtt_mm(struct intel_vgpu *vgpu,
2620*4882a593Smuzhiyun 		u64 pdps[])
2621*4882a593Smuzhiyun {
2622*4882a593Smuzhiyun 	struct intel_vgpu_mm *mm;
2623*4882a593Smuzhiyun 	struct list_head *pos;
2624*4882a593Smuzhiyun 
2625*4882a593Smuzhiyun 	list_for_each(pos, &vgpu->gtt.ppgtt_mm_list_head) {
2626*4882a593Smuzhiyun 		mm = container_of(pos, struct intel_vgpu_mm, ppgtt_mm.list);
2627*4882a593Smuzhiyun 
2628*4882a593Smuzhiyun 		switch (mm->ppgtt_mm.root_entry_type) {
2629*4882a593Smuzhiyun 		case GTT_TYPE_PPGTT_ROOT_L4_ENTRY:
2630*4882a593Smuzhiyun 			if (pdps[0] == mm->ppgtt_mm.guest_pdps[0])
2631*4882a593Smuzhiyun 				return mm;
2632*4882a593Smuzhiyun 			break;
2633*4882a593Smuzhiyun 		case GTT_TYPE_PPGTT_ROOT_L3_ENTRY:
2634*4882a593Smuzhiyun 			if (!memcmp(pdps, mm->ppgtt_mm.guest_pdps,
2635*4882a593Smuzhiyun 				    sizeof(mm->ppgtt_mm.guest_pdps)))
2636*4882a593Smuzhiyun 				return mm;
2637*4882a593Smuzhiyun 			break;
2638*4882a593Smuzhiyun 		default:
2639*4882a593Smuzhiyun 			GEM_BUG_ON(1);
2640*4882a593Smuzhiyun 		}
2641*4882a593Smuzhiyun 	}
2642*4882a593Smuzhiyun 	return NULL;
2643*4882a593Smuzhiyun }
2644*4882a593Smuzhiyun 
2645*4882a593Smuzhiyun /**
2646*4882a593Smuzhiyun  * intel_vgpu_get_ppgtt_mm - get or create a PPGTT mm object.
2647*4882a593Smuzhiyun  * @vgpu: a vGPU
2648*4882a593Smuzhiyun  * @root_entry_type: ppgtt root entry type
2649*4882a593Smuzhiyun  * @pdps: guest pdps
2650*4882a593Smuzhiyun  *
2651*4882a593Smuzhiyun  * This function is used to find or create a PPGTT mm object from a guest.
2652*4882a593Smuzhiyun  *
2653*4882a593Smuzhiyun  * Returns:
2654*4882a593Smuzhiyun  * Zero on success, negative error code if failed.
2655*4882a593Smuzhiyun  */
intel_vgpu_get_ppgtt_mm(struct intel_vgpu * vgpu,enum intel_gvt_gtt_type root_entry_type,u64 pdps[])2656*4882a593Smuzhiyun struct intel_vgpu_mm *intel_vgpu_get_ppgtt_mm(struct intel_vgpu *vgpu,
2657*4882a593Smuzhiyun 		enum intel_gvt_gtt_type root_entry_type, u64 pdps[])
2658*4882a593Smuzhiyun {
2659*4882a593Smuzhiyun 	struct intel_vgpu_mm *mm;
2660*4882a593Smuzhiyun 
2661*4882a593Smuzhiyun 	mm = intel_vgpu_find_ppgtt_mm(vgpu, pdps);
2662*4882a593Smuzhiyun 	if (mm) {
2663*4882a593Smuzhiyun 		intel_vgpu_mm_get(mm);
2664*4882a593Smuzhiyun 	} else {
2665*4882a593Smuzhiyun 		mm = intel_vgpu_create_ppgtt_mm(vgpu, root_entry_type, pdps);
2666*4882a593Smuzhiyun 		if (IS_ERR(mm))
2667*4882a593Smuzhiyun 			gvt_vgpu_err("fail to create mm\n");
2668*4882a593Smuzhiyun 	}
2669*4882a593Smuzhiyun 	return mm;
2670*4882a593Smuzhiyun }
2671*4882a593Smuzhiyun 
2672*4882a593Smuzhiyun /**
2673*4882a593Smuzhiyun  * intel_vgpu_put_ppgtt_mm - find and put a PPGTT mm object.
2674*4882a593Smuzhiyun  * @vgpu: a vGPU
2675*4882a593Smuzhiyun  * @pdps: guest pdps
2676*4882a593Smuzhiyun  *
2677*4882a593Smuzhiyun  * This function is used to find a PPGTT mm object from a guest and destroy it.
2678*4882a593Smuzhiyun  *
2679*4882a593Smuzhiyun  * Returns:
2680*4882a593Smuzhiyun  * Zero on success, negative error code if failed.
2681*4882a593Smuzhiyun  */
intel_vgpu_put_ppgtt_mm(struct intel_vgpu * vgpu,u64 pdps[])2682*4882a593Smuzhiyun int intel_vgpu_put_ppgtt_mm(struct intel_vgpu *vgpu, u64 pdps[])
2683*4882a593Smuzhiyun {
2684*4882a593Smuzhiyun 	struct intel_vgpu_mm *mm;
2685*4882a593Smuzhiyun 
2686*4882a593Smuzhiyun 	mm = intel_vgpu_find_ppgtt_mm(vgpu, pdps);
2687*4882a593Smuzhiyun 	if (!mm) {
2688*4882a593Smuzhiyun 		gvt_vgpu_err("fail to find ppgtt instance.\n");
2689*4882a593Smuzhiyun 		return -EINVAL;
2690*4882a593Smuzhiyun 	}
2691*4882a593Smuzhiyun 	intel_vgpu_mm_put(mm);
2692*4882a593Smuzhiyun 	return 0;
2693*4882a593Smuzhiyun }
2694*4882a593Smuzhiyun 
2695*4882a593Smuzhiyun /**
2696*4882a593Smuzhiyun  * intel_gvt_init_gtt - initialize mm components of a GVT device
2697*4882a593Smuzhiyun  * @gvt: GVT device
2698*4882a593Smuzhiyun  *
2699*4882a593Smuzhiyun  * This function is called at the initialization stage, to initialize
2700*4882a593Smuzhiyun  * the mm components of a GVT device.
2701*4882a593Smuzhiyun  *
2702*4882a593Smuzhiyun  * Returns:
2703*4882a593Smuzhiyun  * zero on success, negative error code if failed.
2704*4882a593Smuzhiyun  */
intel_gvt_init_gtt(struct intel_gvt * gvt)2705*4882a593Smuzhiyun int intel_gvt_init_gtt(struct intel_gvt *gvt)
2706*4882a593Smuzhiyun {
2707*4882a593Smuzhiyun 	int ret;
2708*4882a593Smuzhiyun 	void *page;
2709*4882a593Smuzhiyun 	struct device *dev = &gvt->gt->i915->drm.pdev->dev;
2710*4882a593Smuzhiyun 	dma_addr_t daddr;
2711*4882a593Smuzhiyun 
2712*4882a593Smuzhiyun 	gvt_dbg_core("init gtt\n");
2713*4882a593Smuzhiyun 
2714*4882a593Smuzhiyun 	gvt->gtt.pte_ops = &gen8_gtt_pte_ops;
2715*4882a593Smuzhiyun 	gvt->gtt.gma_ops = &gen8_gtt_gma_ops;
2716*4882a593Smuzhiyun 
2717*4882a593Smuzhiyun 	page = (void *)get_zeroed_page(GFP_KERNEL);
2718*4882a593Smuzhiyun 	if (!page) {
2719*4882a593Smuzhiyun 		gvt_err("fail to allocate scratch ggtt page\n");
2720*4882a593Smuzhiyun 		return -ENOMEM;
2721*4882a593Smuzhiyun 	}
2722*4882a593Smuzhiyun 
2723*4882a593Smuzhiyun 	daddr = dma_map_page(dev, virt_to_page(page), 0,
2724*4882a593Smuzhiyun 			4096, PCI_DMA_BIDIRECTIONAL);
2725*4882a593Smuzhiyun 	if (dma_mapping_error(dev, daddr)) {
2726*4882a593Smuzhiyun 		gvt_err("fail to dmamap scratch ggtt page\n");
2727*4882a593Smuzhiyun 		__free_page(virt_to_page(page));
2728*4882a593Smuzhiyun 		return -ENOMEM;
2729*4882a593Smuzhiyun 	}
2730*4882a593Smuzhiyun 
2731*4882a593Smuzhiyun 	gvt->gtt.scratch_page = virt_to_page(page);
2732*4882a593Smuzhiyun 	gvt->gtt.scratch_mfn = (unsigned long)(daddr >> I915_GTT_PAGE_SHIFT);
2733*4882a593Smuzhiyun 
2734*4882a593Smuzhiyun 	if (enable_out_of_sync) {
2735*4882a593Smuzhiyun 		ret = setup_spt_oos(gvt);
2736*4882a593Smuzhiyun 		if (ret) {
2737*4882a593Smuzhiyun 			gvt_err("fail to initialize SPT oos\n");
2738*4882a593Smuzhiyun 			dma_unmap_page(dev, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
2739*4882a593Smuzhiyun 			__free_page(gvt->gtt.scratch_page);
2740*4882a593Smuzhiyun 			return ret;
2741*4882a593Smuzhiyun 		}
2742*4882a593Smuzhiyun 	}
2743*4882a593Smuzhiyun 	INIT_LIST_HEAD(&gvt->gtt.ppgtt_mm_lru_list_head);
2744*4882a593Smuzhiyun 	mutex_init(&gvt->gtt.ppgtt_mm_lock);
2745*4882a593Smuzhiyun 	return 0;
2746*4882a593Smuzhiyun }
2747*4882a593Smuzhiyun 
2748*4882a593Smuzhiyun /**
2749*4882a593Smuzhiyun  * intel_gvt_clean_gtt - clean up mm components of a GVT device
2750*4882a593Smuzhiyun  * @gvt: GVT device
2751*4882a593Smuzhiyun  *
2752*4882a593Smuzhiyun  * This function is called at the driver unloading stage, to clean up the
2753*4882a593Smuzhiyun  * the mm components of a GVT device.
2754*4882a593Smuzhiyun  *
2755*4882a593Smuzhiyun  */
intel_gvt_clean_gtt(struct intel_gvt * gvt)2756*4882a593Smuzhiyun void intel_gvt_clean_gtt(struct intel_gvt *gvt)
2757*4882a593Smuzhiyun {
2758*4882a593Smuzhiyun 	struct device *dev = &gvt->gt->i915->drm.pdev->dev;
2759*4882a593Smuzhiyun 	dma_addr_t daddr = (dma_addr_t)(gvt->gtt.scratch_mfn <<
2760*4882a593Smuzhiyun 					I915_GTT_PAGE_SHIFT);
2761*4882a593Smuzhiyun 
2762*4882a593Smuzhiyun 	dma_unmap_page(dev, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
2763*4882a593Smuzhiyun 
2764*4882a593Smuzhiyun 	__free_page(gvt->gtt.scratch_page);
2765*4882a593Smuzhiyun 
2766*4882a593Smuzhiyun 	if (enable_out_of_sync)
2767*4882a593Smuzhiyun 		clean_spt_oos(gvt);
2768*4882a593Smuzhiyun }
2769*4882a593Smuzhiyun 
2770*4882a593Smuzhiyun /**
2771*4882a593Smuzhiyun  * intel_vgpu_invalidate_ppgtt - invalidate PPGTT instances
2772*4882a593Smuzhiyun  * @vgpu: a vGPU
2773*4882a593Smuzhiyun  *
2774*4882a593Smuzhiyun  * This function is called when invalidate all PPGTT instances of a vGPU.
2775*4882a593Smuzhiyun  *
2776*4882a593Smuzhiyun  */
intel_vgpu_invalidate_ppgtt(struct intel_vgpu * vgpu)2777*4882a593Smuzhiyun void intel_vgpu_invalidate_ppgtt(struct intel_vgpu *vgpu)
2778*4882a593Smuzhiyun {
2779*4882a593Smuzhiyun 	struct list_head *pos, *n;
2780*4882a593Smuzhiyun 	struct intel_vgpu_mm *mm;
2781*4882a593Smuzhiyun 
2782*4882a593Smuzhiyun 	list_for_each_safe(pos, n, &vgpu->gtt.ppgtt_mm_list_head) {
2783*4882a593Smuzhiyun 		mm = container_of(pos, struct intel_vgpu_mm, ppgtt_mm.list);
2784*4882a593Smuzhiyun 		if (mm->type == INTEL_GVT_MM_PPGTT) {
2785*4882a593Smuzhiyun 			mutex_lock(&vgpu->gvt->gtt.ppgtt_mm_lock);
2786*4882a593Smuzhiyun 			list_del_init(&mm->ppgtt_mm.lru_list);
2787*4882a593Smuzhiyun 			mutex_unlock(&vgpu->gvt->gtt.ppgtt_mm_lock);
2788*4882a593Smuzhiyun 			if (mm->ppgtt_mm.shadowed)
2789*4882a593Smuzhiyun 				invalidate_ppgtt_mm(mm);
2790*4882a593Smuzhiyun 		}
2791*4882a593Smuzhiyun 	}
2792*4882a593Smuzhiyun }
2793*4882a593Smuzhiyun 
2794*4882a593Smuzhiyun /**
2795*4882a593Smuzhiyun  * intel_vgpu_reset_ggtt - reset the GGTT entry
2796*4882a593Smuzhiyun  * @vgpu: a vGPU
2797*4882a593Smuzhiyun  * @invalidate_old: invalidate old entries
2798*4882a593Smuzhiyun  *
2799*4882a593Smuzhiyun  * This function is called at the vGPU create stage
2800*4882a593Smuzhiyun  * to reset all the GGTT entries.
2801*4882a593Smuzhiyun  *
2802*4882a593Smuzhiyun  */
intel_vgpu_reset_ggtt(struct intel_vgpu * vgpu,bool invalidate_old)2803*4882a593Smuzhiyun void intel_vgpu_reset_ggtt(struct intel_vgpu *vgpu, bool invalidate_old)
2804*4882a593Smuzhiyun {
2805*4882a593Smuzhiyun 	struct intel_gvt *gvt = vgpu->gvt;
2806*4882a593Smuzhiyun 	struct intel_gvt_gtt_pte_ops *pte_ops = vgpu->gvt->gtt.pte_ops;
2807*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry entry = {.type = GTT_TYPE_GGTT_PTE};
2808*4882a593Smuzhiyun 	struct intel_gvt_gtt_entry old_entry;
2809*4882a593Smuzhiyun 	u32 index;
2810*4882a593Smuzhiyun 	u32 num_entries;
2811*4882a593Smuzhiyun 
2812*4882a593Smuzhiyun 	pte_ops->set_pfn(&entry, gvt->gtt.scratch_mfn);
2813*4882a593Smuzhiyun 	pte_ops->set_present(&entry);
2814*4882a593Smuzhiyun 
2815*4882a593Smuzhiyun 	index = vgpu_aperture_gmadr_base(vgpu) >> PAGE_SHIFT;
2816*4882a593Smuzhiyun 	num_entries = vgpu_aperture_sz(vgpu) >> PAGE_SHIFT;
2817*4882a593Smuzhiyun 	while (num_entries--) {
2818*4882a593Smuzhiyun 		if (invalidate_old) {
2819*4882a593Smuzhiyun 			ggtt_get_host_entry(vgpu->gtt.ggtt_mm, &old_entry, index);
2820*4882a593Smuzhiyun 			ggtt_invalidate_pte(vgpu, &old_entry);
2821*4882a593Smuzhiyun 		}
2822*4882a593Smuzhiyun 		ggtt_set_host_entry(vgpu->gtt.ggtt_mm, &entry, index++);
2823*4882a593Smuzhiyun 	}
2824*4882a593Smuzhiyun 
2825*4882a593Smuzhiyun 	index = vgpu_hidden_gmadr_base(vgpu) >> PAGE_SHIFT;
2826*4882a593Smuzhiyun 	num_entries = vgpu_hidden_sz(vgpu) >> PAGE_SHIFT;
2827*4882a593Smuzhiyun 	while (num_entries--) {
2828*4882a593Smuzhiyun 		if (invalidate_old) {
2829*4882a593Smuzhiyun 			ggtt_get_host_entry(vgpu->gtt.ggtt_mm, &old_entry, index);
2830*4882a593Smuzhiyun 			ggtt_invalidate_pte(vgpu, &old_entry);
2831*4882a593Smuzhiyun 		}
2832*4882a593Smuzhiyun 		ggtt_set_host_entry(vgpu->gtt.ggtt_mm, &entry, index++);
2833*4882a593Smuzhiyun 	}
2834*4882a593Smuzhiyun 
2835*4882a593Smuzhiyun 	ggtt_invalidate(gvt->gt);
2836*4882a593Smuzhiyun }
2837*4882a593Smuzhiyun 
2838*4882a593Smuzhiyun /**
2839*4882a593Smuzhiyun  * intel_vgpu_reset_gtt - reset the all GTT related status
2840*4882a593Smuzhiyun  * @vgpu: a vGPU
2841*4882a593Smuzhiyun  *
2842*4882a593Smuzhiyun  * This function is called from vfio core to reset reset all
2843*4882a593Smuzhiyun  * GTT related status, including GGTT, PPGTT, scratch page.
2844*4882a593Smuzhiyun  *
2845*4882a593Smuzhiyun  */
intel_vgpu_reset_gtt(struct intel_vgpu * vgpu)2846*4882a593Smuzhiyun void intel_vgpu_reset_gtt(struct intel_vgpu *vgpu)
2847*4882a593Smuzhiyun {
2848*4882a593Smuzhiyun 	/* Shadow pages are only created when there is no page
2849*4882a593Smuzhiyun 	 * table tracking data, so remove page tracking data after
2850*4882a593Smuzhiyun 	 * removing the shadow pages.
2851*4882a593Smuzhiyun 	 */
2852*4882a593Smuzhiyun 	intel_vgpu_destroy_all_ppgtt_mm(vgpu);
2853*4882a593Smuzhiyun 	intel_vgpu_reset_ggtt(vgpu, true);
2854*4882a593Smuzhiyun }
2855