xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/i915/gvt/fb_decoder.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the next
12*4882a593Smuzhiyun  * paragraph) shall be included in all copies or substantial portions of the
13*4882a593Smuzhiyun  * Software.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18*4882a593Smuzhiyun  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19*4882a593Smuzhiyun  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20*4882a593Smuzhiyun  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21*4882a593Smuzhiyun  * SOFTWARE.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * Authors:
24*4882a593Smuzhiyun  *    Kevin Tian <kevin.tian@intel.com>
25*4882a593Smuzhiyun  *
26*4882a593Smuzhiyun  * Contributors:
27*4882a593Smuzhiyun  *    Bing Niu <bing.niu@intel.com>
28*4882a593Smuzhiyun  *    Xu Han <xu.han@intel.com>
29*4882a593Smuzhiyun  *    Ping Gao <ping.a.gao@intel.com>
30*4882a593Smuzhiyun  *    Xiaoguang Chen <xiaoguang.chen@intel.com>
31*4882a593Smuzhiyun  *    Yang Liu <yang2.liu@intel.com>
32*4882a593Smuzhiyun  *    Tina Zhang <tina.zhang@intel.com>
33*4882a593Smuzhiyun  *
34*4882a593Smuzhiyun  */
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include <uapi/drm/drm_fourcc.h>
37*4882a593Smuzhiyun #include "i915_drv.h"
38*4882a593Smuzhiyun #include "gvt.h"
39*4882a593Smuzhiyun #include "i915_pvinfo.h"
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define PRIMARY_FORMAT_NUM	16
42*4882a593Smuzhiyun struct pixel_format {
43*4882a593Smuzhiyun 	int	drm_format;	/* Pixel format in DRM definition */
44*4882a593Smuzhiyun 	int	bpp;		/* Bits per pixel, 0 indicates invalid */
45*4882a593Smuzhiyun 	char	*desc;		/* The description */
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static struct pixel_format bdw_pixel_formats[] = {
49*4882a593Smuzhiyun 	{DRM_FORMAT_C8, 8, "8-bit Indexed"},
50*4882a593Smuzhiyun 	{DRM_FORMAT_RGB565, 16, "16-bit BGRX (5:6:5 MSB-R:G:B)"},
51*4882a593Smuzhiyun 	{DRM_FORMAT_XRGB8888, 32, "32-bit BGRX (8:8:8:8 MSB-X:R:G:B)"},
52*4882a593Smuzhiyun 	{DRM_FORMAT_XBGR2101010, 32, "32-bit RGBX (2:10:10:10 MSB-X:B:G:R)"},
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	{DRM_FORMAT_XRGB2101010, 32, "32-bit BGRX (2:10:10:10 MSB-X:R:G:B)"},
55*4882a593Smuzhiyun 	{DRM_FORMAT_XBGR8888, 32, "32-bit RGBX (8:8:8:8 MSB-X:B:G:R)"},
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	/* non-supported format has bpp default to 0 */
58*4882a593Smuzhiyun 	{0, 0, NULL},
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun static struct pixel_format skl_pixel_formats[] = {
62*4882a593Smuzhiyun 	{DRM_FORMAT_YUYV, 16, "16-bit packed YUYV (8:8:8:8 MSB-V:Y2:U:Y1)"},
63*4882a593Smuzhiyun 	{DRM_FORMAT_UYVY, 16, "16-bit packed UYVY (8:8:8:8 MSB-Y2:V:Y1:U)"},
64*4882a593Smuzhiyun 	{DRM_FORMAT_YVYU, 16, "16-bit packed YVYU (8:8:8:8 MSB-U:Y2:V:Y1)"},
65*4882a593Smuzhiyun 	{DRM_FORMAT_VYUY, 16, "16-bit packed VYUY (8:8:8:8 MSB-Y2:U:Y1:V)"},
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	{DRM_FORMAT_C8, 8, "8-bit Indexed"},
68*4882a593Smuzhiyun 	{DRM_FORMAT_RGB565, 16, "16-bit BGRX (5:6:5 MSB-R:G:B)"},
69*4882a593Smuzhiyun 	{DRM_FORMAT_ABGR8888, 32, "32-bit RGBA (8:8:8:8 MSB-A:B:G:R)"},
70*4882a593Smuzhiyun 	{DRM_FORMAT_XBGR8888, 32, "32-bit RGBX (8:8:8:8 MSB-X:B:G:R)"},
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	{DRM_FORMAT_ARGB8888, 32, "32-bit BGRA (8:8:8:8 MSB-A:R:G:B)"},
73*4882a593Smuzhiyun 	{DRM_FORMAT_XRGB8888, 32, "32-bit BGRX (8:8:8:8 MSB-X:R:G:B)"},
74*4882a593Smuzhiyun 	{DRM_FORMAT_XBGR2101010, 32, "32-bit RGBX (2:10:10:10 MSB-X:B:G:R)"},
75*4882a593Smuzhiyun 	{DRM_FORMAT_XRGB2101010, 32, "32-bit BGRX (2:10:10:10 MSB-X:R:G:B)"},
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	/* non-supported format has bpp default to 0 */
78*4882a593Smuzhiyun 	{0, 0, NULL},
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
bdw_format_to_drm(int format)81*4882a593Smuzhiyun static int bdw_format_to_drm(int format)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	int bdw_pixel_formats_index = 6;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	switch (format) {
86*4882a593Smuzhiyun 	case DISPPLANE_8BPP:
87*4882a593Smuzhiyun 		bdw_pixel_formats_index = 0;
88*4882a593Smuzhiyun 		break;
89*4882a593Smuzhiyun 	case DISPPLANE_BGRX565:
90*4882a593Smuzhiyun 		bdw_pixel_formats_index = 1;
91*4882a593Smuzhiyun 		break;
92*4882a593Smuzhiyun 	case DISPPLANE_BGRX888:
93*4882a593Smuzhiyun 		bdw_pixel_formats_index = 2;
94*4882a593Smuzhiyun 		break;
95*4882a593Smuzhiyun 	case DISPPLANE_RGBX101010:
96*4882a593Smuzhiyun 		bdw_pixel_formats_index = 3;
97*4882a593Smuzhiyun 		break;
98*4882a593Smuzhiyun 	case DISPPLANE_BGRX101010:
99*4882a593Smuzhiyun 		bdw_pixel_formats_index = 4;
100*4882a593Smuzhiyun 		break;
101*4882a593Smuzhiyun 	case DISPPLANE_RGBX888:
102*4882a593Smuzhiyun 		bdw_pixel_formats_index = 5;
103*4882a593Smuzhiyun 		break;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	default:
106*4882a593Smuzhiyun 		break;
107*4882a593Smuzhiyun 	}
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	return bdw_pixel_formats_index;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
skl_format_to_drm(int format,bool rgb_order,bool alpha,int yuv_order)112*4882a593Smuzhiyun static int skl_format_to_drm(int format, bool rgb_order, bool alpha,
113*4882a593Smuzhiyun 	int yuv_order)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	int skl_pixel_formats_index = 12;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	switch (format) {
118*4882a593Smuzhiyun 	case PLANE_CTL_FORMAT_INDEXED:
119*4882a593Smuzhiyun 		skl_pixel_formats_index = 4;
120*4882a593Smuzhiyun 		break;
121*4882a593Smuzhiyun 	case PLANE_CTL_FORMAT_RGB_565:
122*4882a593Smuzhiyun 		skl_pixel_formats_index = 5;
123*4882a593Smuzhiyun 		break;
124*4882a593Smuzhiyun 	case PLANE_CTL_FORMAT_XRGB_8888:
125*4882a593Smuzhiyun 		if (rgb_order)
126*4882a593Smuzhiyun 			skl_pixel_formats_index = alpha ? 6 : 7;
127*4882a593Smuzhiyun 		else
128*4882a593Smuzhiyun 			skl_pixel_formats_index = alpha ? 8 : 9;
129*4882a593Smuzhiyun 		break;
130*4882a593Smuzhiyun 	case PLANE_CTL_FORMAT_XRGB_2101010:
131*4882a593Smuzhiyun 		skl_pixel_formats_index = rgb_order ? 10 : 11;
132*4882a593Smuzhiyun 		break;
133*4882a593Smuzhiyun 	case PLANE_CTL_FORMAT_YUV422:
134*4882a593Smuzhiyun 		skl_pixel_formats_index = yuv_order >> 16;
135*4882a593Smuzhiyun 		if (skl_pixel_formats_index > 3)
136*4882a593Smuzhiyun 			return -EINVAL;
137*4882a593Smuzhiyun 		break;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	default:
140*4882a593Smuzhiyun 		break;
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	return skl_pixel_formats_index;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
intel_vgpu_get_stride(struct intel_vgpu * vgpu,int pipe,u32 tiled,int stride_mask,int bpp)146*4882a593Smuzhiyun static u32 intel_vgpu_get_stride(struct intel_vgpu *vgpu, int pipe,
147*4882a593Smuzhiyun 	u32 tiled, int stride_mask, int bpp)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = vgpu->gvt->gt->i915;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	u32 stride_reg = vgpu_vreg_t(vgpu, DSPSTRIDE(pipe)) & stride_mask;
152*4882a593Smuzhiyun 	u32 stride = stride_reg;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) >= 9) {
155*4882a593Smuzhiyun 		switch (tiled) {
156*4882a593Smuzhiyun 		case PLANE_CTL_TILED_LINEAR:
157*4882a593Smuzhiyun 			stride = stride_reg * 64;
158*4882a593Smuzhiyun 			break;
159*4882a593Smuzhiyun 		case PLANE_CTL_TILED_X:
160*4882a593Smuzhiyun 			stride = stride_reg * 512;
161*4882a593Smuzhiyun 			break;
162*4882a593Smuzhiyun 		case PLANE_CTL_TILED_Y:
163*4882a593Smuzhiyun 			stride = stride_reg * 128;
164*4882a593Smuzhiyun 			break;
165*4882a593Smuzhiyun 		case PLANE_CTL_TILED_YF:
166*4882a593Smuzhiyun 			if (bpp == 8)
167*4882a593Smuzhiyun 				stride = stride_reg * 64;
168*4882a593Smuzhiyun 			else if (bpp == 16 || bpp == 32 || bpp == 64)
169*4882a593Smuzhiyun 				stride = stride_reg * 128;
170*4882a593Smuzhiyun 			else
171*4882a593Smuzhiyun 				gvt_dbg_core("skl: unsupported bpp:%d\n", bpp);
172*4882a593Smuzhiyun 			break;
173*4882a593Smuzhiyun 		default:
174*4882a593Smuzhiyun 			gvt_dbg_core("skl: unsupported tile format:%x\n",
175*4882a593Smuzhiyun 				tiled);
176*4882a593Smuzhiyun 		}
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	return stride;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
get_active_pipe(struct intel_vgpu * vgpu)182*4882a593Smuzhiyun static int get_active_pipe(struct intel_vgpu *vgpu)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	int i;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	for (i = 0; i < I915_MAX_PIPES; i++)
187*4882a593Smuzhiyun 		if (pipe_is_enabled(vgpu, i))
188*4882a593Smuzhiyun 			break;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	return i;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /**
194*4882a593Smuzhiyun  * intel_vgpu_decode_primary_plane - Decode primary plane
195*4882a593Smuzhiyun  * @vgpu: input vgpu
196*4882a593Smuzhiyun  * @plane: primary plane to save decoded info
197*4882a593Smuzhiyun  * This function is called for decoding plane
198*4882a593Smuzhiyun  *
199*4882a593Smuzhiyun  * Returns:
200*4882a593Smuzhiyun  * 0 on success, non-zero if failed.
201*4882a593Smuzhiyun  */
intel_vgpu_decode_primary_plane(struct intel_vgpu * vgpu,struct intel_vgpu_primary_plane_format * plane)202*4882a593Smuzhiyun int intel_vgpu_decode_primary_plane(struct intel_vgpu *vgpu,
203*4882a593Smuzhiyun 	struct intel_vgpu_primary_plane_format *plane)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = vgpu->gvt->gt->i915;
206*4882a593Smuzhiyun 	u32 val, fmt;
207*4882a593Smuzhiyun 	int pipe;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	pipe = get_active_pipe(vgpu);
210*4882a593Smuzhiyun 	if (pipe >= I915_MAX_PIPES)
211*4882a593Smuzhiyun 		return -ENODEV;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	val = vgpu_vreg_t(vgpu, DSPCNTR(pipe));
214*4882a593Smuzhiyun 	plane->enabled = !!(val & DISPLAY_PLANE_ENABLE);
215*4882a593Smuzhiyun 	if (!plane->enabled)
216*4882a593Smuzhiyun 		return -ENODEV;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) >= 9) {
219*4882a593Smuzhiyun 		plane->tiled = val & PLANE_CTL_TILED_MASK;
220*4882a593Smuzhiyun 		fmt = skl_format_to_drm(
221*4882a593Smuzhiyun 			val & PLANE_CTL_FORMAT_MASK,
222*4882a593Smuzhiyun 			val & PLANE_CTL_ORDER_RGBX,
223*4882a593Smuzhiyun 			val & PLANE_CTL_ALPHA_MASK,
224*4882a593Smuzhiyun 			val & PLANE_CTL_YUV422_ORDER_MASK);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 		if (fmt >= ARRAY_SIZE(skl_pixel_formats)) {
227*4882a593Smuzhiyun 			gvt_vgpu_err("Out-of-bounds pixel format index\n");
228*4882a593Smuzhiyun 			return -EINVAL;
229*4882a593Smuzhiyun 		}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 		plane->bpp = skl_pixel_formats[fmt].bpp;
232*4882a593Smuzhiyun 		plane->drm_format = skl_pixel_formats[fmt].drm_format;
233*4882a593Smuzhiyun 	} else {
234*4882a593Smuzhiyun 		plane->tiled = val & DISPPLANE_TILED;
235*4882a593Smuzhiyun 		fmt = bdw_format_to_drm(val & DISPPLANE_PIXFORMAT_MASK);
236*4882a593Smuzhiyun 		plane->bpp = bdw_pixel_formats[fmt].bpp;
237*4882a593Smuzhiyun 		plane->drm_format = bdw_pixel_formats[fmt].drm_format;
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	if (!plane->bpp) {
241*4882a593Smuzhiyun 		gvt_vgpu_err("Non-supported pixel format (0x%x)\n", fmt);
242*4882a593Smuzhiyun 		return -EINVAL;
243*4882a593Smuzhiyun 	}
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	plane->hw_format = fmt;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	plane->base = vgpu_vreg_t(vgpu, DSPSURF(pipe)) & I915_GTT_PAGE_MASK;
248*4882a593Smuzhiyun 	if (!vgpu_gmadr_is_valid(vgpu, plane->base))
249*4882a593Smuzhiyun 		return  -EINVAL;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	plane->base_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm, plane->base);
252*4882a593Smuzhiyun 	if (plane->base_gpa == INTEL_GVT_INVALID_ADDR) {
253*4882a593Smuzhiyun 		gvt_vgpu_err("Translate primary plane gma 0x%x to gpa fail\n",
254*4882a593Smuzhiyun 				plane->base);
255*4882a593Smuzhiyun 		return  -EINVAL;
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	plane->stride = intel_vgpu_get_stride(vgpu, pipe, plane->tiled,
259*4882a593Smuzhiyun 		(INTEL_GEN(dev_priv) >= 9) ?
260*4882a593Smuzhiyun 			(_PRI_PLANE_STRIDE_MASK >> 6) :
261*4882a593Smuzhiyun 				_PRI_PLANE_STRIDE_MASK, plane->bpp);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	plane->width = (vgpu_vreg_t(vgpu, PIPESRC(pipe)) & _PIPE_H_SRCSZ_MASK) >>
264*4882a593Smuzhiyun 		_PIPE_H_SRCSZ_SHIFT;
265*4882a593Smuzhiyun 	plane->width += 1;
266*4882a593Smuzhiyun 	plane->height = (vgpu_vreg_t(vgpu, PIPESRC(pipe)) &
267*4882a593Smuzhiyun 			_PIPE_V_SRCSZ_MASK) >> _PIPE_V_SRCSZ_SHIFT;
268*4882a593Smuzhiyun 	plane->height += 1;	/* raw height is one minus the real value */
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	val = vgpu_vreg_t(vgpu, DSPTILEOFF(pipe));
271*4882a593Smuzhiyun 	plane->x_offset = (val & _PRI_PLANE_X_OFF_MASK) >>
272*4882a593Smuzhiyun 		_PRI_PLANE_X_OFF_SHIFT;
273*4882a593Smuzhiyun 	plane->y_offset = (val & _PRI_PLANE_Y_OFF_MASK) >>
274*4882a593Smuzhiyun 		_PRI_PLANE_Y_OFF_SHIFT;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	return 0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #define CURSOR_FORMAT_NUM	(1 << 6)
280*4882a593Smuzhiyun struct cursor_mode_format {
281*4882a593Smuzhiyun 	int	drm_format;	/* Pixel format in DRM definition */
282*4882a593Smuzhiyun 	u8	bpp;		/* Bits per pixel; 0 indicates invalid */
283*4882a593Smuzhiyun 	u32	width;		/* In pixel */
284*4882a593Smuzhiyun 	u32	height;		/* In lines */
285*4882a593Smuzhiyun 	char	*desc;		/* The description */
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun static struct cursor_mode_format cursor_pixel_formats[] = {
289*4882a593Smuzhiyun 	{DRM_FORMAT_ARGB8888, 32, 128, 128, "128x128 32bpp ARGB"},
290*4882a593Smuzhiyun 	{DRM_FORMAT_ARGB8888, 32, 256, 256, "256x256 32bpp ARGB"},
291*4882a593Smuzhiyun 	{DRM_FORMAT_ARGB8888, 32, 64, 64, "64x64 32bpp ARGB"},
292*4882a593Smuzhiyun 	{DRM_FORMAT_ARGB8888, 32, 64, 64, "64x64 32bpp ARGB"},
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	/* non-supported format has bpp default to 0 */
295*4882a593Smuzhiyun 	{0, 0, 0, 0, NULL},
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun 
cursor_mode_to_drm(int mode)298*4882a593Smuzhiyun static int cursor_mode_to_drm(int mode)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	int cursor_pixel_formats_index = 4;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	switch (mode) {
303*4882a593Smuzhiyun 	case MCURSOR_MODE_128_ARGB_AX:
304*4882a593Smuzhiyun 		cursor_pixel_formats_index = 0;
305*4882a593Smuzhiyun 		break;
306*4882a593Smuzhiyun 	case MCURSOR_MODE_256_ARGB_AX:
307*4882a593Smuzhiyun 		cursor_pixel_formats_index = 1;
308*4882a593Smuzhiyun 		break;
309*4882a593Smuzhiyun 	case MCURSOR_MODE_64_ARGB_AX:
310*4882a593Smuzhiyun 		cursor_pixel_formats_index = 2;
311*4882a593Smuzhiyun 		break;
312*4882a593Smuzhiyun 	case MCURSOR_MODE_64_32B_AX:
313*4882a593Smuzhiyun 		cursor_pixel_formats_index = 3;
314*4882a593Smuzhiyun 		break;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	default:
317*4882a593Smuzhiyun 		break;
318*4882a593Smuzhiyun 	}
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	return cursor_pixel_formats_index;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun /**
324*4882a593Smuzhiyun  * intel_vgpu_decode_cursor_plane - Decode sprite plane
325*4882a593Smuzhiyun  * @vgpu: input vgpu
326*4882a593Smuzhiyun  * @plane: cursor plane to save decoded info
327*4882a593Smuzhiyun  * This function is called for decoding plane
328*4882a593Smuzhiyun  *
329*4882a593Smuzhiyun  * Returns:
330*4882a593Smuzhiyun  * 0 on success, non-zero if failed.
331*4882a593Smuzhiyun  */
intel_vgpu_decode_cursor_plane(struct intel_vgpu * vgpu,struct intel_vgpu_cursor_plane_format * plane)332*4882a593Smuzhiyun int intel_vgpu_decode_cursor_plane(struct intel_vgpu *vgpu,
333*4882a593Smuzhiyun 	struct intel_vgpu_cursor_plane_format *plane)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = vgpu->gvt->gt->i915;
336*4882a593Smuzhiyun 	u32 val, mode, index;
337*4882a593Smuzhiyun 	u32 alpha_plane, alpha_force;
338*4882a593Smuzhiyun 	int pipe;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	pipe = get_active_pipe(vgpu);
341*4882a593Smuzhiyun 	if (pipe >= I915_MAX_PIPES)
342*4882a593Smuzhiyun 		return -ENODEV;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	val = vgpu_vreg_t(vgpu, CURCNTR(pipe));
345*4882a593Smuzhiyun 	mode = val & MCURSOR_MODE;
346*4882a593Smuzhiyun 	plane->enabled = (mode != MCURSOR_MODE_DISABLE);
347*4882a593Smuzhiyun 	if (!plane->enabled)
348*4882a593Smuzhiyun 		return -ENODEV;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	index = cursor_mode_to_drm(mode);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	if (!cursor_pixel_formats[index].bpp) {
353*4882a593Smuzhiyun 		gvt_vgpu_err("Non-supported cursor mode (0x%x)\n", mode);
354*4882a593Smuzhiyun 		return -EINVAL;
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun 	plane->mode = mode;
357*4882a593Smuzhiyun 	plane->bpp = cursor_pixel_formats[index].bpp;
358*4882a593Smuzhiyun 	plane->drm_format = cursor_pixel_formats[index].drm_format;
359*4882a593Smuzhiyun 	plane->width = cursor_pixel_formats[index].width;
360*4882a593Smuzhiyun 	plane->height = cursor_pixel_formats[index].height;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	alpha_plane = (val & _CURSOR_ALPHA_PLANE_MASK) >>
363*4882a593Smuzhiyun 				_CURSOR_ALPHA_PLANE_SHIFT;
364*4882a593Smuzhiyun 	alpha_force = (val & _CURSOR_ALPHA_FORCE_MASK) >>
365*4882a593Smuzhiyun 				_CURSOR_ALPHA_FORCE_SHIFT;
366*4882a593Smuzhiyun 	if (alpha_plane || alpha_force)
367*4882a593Smuzhiyun 		gvt_dbg_core("alpha_plane=0x%x, alpha_force=0x%x\n",
368*4882a593Smuzhiyun 			alpha_plane, alpha_force);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	plane->base = vgpu_vreg_t(vgpu, CURBASE(pipe)) & I915_GTT_PAGE_MASK;
371*4882a593Smuzhiyun 	if (!vgpu_gmadr_is_valid(vgpu, plane->base))
372*4882a593Smuzhiyun 		return  -EINVAL;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	plane->base_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm, plane->base);
375*4882a593Smuzhiyun 	if (plane->base_gpa == INTEL_GVT_INVALID_ADDR) {
376*4882a593Smuzhiyun 		gvt_vgpu_err("Translate cursor plane gma 0x%x to gpa fail\n",
377*4882a593Smuzhiyun 				plane->base);
378*4882a593Smuzhiyun 		return  -EINVAL;
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	val = vgpu_vreg_t(vgpu, CURPOS(pipe));
382*4882a593Smuzhiyun 	plane->x_pos = (val & _CURSOR_POS_X_MASK) >> _CURSOR_POS_X_SHIFT;
383*4882a593Smuzhiyun 	plane->x_sign = (val & _CURSOR_SIGN_X_MASK) >> _CURSOR_SIGN_X_SHIFT;
384*4882a593Smuzhiyun 	plane->y_pos = (val & _CURSOR_POS_Y_MASK) >> _CURSOR_POS_Y_SHIFT;
385*4882a593Smuzhiyun 	plane->y_sign = (val & _CURSOR_SIGN_Y_MASK) >> _CURSOR_SIGN_Y_SHIFT;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	plane->x_hot = vgpu_vreg_t(vgpu, vgtif_reg(cursor_x_hot));
388*4882a593Smuzhiyun 	plane->y_hot = vgpu_vreg_t(vgpu, vgtif_reg(cursor_y_hot));
389*4882a593Smuzhiyun 	return 0;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun #define SPRITE_FORMAT_NUM	(1 << 3)
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun static struct pixel_format sprite_pixel_formats[SPRITE_FORMAT_NUM] = {
395*4882a593Smuzhiyun 	[0x0] = {DRM_FORMAT_YUV422, 16, "YUV 16-bit 4:2:2 packed"},
396*4882a593Smuzhiyun 	[0x1] = {DRM_FORMAT_XRGB2101010, 32, "RGB 32-bit 2:10:10:10"},
397*4882a593Smuzhiyun 	[0x2] = {DRM_FORMAT_XRGB8888, 32, "RGB 32-bit 8:8:8:8"},
398*4882a593Smuzhiyun 	[0x4] = {DRM_FORMAT_AYUV, 32,
399*4882a593Smuzhiyun 		"YUV 32-bit 4:4:4 packed (8:8:8:8 MSB-X:Y:U:V)"},
400*4882a593Smuzhiyun };
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun /**
403*4882a593Smuzhiyun  * intel_vgpu_decode_sprite_plane - Decode sprite plane
404*4882a593Smuzhiyun  * @vgpu: input vgpu
405*4882a593Smuzhiyun  * @plane: sprite plane to save decoded info
406*4882a593Smuzhiyun  * This function is called for decoding plane
407*4882a593Smuzhiyun  *
408*4882a593Smuzhiyun  * Returns:
409*4882a593Smuzhiyun  * 0 on success, non-zero if failed.
410*4882a593Smuzhiyun  */
intel_vgpu_decode_sprite_plane(struct intel_vgpu * vgpu,struct intel_vgpu_sprite_plane_format * plane)411*4882a593Smuzhiyun int intel_vgpu_decode_sprite_plane(struct intel_vgpu *vgpu,
412*4882a593Smuzhiyun 	struct intel_vgpu_sprite_plane_format *plane)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun 	u32 val, fmt;
415*4882a593Smuzhiyun 	u32 color_order, yuv_order;
416*4882a593Smuzhiyun 	int drm_format;
417*4882a593Smuzhiyun 	int pipe;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	pipe = get_active_pipe(vgpu);
420*4882a593Smuzhiyun 	if (pipe >= I915_MAX_PIPES)
421*4882a593Smuzhiyun 		return -ENODEV;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	val = vgpu_vreg_t(vgpu, SPRCTL(pipe));
424*4882a593Smuzhiyun 	plane->enabled = !!(val & SPRITE_ENABLE);
425*4882a593Smuzhiyun 	if (!plane->enabled)
426*4882a593Smuzhiyun 		return -ENODEV;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	plane->tiled = !!(val & SPRITE_TILED);
429*4882a593Smuzhiyun 	color_order = !!(val & SPRITE_RGB_ORDER_RGBX);
430*4882a593Smuzhiyun 	yuv_order = (val & SPRITE_YUV_BYTE_ORDER_MASK) >>
431*4882a593Smuzhiyun 				_SPRITE_YUV_ORDER_SHIFT;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	fmt = (val & SPRITE_PIXFORMAT_MASK) >> _SPRITE_FMT_SHIFT;
434*4882a593Smuzhiyun 	if (!sprite_pixel_formats[fmt].bpp) {
435*4882a593Smuzhiyun 		gvt_vgpu_err("Non-supported pixel format (0x%x)\n", fmt);
436*4882a593Smuzhiyun 		return -EINVAL;
437*4882a593Smuzhiyun 	}
438*4882a593Smuzhiyun 	plane->hw_format = fmt;
439*4882a593Smuzhiyun 	plane->bpp = sprite_pixel_formats[fmt].bpp;
440*4882a593Smuzhiyun 	drm_format = sprite_pixel_formats[fmt].drm_format;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	/* Order of RGB values in an RGBxxx buffer may be ordered RGB or
443*4882a593Smuzhiyun 	 * BGR depending on the state of the color_order field
444*4882a593Smuzhiyun 	 */
445*4882a593Smuzhiyun 	if (!color_order) {
446*4882a593Smuzhiyun 		if (drm_format == DRM_FORMAT_XRGB2101010)
447*4882a593Smuzhiyun 			drm_format = DRM_FORMAT_XBGR2101010;
448*4882a593Smuzhiyun 		else if (drm_format == DRM_FORMAT_XRGB8888)
449*4882a593Smuzhiyun 			drm_format = DRM_FORMAT_XBGR8888;
450*4882a593Smuzhiyun 	}
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	if (drm_format == DRM_FORMAT_YUV422) {
453*4882a593Smuzhiyun 		switch (yuv_order) {
454*4882a593Smuzhiyun 		case 0:
455*4882a593Smuzhiyun 			drm_format = DRM_FORMAT_YUYV;
456*4882a593Smuzhiyun 			break;
457*4882a593Smuzhiyun 		case 1:
458*4882a593Smuzhiyun 			drm_format = DRM_FORMAT_UYVY;
459*4882a593Smuzhiyun 			break;
460*4882a593Smuzhiyun 		case 2:
461*4882a593Smuzhiyun 			drm_format = DRM_FORMAT_YVYU;
462*4882a593Smuzhiyun 			break;
463*4882a593Smuzhiyun 		case 3:
464*4882a593Smuzhiyun 			drm_format = DRM_FORMAT_VYUY;
465*4882a593Smuzhiyun 			break;
466*4882a593Smuzhiyun 		default:
467*4882a593Smuzhiyun 			/* yuv_order has only 2 bits */
468*4882a593Smuzhiyun 			break;
469*4882a593Smuzhiyun 		}
470*4882a593Smuzhiyun 	}
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	plane->drm_format = drm_format;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	plane->base = vgpu_vreg_t(vgpu, SPRSURF(pipe)) & I915_GTT_PAGE_MASK;
475*4882a593Smuzhiyun 	if (!vgpu_gmadr_is_valid(vgpu, plane->base))
476*4882a593Smuzhiyun 		return  -EINVAL;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	plane->base_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm, plane->base);
479*4882a593Smuzhiyun 	if (plane->base_gpa == INTEL_GVT_INVALID_ADDR) {
480*4882a593Smuzhiyun 		gvt_vgpu_err("Translate sprite plane gma 0x%x to gpa fail\n",
481*4882a593Smuzhiyun 				plane->base);
482*4882a593Smuzhiyun 		return  -EINVAL;
483*4882a593Smuzhiyun 	}
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	plane->stride = vgpu_vreg_t(vgpu, SPRSTRIDE(pipe)) &
486*4882a593Smuzhiyun 				_SPRITE_STRIDE_MASK;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	val = vgpu_vreg_t(vgpu, SPRSIZE(pipe));
489*4882a593Smuzhiyun 	plane->height = (val & _SPRITE_SIZE_HEIGHT_MASK) >>
490*4882a593Smuzhiyun 		_SPRITE_SIZE_HEIGHT_SHIFT;
491*4882a593Smuzhiyun 	plane->width = (val & _SPRITE_SIZE_WIDTH_MASK) >>
492*4882a593Smuzhiyun 		_SPRITE_SIZE_WIDTH_SHIFT;
493*4882a593Smuzhiyun 	plane->height += 1;	/* raw height is one minus the real value */
494*4882a593Smuzhiyun 	plane->width += 1;	/* raw width is one minus the real value */
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	val = vgpu_vreg_t(vgpu, SPRPOS(pipe));
497*4882a593Smuzhiyun 	plane->x_pos = (val & _SPRITE_POS_X_MASK) >> _SPRITE_POS_X_SHIFT;
498*4882a593Smuzhiyun 	plane->y_pos = (val & _SPRITE_POS_Y_MASK) >> _SPRITE_POS_Y_SHIFT;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	val = vgpu_vreg_t(vgpu, SPROFFSET(pipe));
501*4882a593Smuzhiyun 	plane->x_offset = (val & _SPRITE_OFFSET_START_X_MASK) >>
502*4882a593Smuzhiyun 			   _SPRITE_OFFSET_START_X_SHIFT;
503*4882a593Smuzhiyun 	plane->y_offset = (val & _SPRITE_OFFSET_START_Y_MASK) >>
504*4882a593Smuzhiyun 			   _SPRITE_OFFSET_START_Y_SHIFT;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	return 0;
507*4882a593Smuzhiyun }
508