1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the next
12*4882a593Smuzhiyun * paragraph) shall be included in all copies or substantial portions of the
13*4882a593Smuzhiyun * Software.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18*4882a593Smuzhiyun * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19*4882a593Smuzhiyun * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20*4882a593Smuzhiyun * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21*4882a593Smuzhiyun * SOFTWARE.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * Authors:
24*4882a593Smuzhiyun * Ke Yu
25*4882a593Smuzhiyun * Zhiyuan Lv <zhiyuan.lv@intel.com>
26*4882a593Smuzhiyun *
27*4882a593Smuzhiyun * Contributors:
28*4882a593Smuzhiyun * Terrence Xu <terrence.xu@intel.com>
29*4882a593Smuzhiyun * Changbin Du <changbin.du@intel.com>
30*4882a593Smuzhiyun * Bing Niu <bing.niu@intel.com>
31*4882a593Smuzhiyun * Zhi Wang <zhi.a.wang@intel.com>
32*4882a593Smuzhiyun *
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #ifndef _GVT_DISPLAY_H_
36*4882a593Smuzhiyun #define _GVT_DISPLAY_H_
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include <linux/types.h>
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun struct intel_gvt;
41*4882a593Smuzhiyun struct intel_vgpu;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define SBI_REG_MAX 20
44*4882a593Smuzhiyun #define DPCD_SIZE 0x700
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define intel_vgpu_port(vgpu, port) \
47*4882a593Smuzhiyun (&(vgpu->display.ports[port]))
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define intel_vgpu_has_monitor_on_port(vgpu, port) \
50*4882a593Smuzhiyun (intel_vgpu_port(vgpu, port)->edid && \
51*4882a593Smuzhiyun intel_vgpu_port(vgpu, port)->edid->data_valid)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define intel_vgpu_port_is_dp(vgpu, port) \
54*4882a593Smuzhiyun ((intel_vgpu_port(vgpu, port)->type == GVT_DP_A) || \
55*4882a593Smuzhiyun (intel_vgpu_port(vgpu, port)->type == GVT_DP_B) || \
56*4882a593Smuzhiyun (intel_vgpu_port(vgpu, port)->type == GVT_DP_C) || \
57*4882a593Smuzhiyun (intel_vgpu_port(vgpu, port)->type == GVT_DP_D))
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define INTEL_GVT_MAX_UEVENT_VARS 3
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* DPCD start */
62*4882a593Smuzhiyun #define DPCD_SIZE 0x700
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* DPCD */
65*4882a593Smuzhiyun #define DP_SET_POWER 0x600
66*4882a593Smuzhiyun #define DP_SET_POWER_D0 0x1
67*4882a593Smuzhiyun #define AUX_NATIVE_WRITE 0x8
68*4882a593Smuzhiyun #define AUX_NATIVE_READ 0x9
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define AUX_NATIVE_REPLY_MASK (0x3 << 4)
71*4882a593Smuzhiyun #define AUX_NATIVE_REPLY_ACK (0x0 << 4)
72*4882a593Smuzhiyun #define AUX_NATIVE_REPLY_NAK (0x1 << 4)
73*4882a593Smuzhiyun #define AUX_NATIVE_REPLY_DEFER (0x2 << 4)
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define AUX_BURST_SIZE 20
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* DPCD addresses */
78*4882a593Smuzhiyun #define DPCD_REV 0x000
79*4882a593Smuzhiyun #define DPCD_MAX_LINK_RATE 0x001
80*4882a593Smuzhiyun #define DPCD_MAX_LANE_COUNT 0x002
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define DPCD_TRAINING_PATTERN_SET 0x102
83*4882a593Smuzhiyun #define DPCD_SINK_COUNT 0x200
84*4882a593Smuzhiyun #define DPCD_LANE0_1_STATUS 0x202
85*4882a593Smuzhiyun #define DPCD_LANE2_3_STATUS 0x203
86*4882a593Smuzhiyun #define DPCD_LANE_ALIGN_STATUS_UPDATED 0x204
87*4882a593Smuzhiyun #define DPCD_SINK_STATUS 0x205
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* link training */
90*4882a593Smuzhiyun #define DPCD_TRAINING_PATTERN_SET_MASK 0x03
91*4882a593Smuzhiyun #define DPCD_LINK_TRAINING_DISABLED 0x00
92*4882a593Smuzhiyun #define DPCD_TRAINING_PATTERN_1 0x01
93*4882a593Smuzhiyun #define DPCD_TRAINING_PATTERN_2 0x02
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define DPCD_CP_READY_MASK (1 << 6)
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* lane status */
98*4882a593Smuzhiyun #define DPCD_LANES_CR_DONE 0x11
99*4882a593Smuzhiyun #define DPCD_LANES_EQ_DONE 0x22
100*4882a593Smuzhiyun #define DPCD_SYMBOL_LOCKED 0x44
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define DPCD_INTERLANE_ALIGN_DONE 0x01
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun #define DPCD_SINK_IN_SYNC 0x03
105*4882a593Smuzhiyun /* DPCD end */
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun #define SBI_RESPONSE_MASK 0x3
108*4882a593Smuzhiyun #define SBI_RESPONSE_SHIFT 0x1
109*4882a593Smuzhiyun #define SBI_STAT_MASK 0x1
110*4882a593Smuzhiyun #define SBI_STAT_SHIFT 0x0
111*4882a593Smuzhiyun #define SBI_OPCODE_SHIFT 8
112*4882a593Smuzhiyun #define SBI_OPCODE_MASK (0xff << SBI_OPCODE_SHIFT)
113*4882a593Smuzhiyun #define SBI_CMD_IORD 2
114*4882a593Smuzhiyun #define SBI_CMD_IOWR 3
115*4882a593Smuzhiyun #define SBI_CMD_CRRD 6
116*4882a593Smuzhiyun #define SBI_CMD_CRWR 7
117*4882a593Smuzhiyun #define SBI_ADDR_OFFSET_SHIFT 16
118*4882a593Smuzhiyun #define SBI_ADDR_OFFSET_MASK (0xffff << SBI_ADDR_OFFSET_SHIFT)
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun struct intel_vgpu_sbi_register {
121*4882a593Smuzhiyun unsigned int offset;
122*4882a593Smuzhiyun u32 value;
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun struct intel_vgpu_sbi {
126*4882a593Smuzhiyun int number;
127*4882a593Smuzhiyun struct intel_vgpu_sbi_register registers[SBI_REG_MAX];
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun enum intel_gvt_plane_type {
131*4882a593Smuzhiyun PRIMARY_PLANE = 0,
132*4882a593Smuzhiyun CURSOR_PLANE,
133*4882a593Smuzhiyun SPRITE_PLANE,
134*4882a593Smuzhiyun MAX_PLANE
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun struct intel_vgpu_dpcd_data {
138*4882a593Smuzhiyun bool data_valid;
139*4882a593Smuzhiyun u8 data[DPCD_SIZE];
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun enum intel_vgpu_port_type {
143*4882a593Smuzhiyun GVT_CRT = 0,
144*4882a593Smuzhiyun GVT_DP_A,
145*4882a593Smuzhiyun GVT_DP_B,
146*4882a593Smuzhiyun GVT_DP_C,
147*4882a593Smuzhiyun GVT_DP_D,
148*4882a593Smuzhiyun GVT_HDMI_B,
149*4882a593Smuzhiyun GVT_HDMI_C,
150*4882a593Smuzhiyun GVT_HDMI_D,
151*4882a593Smuzhiyun GVT_PORT_MAX
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun enum intel_vgpu_edid {
155*4882a593Smuzhiyun GVT_EDID_1024_768,
156*4882a593Smuzhiyun GVT_EDID_1920_1200,
157*4882a593Smuzhiyun GVT_EDID_NUM,
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun struct intel_vgpu_port {
161*4882a593Smuzhiyun /* per display EDID information */
162*4882a593Smuzhiyun struct intel_vgpu_edid_data *edid;
163*4882a593Smuzhiyun /* per display DPCD information */
164*4882a593Smuzhiyun struct intel_vgpu_dpcd_data *dpcd;
165*4882a593Smuzhiyun int type;
166*4882a593Smuzhiyun enum intel_vgpu_edid id;
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun
vgpu_edid_str(enum intel_vgpu_edid id)169*4882a593Smuzhiyun static inline char *vgpu_edid_str(enum intel_vgpu_edid id)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun switch (id) {
172*4882a593Smuzhiyun case GVT_EDID_1024_768:
173*4882a593Smuzhiyun return "1024x768";
174*4882a593Smuzhiyun case GVT_EDID_1920_1200:
175*4882a593Smuzhiyun return "1920x1200";
176*4882a593Smuzhiyun default:
177*4882a593Smuzhiyun return "";
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
vgpu_edid_xres(enum intel_vgpu_edid id)181*4882a593Smuzhiyun static inline unsigned int vgpu_edid_xres(enum intel_vgpu_edid id)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun switch (id) {
184*4882a593Smuzhiyun case GVT_EDID_1024_768:
185*4882a593Smuzhiyun return 1024;
186*4882a593Smuzhiyun case GVT_EDID_1920_1200:
187*4882a593Smuzhiyun return 1920;
188*4882a593Smuzhiyun default:
189*4882a593Smuzhiyun return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
vgpu_edid_yres(enum intel_vgpu_edid id)193*4882a593Smuzhiyun static inline unsigned int vgpu_edid_yres(enum intel_vgpu_edid id)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun switch (id) {
196*4882a593Smuzhiyun case GVT_EDID_1024_768:
197*4882a593Smuzhiyun return 768;
198*4882a593Smuzhiyun case GVT_EDID_1920_1200:
199*4882a593Smuzhiyun return 1200;
200*4882a593Smuzhiyun default:
201*4882a593Smuzhiyun return 0;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun void intel_gvt_emulate_vblank(struct intel_gvt *gvt);
206*4882a593Smuzhiyun void intel_gvt_check_vblank_emulation(struct intel_gvt *gvt);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun int intel_vgpu_init_display(struct intel_vgpu *vgpu, u64 resolution);
209*4882a593Smuzhiyun void intel_vgpu_reset_display(struct intel_vgpu *vgpu);
210*4882a593Smuzhiyun void intel_vgpu_clean_display(struct intel_vgpu *vgpu);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun int pipe_is_enabled(struct intel_vgpu *vgpu, int pipe);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun #endif
215