xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/i915/gt/selftest_rc6.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * SPDX-License-Identifier: MIT
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright © 2019 Intel Corporation
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include "intel_context.h"
8*4882a593Smuzhiyun #include "intel_engine_pm.h"
9*4882a593Smuzhiyun #include "intel_gt_requests.h"
10*4882a593Smuzhiyun #include "intel_ring.h"
11*4882a593Smuzhiyun #include "selftest_rc6.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "selftests/i915_random.h"
14*4882a593Smuzhiyun #include "selftests/librapl.h"
15*4882a593Smuzhiyun 
rc6_residency(struct intel_rc6 * rc6)16*4882a593Smuzhiyun static u64 rc6_residency(struct intel_rc6 *rc6)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun 	u64 result;
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun 	/* XXX VLV_GT_MEDIA_RC6? */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun 	result = intel_rc6_residency_ns(rc6, GEN6_GT_GFX_RC6);
23*4882a593Smuzhiyun 	if (HAS_RC6p(rc6_to_i915(rc6)))
24*4882a593Smuzhiyun 		result += intel_rc6_residency_ns(rc6, GEN6_GT_GFX_RC6p);
25*4882a593Smuzhiyun 	if (HAS_RC6pp(rc6_to_i915(rc6)))
26*4882a593Smuzhiyun 		result += intel_rc6_residency_ns(rc6, GEN6_GT_GFX_RC6pp);
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun 	return result;
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun 
live_rc6_manual(void * arg)31*4882a593Smuzhiyun int live_rc6_manual(void *arg)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	struct intel_gt *gt = arg;
34*4882a593Smuzhiyun 	struct intel_rc6 *rc6 = &gt->rc6;
35*4882a593Smuzhiyun 	u64 rc0_power, rc6_power;
36*4882a593Smuzhiyun 	intel_wakeref_t wakeref;
37*4882a593Smuzhiyun 	ktime_t dt;
38*4882a593Smuzhiyun 	u64 res[2];
39*4882a593Smuzhiyun 	int err = 0;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	/*
42*4882a593Smuzhiyun 	 * Our claim is that we can "encourage" the GPU to enter rc6 at will.
43*4882a593Smuzhiyun 	 * Let's try it!
44*4882a593Smuzhiyun 	 */
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	if (!rc6->enabled)
47*4882a593Smuzhiyun 		return 0;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	/* bsw/byt use a PCU and decouple RC6 from our manual control */
50*4882a593Smuzhiyun 	if (IS_VALLEYVIEW(gt->i915) || IS_CHERRYVIEW(gt->i915))
51*4882a593Smuzhiyun 		return 0;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	wakeref = intel_runtime_pm_get(gt->uncore->rpm);
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	/* Force RC6 off for starters */
56*4882a593Smuzhiyun 	__intel_rc6_disable(rc6);
57*4882a593Smuzhiyun 	msleep(1); /* wakeup is not immediate, takes about 100us on icl */
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	res[0] = rc6_residency(rc6);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	dt = ktime_get();
62*4882a593Smuzhiyun 	rc0_power = librapl_energy_uJ();
63*4882a593Smuzhiyun 	msleep(250);
64*4882a593Smuzhiyun 	rc0_power = librapl_energy_uJ() - rc0_power;
65*4882a593Smuzhiyun 	dt = ktime_sub(ktime_get(), dt);
66*4882a593Smuzhiyun 	res[1] = rc6_residency(rc6);
67*4882a593Smuzhiyun 	if ((res[1] - res[0]) >> 10) {
68*4882a593Smuzhiyun 		pr_err("RC6 residency increased by %lldus while disabled for 250ms!\n",
69*4882a593Smuzhiyun 		       (res[1] - res[0]) >> 10);
70*4882a593Smuzhiyun 		err = -EINVAL;
71*4882a593Smuzhiyun 		goto out_unlock;
72*4882a593Smuzhiyun 	}
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	rc0_power = div64_u64(NSEC_PER_SEC * rc0_power, ktime_to_ns(dt));
75*4882a593Smuzhiyun 	if (!rc0_power) {
76*4882a593Smuzhiyun 		pr_err("No power measured while in RC0\n");
77*4882a593Smuzhiyun 		err = -EINVAL;
78*4882a593Smuzhiyun 		goto out_unlock;
79*4882a593Smuzhiyun 	}
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/* Manually enter RC6 */
82*4882a593Smuzhiyun 	intel_rc6_park(rc6);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	res[0] = rc6_residency(rc6);
85*4882a593Smuzhiyun 	intel_uncore_forcewake_flush(rc6_to_uncore(rc6), FORCEWAKE_ALL);
86*4882a593Smuzhiyun 	dt = ktime_get();
87*4882a593Smuzhiyun 	rc6_power = librapl_energy_uJ();
88*4882a593Smuzhiyun 	msleep(100);
89*4882a593Smuzhiyun 	rc6_power = librapl_energy_uJ() - rc6_power;
90*4882a593Smuzhiyun 	dt = ktime_sub(ktime_get(), dt);
91*4882a593Smuzhiyun 	res[1] = rc6_residency(rc6);
92*4882a593Smuzhiyun 	if (res[1] == res[0]) {
93*4882a593Smuzhiyun 		pr_err("Did not enter RC6! RC6_STATE=%08x, RC6_CONTROL=%08x, residency=%lld\n",
94*4882a593Smuzhiyun 		       intel_uncore_read_fw(gt->uncore, GEN6_RC_STATE),
95*4882a593Smuzhiyun 		       intel_uncore_read_fw(gt->uncore, GEN6_RC_CONTROL),
96*4882a593Smuzhiyun 		       res[0]);
97*4882a593Smuzhiyun 		err = -EINVAL;
98*4882a593Smuzhiyun 	}
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	rc6_power = div64_u64(NSEC_PER_SEC * rc6_power, ktime_to_ns(dt));
101*4882a593Smuzhiyun 	pr_info("GPU consumed %llduW in RC0 and %llduW in RC6\n",
102*4882a593Smuzhiyun 		rc0_power, rc6_power);
103*4882a593Smuzhiyun 	if (2 * rc6_power > rc0_power) {
104*4882a593Smuzhiyun 		pr_err("GPU leaked energy while in RC6!\n");
105*4882a593Smuzhiyun 		err = -EINVAL;
106*4882a593Smuzhiyun 		goto out_unlock;
107*4882a593Smuzhiyun 	}
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	/* Restore what should have been the original state! */
110*4882a593Smuzhiyun 	intel_rc6_unpark(rc6);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun out_unlock:
113*4882a593Smuzhiyun 	intel_runtime_pm_put(gt->uncore->rpm, wakeref);
114*4882a593Smuzhiyun 	return err;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
__live_rc6_ctx(struct intel_context * ce)117*4882a593Smuzhiyun static const u32 *__live_rc6_ctx(struct intel_context *ce)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	struct i915_request *rq;
120*4882a593Smuzhiyun 	const u32 *result;
121*4882a593Smuzhiyun 	u32 cmd;
122*4882a593Smuzhiyun 	u32 *cs;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	rq = intel_context_create_request(ce);
125*4882a593Smuzhiyun 	if (IS_ERR(rq))
126*4882a593Smuzhiyun 		return ERR_CAST(rq);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	cs = intel_ring_begin(rq, 4);
129*4882a593Smuzhiyun 	if (IS_ERR(cs)) {
130*4882a593Smuzhiyun 		i915_request_add(rq);
131*4882a593Smuzhiyun 		return cs;
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	cmd = MI_STORE_REGISTER_MEM | MI_USE_GGTT;
135*4882a593Smuzhiyun 	if (INTEL_GEN(rq->engine->i915) >= 8)
136*4882a593Smuzhiyun 		cmd++;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	*cs++ = cmd;
139*4882a593Smuzhiyun 	*cs++ = i915_mmio_reg_offset(GEN8_RC6_CTX_INFO);
140*4882a593Smuzhiyun 	*cs++ = ce->timeline->hwsp_offset + 8;
141*4882a593Smuzhiyun 	*cs++ = 0;
142*4882a593Smuzhiyun 	intel_ring_advance(rq, cs);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	result = rq->hwsp_seqno + 2;
145*4882a593Smuzhiyun 	i915_request_add(rq);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	return result;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun static struct intel_engine_cs **
randomised_engines(struct intel_gt * gt,struct rnd_state * prng,unsigned int * count)151*4882a593Smuzhiyun randomised_engines(struct intel_gt *gt,
152*4882a593Smuzhiyun 		   struct rnd_state *prng,
153*4882a593Smuzhiyun 		   unsigned int *count)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	struct intel_engine_cs *engine, **engines;
156*4882a593Smuzhiyun 	enum intel_engine_id id;
157*4882a593Smuzhiyun 	int n;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	n = 0;
160*4882a593Smuzhiyun 	for_each_engine(engine, gt, id)
161*4882a593Smuzhiyun 		n++;
162*4882a593Smuzhiyun 	if (!n)
163*4882a593Smuzhiyun 		return NULL;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	engines = kmalloc_array(n, sizeof(*engines), GFP_KERNEL);
166*4882a593Smuzhiyun 	if (!engines)
167*4882a593Smuzhiyun 		return NULL;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	n = 0;
170*4882a593Smuzhiyun 	for_each_engine(engine, gt, id)
171*4882a593Smuzhiyun 		engines[n++] = engine;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	i915_prandom_shuffle(engines, sizeof(*engines), n, prng);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	*count = n;
176*4882a593Smuzhiyun 	return engines;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
live_rc6_ctx_wa(void * arg)179*4882a593Smuzhiyun int live_rc6_ctx_wa(void *arg)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	struct intel_gt *gt = arg;
182*4882a593Smuzhiyun 	struct intel_engine_cs **engines;
183*4882a593Smuzhiyun 	unsigned int n, count;
184*4882a593Smuzhiyun 	I915_RND_STATE(prng);
185*4882a593Smuzhiyun 	int err = 0;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	/* A read of CTX_INFO upsets rc6. Poke the bear! */
188*4882a593Smuzhiyun 	if (INTEL_GEN(gt->i915) < 8)
189*4882a593Smuzhiyun 		return 0;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	engines = randomised_engines(gt, &prng, &count);
192*4882a593Smuzhiyun 	if (!engines)
193*4882a593Smuzhiyun 		return 0;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	for (n = 0; n < count; n++) {
196*4882a593Smuzhiyun 		struct intel_engine_cs *engine = engines[n];
197*4882a593Smuzhiyun 		int pass;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 		for (pass = 0; pass < 2; pass++) {
200*4882a593Smuzhiyun 			struct i915_gpu_error *error = &gt->i915->gpu_error;
201*4882a593Smuzhiyun 			struct intel_context *ce;
202*4882a593Smuzhiyun 			unsigned int resets =
203*4882a593Smuzhiyun 				i915_reset_engine_count(error, engine);
204*4882a593Smuzhiyun 			const u32 *res;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 			/* Use a sacrifical context */
207*4882a593Smuzhiyun 			ce = intel_context_create(engine);
208*4882a593Smuzhiyun 			if (IS_ERR(ce)) {
209*4882a593Smuzhiyun 				err = PTR_ERR(ce);
210*4882a593Smuzhiyun 				goto out;
211*4882a593Smuzhiyun 			}
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 			intel_engine_pm_get(engine);
214*4882a593Smuzhiyun 			res = __live_rc6_ctx(ce);
215*4882a593Smuzhiyun 			intel_engine_pm_put(engine);
216*4882a593Smuzhiyun 			intel_context_put(ce);
217*4882a593Smuzhiyun 			if (IS_ERR(res)) {
218*4882a593Smuzhiyun 				err = PTR_ERR(res);
219*4882a593Smuzhiyun 				goto out;
220*4882a593Smuzhiyun 			}
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 			if (intel_gt_wait_for_idle(gt, HZ / 5) == -ETIME) {
223*4882a593Smuzhiyun 				intel_gt_set_wedged(gt);
224*4882a593Smuzhiyun 				err = -ETIME;
225*4882a593Smuzhiyun 				goto out;
226*4882a593Smuzhiyun 			}
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 			intel_gt_pm_wait_for_idle(gt);
229*4882a593Smuzhiyun 			pr_debug("%s: CTX_INFO=%0x\n",
230*4882a593Smuzhiyun 				 engine->name, READ_ONCE(*res));
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 			if (resets !=
233*4882a593Smuzhiyun 			    i915_reset_engine_count(error, engine)) {
234*4882a593Smuzhiyun 				pr_err("%s: GPU reset required\n",
235*4882a593Smuzhiyun 				       engine->name);
236*4882a593Smuzhiyun 				add_taint_for_CI(gt->i915, TAINT_WARN);
237*4882a593Smuzhiyun 				err = -EIO;
238*4882a593Smuzhiyun 				goto out;
239*4882a593Smuzhiyun 			}
240*4882a593Smuzhiyun 		}
241*4882a593Smuzhiyun 	}
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun out:
244*4882a593Smuzhiyun 	kfree(engines);
245*4882a593Smuzhiyun 	return err;
246*4882a593Smuzhiyun }
247