1*4882a593Smuzhiyun // SPDX-License-Identifier: MIT
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright © 2020 Intel Corporation
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/log2.h>
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include "gen8_ppgtt.h"
9*4882a593Smuzhiyun #include "i915_scatterlist.h"
10*4882a593Smuzhiyun #include "i915_trace.h"
11*4882a593Smuzhiyun #include "i915_pvinfo.h"
12*4882a593Smuzhiyun #include "i915_vgpu.h"
13*4882a593Smuzhiyun #include "intel_gt.h"
14*4882a593Smuzhiyun #include "intel_gtt.h"
15*4882a593Smuzhiyun
gen8_pde_encode(const dma_addr_t addr,const enum i915_cache_level level)16*4882a593Smuzhiyun static u64 gen8_pde_encode(const dma_addr_t addr,
17*4882a593Smuzhiyun const enum i915_cache_level level)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun u64 pde = addr | _PAGE_PRESENT | _PAGE_RW;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun if (level != I915_CACHE_NONE)
22*4882a593Smuzhiyun pde |= PPAT_CACHED_PDE;
23*4882a593Smuzhiyun else
24*4882a593Smuzhiyun pde |= PPAT_UNCACHED;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun return pde;
27*4882a593Smuzhiyun }
28*4882a593Smuzhiyun
gen8_pte_encode(dma_addr_t addr,enum i915_cache_level level,u32 flags)29*4882a593Smuzhiyun static u64 gen8_pte_encode(dma_addr_t addr,
30*4882a593Smuzhiyun enum i915_cache_level level,
31*4882a593Smuzhiyun u32 flags)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun gen8_pte_t pte = addr | _PAGE_PRESENT | _PAGE_RW;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun if (unlikely(flags & PTE_READ_ONLY))
36*4882a593Smuzhiyun pte &= ~_PAGE_RW;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun switch (level) {
39*4882a593Smuzhiyun case I915_CACHE_NONE:
40*4882a593Smuzhiyun pte |= PPAT_UNCACHED;
41*4882a593Smuzhiyun break;
42*4882a593Smuzhiyun case I915_CACHE_WT:
43*4882a593Smuzhiyun pte |= PPAT_DISPLAY_ELLC;
44*4882a593Smuzhiyun break;
45*4882a593Smuzhiyun default:
46*4882a593Smuzhiyun pte |= PPAT_CACHED;
47*4882a593Smuzhiyun break;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun return pte;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
gen8_ppgtt_notify_vgt(struct i915_ppgtt * ppgtt,bool create)53*4882a593Smuzhiyun static void gen8_ppgtt_notify_vgt(struct i915_ppgtt *ppgtt, bool create)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun struct drm_i915_private *i915 = ppgtt->vm.i915;
56*4882a593Smuzhiyun struct intel_uncore *uncore = ppgtt->vm.gt->uncore;
57*4882a593Smuzhiyun enum vgt_g2v_type msg;
58*4882a593Smuzhiyun int i;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun if (create)
61*4882a593Smuzhiyun atomic_inc(px_used(ppgtt->pd)); /* never remove */
62*4882a593Smuzhiyun else
63*4882a593Smuzhiyun atomic_dec(px_used(ppgtt->pd));
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun mutex_lock(&i915->vgpu.lock);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun if (i915_vm_is_4lvl(&ppgtt->vm)) {
68*4882a593Smuzhiyun const u64 daddr = px_dma(ppgtt->pd);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun intel_uncore_write(uncore,
71*4882a593Smuzhiyun vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
72*4882a593Smuzhiyun intel_uncore_write(uncore,
73*4882a593Smuzhiyun vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun msg = create ?
76*4882a593Smuzhiyun VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
77*4882a593Smuzhiyun VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY;
78*4882a593Smuzhiyun } else {
79*4882a593Smuzhiyun for (i = 0; i < GEN8_3LVL_PDPES; i++) {
80*4882a593Smuzhiyun const u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun intel_uncore_write(uncore,
83*4882a593Smuzhiyun vgtif_reg(pdp[i].lo),
84*4882a593Smuzhiyun lower_32_bits(daddr));
85*4882a593Smuzhiyun intel_uncore_write(uncore,
86*4882a593Smuzhiyun vgtif_reg(pdp[i].hi),
87*4882a593Smuzhiyun upper_32_bits(daddr));
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun msg = create ?
91*4882a593Smuzhiyun VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
92*4882a593Smuzhiyun VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* g2v_notify atomically (via hv trap) consumes the message packet. */
96*4882a593Smuzhiyun intel_uncore_write(uncore, vgtif_reg(g2v_notify), msg);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun mutex_unlock(&i915->vgpu.lock);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* Index shifts into the pagetable are offset by GEN8_PTE_SHIFT [12] */
102*4882a593Smuzhiyun #define GEN8_PAGE_SIZE (SZ_4K) /* page and page-directory sizes are the same */
103*4882a593Smuzhiyun #define GEN8_PTE_SHIFT (ilog2(GEN8_PAGE_SIZE))
104*4882a593Smuzhiyun #define GEN8_PDES (GEN8_PAGE_SIZE / sizeof(u64))
105*4882a593Smuzhiyun #define gen8_pd_shift(lvl) ((lvl) * ilog2(GEN8_PDES))
106*4882a593Smuzhiyun #define gen8_pd_index(i, lvl) i915_pde_index((i), gen8_pd_shift(lvl))
107*4882a593Smuzhiyun #define __gen8_pte_shift(lvl) (GEN8_PTE_SHIFT + gen8_pd_shift(lvl))
108*4882a593Smuzhiyun #define __gen8_pte_index(a, lvl) i915_pde_index((a), __gen8_pte_shift(lvl))
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #define as_pd(x) container_of((x), typeof(struct i915_page_directory), pt)
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun static inline unsigned int
gen8_pd_range(u64 start,u64 end,int lvl,unsigned int * idx)113*4882a593Smuzhiyun gen8_pd_range(u64 start, u64 end, int lvl, unsigned int *idx)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun const int shift = gen8_pd_shift(lvl);
116*4882a593Smuzhiyun const u64 mask = ~0ull << gen8_pd_shift(lvl + 1);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun GEM_BUG_ON(start >= end);
119*4882a593Smuzhiyun end += ~mask >> gen8_pd_shift(1);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun *idx = i915_pde_index(start, shift);
122*4882a593Smuzhiyun if ((start ^ end) & mask)
123*4882a593Smuzhiyun return GEN8_PDES - *idx;
124*4882a593Smuzhiyun else
125*4882a593Smuzhiyun return i915_pde_index(end, shift) - *idx;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
gen8_pd_contains(u64 start,u64 end,int lvl)128*4882a593Smuzhiyun static inline bool gen8_pd_contains(u64 start, u64 end, int lvl)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun const u64 mask = ~0ull << gen8_pd_shift(lvl + 1);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun GEM_BUG_ON(start >= end);
133*4882a593Smuzhiyun return (start ^ end) & mask && (start & ~mask) == 0;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
gen8_pt_count(u64 start,u64 end)136*4882a593Smuzhiyun static inline unsigned int gen8_pt_count(u64 start, u64 end)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun GEM_BUG_ON(start >= end);
139*4882a593Smuzhiyun if ((start ^ end) >> gen8_pd_shift(1))
140*4882a593Smuzhiyun return GEN8_PDES - (start & (GEN8_PDES - 1));
141*4882a593Smuzhiyun else
142*4882a593Smuzhiyun return end - start;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun static inline unsigned int
gen8_pd_top_count(const struct i915_address_space * vm)146*4882a593Smuzhiyun gen8_pd_top_count(const struct i915_address_space *vm)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun unsigned int shift = __gen8_pte_shift(vm->top);
149*4882a593Smuzhiyun return (vm->total + (1ull << shift) - 1) >> shift;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static inline struct i915_page_directory *
gen8_pdp_for_page_index(struct i915_address_space * const vm,const u64 idx)153*4882a593Smuzhiyun gen8_pdp_for_page_index(struct i915_address_space * const vm, const u64 idx)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun struct i915_ppgtt * const ppgtt = i915_vm_to_ppgtt(vm);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun if (vm->top == 2)
158*4882a593Smuzhiyun return ppgtt->pd;
159*4882a593Smuzhiyun else
160*4882a593Smuzhiyun return i915_pd_entry(ppgtt->pd, gen8_pd_index(idx, vm->top));
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun static inline struct i915_page_directory *
gen8_pdp_for_page_address(struct i915_address_space * const vm,const u64 addr)164*4882a593Smuzhiyun gen8_pdp_for_page_address(struct i915_address_space * const vm, const u64 addr)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun return gen8_pdp_for_page_index(vm, addr >> GEN8_PTE_SHIFT);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
__gen8_ppgtt_cleanup(struct i915_address_space * vm,struct i915_page_directory * pd,int count,int lvl)169*4882a593Smuzhiyun static void __gen8_ppgtt_cleanup(struct i915_address_space *vm,
170*4882a593Smuzhiyun struct i915_page_directory *pd,
171*4882a593Smuzhiyun int count, int lvl)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun if (lvl) {
174*4882a593Smuzhiyun void **pde = pd->entry;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun do {
177*4882a593Smuzhiyun if (!*pde)
178*4882a593Smuzhiyun continue;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun __gen8_ppgtt_cleanup(vm, *pde, GEN8_PDES, lvl - 1);
181*4882a593Smuzhiyun } while (pde++, --count);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun free_px(vm, &pd->pt, lvl);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
gen8_ppgtt_cleanup(struct i915_address_space * vm)187*4882a593Smuzhiyun static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun struct i915_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun if (intel_vgpu_active(vm->i915))
192*4882a593Smuzhiyun gen8_ppgtt_notify_vgt(ppgtt, false);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun __gen8_ppgtt_cleanup(vm, ppgtt->pd, gen8_pd_top_count(vm), vm->top);
195*4882a593Smuzhiyun free_scratch(vm);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
__gen8_ppgtt_clear(struct i915_address_space * const vm,struct i915_page_directory * const pd,u64 start,const u64 end,int lvl)198*4882a593Smuzhiyun static u64 __gen8_ppgtt_clear(struct i915_address_space * const vm,
199*4882a593Smuzhiyun struct i915_page_directory * const pd,
200*4882a593Smuzhiyun u64 start, const u64 end, int lvl)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun const struct drm_i915_gem_object * const scratch = vm->scratch[lvl];
203*4882a593Smuzhiyun unsigned int idx, len;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun GEM_BUG_ON(end > vm->total >> GEN8_PTE_SHIFT);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun len = gen8_pd_range(start, end, lvl--, &idx);
208*4882a593Smuzhiyun DBG("%s(%p):{ lvl:%d, start:%llx, end:%llx, idx:%d, len:%d, used:%d }\n",
209*4882a593Smuzhiyun __func__, vm, lvl + 1, start, end,
210*4882a593Smuzhiyun idx, len, atomic_read(px_used(pd)));
211*4882a593Smuzhiyun GEM_BUG_ON(!len || len >= atomic_read(px_used(pd)));
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun do {
214*4882a593Smuzhiyun struct i915_page_table *pt = pd->entry[idx];
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun if (atomic_fetch_inc(&pt->used) >> gen8_pd_shift(1) &&
217*4882a593Smuzhiyun gen8_pd_contains(start, end, lvl)) {
218*4882a593Smuzhiyun DBG("%s(%p):{ lvl:%d, idx:%d, start:%llx, end:%llx } removing pd\n",
219*4882a593Smuzhiyun __func__, vm, lvl + 1, idx, start, end);
220*4882a593Smuzhiyun clear_pd_entry(pd, idx, scratch);
221*4882a593Smuzhiyun __gen8_ppgtt_cleanup(vm, as_pd(pt), I915_PDES, lvl);
222*4882a593Smuzhiyun start += (u64)I915_PDES << gen8_pd_shift(lvl);
223*4882a593Smuzhiyun continue;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if (lvl) {
227*4882a593Smuzhiyun start = __gen8_ppgtt_clear(vm, as_pd(pt),
228*4882a593Smuzhiyun start, end, lvl);
229*4882a593Smuzhiyun } else {
230*4882a593Smuzhiyun unsigned int count;
231*4882a593Smuzhiyun u64 *vaddr;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun count = gen8_pt_count(start, end);
234*4882a593Smuzhiyun DBG("%s(%p):{ lvl:%d, start:%llx, end:%llx, idx:%d, len:%d, used:%d } removing pte\n",
235*4882a593Smuzhiyun __func__, vm, lvl, start, end,
236*4882a593Smuzhiyun gen8_pd_index(start, 0), count,
237*4882a593Smuzhiyun atomic_read(&pt->used));
238*4882a593Smuzhiyun GEM_BUG_ON(!count || count >= atomic_read(&pt->used));
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun vaddr = kmap_atomic_px(pt);
241*4882a593Smuzhiyun memset64(vaddr + gen8_pd_index(start, 0),
242*4882a593Smuzhiyun vm->scratch[0]->encode,
243*4882a593Smuzhiyun count);
244*4882a593Smuzhiyun kunmap_atomic(vaddr);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun atomic_sub(count, &pt->used);
247*4882a593Smuzhiyun start += count;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun if (release_pd_entry(pd, idx, pt, scratch))
251*4882a593Smuzhiyun free_px(vm, pt, lvl);
252*4882a593Smuzhiyun } while (idx++, --len);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun return start;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
gen8_ppgtt_clear(struct i915_address_space * vm,u64 start,u64 length)257*4882a593Smuzhiyun static void gen8_ppgtt_clear(struct i915_address_space *vm,
258*4882a593Smuzhiyun u64 start, u64 length)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun GEM_BUG_ON(!IS_ALIGNED(start, BIT_ULL(GEN8_PTE_SHIFT)));
261*4882a593Smuzhiyun GEM_BUG_ON(!IS_ALIGNED(length, BIT_ULL(GEN8_PTE_SHIFT)));
262*4882a593Smuzhiyun GEM_BUG_ON(range_overflows(start, length, vm->total));
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun start >>= GEN8_PTE_SHIFT;
265*4882a593Smuzhiyun length >>= GEN8_PTE_SHIFT;
266*4882a593Smuzhiyun GEM_BUG_ON(length == 0);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun __gen8_ppgtt_clear(vm, i915_vm_to_ppgtt(vm)->pd,
269*4882a593Smuzhiyun start, start + length, vm->top);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
__gen8_ppgtt_alloc(struct i915_address_space * const vm,struct i915_vm_pt_stash * stash,struct i915_page_directory * const pd,u64 * const start,const u64 end,int lvl)272*4882a593Smuzhiyun static void __gen8_ppgtt_alloc(struct i915_address_space * const vm,
273*4882a593Smuzhiyun struct i915_vm_pt_stash *stash,
274*4882a593Smuzhiyun struct i915_page_directory * const pd,
275*4882a593Smuzhiyun u64 * const start, const u64 end, int lvl)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun unsigned int idx, len;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun GEM_BUG_ON(end > vm->total >> GEN8_PTE_SHIFT);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun len = gen8_pd_range(*start, end, lvl--, &idx);
282*4882a593Smuzhiyun DBG("%s(%p):{ lvl:%d, start:%llx, end:%llx, idx:%d, len:%d, used:%d }\n",
283*4882a593Smuzhiyun __func__, vm, lvl + 1, *start, end,
284*4882a593Smuzhiyun idx, len, atomic_read(px_used(pd)));
285*4882a593Smuzhiyun GEM_BUG_ON(!len || (idx + len - 1) >> gen8_pd_shift(1));
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun spin_lock(&pd->lock);
288*4882a593Smuzhiyun GEM_BUG_ON(!atomic_read(px_used(pd))); /* Must be pinned! */
289*4882a593Smuzhiyun do {
290*4882a593Smuzhiyun struct i915_page_table *pt = pd->entry[idx];
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun if (!pt) {
293*4882a593Smuzhiyun spin_unlock(&pd->lock);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun DBG("%s(%p):{ lvl:%d, idx:%d } allocating new tree\n",
296*4882a593Smuzhiyun __func__, vm, lvl + 1, idx);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun pt = stash->pt[!!lvl];
299*4882a593Smuzhiyun __i915_gem_object_pin_pages(pt->base);
300*4882a593Smuzhiyun i915_gem_object_make_unshrinkable(pt->base);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun fill_px(pt, vm->scratch[lvl]->encode);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun spin_lock(&pd->lock);
305*4882a593Smuzhiyun if (likely(!pd->entry[idx])) {
306*4882a593Smuzhiyun stash->pt[!!lvl] = pt->stash;
307*4882a593Smuzhiyun atomic_set(&pt->used, 0);
308*4882a593Smuzhiyun set_pd_entry(pd, idx, pt);
309*4882a593Smuzhiyun } else {
310*4882a593Smuzhiyun pt = pd->entry[idx];
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (lvl) {
315*4882a593Smuzhiyun atomic_inc(&pt->used);
316*4882a593Smuzhiyun spin_unlock(&pd->lock);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun __gen8_ppgtt_alloc(vm, stash,
319*4882a593Smuzhiyun as_pd(pt), start, end, lvl);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun spin_lock(&pd->lock);
322*4882a593Smuzhiyun atomic_dec(&pt->used);
323*4882a593Smuzhiyun GEM_BUG_ON(!atomic_read(&pt->used));
324*4882a593Smuzhiyun } else {
325*4882a593Smuzhiyun unsigned int count = gen8_pt_count(*start, end);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun DBG("%s(%p):{ lvl:%d, start:%llx, end:%llx, idx:%d, len:%d, used:%d } inserting pte\n",
328*4882a593Smuzhiyun __func__, vm, lvl, *start, end,
329*4882a593Smuzhiyun gen8_pd_index(*start, 0), count,
330*4882a593Smuzhiyun atomic_read(&pt->used));
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun atomic_add(count, &pt->used);
333*4882a593Smuzhiyun /* All other pdes may be simultaneously removed */
334*4882a593Smuzhiyun GEM_BUG_ON(atomic_read(&pt->used) > NALLOC * I915_PDES);
335*4882a593Smuzhiyun *start += count;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun } while (idx++, --len);
338*4882a593Smuzhiyun spin_unlock(&pd->lock);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
gen8_ppgtt_alloc(struct i915_address_space * vm,struct i915_vm_pt_stash * stash,u64 start,u64 length)341*4882a593Smuzhiyun static void gen8_ppgtt_alloc(struct i915_address_space *vm,
342*4882a593Smuzhiyun struct i915_vm_pt_stash *stash,
343*4882a593Smuzhiyun u64 start, u64 length)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun GEM_BUG_ON(!IS_ALIGNED(start, BIT_ULL(GEN8_PTE_SHIFT)));
346*4882a593Smuzhiyun GEM_BUG_ON(!IS_ALIGNED(length, BIT_ULL(GEN8_PTE_SHIFT)));
347*4882a593Smuzhiyun GEM_BUG_ON(range_overflows(start, length, vm->total));
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun start >>= GEN8_PTE_SHIFT;
350*4882a593Smuzhiyun length >>= GEN8_PTE_SHIFT;
351*4882a593Smuzhiyun GEM_BUG_ON(length == 0);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun __gen8_ppgtt_alloc(vm, stash, i915_vm_to_ppgtt(vm)->pd,
354*4882a593Smuzhiyun &start, start + length, vm->top);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun static __always_inline u64
gen8_ppgtt_insert_pte(struct i915_ppgtt * ppgtt,struct i915_page_directory * pdp,struct sgt_dma * iter,u64 idx,enum i915_cache_level cache_level,u32 flags)358*4882a593Smuzhiyun gen8_ppgtt_insert_pte(struct i915_ppgtt *ppgtt,
359*4882a593Smuzhiyun struct i915_page_directory *pdp,
360*4882a593Smuzhiyun struct sgt_dma *iter,
361*4882a593Smuzhiyun u64 idx,
362*4882a593Smuzhiyun enum i915_cache_level cache_level,
363*4882a593Smuzhiyun u32 flags)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun struct i915_page_directory *pd;
366*4882a593Smuzhiyun const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level, flags);
367*4882a593Smuzhiyun gen8_pte_t *vaddr;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun pd = i915_pd_entry(pdp, gen8_pd_index(idx, 2));
370*4882a593Smuzhiyun vaddr = kmap_atomic_px(i915_pt_entry(pd, gen8_pd_index(idx, 1)));
371*4882a593Smuzhiyun do {
372*4882a593Smuzhiyun GEM_BUG_ON(iter->sg->length < I915_GTT_PAGE_SIZE);
373*4882a593Smuzhiyun vaddr[gen8_pd_index(idx, 0)] = pte_encode | iter->dma;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun iter->dma += I915_GTT_PAGE_SIZE;
376*4882a593Smuzhiyun if (iter->dma >= iter->max) {
377*4882a593Smuzhiyun iter->sg = __sg_next(iter->sg);
378*4882a593Smuzhiyun if (!iter->sg) {
379*4882a593Smuzhiyun idx = 0;
380*4882a593Smuzhiyun break;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun iter->dma = sg_dma_address(iter->sg);
384*4882a593Smuzhiyun iter->max = iter->dma + iter->sg->length;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun if (gen8_pd_index(++idx, 0) == 0) {
388*4882a593Smuzhiyun if (gen8_pd_index(idx, 1) == 0) {
389*4882a593Smuzhiyun /* Limited by sg length for 3lvl */
390*4882a593Smuzhiyun if (gen8_pd_index(idx, 2) == 0)
391*4882a593Smuzhiyun break;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun pd = pdp->entry[gen8_pd_index(idx, 2)];
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun clflush_cache_range(vaddr, PAGE_SIZE);
397*4882a593Smuzhiyun kunmap_atomic(vaddr);
398*4882a593Smuzhiyun vaddr = kmap_atomic_px(i915_pt_entry(pd, gen8_pd_index(idx, 1)));
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun } while (1);
401*4882a593Smuzhiyun clflush_cache_range(vaddr, PAGE_SIZE);
402*4882a593Smuzhiyun kunmap_atomic(vaddr);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun return idx;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
gen8_ppgtt_insert_huge(struct i915_vma * vma,struct sgt_dma * iter,enum i915_cache_level cache_level,u32 flags)407*4882a593Smuzhiyun static void gen8_ppgtt_insert_huge(struct i915_vma *vma,
408*4882a593Smuzhiyun struct sgt_dma *iter,
409*4882a593Smuzhiyun enum i915_cache_level cache_level,
410*4882a593Smuzhiyun u32 flags)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level, flags);
413*4882a593Smuzhiyun u64 start = vma->node.start;
414*4882a593Smuzhiyun dma_addr_t rem = iter->sg->length;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun GEM_BUG_ON(!i915_vm_is_4lvl(vma->vm));
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun do {
419*4882a593Smuzhiyun struct i915_page_directory * const pdp =
420*4882a593Smuzhiyun gen8_pdp_for_page_address(vma->vm, start);
421*4882a593Smuzhiyun struct i915_page_directory * const pd =
422*4882a593Smuzhiyun i915_pd_entry(pdp, __gen8_pte_index(start, 2));
423*4882a593Smuzhiyun gen8_pte_t encode = pte_encode;
424*4882a593Smuzhiyun unsigned int maybe_64K = -1;
425*4882a593Smuzhiyun unsigned int page_size;
426*4882a593Smuzhiyun gen8_pte_t *vaddr;
427*4882a593Smuzhiyun u16 index;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun if (vma->page_sizes.sg & I915_GTT_PAGE_SIZE_2M &&
430*4882a593Smuzhiyun IS_ALIGNED(iter->dma, I915_GTT_PAGE_SIZE_2M) &&
431*4882a593Smuzhiyun rem >= I915_GTT_PAGE_SIZE_2M &&
432*4882a593Smuzhiyun !__gen8_pte_index(start, 0)) {
433*4882a593Smuzhiyun index = __gen8_pte_index(start, 1);
434*4882a593Smuzhiyun encode |= GEN8_PDE_PS_2M;
435*4882a593Smuzhiyun page_size = I915_GTT_PAGE_SIZE_2M;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun vaddr = kmap_atomic_px(pd);
438*4882a593Smuzhiyun } else {
439*4882a593Smuzhiyun struct i915_page_table *pt =
440*4882a593Smuzhiyun i915_pt_entry(pd, __gen8_pte_index(start, 1));
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun index = __gen8_pte_index(start, 0);
443*4882a593Smuzhiyun page_size = I915_GTT_PAGE_SIZE;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun if (!index &&
446*4882a593Smuzhiyun vma->page_sizes.sg & I915_GTT_PAGE_SIZE_64K &&
447*4882a593Smuzhiyun IS_ALIGNED(iter->dma, I915_GTT_PAGE_SIZE_64K) &&
448*4882a593Smuzhiyun (IS_ALIGNED(rem, I915_GTT_PAGE_SIZE_64K) ||
449*4882a593Smuzhiyun rem >= (I915_PDES - index) * I915_GTT_PAGE_SIZE))
450*4882a593Smuzhiyun maybe_64K = __gen8_pte_index(start, 1);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun vaddr = kmap_atomic_px(pt);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun do {
456*4882a593Smuzhiyun GEM_BUG_ON(iter->sg->length < page_size);
457*4882a593Smuzhiyun vaddr[index++] = encode | iter->dma;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun start += page_size;
460*4882a593Smuzhiyun iter->dma += page_size;
461*4882a593Smuzhiyun rem -= page_size;
462*4882a593Smuzhiyun if (iter->dma >= iter->max) {
463*4882a593Smuzhiyun iter->sg = __sg_next(iter->sg);
464*4882a593Smuzhiyun if (!iter->sg)
465*4882a593Smuzhiyun break;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun rem = iter->sg->length;
468*4882a593Smuzhiyun iter->dma = sg_dma_address(iter->sg);
469*4882a593Smuzhiyun iter->max = iter->dma + rem;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun if (maybe_64K != -1 && index < I915_PDES &&
472*4882a593Smuzhiyun !(IS_ALIGNED(iter->dma, I915_GTT_PAGE_SIZE_64K) &&
473*4882a593Smuzhiyun (IS_ALIGNED(rem, I915_GTT_PAGE_SIZE_64K) ||
474*4882a593Smuzhiyun rem >= (I915_PDES - index) * I915_GTT_PAGE_SIZE)))
475*4882a593Smuzhiyun maybe_64K = -1;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun if (unlikely(!IS_ALIGNED(iter->dma, page_size)))
478*4882a593Smuzhiyun break;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun } while (rem >= page_size && index < I915_PDES);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun clflush_cache_range(vaddr, PAGE_SIZE);
483*4882a593Smuzhiyun kunmap_atomic(vaddr);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /*
486*4882a593Smuzhiyun * Is it safe to mark the 2M block as 64K? -- Either we have
487*4882a593Smuzhiyun * filled whole page-table with 64K entries, or filled part of
488*4882a593Smuzhiyun * it and have reached the end of the sg table and we have
489*4882a593Smuzhiyun * enough padding.
490*4882a593Smuzhiyun */
491*4882a593Smuzhiyun if (maybe_64K != -1 &&
492*4882a593Smuzhiyun (index == I915_PDES ||
493*4882a593Smuzhiyun (i915_vm_has_scratch_64K(vma->vm) &&
494*4882a593Smuzhiyun !iter->sg && IS_ALIGNED(vma->node.start +
495*4882a593Smuzhiyun vma->node.size,
496*4882a593Smuzhiyun I915_GTT_PAGE_SIZE_2M)))) {
497*4882a593Smuzhiyun vaddr = kmap_atomic_px(pd);
498*4882a593Smuzhiyun vaddr[maybe_64K] |= GEN8_PDE_IPS_64K;
499*4882a593Smuzhiyun kunmap_atomic(vaddr);
500*4882a593Smuzhiyun page_size = I915_GTT_PAGE_SIZE_64K;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /*
503*4882a593Smuzhiyun * We write all 4K page entries, even when using 64K
504*4882a593Smuzhiyun * pages. In order to verify that the HW isn't cheating
505*4882a593Smuzhiyun * by using the 4K PTE instead of the 64K PTE, we want
506*4882a593Smuzhiyun * to remove all the surplus entries. If the HW skipped
507*4882a593Smuzhiyun * the 64K PTE, it will read/write into the scratch page
508*4882a593Smuzhiyun * instead - which we detect as missing results during
509*4882a593Smuzhiyun * selftests.
510*4882a593Smuzhiyun */
511*4882a593Smuzhiyun if (I915_SELFTEST_ONLY(vma->vm->scrub_64K)) {
512*4882a593Smuzhiyun u16 i;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun encode = vma->vm->scratch[0]->encode;
515*4882a593Smuzhiyun vaddr = kmap_atomic_px(i915_pt_entry(pd, maybe_64K));
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun for (i = 1; i < index; i += 16)
518*4882a593Smuzhiyun memset64(vaddr + i, encode, 15);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun kunmap_atomic(vaddr);
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun vma->page_sizes.gtt |= page_size;
525*4882a593Smuzhiyun } while (iter->sg);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
gen8_ppgtt_insert(struct i915_address_space * vm,struct i915_vma * vma,enum i915_cache_level cache_level,u32 flags)528*4882a593Smuzhiyun static void gen8_ppgtt_insert(struct i915_address_space *vm,
529*4882a593Smuzhiyun struct i915_vma *vma,
530*4882a593Smuzhiyun enum i915_cache_level cache_level,
531*4882a593Smuzhiyun u32 flags)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun struct i915_ppgtt * const ppgtt = i915_vm_to_ppgtt(vm);
534*4882a593Smuzhiyun struct sgt_dma iter = sgt_dma(vma);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun if (vma->page_sizes.sg > I915_GTT_PAGE_SIZE) {
537*4882a593Smuzhiyun gen8_ppgtt_insert_huge(vma, &iter, cache_level, flags);
538*4882a593Smuzhiyun } else {
539*4882a593Smuzhiyun u64 idx = vma->node.start >> GEN8_PTE_SHIFT;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun do {
542*4882a593Smuzhiyun struct i915_page_directory * const pdp =
543*4882a593Smuzhiyun gen8_pdp_for_page_index(vm, idx);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun idx = gen8_ppgtt_insert_pte(ppgtt, pdp, &iter, idx,
546*4882a593Smuzhiyun cache_level, flags);
547*4882a593Smuzhiyun } while (idx);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun vma->page_sizes.gtt = I915_GTT_PAGE_SIZE;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
gen8_init_scratch(struct i915_address_space * vm)553*4882a593Smuzhiyun static int gen8_init_scratch(struct i915_address_space *vm)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun int ret;
556*4882a593Smuzhiyun int i;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun /*
559*4882a593Smuzhiyun * If everybody agrees to not to write into the scratch page,
560*4882a593Smuzhiyun * we can reuse it for all vm, keeping contexts and processes separate.
561*4882a593Smuzhiyun */
562*4882a593Smuzhiyun if (vm->has_read_only && vm->gt->vm && !i915_is_ggtt(vm->gt->vm)) {
563*4882a593Smuzhiyun struct i915_address_space *clone = vm->gt->vm;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun GEM_BUG_ON(!clone->has_read_only);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun vm->scratch_order = clone->scratch_order;
568*4882a593Smuzhiyun for (i = 0; i <= vm->top; i++)
569*4882a593Smuzhiyun vm->scratch[i] = i915_gem_object_get(clone->scratch[i]);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun return 0;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun ret = setup_scratch_page(vm);
575*4882a593Smuzhiyun if (ret)
576*4882a593Smuzhiyun return ret;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun vm->scratch[0]->encode =
579*4882a593Smuzhiyun gen8_pte_encode(px_dma(vm->scratch[0]),
580*4882a593Smuzhiyun I915_CACHE_LLC, vm->has_read_only);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun for (i = 1; i <= vm->top; i++) {
583*4882a593Smuzhiyun struct drm_i915_gem_object *obj;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun obj = vm->alloc_pt_dma(vm, I915_GTT_PAGE_SIZE_4K);
586*4882a593Smuzhiyun if (IS_ERR(obj))
587*4882a593Smuzhiyun goto free_scratch;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun ret = pin_pt_dma(vm, obj);
590*4882a593Smuzhiyun if (ret) {
591*4882a593Smuzhiyun i915_gem_object_put(obj);
592*4882a593Smuzhiyun goto free_scratch;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun fill_px(obj, vm->scratch[i - 1]->encode);
596*4882a593Smuzhiyun obj->encode = gen8_pde_encode(px_dma(obj), I915_CACHE_LLC);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun vm->scratch[i] = obj;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun return 0;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun free_scratch:
604*4882a593Smuzhiyun while (i--)
605*4882a593Smuzhiyun i915_gem_object_put(vm->scratch[i]);
606*4882a593Smuzhiyun return -ENOMEM;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
gen8_preallocate_top_level_pdp(struct i915_ppgtt * ppgtt)609*4882a593Smuzhiyun static int gen8_preallocate_top_level_pdp(struct i915_ppgtt *ppgtt)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun struct i915_address_space *vm = &ppgtt->vm;
612*4882a593Smuzhiyun struct i915_page_directory *pd = ppgtt->pd;
613*4882a593Smuzhiyun unsigned int idx;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun GEM_BUG_ON(vm->top != 2);
616*4882a593Smuzhiyun GEM_BUG_ON(gen8_pd_top_count(vm) != GEN8_3LVL_PDPES);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun for (idx = 0; idx < GEN8_3LVL_PDPES; idx++) {
619*4882a593Smuzhiyun struct i915_page_directory *pde;
620*4882a593Smuzhiyun int err;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun pde = alloc_pd(vm);
623*4882a593Smuzhiyun if (IS_ERR(pde))
624*4882a593Smuzhiyun return PTR_ERR(pde);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun err = pin_pt_dma(vm, pde->pt.base);
627*4882a593Smuzhiyun if (err) {
628*4882a593Smuzhiyun free_pd(vm, pde);
629*4882a593Smuzhiyun return err;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun fill_px(pde, vm->scratch[1]->encode);
633*4882a593Smuzhiyun set_pd_entry(pd, idx, pde);
634*4882a593Smuzhiyun atomic_inc(px_used(pde)); /* keep pinned */
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun wmb();
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun return 0;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun static struct i915_page_directory *
gen8_alloc_top_pd(struct i915_address_space * vm)642*4882a593Smuzhiyun gen8_alloc_top_pd(struct i915_address_space *vm)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun const unsigned int count = gen8_pd_top_count(vm);
645*4882a593Smuzhiyun struct i915_page_directory *pd;
646*4882a593Smuzhiyun int err;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun GEM_BUG_ON(count > I915_PDES);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun pd = __alloc_pd(count);
651*4882a593Smuzhiyun if (unlikely(!pd))
652*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun pd->pt.base = vm->alloc_pt_dma(vm, I915_GTT_PAGE_SIZE_4K);
655*4882a593Smuzhiyun if (IS_ERR(pd->pt.base)) {
656*4882a593Smuzhiyun err = PTR_ERR(pd->pt.base);
657*4882a593Smuzhiyun pd->pt.base = NULL;
658*4882a593Smuzhiyun goto err_pd;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun err = pin_pt_dma(vm, pd->pt.base);
662*4882a593Smuzhiyun if (err)
663*4882a593Smuzhiyun goto err_pd;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun fill_page_dma(px_base(pd), vm->scratch[vm->top]->encode, count);
666*4882a593Smuzhiyun atomic_inc(px_used(pd)); /* mark as pinned */
667*4882a593Smuzhiyun return pd;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun err_pd:
670*4882a593Smuzhiyun free_pd(vm, pd);
671*4882a593Smuzhiyun return ERR_PTR(err);
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun /*
675*4882a593Smuzhiyun * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
676*4882a593Smuzhiyun * with a net effect resembling a 2-level page table in normal x86 terms. Each
677*4882a593Smuzhiyun * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
678*4882a593Smuzhiyun * space.
679*4882a593Smuzhiyun *
680*4882a593Smuzhiyun */
gen8_ppgtt_create(struct intel_gt * gt)681*4882a593Smuzhiyun struct i915_ppgtt *gen8_ppgtt_create(struct intel_gt *gt)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun struct i915_ppgtt *ppgtt;
684*4882a593Smuzhiyun int err;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
687*4882a593Smuzhiyun if (!ppgtt)
688*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun ppgtt_init(ppgtt, gt);
691*4882a593Smuzhiyun ppgtt->vm.top = i915_vm_is_4lvl(&ppgtt->vm) ? 3 : 2;
692*4882a593Smuzhiyun ppgtt->vm.pd_shift = ilog2(SZ_4K * SZ_4K / sizeof(gen8_pte_t));
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /*
695*4882a593Smuzhiyun * From bdw, there is hw support for read-only pages in the PPGTT.
696*4882a593Smuzhiyun *
697*4882a593Smuzhiyun * Gen11 has HSDES#:1807136187 unresolved. Disable ro support
698*4882a593Smuzhiyun * for now.
699*4882a593Smuzhiyun *
700*4882a593Smuzhiyun * Gen12 has inherited the same read-only fault issue from gen11.
701*4882a593Smuzhiyun */
702*4882a593Smuzhiyun ppgtt->vm.has_read_only = !IS_GEN_RANGE(gt->i915, 11, 12);
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun ppgtt->vm.alloc_pt_dma = alloc_pt_dma;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun err = gen8_init_scratch(&ppgtt->vm);
707*4882a593Smuzhiyun if (err)
708*4882a593Smuzhiyun goto err_free;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun ppgtt->pd = gen8_alloc_top_pd(&ppgtt->vm);
711*4882a593Smuzhiyun if (IS_ERR(ppgtt->pd)) {
712*4882a593Smuzhiyun err = PTR_ERR(ppgtt->pd);
713*4882a593Smuzhiyun goto err_free_scratch;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun if (!i915_vm_is_4lvl(&ppgtt->vm)) {
717*4882a593Smuzhiyun err = gen8_preallocate_top_level_pdp(ppgtt);
718*4882a593Smuzhiyun if (err)
719*4882a593Smuzhiyun goto err_free_pd;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun ppgtt->vm.bind_async_flags = I915_VMA_LOCAL_BIND;
723*4882a593Smuzhiyun ppgtt->vm.insert_entries = gen8_ppgtt_insert;
724*4882a593Smuzhiyun ppgtt->vm.allocate_va_range = gen8_ppgtt_alloc;
725*4882a593Smuzhiyun ppgtt->vm.clear_range = gen8_ppgtt_clear;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun ppgtt->vm.pte_encode = gen8_pte_encode;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun if (intel_vgpu_active(gt->i915))
730*4882a593Smuzhiyun gen8_ppgtt_notify_vgt(ppgtt, true);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun ppgtt->vm.cleanup = gen8_ppgtt_cleanup;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun return ppgtt;
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun err_free_pd:
737*4882a593Smuzhiyun __gen8_ppgtt_cleanup(&ppgtt->vm, ppgtt->pd,
738*4882a593Smuzhiyun gen8_pd_top_count(&ppgtt->vm), ppgtt->vm.top);
739*4882a593Smuzhiyun err_free_scratch:
740*4882a593Smuzhiyun free_scratch(&ppgtt->vm);
741*4882a593Smuzhiyun err_free:
742*4882a593Smuzhiyun kfree(ppgtt);
743*4882a593Smuzhiyun return ERR_PTR(err);
744*4882a593Smuzhiyun }
745