xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/i915/gt/gen6_ppgtt.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: MIT
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright © 2020 Intel Corporation
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/log2.h>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "gen6_ppgtt.h"
9*4882a593Smuzhiyun #include "i915_scatterlist.h"
10*4882a593Smuzhiyun #include "i915_trace.h"
11*4882a593Smuzhiyun #include "i915_vgpu.h"
12*4882a593Smuzhiyun #include "intel_gt.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /* Write pde (index) from the page directory @pd to the page table @pt */
gen6_write_pde(const struct gen6_ppgtt * ppgtt,const unsigned int pde,const struct i915_page_table * pt)15*4882a593Smuzhiyun static inline void gen6_write_pde(const struct gen6_ppgtt *ppgtt,
16*4882a593Smuzhiyun 				  const unsigned int pde,
17*4882a593Smuzhiyun 				  const struct i915_page_table *pt)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun 	dma_addr_t addr = pt ? px_dma(pt) : px_dma(ppgtt->base.vm.scratch[1]);
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun 	/* Caller needs to make sure the write completes if necessary */
22*4882a593Smuzhiyun 	iowrite32(GEN6_PDE_ADDR_ENCODE(addr) | GEN6_PDE_VALID,
23*4882a593Smuzhiyun 		  ppgtt->pd_addr + pde);
24*4882a593Smuzhiyun }
25*4882a593Smuzhiyun 
gen7_ppgtt_enable(struct intel_gt * gt)26*4882a593Smuzhiyun void gen7_ppgtt_enable(struct intel_gt *gt)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun 	struct drm_i915_private *i915 = gt->i915;
29*4882a593Smuzhiyun 	struct intel_uncore *uncore = gt->uncore;
30*4882a593Smuzhiyun 	struct intel_engine_cs *engine;
31*4882a593Smuzhiyun 	enum intel_engine_id id;
32*4882a593Smuzhiyun 	u32 ecochk;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	intel_uncore_rmw(uncore, GAC_ECO_BITS, 0, ECOBITS_PPGTT_CACHE64B);
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	ecochk = intel_uncore_read(uncore, GAM_ECOCHK);
37*4882a593Smuzhiyun 	if (IS_HASWELL(i915)) {
38*4882a593Smuzhiyun 		ecochk |= ECOCHK_PPGTT_WB_HSW;
39*4882a593Smuzhiyun 	} else {
40*4882a593Smuzhiyun 		ecochk |= ECOCHK_PPGTT_LLC_IVB;
41*4882a593Smuzhiyun 		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
42*4882a593Smuzhiyun 	}
43*4882a593Smuzhiyun 	intel_uncore_write(uncore, GAM_ECOCHK, ecochk);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	for_each_engine(engine, gt, id) {
46*4882a593Smuzhiyun 		/* GFX_MODE is per-ring on gen7+ */
47*4882a593Smuzhiyun 		ENGINE_WRITE(engine,
48*4882a593Smuzhiyun 			     RING_MODE_GEN7,
49*4882a593Smuzhiyun 			     _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
50*4882a593Smuzhiyun 	}
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun 
gen6_ppgtt_enable(struct intel_gt * gt)53*4882a593Smuzhiyun void gen6_ppgtt_enable(struct intel_gt *gt)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	struct intel_uncore *uncore = gt->uncore;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	intel_uncore_rmw(uncore,
58*4882a593Smuzhiyun 			 GAC_ECO_BITS,
59*4882a593Smuzhiyun 			 0,
60*4882a593Smuzhiyun 			 ECOBITS_SNB_BIT | ECOBITS_PPGTT_CACHE64B);
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	intel_uncore_rmw(uncore,
63*4882a593Smuzhiyun 			 GAB_CTL,
64*4882a593Smuzhiyun 			 0,
65*4882a593Smuzhiyun 			 GAB_CTL_CONT_AFTER_PAGEFAULT);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	intel_uncore_rmw(uncore,
68*4882a593Smuzhiyun 			 GAM_ECOCHK,
69*4882a593Smuzhiyun 			 0,
70*4882a593Smuzhiyun 			 ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	if (HAS_PPGTT(uncore->i915)) /* may be disabled for VT-d */
73*4882a593Smuzhiyun 		intel_uncore_write(uncore,
74*4882a593Smuzhiyun 				   GFX_MODE,
75*4882a593Smuzhiyun 				   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* PPGTT support for Sandybdrige/Gen6 and later */
gen6_ppgtt_clear_range(struct i915_address_space * vm,u64 start,u64 length)79*4882a593Smuzhiyun static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
80*4882a593Smuzhiyun 				   u64 start, u64 length)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	struct gen6_ppgtt * const ppgtt = to_gen6_ppgtt(i915_vm_to_ppgtt(vm));
83*4882a593Smuzhiyun 	const unsigned int first_entry = start / I915_GTT_PAGE_SIZE;
84*4882a593Smuzhiyun 	const gen6_pte_t scratch_pte = vm->scratch[0]->encode;
85*4882a593Smuzhiyun 	unsigned int pde = first_entry / GEN6_PTES;
86*4882a593Smuzhiyun 	unsigned int pte = first_entry % GEN6_PTES;
87*4882a593Smuzhiyun 	unsigned int num_entries = length / I915_GTT_PAGE_SIZE;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	while (num_entries) {
90*4882a593Smuzhiyun 		struct i915_page_table * const pt =
91*4882a593Smuzhiyun 			i915_pt_entry(ppgtt->base.pd, pde++);
92*4882a593Smuzhiyun 		const unsigned int count = min(num_entries, GEN6_PTES - pte);
93*4882a593Smuzhiyun 		gen6_pte_t *vaddr;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 		num_entries -= count;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 		GEM_BUG_ON(count > atomic_read(&pt->used));
98*4882a593Smuzhiyun 		if (!atomic_sub_return(count, &pt->used))
99*4882a593Smuzhiyun 			ppgtt->scan_for_unused_pt = true;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 		/*
102*4882a593Smuzhiyun 		 * Note that the hw doesn't support removing PDE on the fly
103*4882a593Smuzhiyun 		 * (they are cached inside the context with no means to
104*4882a593Smuzhiyun 		 * invalidate the cache), so we can only reset the PTE
105*4882a593Smuzhiyun 		 * entries back to scratch.
106*4882a593Smuzhiyun 		 */
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 		vaddr = kmap_atomic_px(pt);
109*4882a593Smuzhiyun 		memset32(vaddr + pte, scratch_pte, count);
110*4882a593Smuzhiyun 		kunmap_atomic(vaddr);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 		pte = 0;
113*4882a593Smuzhiyun 	}
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
gen6_ppgtt_insert_entries(struct i915_address_space * vm,struct i915_vma * vma,enum i915_cache_level cache_level,u32 flags)116*4882a593Smuzhiyun static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
117*4882a593Smuzhiyun 				      struct i915_vma *vma,
118*4882a593Smuzhiyun 				      enum i915_cache_level cache_level,
119*4882a593Smuzhiyun 				      u32 flags)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	struct i915_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
122*4882a593Smuzhiyun 	struct i915_page_directory * const pd = ppgtt->pd;
123*4882a593Smuzhiyun 	unsigned int first_entry = vma->node.start / I915_GTT_PAGE_SIZE;
124*4882a593Smuzhiyun 	unsigned int act_pt = first_entry / GEN6_PTES;
125*4882a593Smuzhiyun 	unsigned int act_pte = first_entry % GEN6_PTES;
126*4882a593Smuzhiyun 	const u32 pte_encode = vm->pte_encode(0, cache_level, flags);
127*4882a593Smuzhiyun 	struct sgt_dma iter = sgt_dma(vma);
128*4882a593Smuzhiyun 	gen6_pte_t *vaddr;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	GEM_BUG_ON(!pd->entry[act_pt]);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	vaddr = kmap_atomic_px(i915_pt_entry(pd, act_pt));
133*4882a593Smuzhiyun 	do {
134*4882a593Smuzhiyun 		GEM_BUG_ON(iter.sg->length < I915_GTT_PAGE_SIZE);
135*4882a593Smuzhiyun 		vaddr[act_pte] = pte_encode | GEN6_PTE_ADDR_ENCODE(iter.dma);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 		iter.dma += I915_GTT_PAGE_SIZE;
138*4882a593Smuzhiyun 		if (iter.dma == iter.max) {
139*4882a593Smuzhiyun 			iter.sg = __sg_next(iter.sg);
140*4882a593Smuzhiyun 			if (!iter.sg)
141*4882a593Smuzhiyun 				break;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 			iter.dma = sg_dma_address(iter.sg);
144*4882a593Smuzhiyun 			iter.max = iter.dma + iter.sg->length;
145*4882a593Smuzhiyun 		}
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 		if (++act_pte == GEN6_PTES) {
148*4882a593Smuzhiyun 			kunmap_atomic(vaddr);
149*4882a593Smuzhiyun 			vaddr = kmap_atomic_px(i915_pt_entry(pd, ++act_pt));
150*4882a593Smuzhiyun 			act_pte = 0;
151*4882a593Smuzhiyun 		}
152*4882a593Smuzhiyun 	} while (1);
153*4882a593Smuzhiyun 	kunmap_atomic(vaddr);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	vma->page_sizes.gtt = I915_GTT_PAGE_SIZE;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
gen6_flush_pd(struct gen6_ppgtt * ppgtt,u64 start,u64 end)158*4882a593Smuzhiyun static void gen6_flush_pd(struct gen6_ppgtt *ppgtt, u64 start, u64 end)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	struct i915_page_directory * const pd = ppgtt->base.pd;
161*4882a593Smuzhiyun 	struct i915_page_table *pt;
162*4882a593Smuzhiyun 	unsigned int pde;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	start = round_down(start, SZ_64K);
165*4882a593Smuzhiyun 	end = round_up(end, SZ_64K) - start;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	mutex_lock(&ppgtt->flush);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	gen6_for_each_pde(pt, pd, start, end, pde)
170*4882a593Smuzhiyun 		gen6_write_pde(ppgtt, pde, pt);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	mb();
173*4882a593Smuzhiyun 	ioread32(ppgtt->pd_addr + pde - 1);
174*4882a593Smuzhiyun 	gen6_ggtt_invalidate(ppgtt->base.vm.gt->ggtt);
175*4882a593Smuzhiyun 	mb();
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	mutex_unlock(&ppgtt->flush);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
gen6_alloc_va_range(struct i915_address_space * vm,struct i915_vm_pt_stash * stash,u64 start,u64 length)180*4882a593Smuzhiyun static void gen6_alloc_va_range(struct i915_address_space *vm,
181*4882a593Smuzhiyun 				struct i915_vm_pt_stash *stash,
182*4882a593Smuzhiyun 				u64 start, u64 length)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	struct gen6_ppgtt *ppgtt = to_gen6_ppgtt(i915_vm_to_ppgtt(vm));
185*4882a593Smuzhiyun 	struct i915_page_directory * const pd = ppgtt->base.pd;
186*4882a593Smuzhiyun 	struct i915_page_table *pt;
187*4882a593Smuzhiyun 	bool flush = false;
188*4882a593Smuzhiyun 	u64 from = start;
189*4882a593Smuzhiyun 	unsigned int pde;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	spin_lock(&pd->lock);
192*4882a593Smuzhiyun 	gen6_for_each_pde(pt, pd, start, length, pde) {
193*4882a593Smuzhiyun 		const unsigned int count = gen6_pte_count(start, length);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 		if (!pt) {
196*4882a593Smuzhiyun 			spin_unlock(&pd->lock);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 			pt = stash->pt[0];
199*4882a593Smuzhiyun 			__i915_gem_object_pin_pages(pt->base);
200*4882a593Smuzhiyun 			i915_gem_object_make_unshrinkable(pt->base);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 			fill32_px(pt, vm->scratch[0]->encode);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 			spin_lock(&pd->lock);
205*4882a593Smuzhiyun 			if (!pd->entry[pde]) {
206*4882a593Smuzhiyun 				stash->pt[0] = pt->stash;
207*4882a593Smuzhiyun 				atomic_set(&pt->used, 0);
208*4882a593Smuzhiyun 				pd->entry[pde] = pt;
209*4882a593Smuzhiyun 			} else {
210*4882a593Smuzhiyun 				pt = pd->entry[pde];
211*4882a593Smuzhiyun 			}
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 			flush = true;
214*4882a593Smuzhiyun 		}
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 		atomic_add(count, &pt->used);
217*4882a593Smuzhiyun 	}
218*4882a593Smuzhiyun 	spin_unlock(&pd->lock);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	if (flush && i915_vma_is_bound(ppgtt->vma, I915_VMA_GLOBAL_BIND)) {
221*4882a593Smuzhiyun 		intel_wakeref_t wakeref;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 		with_intel_runtime_pm(&vm->i915->runtime_pm, wakeref)
224*4882a593Smuzhiyun 			gen6_flush_pd(ppgtt, from, start);
225*4882a593Smuzhiyun 	}
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
gen6_ppgtt_init_scratch(struct gen6_ppgtt * ppgtt)228*4882a593Smuzhiyun static int gen6_ppgtt_init_scratch(struct gen6_ppgtt *ppgtt)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	struct i915_address_space * const vm = &ppgtt->base.vm;
231*4882a593Smuzhiyun 	int ret;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	ret = setup_scratch_page(vm);
234*4882a593Smuzhiyun 	if (ret)
235*4882a593Smuzhiyun 		return ret;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	vm->scratch[0]->encode =
238*4882a593Smuzhiyun 		vm->pte_encode(px_dma(vm->scratch[0]),
239*4882a593Smuzhiyun 			       I915_CACHE_NONE, PTE_READ_ONLY);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	vm->scratch[1] = vm->alloc_pt_dma(vm, I915_GTT_PAGE_SIZE_4K);
242*4882a593Smuzhiyun 	if (IS_ERR(vm->scratch[1])) {
243*4882a593Smuzhiyun 		ret = PTR_ERR(vm->scratch[1]);
244*4882a593Smuzhiyun 		goto err_scratch0;
245*4882a593Smuzhiyun 	}
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	ret = pin_pt_dma(vm, vm->scratch[1]);
248*4882a593Smuzhiyun 	if (ret)
249*4882a593Smuzhiyun 		goto err_scratch1;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	fill32_px(vm->scratch[1], vm->scratch[0]->encode);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	return 0;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun err_scratch1:
256*4882a593Smuzhiyun 	i915_gem_object_put(vm->scratch[1]);
257*4882a593Smuzhiyun err_scratch0:
258*4882a593Smuzhiyun 	i915_gem_object_put(vm->scratch[0]);
259*4882a593Smuzhiyun 	return ret;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
gen6_ppgtt_free_pd(struct gen6_ppgtt * ppgtt)262*4882a593Smuzhiyun static void gen6_ppgtt_free_pd(struct gen6_ppgtt *ppgtt)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	struct i915_page_directory * const pd = ppgtt->base.pd;
265*4882a593Smuzhiyun 	struct i915_page_table *pt;
266*4882a593Smuzhiyun 	u32 pde;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	gen6_for_all_pdes(pt, pd, pde)
269*4882a593Smuzhiyun 		if (pt)
270*4882a593Smuzhiyun 			free_pt(&ppgtt->base.vm, pt);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
gen6_ppgtt_cleanup(struct i915_address_space * vm)273*4882a593Smuzhiyun static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	struct gen6_ppgtt *ppgtt = to_gen6_ppgtt(i915_vm_to_ppgtt(vm));
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	__i915_vma_put(ppgtt->vma);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	gen6_ppgtt_free_pd(ppgtt);
280*4882a593Smuzhiyun 	free_scratch(vm);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	mutex_destroy(&ppgtt->flush);
283*4882a593Smuzhiyun 	mutex_destroy(&ppgtt->pin_mutex);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	free_pd(&ppgtt->base.vm, ppgtt->base.pd);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
pd_vma_set_pages(struct i915_vma * vma)288*4882a593Smuzhiyun static int pd_vma_set_pages(struct i915_vma *vma)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	vma->pages = ERR_PTR(-ENODEV);
291*4882a593Smuzhiyun 	return 0;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
pd_vma_clear_pages(struct i915_vma * vma)294*4882a593Smuzhiyun static void pd_vma_clear_pages(struct i915_vma *vma)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	GEM_BUG_ON(!vma->pages);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	vma->pages = NULL;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
pd_vma_bind(struct i915_address_space * vm,struct i915_vm_pt_stash * stash,struct i915_vma * vma,enum i915_cache_level cache_level,u32 unused)301*4882a593Smuzhiyun static void pd_vma_bind(struct i915_address_space *vm,
302*4882a593Smuzhiyun 			struct i915_vm_pt_stash *stash,
303*4882a593Smuzhiyun 			struct i915_vma *vma,
304*4882a593Smuzhiyun 			enum i915_cache_level cache_level,
305*4882a593Smuzhiyun 			u32 unused)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
308*4882a593Smuzhiyun 	struct gen6_ppgtt *ppgtt = vma->private;
309*4882a593Smuzhiyun 	u32 ggtt_offset = i915_ggtt_offset(vma) / I915_GTT_PAGE_SIZE;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	ppgtt->pp_dir = ggtt_offset * sizeof(gen6_pte_t) << 10;
312*4882a593Smuzhiyun 	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm + ggtt_offset;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	gen6_flush_pd(ppgtt, 0, ppgtt->base.vm.total);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
pd_vma_unbind(struct i915_address_space * vm,struct i915_vma * vma)317*4882a593Smuzhiyun static void pd_vma_unbind(struct i915_address_space *vm, struct i915_vma *vma)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	struct gen6_ppgtt *ppgtt = vma->private;
320*4882a593Smuzhiyun 	struct i915_page_directory * const pd = ppgtt->base.pd;
321*4882a593Smuzhiyun 	struct i915_page_table *pt;
322*4882a593Smuzhiyun 	unsigned int pde;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	if (!ppgtt->scan_for_unused_pt)
325*4882a593Smuzhiyun 		return;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	/* Free all no longer used page tables */
328*4882a593Smuzhiyun 	gen6_for_all_pdes(pt, ppgtt->base.pd, pde) {
329*4882a593Smuzhiyun 		if (!pt || atomic_read(&pt->used))
330*4882a593Smuzhiyun 			continue;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 		free_pt(&ppgtt->base.vm, pt);
333*4882a593Smuzhiyun 		pd->entry[pde] = NULL;
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	ppgtt->scan_for_unused_pt = false;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun static const struct i915_vma_ops pd_vma_ops = {
340*4882a593Smuzhiyun 	.set_pages = pd_vma_set_pages,
341*4882a593Smuzhiyun 	.clear_pages = pd_vma_clear_pages,
342*4882a593Smuzhiyun 	.bind_vma = pd_vma_bind,
343*4882a593Smuzhiyun 	.unbind_vma = pd_vma_unbind,
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun 
pd_vma_create(struct gen6_ppgtt * ppgtt,int size)346*4882a593Smuzhiyun static struct i915_vma *pd_vma_create(struct gen6_ppgtt *ppgtt, int size)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	struct i915_ggtt *ggtt = ppgtt->base.vm.gt->ggtt;
349*4882a593Smuzhiyun 	struct i915_vma *vma;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
352*4882a593Smuzhiyun 	GEM_BUG_ON(size > ggtt->vm.total);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	vma = i915_vma_alloc();
355*4882a593Smuzhiyun 	if (!vma)
356*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	i915_active_init(&vma->active, NULL, NULL);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	kref_init(&vma->ref);
361*4882a593Smuzhiyun 	mutex_init(&vma->pages_mutex);
362*4882a593Smuzhiyun 	vma->vm = i915_vm_get(&ggtt->vm);
363*4882a593Smuzhiyun 	vma->ops = &pd_vma_ops;
364*4882a593Smuzhiyun 	vma->private = ppgtt;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	vma->size = size;
367*4882a593Smuzhiyun 	vma->fence_size = size;
368*4882a593Smuzhiyun 	atomic_set(&vma->flags, I915_VMA_GGTT);
369*4882a593Smuzhiyun 	vma->ggtt_view.type = I915_GGTT_VIEW_ROTATED; /* prevent fencing */
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	INIT_LIST_HEAD(&vma->obj_link);
372*4882a593Smuzhiyun 	INIT_LIST_HEAD(&vma->closed_link);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	return vma;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun 
gen6_ppgtt_pin(struct i915_ppgtt * base,struct i915_gem_ww_ctx * ww)377*4882a593Smuzhiyun int gen6_ppgtt_pin(struct i915_ppgtt *base, struct i915_gem_ww_ctx *ww)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	struct gen6_ppgtt *ppgtt = to_gen6_ppgtt(base);
380*4882a593Smuzhiyun 	int err;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	GEM_BUG_ON(!atomic_read(&ppgtt->base.vm.open));
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	/*
385*4882a593Smuzhiyun 	 * Workaround the limited maximum vma->pin_count and the aliasing_ppgtt
386*4882a593Smuzhiyun 	 * which will be pinned into every active context.
387*4882a593Smuzhiyun 	 * (When vma->pin_count becomes atomic, I expect we will naturally
388*4882a593Smuzhiyun 	 * need a larger, unpacked, type and kill this redundancy.)
389*4882a593Smuzhiyun 	 */
390*4882a593Smuzhiyun 	if (atomic_add_unless(&ppgtt->pin_count, 1, 0))
391*4882a593Smuzhiyun 		return 0;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	if (mutex_lock_interruptible(&ppgtt->pin_mutex))
394*4882a593Smuzhiyun 		return -EINTR;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	/*
397*4882a593Smuzhiyun 	 * PPGTT PDEs reside in the GGTT and consists of 512 entries. The
398*4882a593Smuzhiyun 	 * allocator works in address space sizes, so it's multiplied by page
399*4882a593Smuzhiyun 	 * size. We allocate at the top of the GTT to avoid fragmentation.
400*4882a593Smuzhiyun 	 */
401*4882a593Smuzhiyun 	err = 0;
402*4882a593Smuzhiyun 	if (!atomic_read(&ppgtt->pin_count))
403*4882a593Smuzhiyun 		err = i915_ggtt_pin(ppgtt->vma, ww, GEN6_PD_ALIGN, PIN_HIGH);
404*4882a593Smuzhiyun 	if (!err)
405*4882a593Smuzhiyun 		atomic_inc(&ppgtt->pin_count);
406*4882a593Smuzhiyun 	mutex_unlock(&ppgtt->pin_mutex);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	return err;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun 
gen6_ppgtt_unpin(struct i915_ppgtt * base)411*4882a593Smuzhiyun void gen6_ppgtt_unpin(struct i915_ppgtt *base)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun 	struct gen6_ppgtt *ppgtt = to_gen6_ppgtt(base);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	GEM_BUG_ON(!atomic_read(&ppgtt->pin_count));
416*4882a593Smuzhiyun 	if (atomic_dec_and_test(&ppgtt->pin_count))
417*4882a593Smuzhiyun 		i915_vma_unpin(ppgtt->vma);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
gen6_ppgtt_unpin_all(struct i915_ppgtt * base)420*4882a593Smuzhiyun void gen6_ppgtt_unpin_all(struct i915_ppgtt *base)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	struct gen6_ppgtt *ppgtt = to_gen6_ppgtt(base);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	if (!atomic_read(&ppgtt->pin_count))
425*4882a593Smuzhiyun 		return;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	i915_vma_unpin(ppgtt->vma);
428*4882a593Smuzhiyun 	atomic_set(&ppgtt->pin_count, 0);
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun 
gen6_ppgtt_create(struct intel_gt * gt)431*4882a593Smuzhiyun struct i915_ppgtt *gen6_ppgtt_create(struct intel_gt *gt)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun 	struct i915_ggtt * const ggtt = gt->ggtt;
434*4882a593Smuzhiyun 	struct gen6_ppgtt *ppgtt;
435*4882a593Smuzhiyun 	int err;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
438*4882a593Smuzhiyun 	if (!ppgtt)
439*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	mutex_init(&ppgtt->flush);
442*4882a593Smuzhiyun 	mutex_init(&ppgtt->pin_mutex);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	ppgtt_init(&ppgtt->base, gt);
445*4882a593Smuzhiyun 	ppgtt->base.vm.pd_shift = ilog2(SZ_4K * SZ_4K / sizeof(gen6_pte_t));
446*4882a593Smuzhiyun 	ppgtt->base.vm.top = 1;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	ppgtt->base.vm.bind_async_flags = I915_VMA_LOCAL_BIND;
449*4882a593Smuzhiyun 	ppgtt->base.vm.allocate_va_range = gen6_alloc_va_range;
450*4882a593Smuzhiyun 	ppgtt->base.vm.clear_range = gen6_ppgtt_clear_range;
451*4882a593Smuzhiyun 	ppgtt->base.vm.insert_entries = gen6_ppgtt_insert_entries;
452*4882a593Smuzhiyun 	ppgtt->base.vm.cleanup = gen6_ppgtt_cleanup;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	ppgtt->base.vm.alloc_pt_dma = alloc_pt_dma;
455*4882a593Smuzhiyun 	ppgtt->base.vm.pte_encode = ggtt->vm.pte_encode;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	ppgtt->base.pd = __alloc_pd(I915_PDES);
458*4882a593Smuzhiyun 	if (!ppgtt->base.pd) {
459*4882a593Smuzhiyun 		err = -ENOMEM;
460*4882a593Smuzhiyun 		goto err_free;
461*4882a593Smuzhiyun 	}
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	err = gen6_ppgtt_init_scratch(ppgtt);
464*4882a593Smuzhiyun 	if (err)
465*4882a593Smuzhiyun 		goto err_pd;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	ppgtt->vma = pd_vma_create(ppgtt, GEN6_PD_SIZE);
468*4882a593Smuzhiyun 	if (IS_ERR(ppgtt->vma)) {
469*4882a593Smuzhiyun 		err = PTR_ERR(ppgtt->vma);
470*4882a593Smuzhiyun 		goto err_scratch;
471*4882a593Smuzhiyun 	}
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	return &ppgtt->base;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun err_scratch:
476*4882a593Smuzhiyun 	free_scratch(&ppgtt->base.vm);
477*4882a593Smuzhiyun err_pd:
478*4882a593Smuzhiyun 	free_pd(&ppgtt->base.vm, ppgtt->base.pd);
479*4882a593Smuzhiyun err_free:
480*4882a593Smuzhiyun 	mutex_destroy(&ppgtt->pin_mutex);
481*4882a593Smuzhiyun 	kfree(ppgtt);
482*4882a593Smuzhiyun 	return ERR_PTR(err);
483*4882a593Smuzhiyun }
484