1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright © 2013 Intel Corporation
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the next
12*4882a593Smuzhiyun * paragraph) shall be included in all copies or substantial portions of the
13*4882a593Smuzhiyun * Software.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18*4882a593Smuzhiyun * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19*4882a593Smuzhiyun * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21*4882a593Smuzhiyun * DEALINGS IN THE SOFTWARE.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * Author: Jani Nikula <jani.nikula@intel.com>
24*4882a593Smuzhiyun */
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
29*4882a593Smuzhiyun #include <drm/drm_crtc.h>
30*4882a593Smuzhiyun #include <drm/drm_edid.h>
31*4882a593Smuzhiyun #include <drm/drm_mipi_dsi.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include "i915_drv.h"
34*4882a593Smuzhiyun #include "intel_atomic.h"
35*4882a593Smuzhiyun #include "intel_connector.h"
36*4882a593Smuzhiyun #include "intel_display_types.h"
37*4882a593Smuzhiyun #include "intel_dsi.h"
38*4882a593Smuzhiyun #include "intel_fifo_underrun.h"
39*4882a593Smuzhiyun #include "intel_panel.h"
40*4882a593Smuzhiyun #include "intel_sideband.h"
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* return pixels in terms of txbyteclkhs */
txbyteclkhs(u16 pixels,int bpp,int lane_count,u16 burst_mode_ratio)43*4882a593Smuzhiyun static u16 txbyteclkhs(u16 pixels, int bpp, int lane_count,
44*4882a593Smuzhiyun u16 burst_mode_ratio)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun return DIV_ROUND_UP(DIV_ROUND_UP(pixels * bpp * burst_mode_ratio,
47*4882a593Smuzhiyun 8 * 100), lane_count);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* return pixels equvalent to txbyteclkhs */
pixels_from_txbyteclkhs(u16 clk_hs,int bpp,int lane_count,u16 burst_mode_ratio)51*4882a593Smuzhiyun static u16 pixels_from_txbyteclkhs(u16 clk_hs, int bpp, int lane_count,
52*4882a593Smuzhiyun u16 burst_mode_ratio)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun return DIV_ROUND_UP((clk_hs * lane_count * 8 * 100),
55*4882a593Smuzhiyun (bpp * burst_mode_ratio));
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
pixel_format_from_register_bits(u32 fmt)58*4882a593Smuzhiyun enum mipi_dsi_pixel_format pixel_format_from_register_bits(u32 fmt)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun /* It just so happens the VBT matches register contents. */
61*4882a593Smuzhiyun switch (fmt) {
62*4882a593Smuzhiyun case VID_MODE_FORMAT_RGB888:
63*4882a593Smuzhiyun return MIPI_DSI_FMT_RGB888;
64*4882a593Smuzhiyun case VID_MODE_FORMAT_RGB666:
65*4882a593Smuzhiyun return MIPI_DSI_FMT_RGB666;
66*4882a593Smuzhiyun case VID_MODE_FORMAT_RGB666_PACKED:
67*4882a593Smuzhiyun return MIPI_DSI_FMT_RGB666_PACKED;
68*4882a593Smuzhiyun case VID_MODE_FORMAT_RGB565:
69*4882a593Smuzhiyun return MIPI_DSI_FMT_RGB565;
70*4882a593Smuzhiyun default:
71*4882a593Smuzhiyun MISSING_CASE(fmt);
72*4882a593Smuzhiyun return MIPI_DSI_FMT_RGB666;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
vlv_dsi_wait_for_fifo_empty(struct intel_dsi * intel_dsi,enum port port)76*4882a593Smuzhiyun void vlv_dsi_wait_for_fifo_empty(struct intel_dsi *intel_dsi, enum port port)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun struct drm_encoder *encoder = &intel_dsi->base.base;
79*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
80*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dev);
81*4882a593Smuzhiyun u32 mask;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun mask = LP_CTRL_FIFO_EMPTY | HS_CTRL_FIFO_EMPTY |
84*4882a593Smuzhiyun LP_DATA_FIFO_EMPTY | HS_DATA_FIFO_EMPTY;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun if (intel_de_wait_for_set(dev_priv, MIPI_GEN_FIFO_STAT(port),
87*4882a593Smuzhiyun mask, 100))
88*4882a593Smuzhiyun drm_err(&dev_priv->drm, "DPI FIFOs are not empty\n");
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
write_data(struct drm_i915_private * dev_priv,i915_reg_t reg,const u8 * data,u32 len)91*4882a593Smuzhiyun static void write_data(struct drm_i915_private *dev_priv,
92*4882a593Smuzhiyun i915_reg_t reg,
93*4882a593Smuzhiyun const u8 *data, u32 len)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun u32 i, j;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun for (i = 0; i < len; i += 4) {
98*4882a593Smuzhiyun u32 val = 0;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun for (j = 0; j < min_t(u32, len - i, 4); j++)
101*4882a593Smuzhiyun val |= *data++ << 8 * j;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun intel_de_write(dev_priv, reg, val);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
read_data(struct drm_i915_private * dev_priv,i915_reg_t reg,u8 * data,u32 len)107*4882a593Smuzhiyun static void read_data(struct drm_i915_private *dev_priv,
108*4882a593Smuzhiyun i915_reg_t reg,
109*4882a593Smuzhiyun u8 *data, u32 len)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun u32 i, j;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun for (i = 0; i < len; i += 4) {
114*4882a593Smuzhiyun u32 val = intel_de_read(dev_priv, reg);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun for (j = 0; j < min_t(u32, len - i, 4); j++)
117*4882a593Smuzhiyun *data++ = val >> 8 * j;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
intel_dsi_host_transfer(struct mipi_dsi_host * host,const struct mipi_dsi_msg * msg)121*4882a593Smuzhiyun static ssize_t intel_dsi_host_transfer(struct mipi_dsi_host *host,
122*4882a593Smuzhiyun const struct mipi_dsi_msg *msg)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun struct intel_dsi_host *intel_dsi_host = to_intel_dsi_host(host);
125*4882a593Smuzhiyun struct drm_device *dev = intel_dsi_host->intel_dsi->base.base.dev;
126*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dev);
127*4882a593Smuzhiyun enum port port = intel_dsi_host->port;
128*4882a593Smuzhiyun struct mipi_dsi_packet packet;
129*4882a593Smuzhiyun ssize_t ret;
130*4882a593Smuzhiyun const u8 *header, *data;
131*4882a593Smuzhiyun i915_reg_t data_reg, ctrl_reg;
132*4882a593Smuzhiyun u32 data_mask, ctrl_mask;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun ret = mipi_dsi_create_packet(&packet, msg);
135*4882a593Smuzhiyun if (ret < 0)
136*4882a593Smuzhiyun return ret;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun header = packet.header;
139*4882a593Smuzhiyun data = packet.payload;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun if (msg->flags & MIPI_DSI_MSG_USE_LPM) {
142*4882a593Smuzhiyun data_reg = MIPI_LP_GEN_DATA(port);
143*4882a593Smuzhiyun data_mask = LP_DATA_FIFO_FULL;
144*4882a593Smuzhiyun ctrl_reg = MIPI_LP_GEN_CTRL(port);
145*4882a593Smuzhiyun ctrl_mask = LP_CTRL_FIFO_FULL;
146*4882a593Smuzhiyun } else {
147*4882a593Smuzhiyun data_reg = MIPI_HS_GEN_DATA(port);
148*4882a593Smuzhiyun data_mask = HS_DATA_FIFO_FULL;
149*4882a593Smuzhiyun ctrl_reg = MIPI_HS_GEN_CTRL(port);
150*4882a593Smuzhiyun ctrl_mask = HS_CTRL_FIFO_FULL;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* note: this is never true for reads */
154*4882a593Smuzhiyun if (packet.payload_length) {
155*4882a593Smuzhiyun if (intel_de_wait_for_clear(dev_priv, MIPI_GEN_FIFO_STAT(port),
156*4882a593Smuzhiyun data_mask, 50))
157*4882a593Smuzhiyun drm_err(&dev_priv->drm,
158*4882a593Smuzhiyun "Timeout waiting for HS/LP DATA FIFO !full\n");
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun write_data(dev_priv, data_reg, packet.payload,
161*4882a593Smuzhiyun packet.payload_length);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun if (msg->rx_len) {
165*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_INTR_STAT(port),
166*4882a593Smuzhiyun GEN_READ_DATA_AVAIL);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (intel_de_wait_for_clear(dev_priv, MIPI_GEN_FIFO_STAT(port),
170*4882a593Smuzhiyun ctrl_mask, 50)) {
171*4882a593Smuzhiyun drm_err(&dev_priv->drm,
172*4882a593Smuzhiyun "Timeout waiting for HS/LP CTRL FIFO !full\n");
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun intel_de_write(dev_priv, ctrl_reg,
176*4882a593Smuzhiyun header[2] << 16 | header[1] << 8 | header[0]);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* ->rx_len is set only for reads */
179*4882a593Smuzhiyun if (msg->rx_len) {
180*4882a593Smuzhiyun data_mask = GEN_READ_DATA_AVAIL;
181*4882a593Smuzhiyun if (intel_de_wait_for_set(dev_priv, MIPI_INTR_STAT(port),
182*4882a593Smuzhiyun data_mask, 50))
183*4882a593Smuzhiyun drm_err(&dev_priv->drm,
184*4882a593Smuzhiyun "Timeout waiting for read data.\n");
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun read_data(dev_priv, data_reg, msg->rx_buf, msg->rx_len);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* XXX: fix for reads and writes */
190*4882a593Smuzhiyun return 4 + packet.payload_length;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
intel_dsi_host_attach(struct mipi_dsi_host * host,struct mipi_dsi_device * dsi)193*4882a593Smuzhiyun static int intel_dsi_host_attach(struct mipi_dsi_host *host,
194*4882a593Smuzhiyun struct mipi_dsi_device *dsi)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun return 0;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
intel_dsi_host_detach(struct mipi_dsi_host * host,struct mipi_dsi_device * dsi)199*4882a593Smuzhiyun static int intel_dsi_host_detach(struct mipi_dsi_host *host,
200*4882a593Smuzhiyun struct mipi_dsi_device *dsi)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun return 0;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun static const struct mipi_dsi_host_ops intel_dsi_host_ops = {
206*4882a593Smuzhiyun .attach = intel_dsi_host_attach,
207*4882a593Smuzhiyun .detach = intel_dsi_host_detach,
208*4882a593Smuzhiyun .transfer = intel_dsi_host_transfer,
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /*
212*4882a593Smuzhiyun * send a video mode command
213*4882a593Smuzhiyun *
214*4882a593Smuzhiyun * XXX: commands with data in MIPI_DPI_DATA?
215*4882a593Smuzhiyun */
dpi_send_cmd(struct intel_dsi * intel_dsi,u32 cmd,bool hs,enum port port)216*4882a593Smuzhiyun static int dpi_send_cmd(struct intel_dsi *intel_dsi, u32 cmd, bool hs,
217*4882a593Smuzhiyun enum port port)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun struct drm_encoder *encoder = &intel_dsi->base.base;
220*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
221*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dev);
222*4882a593Smuzhiyun u32 mask;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* XXX: pipe, hs */
225*4882a593Smuzhiyun if (hs)
226*4882a593Smuzhiyun cmd &= ~DPI_LP_MODE;
227*4882a593Smuzhiyun else
228*4882a593Smuzhiyun cmd |= DPI_LP_MODE;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /* clear bit */
231*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_INTR_STAT(port), SPL_PKT_SENT_INTERRUPT);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /* XXX: old code skips write if control unchanged */
234*4882a593Smuzhiyun if (cmd == intel_de_read(dev_priv, MIPI_DPI_CONTROL(port)))
235*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
236*4882a593Smuzhiyun "Same special packet %02x twice in a row.\n", cmd);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DPI_CONTROL(port), cmd);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun mask = SPL_PKT_SENT_INTERRUPT;
241*4882a593Smuzhiyun if (intel_de_wait_for_set(dev_priv, MIPI_INTR_STAT(port), mask, 100))
242*4882a593Smuzhiyun drm_err(&dev_priv->drm,
243*4882a593Smuzhiyun "Video mode command 0x%08x send failed.\n", cmd);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun return 0;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
band_gap_reset(struct drm_i915_private * dev_priv)248*4882a593Smuzhiyun static void band_gap_reset(struct drm_i915_private *dev_priv)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun vlv_flisdsi_get(dev_priv);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun vlv_flisdsi_write(dev_priv, 0x08, 0x0001);
253*4882a593Smuzhiyun vlv_flisdsi_write(dev_priv, 0x0F, 0x0005);
254*4882a593Smuzhiyun vlv_flisdsi_write(dev_priv, 0x0F, 0x0025);
255*4882a593Smuzhiyun udelay(150);
256*4882a593Smuzhiyun vlv_flisdsi_write(dev_priv, 0x0F, 0x0000);
257*4882a593Smuzhiyun vlv_flisdsi_write(dev_priv, 0x08, 0x0000);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun vlv_flisdsi_put(dev_priv);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
intel_dsi_compute_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config,struct drm_connector_state * conn_state)262*4882a593Smuzhiyun static int intel_dsi_compute_config(struct intel_encoder *encoder,
263*4882a593Smuzhiyun struct intel_crtc_state *pipe_config,
264*4882a593Smuzhiyun struct drm_connector_state *conn_state)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
267*4882a593Smuzhiyun struct intel_dsi *intel_dsi = container_of(encoder, struct intel_dsi,
268*4882a593Smuzhiyun base);
269*4882a593Smuzhiyun struct intel_connector *intel_connector = intel_dsi->attached_connector;
270*4882a593Smuzhiyun const struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
271*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
272*4882a593Smuzhiyun int ret;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "\n");
275*4882a593Smuzhiyun pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun if (fixed_mode) {
278*4882a593Smuzhiyun intel_fixed_panel_mode(fixed_mode, adjusted_mode);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (HAS_GMCH(dev_priv))
281*4882a593Smuzhiyun ret = intel_gmch_panel_fitting(pipe_config, conn_state);
282*4882a593Smuzhiyun else
283*4882a593Smuzhiyun ret = intel_pch_panel_fitting(pipe_config, conn_state);
284*4882a593Smuzhiyun if (ret)
285*4882a593Smuzhiyun return ret;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
289*4882a593Smuzhiyun return -EINVAL;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /* DSI uses short packets for sync events, so clear mode flags for DSI */
292*4882a593Smuzhiyun adjusted_mode->flags = 0;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun if (intel_dsi->pixel_format == MIPI_DSI_FMT_RGB888)
295*4882a593Smuzhiyun pipe_config->pipe_bpp = 24;
296*4882a593Smuzhiyun else
297*4882a593Smuzhiyun pipe_config->pipe_bpp = 18;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv)) {
300*4882a593Smuzhiyun /* Enable Frame time stamp based scanline reporting */
301*4882a593Smuzhiyun pipe_config->mode_flags |=
302*4882a593Smuzhiyun I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* Dual link goes to DSI transcoder A. */
305*4882a593Smuzhiyun if (intel_dsi->ports == BIT(PORT_C))
306*4882a593Smuzhiyun pipe_config->cpu_transcoder = TRANSCODER_DSI_C;
307*4882a593Smuzhiyun else
308*4882a593Smuzhiyun pipe_config->cpu_transcoder = TRANSCODER_DSI_A;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun ret = bxt_dsi_pll_compute(encoder, pipe_config);
311*4882a593Smuzhiyun if (ret)
312*4882a593Smuzhiyun return -EINVAL;
313*4882a593Smuzhiyun } else {
314*4882a593Smuzhiyun ret = vlv_dsi_pll_compute(encoder, pipe_config);
315*4882a593Smuzhiyun if (ret)
316*4882a593Smuzhiyun return -EINVAL;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun pipe_config->clock_set = true;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun return 0;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
glk_dsi_enable_io(struct intel_encoder * encoder)324*4882a593Smuzhiyun static bool glk_dsi_enable_io(struct intel_encoder *encoder)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
327*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
328*4882a593Smuzhiyun enum port port;
329*4882a593Smuzhiyun u32 tmp;
330*4882a593Smuzhiyun bool cold_boot = false;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* Set the MIPI mode
333*4882a593Smuzhiyun * If MIPI_Mode is off, then writing to LP_Wake bit is not reflecting.
334*4882a593Smuzhiyun * Power ON MIPI IO first and then write into IO reset and LP wake bits
335*4882a593Smuzhiyun */
336*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
337*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, MIPI_CTRL(port));
338*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_CTRL(port),
339*4882a593Smuzhiyun tmp | GLK_MIPIIO_ENABLE);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* Put the IO into reset */
343*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, MIPI_CTRL(PORT_A));
344*4882a593Smuzhiyun tmp &= ~GLK_MIPIIO_RESET_RELEASED;
345*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_CTRL(PORT_A), tmp);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* Program LP Wake */
348*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
349*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, MIPI_CTRL(port));
350*4882a593Smuzhiyun if (!(intel_de_read(dev_priv, MIPI_DEVICE_READY(port)) & DEVICE_READY))
351*4882a593Smuzhiyun tmp &= ~GLK_LP_WAKE;
352*4882a593Smuzhiyun else
353*4882a593Smuzhiyun tmp |= GLK_LP_WAKE;
354*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_CTRL(port), tmp);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* Wait for Pwr ACK */
358*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
359*4882a593Smuzhiyun if (intel_de_wait_for_set(dev_priv, MIPI_CTRL(port),
360*4882a593Smuzhiyun GLK_MIPIIO_PORT_POWERED, 20))
361*4882a593Smuzhiyun drm_err(&dev_priv->drm, "MIPIO port is powergated\n");
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /* Check for cold boot scenario */
365*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
366*4882a593Smuzhiyun cold_boot |=
367*4882a593Smuzhiyun !(intel_de_read(dev_priv, MIPI_DEVICE_READY(port)) & DEVICE_READY);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun return cold_boot;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
glk_dsi_device_ready(struct intel_encoder * encoder)373*4882a593Smuzhiyun static void glk_dsi_device_ready(struct intel_encoder *encoder)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
376*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
377*4882a593Smuzhiyun enum port port;
378*4882a593Smuzhiyun u32 val;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /* Wait for MIPI PHY status bit to set */
381*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
382*4882a593Smuzhiyun if (intel_de_wait_for_set(dev_priv, MIPI_CTRL(port),
383*4882a593Smuzhiyun GLK_PHY_STATUS_PORT_READY, 20))
384*4882a593Smuzhiyun drm_err(&dev_priv->drm, "PHY is not ON\n");
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /* Get IO out of reset */
388*4882a593Smuzhiyun val = intel_de_read(dev_priv, MIPI_CTRL(PORT_A));
389*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_CTRL(PORT_A),
390*4882a593Smuzhiyun val | GLK_MIPIIO_RESET_RELEASED);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /* Get IO out of Low power state*/
393*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
394*4882a593Smuzhiyun if (!(intel_de_read(dev_priv, MIPI_DEVICE_READY(port)) & DEVICE_READY)) {
395*4882a593Smuzhiyun val = intel_de_read(dev_priv, MIPI_DEVICE_READY(port));
396*4882a593Smuzhiyun val &= ~ULPS_STATE_MASK;
397*4882a593Smuzhiyun val |= DEVICE_READY;
398*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DEVICE_READY(port), val);
399*4882a593Smuzhiyun usleep_range(10, 15);
400*4882a593Smuzhiyun } else {
401*4882a593Smuzhiyun /* Enter ULPS */
402*4882a593Smuzhiyun val = intel_de_read(dev_priv, MIPI_DEVICE_READY(port));
403*4882a593Smuzhiyun val &= ~ULPS_STATE_MASK;
404*4882a593Smuzhiyun val |= (ULPS_STATE_ENTER | DEVICE_READY);
405*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DEVICE_READY(port), val);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /* Wait for ULPS active */
408*4882a593Smuzhiyun if (intel_de_wait_for_clear(dev_priv, MIPI_CTRL(port),
409*4882a593Smuzhiyun GLK_ULPS_NOT_ACTIVE, 20))
410*4882a593Smuzhiyun drm_err(&dev_priv->drm, "ULPS not active\n");
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* Exit ULPS */
413*4882a593Smuzhiyun val = intel_de_read(dev_priv, MIPI_DEVICE_READY(port));
414*4882a593Smuzhiyun val &= ~ULPS_STATE_MASK;
415*4882a593Smuzhiyun val |= (ULPS_STATE_EXIT | DEVICE_READY);
416*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DEVICE_READY(port), val);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* Enter Normal Mode */
419*4882a593Smuzhiyun val = intel_de_read(dev_priv, MIPI_DEVICE_READY(port));
420*4882a593Smuzhiyun val &= ~ULPS_STATE_MASK;
421*4882a593Smuzhiyun val |= (ULPS_STATE_NORMAL_OPERATION | DEVICE_READY);
422*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DEVICE_READY(port), val);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun val = intel_de_read(dev_priv, MIPI_CTRL(port));
425*4882a593Smuzhiyun val &= ~GLK_LP_WAKE;
426*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_CTRL(port), val);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /* Wait for Stop state */
431*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
432*4882a593Smuzhiyun if (intel_de_wait_for_set(dev_priv, MIPI_CTRL(port),
433*4882a593Smuzhiyun GLK_DATA_LANE_STOP_STATE, 20))
434*4882a593Smuzhiyun drm_err(&dev_priv->drm,
435*4882a593Smuzhiyun "Date lane not in STOP state\n");
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* Wait for AFE LATCH */
439*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
440*4882a593Smuzhiyun if (intel_de_wait_for_set(dev_priv, BXT_MIPI_PORT_CTRL(port),
441*4882a593Smuzhiyun AFE_LATCHOUT, 20))
442*4882a593Smuzhiyun drm_err(&dev_priv->drm,
443*4882a593Smuzhiyun "D-PHY not entering LP-11 state\n");
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
bxt_dsi_device_ready(struct intel_encoder * encoder)447*4882a593Smuzhiyun static void bxt_dsi_device_ready(struct intel_encoder *encoder)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
450*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
451*4882a593Smuzhiyun enum port port;
452*4882a593Smuzhiyun u32 val;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "\n");
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* Enable MIPI PHY transparent latch */
457*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
458*4882a593Smuzhiyun val = intel_de_read(dev_priv, BXT_MIPI_PORT_CTRL(port));
459*4882a593Smuzhiyun intel_de_write(dev_priv, BXT_MIPI_PORT_CTRL(port),
460*4882a593Smuzhiyun val | LP_OUTPUT_HOLD);
461*4882a593Smuzhiyun usleep_range(2000, 2500);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun /* Clear ULPS and set device ready */
465*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
466*4882a593Smuzhiyun val = intel_de_read(dev_priv, MIPI_DEVICE_READY(port));
467*4882a593Smuzhiyun val &= ~ULPS_STATE_MASK;
468*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DEVICE_READY(port), val);
469*4882a593Smuzhiyun usleep_range(2000, 2500);
470*4882a593Smuzhiyun val |= DEVICE_READY;
471*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DEVICE_READY(port), val);
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
vlv_dsi_device_ready(struct intel_encoder * encoder)475*4882a593Smuzhiyun static void vlv_dsi_device_ready(struct intel_encoder *encoder)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
478*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
479*4882a593Smuzhiyun enum port port;
480*4882a593Smuzhiyun u32 val;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "\n");
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun vlv_flisdsi_get(dev_priv);
485*4882a593Smuzhiyun /* program rcomp for compliance, reduce from 50 ohms to 45 ohms
486*4882a593Smuzhiyun * needed everytime after power gate */
487*4882a593Smuzhiyun vlv_flisdsi_write(dev_priv, 0x04, 0x0004);
488*4882a593Smuzhiyun vlv_flisdsi_put(dev_priv);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* bandgap reset is needed after everytime we do power gate */
491*4882a593Smuzhiyun band_gap_reset(dev_priv);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DEVICE_READY(port),
496*4882a593Smuzhiyun ULPS_STATE_ENTER);
497*4882a593Smuzhiyun usleep_range(2500, 3000);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /* Enable MIPI PHY transparent latch
500*4882a593Smuzhiyun * Common bit for both MIPI Port A & MIPI Port C
501*4882a593Smuzhiyun * No similar bit in MIPI Port C reg
502*4882a593Smuzhiyun */
503*4882a593Smuzhiyun val = intel_de_read(dev_priv, MIPI_PORT_CTRL(PORT_A));
504*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_PORT_CTRL(PORT_A),
505*4882a593Smuzhiyun val | LP_OUTPUT_HOLD);
506*4882a593Smuzhiyun usleep_range(1000, 1500);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DEVICE_READY(port),
509*4882a593Smuzhiyun ULPS_STATE_EXIT);
510*4882a593Smuzhiyun usleep_range(2500, 3000);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DEVICE_READY(port),
513*4882a593Smuzhiyun DEVICE_READY);
514*4882a593Smuzhiyun usleep_range(2500, 3000);
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
intel_dsi_device_ready(struct intel_encoder * encoder)518*4882a593Smuzhiyun static void intel_dsi_device_ready(struct intel_encoder *encoder)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun if (IS_GEMINILAKE(dev_priv))
523*4882a593Smuzhiyun glk_dsi_device_ready(encoder);
524*4882a593Smuzhiyun else if (IS_GEN9_LP(dev_priv))
525*4882a593Smuzhiyun bxt_dsi_device_ready(encoder);
526*4882a593Smuzhiyun else
527*4882a593Smuzhiyun vlv_dsi_device_ready(encoder);
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
glk_dsi_enter_low_power_mode(struct intel_encoder * encoder)530*4882a593Smuzhiyun static void glk_dsi_enter_low_power_mode(struct intel_encoder *encoder)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
533*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
534*4882a593Smuzhiyun enum port port;
535*4882a593Smuzhiyun u32 val;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /* Enter ULPS */
538*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
539*4882a593Smuzhiyun val = intel_de_read(dev_priv, MIPI_DEVICE_READY(port));
540*4882a593Smuzhiyun val &= ~ULPS_STATE_MASK;
541*4882a593Smuzhiyun val |= (ULPS_STATE_ENTER | DEVICE_READY);
542*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DEVICE_READY(port), val);
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* Wait for MIPI PHY status bit to unset */
546*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
547*4882a593Smuzhiyun if (intel_de_wait_for_clear(dev_priv, MIPI_CTRL(port),
548*4882a593Smuzhiyun GLK_PHY_STATUS_PORT_READY, 20))
549*4882a593Smuzhiyun drm_err(&dev_priv->drm, "PHY is not turning OFF\n");
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun /* Wait for Pwr ACK bit to unset */
553*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
554*4882a593Smuzhiyun if (intel_de_wait_for_clear(dev_priv, MIPI_CTRL(port),
555*4882a593Smuzhiyun GLK_MIPIIO_PORT_POWERED, 20))
556*4882a593Smuzhiyun drm_err(&dev_priv->drm,
557*4882a593Smuzhiyun "MIPI IO Port is not powergated\n");
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
glk_dsi_disable_mipi_io(struct intel_encoder * encoder)561*4882a593Smuzhiyun static void glk_dsi_disable_mipi_io(struct intel_encoder *encoder)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
564*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
565*4882a593Smuzhiyun enum port port;
566*4882a593Smuzhiyun u32 tmp;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /* Put the IO into reset */
569*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, MIPI_CTRL(PORT_A));
570*4882a593Smuzhiyun tmp &= ~GLK_MIPIIO_RESET_RELEASED;
571*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_CTRL(PORT_A), tmp);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun /* Wait for MIPI PHY status bit to unset */
574*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
575*4882a593Smuzhiyun if (intel_de_wait_for_clear(dev_priv, MIPI_CTRL(port),
576*4882a593Smuzhiyun GLK_PHY_STATUS_PORT_READY, 20))
577*4882a593Smuzhiyun drm_err(&dev_priv->drm, "PHY is not turning OFF\n");
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun /* Clear MIPI mode */
581*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
582*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, MIPI_CTRL(port));
583*4882a593Smuzhiyun tmp &= ~GLK_MIPIIO_ENABLE;
584*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_CTRL(port), tmp);
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
glk_dsi_clear_device_ready(struct intel_encoder * encoder)588*4882a593Smuzhiyun static void glk_dsi_clear_device_ready(struct intel_encoder *encoder)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun glk_dsi_enter_low_power_mode(encoder);
591*4882a593Smuzhiyun glk_dsi_disable_mipi_io(encoder);
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
vlv_dsi_clear_device_ready(struct intel_encoder * encoder)594*4882a593Smuzhiyun static void vlv_dsi_clear_device_ready(struct intel_encoder *encoder)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
597*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
598*4882a593Smuzhiyun enum port port;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "\n");
601*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
602*4882a593Smuzhiyun /* Common bit for both MIPI Port A & MIPI Port C on VLV/CHV */
603*4882a593Smuzhiyun i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
604*4882a593Smuzhiyun BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(PORT_A);
605*4882a593Smuzhiyun u32 val;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DEVICE_READY(port),
608*4882a593Smuzhiyun DEVICE_READY | ULPS_STATE_ENTER);
609*4882a593Smuzhiyun usleep_range(2000, 2500);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DEVICE_READY(port),
612*4882a593Smuzhiyun DEVICE_READY | ULPS_STATE_EXIT);
613*4882a593Smuzhiyun usleep_range(2000, 2500);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DEVICE_READY(port),
616*4882a593Smuzhiyun DEVICE_READY | ULPS_STATE_ENTER);
617*4882a593Smuzhiyun usleep_range(2000, 2500);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /*
620*4882a593Smuzhiyun * On VLV/CHV, wait till Clock lanes are in LP-00 state for MIPI
621*4882a593Smuzhiyun * Port A only. MIPI Port C has no similar bit for checking.
622*4882a593Smuzhiyun */
623*4882a593Smuzhiyun if ((IS_GEN9_LP(dev_priv) || port == PORT_A) &&
624*4882a593Smuzhiyun intel_de_wait_for_clear(dev_priv, port_ctrl,
625*4882a593Smuzhiyun AFE_LATCHOUT, 30))
626*4882a593Smuzhiyun drm_err(&dev_priv->drm, "DSI LP not going Low\n");
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /* Disable MIPI PHY transparent latch */
629*4882a593Smuzhiyun val = intel_de_read(dev_priv, port_ctrl);
630*4882a593Smuzhiyun intel_de_write(dev_priv, port_ctrl, val & ~LP_OUTPUT_HOLD);
631*4882a593Smuzhiyun usleep_range(1000, 1500);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DEVICE_READY(port), 0x00);
634*4882a593Smuzhiyun usleep_range(2000, 2500);
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
intel_dsi_port_enable(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)638*4882a593Smuzhiyun static void intel_dsi_port_enable(struct intel_encoder *encoder,
639*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
642*4882a593Smuzhiyun struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
643*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
644*4882a593Smuzhiyun enum port port;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) {
647*4882a593Smuzhiyun u32 temp;
648*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv)) {
649*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
650*4882a593Smuzhiyun temp = intel_de_read(dev_priv,
651*4882a593Smuzhiyun MIPI_CTRL(port));
652*4882a593Smuzhiyun temp &= ~BXT_PIXEL_OVERLAP_CNT_MASK |
653*4882a593Smuzhiyun intel_dsi->pixel_overlap <<
654*4882a593Smuzhiyun BXT_PIXEL_OVERLAP_CNT_SHIFT;
655*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_CTRL(port),
656*4882a593Smuzhiyun temp);
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun } else {
659*4882a593Smuzhiyun temp = intel_de_read(dev_priv, VLV_CHICKEN_3);
660*4882a593Smuzhiyun temp &= ~PIXEL_OVERLAP_CNT_MASK |
661*4882a593Smuzhiyun intel_dsi->pixel_overlap <<
662*4882a593Smuzhiyun PIXEL_OVERLAP_CNT_SHIFT;
663*4882a593Smuzhiyun intel_de_write(dev_priv, VLV_CHICKEN_3, temp);
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
668*4882a593Smuzhiyun i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
669*4882a593Smuzhiyun BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
670*4882a593Smuzhiyun u32 temp;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun temp = intel_de_read(dev_priv, port_ctrl);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun temp &= ~LANE_CONFIGURATION_MASK;
675*4882a593Smuzhiyun temp &= ~DUAL_LINK_MODE_MASK;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun if (intel_dsi->ports == (BIT(PORT_A) | BIT(PORT_C))) {
678*4882a593Smuzhiyun temp |= (intel_dsi->dual_link - 1)
679*4882a593Smuzhiyun << DUAL_LINK_MODE_SHIFT;
680*4882a593Smuzhiyun if (IS_BROXTON(dev_priv))
681*4882a593Smuzhiyun temp |= LANE_CONFIGURATION_DUAL_LINK_A;
682*4882a593Smuzhiyun else
683*4882a593Smuzhiyun temp |= crtc->pipe ?
684*4882a593Smuzhiyun LANE_CONFIGURATION_DUAL_LINK_B :
685*4882a593Smuzhiyun LANE_CONFIGURATION_DUAL_LINK_A;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun if (intel_dsi->pixel_format != MIPI_DSI_FMT_RGB888)
689*4882a593Smuzhiyun temp |= DITHERING_ENABLE;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun /* assert ip_tg_enable signal */
692*4882a593Smuzhiyun intel_de_write(dev_priv, port_ctrl, temp | DPI_ENABLE);
693*4882a593Smuzhiyun intel_de_posting_read(dev_priv, port_ctrl);
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
intel_dsi_port_disable(struct intel_encoder * encoder)697*4882a593Smuzhiyun static void intel_dsi_port_disable(struct intel_encoder *encoder)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun struct drm_device *dev = encoder->base.dev;
700*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dev);
701*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
702*4882a593Smuzhiyun enum port port;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
705*4882a593Smuzhiyun i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
706*4882a593Smuzhiyun BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
707*4882a593Smuzhiyun u32 temp;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun /* de-assert ip_tg_enable signal */
710*4882a593Smuzhiyun temp = intel_de_read(dev_priv, port_ctrl);
711*4882a593Smuzhiyun intel_de_write(dev_priv, port_ctrl, temp & ~DPI_ENABLE);
712*4882a593Smuzhiyun intel_de_posting_read(dev_priv, port_ctrl);
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun static void intel_dsi_prepare(struct intel_encoder *intel_encoder,
717*4882a593Smuzhiyun const struct intel_crtc_state *pipe_config);
718*4882a593Smuzhiyun static void intel_dsi_unprepare(struct intel_encoder *encoder);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun /*
721*4882a593Smuzhiyun * Panel enable/disable sequences from the VBT spec.
722*4882a593Smuzhiyun *
723*4882a593Smuzhiyun * Note the spec has AssertReset / DeassertReset swapped from their
724*4882a593Smuzhiyun * usual naming. We use the normal names to avoid confusion (so below
725*4882a593Smuzhiyun * they are swapped compared to the spec).
726*4882a593Smuzhiyun *
727*4882a593Smuzhiyun * Steps starting with MIPI refer to VBT sequences, note that for v2
728*4882a593Smuzhiyun * VBTs several steps which have a VBT in v2 are expected to be handled
729*4882a593Smuzhiyun * directly by the driver, by directly driving gpios for example.
730*4882a593Smuzhiyun *
731*4882a593Smuzhiyun * v2 video mode seq v3 video mode seq command mode seq
732*4882a593Smuzhiyun * - power on - MIPIPanelPowerOn - power on
733*4882a593Smuzhiyun * - wait t1+t2 - wait t1+t2
734*4882a593Smuzhiyun * - MIPIDeassertResetPin - MIPIDeassertResetPin - MIPIDeassertResetPin
735*4882a593Smuzhiyun * - io lines to lp-11 - io lines to lp-11 - io lines to lp-11
736*4882a593Smuzhiyun * - MIPISendInitialDcsCmds - MIPISendInitialDcsCmds - MIPISendInitialDcsCmds
737*4882a593Smuzhiyun * - MIPITearOn
738*4882a593Smuzhiyun * - MIPIDisplayOn
739*4882a593Smuzhiyun * - turn on DPI - turn on DPI - set pipe to dsr mode
740*4882a593Smuzhiyun * - MIPIDisplayOn - MIPIDisplayOn
741*4882a593Smuzhiyun * - wait t5 - wait t5
742*4882a593Smuzhiyun * - backlight on - MIPIBacklightOn - backlight on
743*4882a593Smuzhiyun * ... ... ... issue mem cmds ...
744*4882a593Smuzhiyun * - backlight off - MIPIBacklightOff - backlight off
745*4882a593Smuzhiyun * - wait t6 - wait t6
746*4882a593Smuzhiyun * - MIPIDisplayOff
747*4882a593Smuzhiyun * - turn off DPI - turn off DPI - disable pipe dsr mode
748*4882a593Smuzhiyun * - MIPITearOff
749*4882a593Smuzhiyun * - MIPIDisplayOff - MIPIDisplayOff
750*4882a593Smuzhiyun * - io lines to lp-00 - io lines to lp-00 - io lines to lp-00
751*4882a593Smuzhiyun * - MIPIAssertResetPin - MIPIAssertResetPin - MIPIAssertResetPin
752*4882a593Smuzhiyun * - wait t3 - wait t3
753*4882a593Smuzhiyun * - power off - MIPIPanelPowerOff - power off
754*4882a593Smuzhiyun * - wait t4 - wait t4
755*4882a593Smuzhiyun */
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun /*
758*4882a593Smuzhiyun * DSI port enable has to be done before pipe and plane enable, so we do it in
759*4882a593Smuzhiyun * the pre_enable hook instead of the enable hook.
760*4882a593Smuzhiyun */
intel_dsi_pre_enable(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * pipe_config,const struct drm_connector_state * conn_state)761*4882a593Smuzhiyun static void intel_dsi_pre_enable(struct intel_atomic_state *state,
762*4882a593Smuzhiyun struct intel_encoder *encoder,
763*4882a593Smuzhiyun const struct intel_crtc_state *pipe_config,
764*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
767*4882a593Smuzhiyun struct drm_crtc *crtc = pipe_config->uapi.crtc;
768*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->dev);
769*4882a593Smuzhiyun struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
770*4882a593Smuzhiyun enum pipe pipe = intel_crtc->pipe;
771*4882a593Smuzhiyun enum port port;
772*4882a593Smuzhiyun u32 val;
773*4882a593Smuzhiyun bool glk_cold_boot = false;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "\n");
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun /*
780*4882a593Smuzhiyun * The BIOS may leave the PLL in a wonky state where it doesn't
781*4882a593Smuzhiyun * lock. It needs to be fully powered down to fix it.
782*4882a593Smuzhiyun */
783*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv)) {
784*4882a593Smuzhiyun bxt_dsi_pll_disable(encoder);
785*4882a593Smuzhiyun bxt_dsi_pll_enable(encoder, pipe_config);
786*4882a593Smuzhiyun } else {
787*4882a593Smuzhiyun vlv_dsi_pll_disable(encoder);
788*4882a593Smuzhiyun vlv_dsi_pll_enable(encoder, pipe_config);
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun if (IS_BROXTON(dev_priv)) {
792*4882a593Smuzhiyun /* Add MIPI IO reset programming for modeset */
793*4882a593Smuzhiyun val = intel_de_read(dev_priv, BXT_P_CR_GT_DISP_PWRON);
794*4882a593Smuzhiyun intel_de_write(dev_priv, BXT_P_CR_GT_DISP_PWRON,
795*4882a593Smuzhiyun val | MIPIO_RST_CTRL);
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun /* Power up DSI regulator */
798*4882a593Smuzhiyun intel_de_write(dev_priv, BXT_P_DSI_REGULATOR_CFG, STAP_SELECT);
799*4882a593Smuzhiyun intel_de_write(dev_priv, BXT_P_DSI_REGULATOR_TX_CTRL, 0);
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
803*4882a593Smuzhiyun u32 val;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun /* Disable DPOunit clock gating, can stall pipe */
806*4882a593Smuzhiyun val = intel_de_read(dev_priv, DSPCLK_GATE_D);
807*4882a593Smuzhiyun val |= DPOUNIT_CLOCK_GATE_DISABLE;
808*4882a593Smuzhiyun intel_de_write(dev_priv, DSPCLK_GATE_D, val);
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun if (!IS_GEMINILAKE(dev_priv))
812*4882a593Smuzhiyun intel_dsi_prepare(encoder, pipe_config);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_POWER_ON);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun /*
817*4882a593Smuzhiyun * Give the panel time to power-on and then deassert its reset.
818*4882a593Smuzhiyun * Depending on the VBT MIPI sequences version the deassert-seq
819*4882a593Smuzhiyun * may contain the necessary delay, intel_dsi_msleep() will skip
820*4882a593Smuzhiyun * the delay in that case. If there is no deassert-seq, then an
821*4882a593Smuzhiyun * unconditional msleep is used to give the panel time to power-on.
822*4882a593Smuzhiyun */
823*4882a593Smuzhiyun if (dev_priv->vbt.dsi.sequence[MIPI_SEQ_DEASSERT_RESET]) {
824*4882a593Smuzhiyun intel_dsi_msleep(intel_dsi, intel_dsi->panel_on_delay);
825*4882a593Smuzhiyun intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DEASSERT_RESET);
826*4882a593Smuzhiyun } else {
827*4882a593Smuzhiyun msleep(intel_dsi->panel_on_delay);
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun if (IS_GEMINILAKE(dev_priv)) {
831*4882a593Smuzhiyun glk_cold_boot = glk_dsi_enable_io(encoder);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /* Prepare port in cold boot(s3/s4) scenario */
834*4882a593Smuzhiyun if (glk_cold_boot)
835*4882a593Smuzhiyun intel_dsi_prepare(encoder, pipe_config);
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun /* Put device in ready state (LP-11) */
839*4882a593Smuzhiyun intel_dsi_device_ready(encoder);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun /* Prepare port in normal boot scenario */
842*4882a593Smuzhiyun if (IS_GEMINILAKE(dev_priv) && !glk_cold_boot)
843*4882a593Smuzhiyun intel_dsi_prepare(encoder, pipe_config);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun /* Send initialization commands in LP mode */
846*4882a593Smuzhiyun intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_INIT_OTP);
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun /* Enable port in pre-enable phase itself because as per hw team
849*4882a593Smuzhiyun * recommendation, port should be enabled befor plane & pipe */
850*4882a593Smuzhiyun if (is_cmd_mode(intel_dsi)) {
851*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports)
852*4882a593Smuzhiyun intel_de_write(dev_priv,
853*4882a593Smuzhiyun MIPI_MAX_RETURN_PKT_SIZE(port), 8 * 4);
854*4882a593Smuzhiyun intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_TEAR_ON);
855*4882a593Smuzhiyun intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_ON);
856*4882a593Smuzhiyun } else {
857*4882a593Smuzhiyun msleep(20); /* XXX */
858*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports)
859*4882a593Smuzhiyun dpi_send_cmd(intel_dsi, TURN_ON, false, port);
860*4882a593Smuzhiyun intel_dsi_msleep(intel_dsi, 100);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_ON);
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun intel_dsi_port_enable(encoder, pipe_config);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun intel_panel_enable_backlight(pipe_config, conn_state);
868*4882a593Smuzhiyun intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_ON);
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
bxt_dsi_enable(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)871*4882a593Smuzhiyun static void bxt_dsi_enable(struct intel_atomic_state *state,
872*4882a593Smuzhiyun struct intel_encoder *encoder,
873*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
874*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder);
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun intel_crtc_vblank_on(crtc_state);
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun /*
882*4882a593Smuzhiyun * DSI port disable has to be done after pipe and plane disable, so we do it in
883*4882a593Smuzhiyun * the post_disable hook.
884*4882a593Smuzhiyun */
intel_dsi_disable(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)885*4882a593Smuzhiyun static void intel_dsi_disable(struct intel_atomic_state *state,
886*4882a593Smuzhiyun struct intel_encoder *encoder,
887*4882a593Smuzhiyun const struct intel_crtc_state *old_crtc_state,
888*4882a593Smuzhiyun const struct drm_connector_state *old_conn_state)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun struct drm_i915_private *i915 = to_i915(encoder->base.dev);
891*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
892*4882a593Smuzhiyun enum port port;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun drm_dbg_kms(&i915->drm, "\n");
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_OFF);
897*4882a593Smuzhiyun intel_panel_disable_backlight(old_conn_state);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun /*
900*4882a593Smuzhiyun * According to the spec we should send SHUTDOWN before
901*4882a593Smuzhiyun * MIPI_SEQ_DISPLAY_OFF only for v3+ VBTs, but field testing
902*4882a593Smuzhiyun * has shown that the v3 sequence works for v2 VBTs too
903*4882a593Smuzhiyun */
904*4882a593Smuzhiyun if (is_vid_mode(intel_dsi)) {
905*4882a593Smuzhiyun /* Send Shutdown command to the panel in LP mode */
906*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports)
907*4882a593Smuzhiyun dpi_send_cmd(intel_dsi, SHUTDOWN, false, port);
908*4882a593Smuzhiyun msleep(10);
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
intel_dsi_clear_device_ready(struct intel_encoder * encoder)912*4882a593Smuzhiyun static void intel_dsi_clear_device_ready(struct intel_encoder *encoder)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun if (IS_GEMINILAKE(dev_priv))
917*4882a593Smuzhiyun glk_dsi_clear_device_ready(encoder);
918*4882a593Smuzhiyun else
919*4882a593Smuzhiyun vlv_dsi_clear_device_ready(encoder);
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
intel_dsi_post_disable(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)922*4882a593Smuzhiyun static void intel_dsi_post_disable(struct intel_atomic_state *state,
923*4882a593Smuzhiyun struct intel_encoder *encoder,
924*4882a593Smuzhiyun const struct intel_crtc_state *old_crtc_state,
925*4882a593Smuzhiyun const struct drm_connector_state *old_conn_state)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
928*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
929*4882a593Smuzhiyun enum port port;
930*4882a593Smuzhiyun u32 val;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "\n");
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv)) {
935*4882a593Smuzhiyun intel_crtc_vblank_off(old_crtc_state);
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun skl_scaler_disable(old_crtc_state);
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun if (is_vid_mode(intel_dsi)) {
941*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports)
942*4882a593Smuzhiyun vlv_dsi_wait_for_fifo_empty(intel_dsi, port);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun intel_dsi_port_disable(encoder);
945*4882a593Smuzhiyun usleep_range(2000, 5000);
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun intel_dsi_unprepare(encoder);
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun /*
951*4882a593Smuzhiyun * if disable packets are sent before sending shutdown packet then in
952*4882a593Smuzhiyun * some next enable sequence send turn on packet error is observed
953*4882a593Smuzhiyun */
954*4882a593Smuzhiyun if (is_cmd_mode(intel_dsi))
955*4882a593Smuzhiyun intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_TEAR_OFF);
956*4882a593Smuzhiyun intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_OFF);
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun /* Transition to LP-00 */
959*4882a593Smuzhiyun intel_dsi_clear_device_ready(encoder);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun if (IS_BROXTON(dev_priv)) {
962*4882a593Smuzhiyun /* Power down DSI regulator to save power */
963*4882a593Smuzhiyun intel_de_write(dev_priv, BXT_P_DSI_REGULATOR_CFG, STAP_SELECT);
964*4882a593Smuzhiyun intel_de_write(dev_priv, BXT_P_DSI_REGULATOR_TX_CTRL,
965*4882a593Smuzhiyun HS_IO_CTRL_SELECT);
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun /* Add MIPI IO reset programming for modeset */
968*4882a593Smuzhiyun val = intel_de_read(dev_priv, BXT_P_CR_GT_DISP_PWRON);
969*4882a593Smuzhiyun intel_de_write(dev_priv, BXT_P_CR_GT_DISP_PWRON,
970*4882a593Smuzhiyun val & ~MIPIO_RST_CTRL);
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv)) {
974*4882a593Smuzhiyun bxt_dsi_pll_disable(encoder);
975*4882a593Smuzhiyun } else {
976*4882a593Smuzhiyun u32 val;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun vlv_dsi_pll_disable(encoder);
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun val = intel_de_read(dev_priv, DSPCLK_GATE_D);
981*4882a593Smuzhiyun val &= ~DPOUNIT_CLOCK_GATE_DISABLE;
982*4882a593Smuzhiyun intel_de_write(dev_priv, DSPCLK_GATE_D, val);
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun /* Assert reset */
986*4882a593Smuzhiyun intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_ASSERT_RESET);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun intel_dsi_msleep(intel_dsi, intel_dsi->panel_off_delay);
989*4882a593Smuzhiyun intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_POWER_OFF);
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun /*
992*4882a593Smuzhiyun * FIXME As we do with eDP, just make a note of the time here
993*4882a593Smuzhiyun * and perform the wait before the next panel power on.
994*4882a593Smuzhiyun */
995*4882a593Smuzhiyun intel_dsi_msleep(intel_dsi, intel_dsi->panel_pwr_cycle_delay);
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
intel_dsi_get_hw_state(struct intel_encoder * encoder,enum pipe * pipe)998*4882a593Smuzhiyun static bool intel_dsi_get_hw_state(struct intel_encoder *encoder,
999*4882a593Smuzhiyun enum pipe *pipe)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1002*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1003*4882a593Smuzhiyun intel_wakeref_t wakeref;
1004*4882a593Smuzhiyun enum port port;
1005*4882a593Smuzhiyun bool active = false;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "\n");
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun wakeref = intel_display_power_get_if_enabled(dev_priv,
1010*4882a593Smuzhiyun encoder->power_domain);
1011*4882a593Smuzhiyun if (!wakeref)
1012*4882a593Smuzhiyun return false;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun /*
1015*4882a593Smuzhiyun * On Broxton the PLL needs to be enabled with a valid divider
1016*4882a593Smuzhiyun * configuration, otherwise accessing DSI registers will hang the
1017*4882a593Smuzhiyun * machine. See BSpec North Display Engine registers/MIPI[BXT].
1018*4882a593Smuzhiyun */
1019*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv) && !bxt_dsi_pll_is_enabled(dev_priv))
1020*4882a593Smuzhiyun goto out_put_power;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun /* XXX: this only works for one DSI output */
1023*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
1024*4882a593Smuzhiyun i915_reg_t ctrl_reg = IS_GEN9_LP(dev_priv) ?
1025*4882a593Smuzhiyun BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
1026*4882a593Smuzhiyun bool enabled = intel_de_read(dev_priv, ctrl_reg) & DPI_ENABLE;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun /*
1029*4882a593Smuzhiyun * Due to some hardware limitations on VLV/CHV, the DPI enable
1030*4882a593Smuzhiyun * bit in port C control register does not get set. As a
1031*4882a593Smuzhiyun * workaround, check pipe B conf instead.
1032*4882a593Smuzhiyun */
1033*4882a593Smuzhiyun if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1034*4882a593Smuzhiyun port == PORT_C)
1035*4882a593Smuzhiyun enabled = intel_de_read(dev_priv, PIPECONF(PIPE_B)) & PIPECONF_ENABLE;
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun /* Try command mode if video mode not enabled */
1038*4882a593Smuzhiyun if (!enabled) {
1039*4882a593Smuzhiyun u32 tmp = intel_de_read(dev_priv,
1040*4882a593Smuzhiyun MIPI_DSI_FUNC_PRG(port));
1041*4882a593Smuzhiyun enabled = tmp & CMD_MODE_DATA_WIDTH_MASK;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun if (!enabled)
1045*4882a593Smuzhiyun continue;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun if (!(intel_de_read(dev_priv, MIPI_DEVICE_READY(port)) & DEVICE_READY))
1048*4882a593Smuzhiyun continue;
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv)) {
1051*4882a593Smuzhiyun u32 tmp = intel_de_read(dev_priv, MIPI_CTRL(port));
1052*4882a593Smuzhiyun tmp &= BXT_PIPE_SELECT_MASK;
1053*4882a593Smuzhiyun tmp >>= BXT_PIPE_SELECT_SHIFT;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun if (drm_WARN_ON(&dev_priv->drm, tmp > PIPE_C))
1056*4882a593Smuzhiyun continue;
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun *pipe = tmp;
1059*4882a593Smuzhiyun } else {
1060*4882a593Smuzhiyun *pipe = port == PORT_A ? PIPE_A : PIPE_B;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun active = true;
1064*4882a593Smuzhiyun break;
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun out_put_power:
1068*4882a593Smuzhiyun intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun return active;
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun
bxt_dsi_get_pipe_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config)1073*4882a593Smuzhiyun static void bxt_dsi_get_pipe_config(struct intel_encoder *encoder,
1074*4882a593Smuzhiyun struct intel_crtc_state *pipe_config)
1075*4882a593Smuzhiyun {
1076*4882a593Smuzhiyun struct drm_device *dev = encoder->base.dev;
1077*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dev);
1078*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode =
1079*4882a593Smuzhiyun &pipe_config->hw.adjusted_mode;
1080*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode_sw;
1081*4882a593Smuzhiyun struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
1082*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1083*4882a593Smuzhiyun unsigned int lane_count = intel_dsi->lane_count;
1084*4882a593Smuzhiyun unsigned int bpp, fmt;
1085*4882a593Smuzhiyun enum port port;
1086*4882a593Smuzhiyun u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
1087*4882a593Smuzhiyun u16 hfp_sw, hsync_sw, hbp_sw;
1088*4882a593Smuzhiyun u16 crtc_htotal_sw, crtc_hsync_start_sw, crtc_hsync_end_sw,
1089*4882a593Smuzhiyun crtc_hblank_start_sw, crtc_hblank_end_sw;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun /* FIXME: hw readout should not depend on SW state */
1092*4882a593Smuzhiyun adjusted_mode_sw = &crtc->config->hw.adjusted_mode;
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun /*
1095*4882a593Smuzhiyun * Atleast one port is active as encoder->get_config called only if
1096*4882a593Smuzhiyun * encoder->get_hw_state() returns true.
1097*4882a593Smuzhiyun */
1098*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
1099*4882a593Smuzhiyun if (intel_de_read(dev_priv, BXT_MIPI_PORT_CTRL(port)) & DPI_ENABLE)
1100*4882a593Smuzhiyun break;
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun fmt = intel_de_read(dev_priv, MIPI_DSI_FUNC_PRG(port)) & VID_MODE_FORMAT_MASK;
1104*4882a593Smuzhiyun bpp = mipi_dsi_pixel_format_to_bpp(
1105*4882a593Smuzhiyun pixel_format_from_register_bits(fmt));
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun pipe_config->pipe_bpp = bdw_get_pipemisc_bpp(crtc);
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun /* Enable Frame time stamo based scanline reporting */
1110*4882a593Smuzhiyun pipe_config->mode_flags |=
1111*4882a593Smuzhiyun I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun /* In terms of pixels */
1114*4882a593Smuzhiyun adjusted_mode->crtc_hdisplay =
1115*4882a593Smuzhiyun intel_de_read(dev_priv,
1116*4882a593Smuzhiyun BXT_MIPI_TRANS_HACTIVE(port));
1117*4882a593Smuzhiyun adjusted_mode->crtc_vdisplay =
1118*4882a593Smuzhiyun intel_de_read(dev_priv,
1119*4882a593Smuzhiyun BXT_MIPI_TRANS_VACTIVE(port));
1120*4882a593Smuzhiyun adjusted_mode->crtc_vtotal =
1121*4882a593Smuzhiyun intel_de_read(dev_priv,
1122*4882a593Smuzhiyun BXT_MIPI_TRANS_VTOTAL(port));
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun hactive = adjusted_mode->crtc_hdisplay;
1125*4882a593Smuzhiyun hfp = intel_de_read(dev_priv, MIPI_HFP_COUNT(port));
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun /*
1128*4882a593Smuzhiyun * Meaningful for video mode non-burst sync pulse mode only,
1129*4882a593Smuzhiyun * can be zero for non-burst sync events and burst modes
1130*4882a593Smuzhiyun */
1131*4882a593Smuzhiyun hsync = intel_de_read(dev_priv, MIPI_HSYNC_PADDING_COUNT(port));
1132*4882a593Smuzhiyun hbp = intel_de_read(dev_priv, MIPI_HBP_COUNT(port));
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun /* harizontal values are in terms of high speed byte clock */
1135*4882a593Smuzhiyun hfp = pixels_from_txbyteclkhs(hfp, bpp, lane_count,
1136*4882a593Smuzhiyun intel_dsi->burst_mode_ratio);
1137*4882a593Smuzhiyun hsync = pixels_from_txbyteclkhs(hsync, bpp, lane_count,
1138*4882a593Smuzhiyun intel_dsi->burst_mode_ratio);
1139*4882a593Smuzhiyun hbp = pixels_from_txbyteclkhs(hbp, bpp, lane_count,
1140*4882a593Smuzhiyun intel_dsi->burst_mode_ratio);
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun if (intel_dsi->dual_link) {
1143*4882a593Smuzhiyun hfp *= 2;
1144*4882a593Smuzhiyun hsync *= 2;
1145*4882a593Smuzhiyun hbp *= 2;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun /* vertical values are in terms of lines */
1149*4882a593Smuzhiyun vfp = intel_de_read(dev_priv, MIPI_VFP_COUNT(port));
1150*4882a593Smuzhiyun vsync = intel_de_read(dev_priv, MIPI_VSYNC_PADDING_COUNT(port));
1151*4882a593Smuzhiyun vbp = intel_de_read(dev_priv, MIPI_VBP_COUNT(port));
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun adjusted_mode->crtc_htotal = hactive + hfp + hsync + hbp;
1154*4882a593Smuzhiyun adjusted_mode->crtc_hsync_start = hfp + adjusted_mode->crtc_hdisplay;
1155*4882a593Smuzhiyun adjusted_mode->crtc_hsync_end = hsync + adjusted_mode->crtc_hsync_start;
1156*4882a593Smuzhiyun adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hdisplay;
1157*4882a593Smuzhiyun adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_htotal;
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun adjusted_mode->crtc_vsync_start = vfp + adjusted_mode->crtc_vdisplay;
1160*4882a593Smuzhiyun adjusted_mode->crtc_vsync_end = vsync + adjusted_mode->crtc_vsync_start;
1161*4882a593Smuzhiyun adjusted_mode->crtc_vblank_start = adjusted_mode->crtc_vdisplay;
1162*4882a593Smuzhiyun adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vtotal;
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun /*
1165*4882a593Smuzhiyun * In BXT DSI there is no regs programmed with few horizontal timings
1166*4882a593Smuzhiyun * in Pixels but txbyteclkhs.. So retrieval process adds some
1167*4882a593Smuzhiyun * ROUND_UP ERRORS in the process of PIXELS<==>txbyteclkhs.
1168*4882a593Smuzhiyun * Actually here for the given adjusted_mode, we are calculating the
1169*4882a593Smuzhiyun * value programmed to the port and then back to the horizontal timing
1170*4882a593Smuzhiyun * param in pixels. This is the expected value, including roundup errors
1171*4882a593Smuzhiyun * And if that is same as retrieved value from port, then
1172*4882a593Smuzhiyun * (HW state) adjusted_mode's horizontal timings are corrected to
1173*4882a593Smuzhiyun * match with SW state to nullify the errors.
1174*4882a593Smuzhiyun */
1175*4882a593Smuzhiyun /* Calculating the value programmed to the Port register */
1176*4882a593Smuzhiyun hfp_sw = adjusted_mode_sw->crtc_hsync_start -
1177*4882a593Smuzhiyun adjusted_mode_sw->crtc_hdisplay;
1178*4882a593Smuzhiyun hsync_sw = adjusted_mode_sw->crtc_hsync_end -
1179*4882a593Smuzhiyun adjusted_mode_sw->crtc_hsync_start;
1180*4882a593Smuzhiyun hbp_sw = adjusted_mode_sw->crtc_htotal -
1181*4882a593Smuzhiyun adjusted_mode_sw->crtc_hsync_end;
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun if (intel_dsi->dual_link) {
1184*4882a593Smuzhiyun hfp_sw /= 2;
1185*4882a593Smuzhiyun hsync_sw /= 2;
1186*4882a593Smuzhiyun hbp_sw /= 2;
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun hfp_sw = txbyteclkhs(hfp_sw, bpp, lane_count,
1190*4882a593Smuzhiyun intel_dsi->burst_mode_ratio);
1191*4882a593Smuzhiyun hsync_sw = txbyteclkhs(hsync_sw, bpp, lane_count,
1192*4882a593Smuzhiyun intel_dsi->burst_mode_ratio);
1193*4882a593Smuzhiyun hbp_sw = txbyteclkhs(hbp_sw, bpp, lane_count,
1194*4882a593Smuzhiyun intel_dsi->burst_mode_ratio);
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun /* Reverse calculating the adjusted mode parameters from port reg vals*/
1197*4882a593Smuzhiyun hfp_sw = pixels_from_txbyteclkhs(hfp_sw, bpp, lane_count,
1198*4882a593Smuzhiyun intel_dsi->burst_mode_ratio);
1199*4882a593Smuzhiyun hsync_sw = pixels_from_txbyteclkhs(hsync_sw, bpp, lane_count,
1200*4882a593Smuzhiyun intel_dsi->burst_mode_ratio);
1201*4882a593Smuzhiyun hbp_sw = pixels_from_txbyteclkhs(hbp_sw, bpp, lane_count,
1202*4882a593Smuzhiyun intel_dsi->burst_mode_ratio);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun if (intel_dsi->dual_link) {
1205*4882a593Smuzhiyun hfp_sw *= 2;
1206*4882a593Smuzhiyun hsync_sw *= 2;
1207*4882a593Smuzhiyun hbp_sw *= 2;
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun crtc_htotal_sw = adjusted_mode_sw->crtc_hdisplay + hfp_sw +
1211*4882a593Smuzhiyun hsync_sw + hbp_sw;
1212*4882a593Smuzhiyun crtc_hsync_start_sw = hfp_sw + adjusted_mode_sw->crtc_hdisplay;
1213*4882a593Smuzhiyun crtc_hsync_end_sw = hsync_sw + crtc_hsync_start_sw;
1214*4882a593Smuzhiyun crtc_hblank_start_sw = adjusted_mode_sw->crtc_hdisplay;
1215*4882a593Smuzhiyun crtc_hblank_end_sw = crtc_htotal_sw;
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun if (adjusted_mode->crtc_htotal == crtc_htotal_sw)
1218*4882a593Smuzhiyun adjusted_mode->crtc_htotal = adjusted_mode_sw->crtc_htotal;
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun if (adjusted_mode->crtc_hsync_start == crtc_hsync_start_sw)
1221*4882a593Smuzhiyun adjusted_mode->crtc_hsync_start =
1222*4882a593Smuzhiyun adjusted_mode_sw->crtc_hsync_start;
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun if (adjusted_mode->crtc_hsync_end == crtc_hsync_end_sw)
1225*4882a593Smuzhiyun adjusted_mode->crtc_hsync_end =
1226*4882a593Smuzhiyun adjusted_mode_sw->crtc_hsync_end;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun if (adjusted_mode->crtc_hblank_start == crtc_hblank_start_sw)
1229*4882a593Smuzhiyun adjusted_mode->crtc_hblank_start =
1230*4882a593Smuzhiyun adjusted_mode_sw->crtc_hblank_start;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun if (adjusted_mode->crtc_hblank_end == crtc_hblank_end_sw)
1233*4882a593Smuzhiyun adjusted_mode->crtc_hblank_end =
1234*4882a593Smuzhiyun adjusted_mode_sw->crtc_hblank_end;
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun
intel_dsi_get_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config)1237*4882a593Smuzhiyun static void intel_dsi_get_config(struct intel_encoder *encoder,
1238*4882a593Smuzhiyun struct intel_crtc_state *pipe_config)
1239*4882a593Smuzhiyun {
1240*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1241*4882a593Smuzhiyun u32 pclk;
1242*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "\n");
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun pipe_config->output_types |= BIT(INTEL_OUTPUT_DSI);
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv)) {
1247*4882a593Smuzhiyun bxt_dsi_get_pipe_config(encoder, pipe_config);
1248*4882a593Smuzhiyun pclk = bxt_dsi_get_pclk(encoder, pipe_config);
1249*4882a593Smuzhiyun } else {
1250*4882a593Smuzhiyun pclk = vlv_dsi_get_pclk(encoder, pipe_config);
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun if (pclk) {
1254*4882a593Smuzhiyun pipe_config->hw.adjusted_mode.crtc_clock = pclk;
1255*4882a593Smuzhiyun pipe_config->port_clock = pclk;
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun /* return txclkesc cycles in terms of divider and duration in us */
txclkesc(u32 divider,unsigned int us)1260*4882a593Smuzhiyun static u16 txclkesc(u32 divider, unsigned int us)
1261*4882a593Smuzhiyun {
1262*4882a593Smuzhiyun switch (divider) {
1263*4882a593Smuzhiyun case ESCAPE_CLOCK_DIVIDER_1:
1264*4882a593Smuzhiyun default:
1265*4882a593Smuzhiyun return 20 * us;
1266*4882a593Smuzhiyun case ESCAPE_CLOCK_DIVIDER_2:
1267*4882a593Smuzhiyun return 10 * us;
1268*4882a593Smuzhiyun case ESCAPE_CLOCK_DIVIDER_4:
1269*4882a593Smuzhiyun return 5 * us;
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
set_dsi_timings(struct drm_encoder * encoder,const struct drm_display_mode * adjusted_mode)1273*4882a593Smuzhiyun static void set_dsi_timings(struct drm_encoder *encoder,
1274*4882a593Smuzhiyun const struct drm_display_mode *adjusted_mode)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
1277*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dev);
1278*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(to_intel_encoder(encoder));
1279*4882a593Smuzhiyun enum port port;
1280*4882a593Smuzhiyun unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
1281*4882a593Smuzhiyun unsigned int lane_count = intel_dsi->lane_count;
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun hactive = adjusted_mode->crtc_hdisplay;
1286*4882a593Smuzhiyun hfp = adjusted_mode->crtc_hsync_start - adjusted_mode->crtc_hdisplay;
1287*4882a593Smuzhiyun hsync = adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start;
1288*4882a593Smuzhiyun hbp = adjusted_mode->crtc_htotal - adjusted_mode->crtc_hsync_end;
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun if (intel_dsi->dual_link) {
1291*4882a593Smuzhiyun hactive /= 2;
1292*4882a593Smuzhiyun if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1293*4882a593Smuzhiyun hactive += intel_dsi->pixel_overlap;
1294*4882a593Smuzhiyun hfp /= 2;
1295*4882a593Smuzhiyun hsync /= 2;
1296*4882a593Smuzhiyun hbp /= 2;
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun vfp = adjusted_mode->crtc_vsync_start - adjusted_mode->crtc_vdisplay;
1300*4882a593Smuzhiyun vsync = adjusted_mode->crtc_vsync_end - adjusted_mode->crtc_vsync_start;
1301*4882a593Smuzhiyun vbp = adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vsync_end;
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun /* horizontal values are in terms of high speed byte clock */
1304*4882a593Smuzhiyun hactive = txbyteclkhs(hactive, bpp, lane_count,
1305*4882a593Smuzhiyun intel_dsi->burst_mode_ratio);
1306*4882a593Smuzhiyun hfp = txbyteclkhs(hfp, bpp, lane_count, intel_dsi->burst_mode_ratio);
1307*4882a593Smuzhiyun hsync = txbyteclkhs(hsync, bpp, lane_count,
1308*4882a593Smuzhiyun intel_dsi->burst_mode_ratio);
1309*4882a593Smuzhiyun hbp = txbyteclkhs(hbp, bpp, lane_count, intel_dsi->burst_mode_ratio);
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
1312*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv)) {
1313*4882a593Smuzhiyun /*
1314*4882a593Smuzhiyun * Program hdisplay and vdisplay on MIPI transcoder.
1315*4882a593Smuzhiyun * This is different from calculated hactive and
1316*4882a593Smuzhiyun * vactive, as they are calculated per channel basis,
1317*4882a593Smuzhiyun * whereas these values should be based on resolution.
1318*4882a593Smuzhiyun */
1319*4882a593Smuzhiyun intel_de_write(dev_priv, BXT_MIPI_TRANS_HACTIVE(port),
1320*4882a593Smuzhiyun adjusted_mode->crtc_hdisplay);
1321*4882a593Smuzhiyun intel_de_write(dev_priv, BXT_MIPI_TRANS_VACTIVE(port),
1322*4882a593Smuzhiyun adjusted_mode->crtc_vdisplay);
1323*4882a593Smuzhiyun intel_de_write(dev_priv, BXT_MIPI_TRANS_VTOTAL(port),
1324*4882a593Smuzhiyun adjusted_mode->crtc_vtotal);
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_HACTIVE_AREA_COUNT(port),
1328*4882a593Smuzhiyun hactive);
1329*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_HFP_COUNT(port), hfp);
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun /* meaningful for video mode non-burst sync pulse mode only,
1332*4882a593Smuzhiyun * can be zero for non-burst sync events and burst modes */
1333*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_HSYNC_PADDING_COUNT(port),
1334*4882a593Smuzhiyun hsync);
1335*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_HBP_COUNT(port), hbp);
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun /* vertical values are in terms of lines */
1338*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_VFP_COUNT(port), vfp);
1339*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_VSYNC_PADDING_COUNT(port),
1340*4882a593Smuzhiyun vsync);
1341*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_VBP_COUNT(port), vbp);
1342*4882a593Smuzhiyun }
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun
pixel_format_to_reg(enum mipi_dsi_pixel_format fmt)1345*4882a593Smuzhiyun static u32 pixel_format_to_reg(enum mipi_dsi_pixel_format fmt)
1346*4882a593Smuzhiyun {
1347*4882a593Smuzhiyun switch (fmt) {
1348*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB888:
1349*4882a593Smuzhiyun return VID_MODE_FORMAT_RGB888;
1350*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB666:
1351*4882a593Smuzhiyun return VID_MODE_FORMAT_RGB666;
1352*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB666_PACKED:
1353*4882a593Smuzhiyun return VID_MODE_FORMAT_RGB666_PACKED;
1354*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB565:
1355*4882a593Smuzhiyun return VID_MODE_FORMAT_RGB565;
1356*4882a593Smuzhiyun default:
1357*4882a593Smuzhiyun MISSING_CASE(fmt);
1358*4882a593Smuzhiyun return VID_MODE_FORMAT_RGB666;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun
intel_dsi_prepare(struct intel_encoder * intel_encoder,const struct intel_crtc_state * pipe_config)1362*4882a593Smuzhiyun static void intel_dsi_prepare(struct intel_encoder *intel_encoder,
1363*4882a593Smuzhiyun const struct intel_crtc_state *pipe_config)
1364*4882a593Smuzhiyun {
1365*4882a593Smuzhiyun struct drm_encoder *encoder = &intel_encoder->base;
1366*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
1367*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dev);
1368*4882a593Smuzhiyun struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc);
1369*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(to_intel_encoder(encoder));
1370*4882a593Smuzhiyun const struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
1371*4882a593Smuzhiyun enum port port;
1372*4882a593Smuzhiyun unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
1373*4882a593Smuzhiyun u32 val, tmp;
1374*4882a593Smuzhiyun u16 mode_hdisplay;
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "pipe %c\n", pipe_name(intel_crtc->pipe));
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun mode_hdisplay = adjusted_mode->crtc_hdisplay;
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun if (intel_dsi->dual_link) {
1381*4882a593Smuzhiyun mode_hdisplay /= 2;
1382*4882a593Smuzhiyun if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1383*4882a593Smuzhiyun mode_hdisplay += intel_dsi->pixel_overlap;
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
1387*4882a593Smuzhiyun if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1388*4882a593Smuzhiyun /*
1389*4882a593Smuzhiyun * escape clock divider, 20MHz, shared for A and C.
1390*4882a593Smuzhiyun * device ready must be off when doing this! txclkesc?
1391*4882a593Smuzhiyun */
1392*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, MIPI_CTRL(PORT_A));
1393*4882a593Smuzhiyun tmp &= ~ESCAPE_CLOCK_DIVIDER_MASK;
1394*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_CTRL(PORT_A),
1395*4882a593Smuzhiyun tmp | ESCAPE_CLOCK_DIVIDER_1);
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun /* read request priority is per pipe */
1398*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, MIPI_CTRL(port));
1399*4882a593Smuzhiyun tmp &= ~READ_REQUEST_PRIORITY_MASK;
1400*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_CTRL(port),
1401*4882a593Smuzhiyun tmp | READ_REQUEST_PRIORITY_HIGH);
1402*4882a593Smuzhiyun } else if (IS_GEN9_LP(dev_priv)) {
1403*4882a593Smuzhiyun enum pipe pipe = intel_crtc->pipe;
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, MIPI_CTRL(port));
1406*4882a593Smuzhiyun tmp &= ~BXT_PIPE_SELECT_MASK;
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun tmp |= BXT_PIPE_SELECT(pipe);
1409*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_CTRL(port), tmp);
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun /* XXX: why here, why like this? handling in irq handler?! */
1413*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_INTR_STAT(port), 0xffffffff);
1414*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_INTR_EN(port), 0xffffffff);
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DPHY_PARAM(port),
1417*4882a593Smuzhiyun intel_dsi->dphy_reg);
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DPI_RESOLUTION(port),
1420*4882a593Smuzhiyun adjusted_mode->crtc_vdisplay << VERTICAL_ADDRESS_SHIFT | mode_hdisplay << HORIZONTAL_ADDRESS_SHIFT);
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun set_dsi_timings(encoder, adjusted_mode);
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun val = intel_dsi->lane_count << DATA_LANES_PRG_REG_SHIFT;
1426*4882a593Smuzhiyun if (is_cmd_mode(intel_dsi)) {
1427*4882a593Smuzhiyun val |= intel_dsi->channel << CMD_MODE_CHANNEL_NUMBER_SHIFT;
1428*4882a593Smuzhiyun val |= CMD_MODE_DATA_WIDTH_8_BIT; /* XXX */
1429*4882a593Smuzhiyun } else {
1430*4882a593Smuzhiyun val |= intel_dsi->channel << VID_MODE_CHANNEL_NUMBER_SHIFT;
1431*4882a593Smuzhiyun val |= pixel_format_to_reg(intel_dsi->pixel_format);
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun tmp = 0;
1435*4882a593Smuzhiyun if (intel_dsi->eotp_pkt == 0)
1436*4882a593Smuzhiyun tmp |= EOT_DISABLE;
1437*4882a593Smuzhiyun if (intel_dsi->clock_stop)
1438*4882a593Smuzhiyun tmp |= CLOCKSTOP;
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv)) {
1441*4882a593Smuzhiyun tmp |= BXT_DPHY_DEFEATURE_EN;
1442*4882a593Smuzhiyun if (!is_cmd_mode(intel_dsi))
1443*4882a593Smuzhiyun tmp |= BXT_DEFEATURE_DPI_FIFO_CTR;
1444*4882a593Smuzhiyun }
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
1447*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DSI_FUNC_PRG(port), val);
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun /* timeouts for recovery. one frame IIUC. if counter expires,
1450*4882a593Smuzhiyun * EOT and stop state. */
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun /*
1453*4882a593Smuzhiyun * In burst mode, value greater than one DPI line Time in byte
1454*4882a593Smuzhiyun * clock (txbyteclkhs) To timeout this timer 1+ of the above
1455*4882a593Smuzhiyun * said value is recommended.
1456*4882a593Smuzhiyun *
1457*4882a593Smuzhiyun * In non-burst mode, Value greater than one DPI frame time in
1458*4882a593Smuzhiyun * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
1459*4882a593Smuzhiyun * said value is recommended.
1460*4882a593Smuzhiyun *
1461*4882a593Smuzhiyun * In DBI only mode, value greater than one DBI frame time in
1462*4882a593Smuzhiyun * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
1463*4882a593Smuzhiyun * said value is recommended.
1464*4882a593Smuzhiyun */
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun if (is_vid_mode(intel_dsi) &&
1467*4882a593Smuzhiyun intel_dsi->video_mode_format == VIDEO_MODE_BURST) {
1468*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_HS_TX_TIMEOUT(port),
1469*4882a593Smuzhiyun txbyteclkhs(adjusted_mode->crtc_htotal, bpp, intel_dsi->lane_count, intel_dsi->burst_mode_ratio) + 1);
1470*4882a593Smuzhiyun } else {
1471*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_HS_TX_TIMEOUT(port),
1472*4882a593Smuzhiyun txbyteclkhs(adjusted_mode->crtc_vtotal * adjusted_mode->crtc_htotal, bpp, intel_dsi->lane_count, intel_dsi->burst_mode_ratio) + 1);
1473*4882a593Smuzhiyun }
1474*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_LP_RX_TIMEOUT(port),
1475*4882a593Smuzhiyun intel_dsi->lp_rx_timeout);
1476*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_TURN_AROUND_TIMEOUT(port),
1477*4882a593Smuzhiyun intel_dsi->turn_arnd_val);
1478*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DEVICE_RESET_TIMER(port),
1479*4882a593Smuzhiyun intel_dsi->rst_timer_val);
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun /* dphy stuff */
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun /* in terms of low power clock */
1484*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_INIT_COUNT(port),
1485*4882a593Smuzhiyun txclkesc(intel_dsi->escape_clk_div, 100));
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv) && (!intel_dsi->dual_link)) {
1488*4882a593Smuzhiyun /*
1489*4882a593Smuzhiyun * BXT spec says write MIPI_INIT_COUNT for
1490*4882a593Smuzhiyun * both the ports, even if only one is
1491*4882a593Smuzhiyun * getting used. So write the other port
1492*4882a593Smuzhiyun * if not in dual link mode.
1493*4882a593Smuzhiyun */
1494*4882a593Smuzhiyun intel_de_write(dev_priv,
1495*4882a593Smuzhiyun MIPI_INIT_COUNT(port == PORT_A ? PORT_C : PORT_A),
1496*4882a593Smuzhiyun intel_dsi->init_count);
1497*4882a593Smuzhiyun }
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun /* recovery disables */
1500*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_EOT_DISABLE(port), tmp);
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun /* in terms of low power clock */
1503*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_INIT_COUNT(port),
1504*4882a593Smuzhiyun intel_dsi->init_count);
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun /* in terms of txbyteclkhs. actual high to low switch +
1507*4882a593Smuzhiyun * MIPI_STOP_STATE_STALL * MIPI_LP_BYTECLK.
1508*4882a593Smuzhiyun *
1509*4882a593Smuzhiyun * XXX: write MIPI_STOP_STATE_STALL?
1510*4882a593Smuzhiyun */
1511*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_HIGH_LOW_SWITCH_COUNT(port),
1512*4882a593Smuzhiyun intel_dsi->hs_to_lp_count);
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun /* XXX: low power clock equivalence in terms of byte clock.
1515*4882a593Smuzhiyun * the number of byte clocks occupied in one low power clock.
1516*4882a593Smuzhiyun * based on txbyteclkhs and txclkesc.
1517*4882a593Smuzhiyun * txclkesc time / txbyteclk time * (105 + MIPI_STOP_STATE_STALL
1518*4882a593Smuzhiyun * ) / 105.???
1519*4882a593Smuzhiyun */
1520*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_LP_BYTECLK(port),
1521*4882a593Smuzhiyun intel_dsi->lp_byte_clk);
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun if (IS_GEMINILAKE(dev_priv)) {
1524*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_TLPX_TIME_COUNT(port),
1525*4882a593Smuzhiyun intel_dsi->lp_byte_clk);
1526*4882a593Smuzhiyun /* Shadow of DPHY reg */
1527*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_CLK_LANE_TIMING(port),
1528*4882a593Smuzhiyun intel_dsi->dphy_reg);
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun /* the bw essential for transmitting 16 long packets containing
1532*4882a593Smuzhiyun * 252 bytes meant for dcs write memory command is programmed in
1533*4882a593Smuzhiyun * this register in terms of byte clocks. based on dsi transfer
1534*4882a593Smuzhiyun * rate and the number of lanes configured the time taken to
1535*4882a593Smuzhiyun * transmit 16 long packets in a dsi stream varies. */
1536*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DBI_BW_CTRL(port),
1537*4882a593Smuzhiyun intel_dsi->bw_timer);
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_CLK_LANE_SWITCH_TIME_CNT(port),
1540*4882a593Smuzhiyun intel_dsi->clk_lp_to_hs_count << LP_HS_SSW_CNT_SHIFT | intel_dsi->clk_hs_to_lp_count << HS_LP_PWR_SW_CNT_SHIFT);
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun if (is_vid_mode(intel_dsi))
1543*4882a593Smuzhiyun /* Some panels might have resolution which is not a
1544*4882a593Smuzhiyun * multiple of 64 like 1366 x 768. Enable RANDOM
1545*4882a593Smuzhiyun * resolution support for such panels by default */
1546*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_VIDEO_MODE_FORMAT(port),
1547*4882a593Smuzhiyun intel_dsi->video_frmt_cfg_bits | intel_dsi->video_mode_format | IP_TG_CONFIG | RANDOM_DPI_DISPLAY_RESOLUTION);
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun
intel_dsi_unprepare(struct intel_encoder * encoder)1551*4882a593Smuzhiyun static void intel_dsi_unprepare(struct intel_encoder *encoder)
1552*4882a593Smuzhiyun {
1553*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1554*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1555*4882a593Smuzhiyun enum port port;
1556*4882a593Smuzhiyun u32 val;
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun if (IS_GEMINILAKE(dev_priv))
1559*4882a593Smuzhiyun return;
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
1562*4882a593Smuzhiyun /* Panel commands can be sent when clock is in LP11 */
1563*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DEVICE_READY(port), 0x0);
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv))
1566*4882a593Smuzhiyun bxt_dsi_reset_clocks(encoder, port);
1567*4882a593Smuzhiyun else
1568*4882a593Smuzhiyun vlv_dsi_reset_clocks(encoder, port);
1569*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_EOT_DISABLE(port), CLOCKSTOP);
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun val = intel_de_read(dev_priv, MIPI_DSI_FUNC_PRG(port));
1572*4882a593Smuzhiyun val &= ~VID_MODE_FORMAT_MASK;
1573*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DSI_FUNC_PRG(port), val);
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun intel_de_write(dev_priv, MIPI_DEVICE_READY(port), 0x1);
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun }
1578*4882a593Smuzhiyun
intel_dsi_encoder_destroy(struct drm_encoder * encoder)1579*4882a593Smuzhiyun static void intel_dsi_encoder_destroy(struct drm_encoder *encoder)
1580*4882a593Smuzhiyun {
1581*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(to_intel_encoder(encoder));
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun intel_dsi_vbt_gpio_cleanup(intel_dsi);
1584*4882a593Smuzhiyun intel_encoder_destroy(encoder);
1585*4882a593Smuzhiyun }
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun static const struct drm_encoder_funcs intel_dsi_funcs = {
1588*4882a593Smuzhiyun .destroy = intel_dsi_encoder_destroy,
1589*4882a593Smuzhiyun };
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun static const struct drm_connector_helper_funcs intel_dsi_connector_helper_funcs = {
1592*4882a593Smuzhiyun .get_modes = intel_dsi_get_modes,
1593*4882a593Smuzhiyun .mode_valid = intel_dsi_mode_valid,
1594*4882a593Smuzhiyun .atomic_check = intel_digital_connector_atomic_check,
1595*4882a593Smuzhiyun };
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun static const struct drm_connector_funcs intel_dsi_connector_funcs = {
1598*4882a593Smuzhiyun .detect = intel_panel_detect,
1599*4882a593Smuzhiyun .late_register = intel_connector_register,
1600*4882a593Smuzhiyun .early_unregister = intel_connector_unregister,
1601*4882a593Smuzhiyun .destroy = intel_connector_destroy,
1602*4882a593Smuzhiyun .fill_modes = drm_helper_probe_single_connector_modes,
1603*4882a593Smuzhiyun .atomic_get_property = intel_digital_connector_atomic_get_property,
1604*4882a593Smuzhiyun .atomic_set_property = intel_digital_connector_atomic_set_property,
1605*4882a593Smuzhiyun .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1606*4882a593Smuzhiyun .atomic_duplicate_state = intel_digital_connector_duplicate_state,
1607*4882a593Smuzhiyun };
1608*4882a593Smuzhiyun
vlv_dsi_add_properties(struct intel_connector * connector)1609*4882a593Smuzhiyun static void vlv_dsi_add_properties(struct intel_connector *connector)
1610*4882a593Smuzhiyun {
1611*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun if (connector->panel.fixed_mode) {
1614*4882a593Smuzhiyun u32 allowed_scalers;
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
1617*4882a593Smuzhiyun if (!HAS_GMCH(dev_priv))
1618*4882a593Smuzhiyun allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun drm_connector_attach_scaling_mode_property(&connector->base,
1621*4882a593Smuzhiyun allowed_scalers);
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun connector->base.state->scaling_mode = DRM_MODE_SCALE_ASPECT;
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun drm_connector_set_panel_orientation_with_quirk(
1626*4882a593Smuzhiyun &connector->base,
1627*4882a593Smuzhiyun intel_dsi_get_panel_orientation(connector),
1628*4882a593Smuzhiyun connector->panel.fixed_mode->hdisplay,
1629*4882a593Smuzhiyun connector->panel.fixed_mode->vdisplay);
1630*4882a593Smuzhiyun }
1631*4882a593Smuzhiyun }
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun #define NS_KHZ_RATIO 1000000
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun #define PREPARE_CNT_MAX 0x3F
1636*4882a593Smuzhiyun #define EXIT_ZERO_CNT_MAX 0x3F
1637*4882a593Smuzhiyun #define CLK_ZERO_CNT_MAX 0xFF
1638*4882a593Smuzhiyun #define TRAIL_CNT_MAX 0x1F
1639*4882a593Smuzhiyun
vlv_dphy_param_init(struct intel_dsi * intel_dsi)1640*4882a593Smuzhiyun static void vlv_dphy_param_init(struct intel_dsi *intel_dsi)
1641*4882a593Smuzhiyun {
1642*4882a593Smuzhiyun struct drm_device *dev = intel_dsi->base.base.dev;
1643*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dev);
1644*4882a593Smuzhiyun struct mipi_config *mipi_config = dev_priv->vbt.dsi.config;
1645*4882a593Smuzhiyun u32 tlpx_ns, extra_byte_count, tlpx_ui;
1646*4882a593Smuzhiyun u32 ui_num, ui_den;
1647*4882a593Smuzhiyun u32 prepare_cnt, exit_zero_cnt, clk_zero_cnt, trail_cnt;
1648*4882a593Smuzhiyun u32 ths_prepare_ns, tclk_trail_ns;
1649*4882a593Smuzhiyun u32 tclk_prepare_clkzero, ths_prepare_hszero;
1650*4882a593Smuzhiyun u32 lp_to_hs_switch, hs_to_lp_switch;
1651*4882a593Smuzhiyun u32 mul;
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun tlpx_ns = intel_dsi_tlpx_ns(intel_dsi);
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun switch (intel_dsi->lane_count) {
1656*4882a593Smuzhiyun case 1:
1657*4882a593Smuzhiyun case 2:
1658*4882a593Smuzhiyun extra_byte_count = 2;
1659*4882a593Smuzhiyun break;
1660*4882a593Smuzhiyun case 3:
1661*4882a593Smuzhiyun extra_byte_count = 4;
1662*4882a593Smuzhiyun break;
1663*4882a593Smuzhiyun case 4:
1664*4882a593Smuzhiyun default:
1665*4882a593Smuzhiyun extra_byte_count = 3;
1666*4882a593Smuzhiyun break;
1667*4882a593Smuzhiyun }
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun /* in Kbps */
1670*4882a593Smuzhiyun ui_num = NS_KHZ_RATIO;
1671*4882a593Smuzhiyun ui_den = intel_dsi_bitrate(intel_dsi);
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun tclk_prepare_clkzero = mipi_config->tclk_prepare_clkzero;
1674*4882a593Smuzhiyun ths_prepare_hszero = mipi_config->ths_prepare_hszero;
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun /*
1677*4882a593Smuzhiyun * B060
1678*4882a593Smuzhiyun * LP byte clock = TLPX/ (8UI)
1679*4882a593Smuzhiyun */
1680*4882a593Smuzhiyun intel_dsi->lp_byte_clk = DIV_ROUND_UP(tlpx_ns * ui_den, 8 * ui_num);
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun /* DDR clock period = 2 * UI
1683*4882a593Smuzhiyun * UI(sec) = 1/(bitrate * 10^3) (bitrate is in KHZ)
1684*4882a593Smuzhiyun * UI(nsec) = 10^6 / bitrate
1685*4882a593Smuzhiyun * DDR clock period (nsec) = 2 * UI = (2 * 10^6)/ bitrate
1686*4882a593Smuzhiyun * DDR clock count = ns_value / DDR clock period
1687*4882a593Smuzhiyun *
1688*4882a593Smuzhiyun * For GEMINILAKE dphy_param_reg will be programmed in terms of
1689*4882a593Smuzhiyun * HS byte clock count for other platform in HS ddr clock count
1690*4882a593Smuzhiyun */
1691*4882a593Smuzhiyun mul = IS_GEMINILAKE(dev_priv) ? 8 : 2;
1692*4882a593Smuzhiyun ths_prepare_ns = max(mipi_config->ths_prepare,
1693*4882a593Smuzhiyun mipi_config->tclk_prepare);
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun /* prepare count */
1696*4882a593Smuzhiyun prepare_cnt = DIV_ROUND_UP(ths_prepare_ns * ui_den, ui_num * mul);
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun if (prepare_cnt > PREPARE_CNT_MAX) {
1699*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "prepare count too high %u\n",
1700*4882a593Smuzhiyun prepare_cnt);
1701*4882a593Smuzhiyun prepare_cnt = PREPARE_CNT_MAX;
1702*4882a593Smuzhiyun }
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun /* exit zero count */
1705*4882a593Smuzhiyun exit_zero_cnt = DIV_ROUND_UP(
1706*4882a593Smuzhiyun (ths_prepare_hszero - ths_prepare_ns) * ui_den,
1707*4882a593Smuzhiyun ui_num * mul
1708*4882a593Smuzhiyun );
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun /*
1711*4882a593Smuzhiyun * Exit zero is unified val ths_zero and ths_exit
1712*4882a593Smuzhiyun * minimum value for ths_exit = 110ns
1713*4882a593Smuzhiyun * min (exit_zero_cnt * 2) = 110/UI
1714*4882a593Smuzhiyun * exit_zero_cnt = 55/UI
1715*4882a593Smuzhiyun */
1716*4882a593Smuzhiyun if (exit_zero_cnt < (55 * ui_den / ui_num) && (55 * ui_den) % ui_num)
1717*4882a593Smuzhiyun exit_zero_cnt += 1;
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun if (exit_zero_cnt > EXIT_ZERO_CNT_MAX) {
1720*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "exit zero count too high %u\n",
1721*4882a593Smuzhiyun exit_zero_cnt);
1722*4882a593Smuzhiyun exit_zero_cnt = EXIT_ZERO_CNT_MAX;
1723*4882a593Smuzhiyun }
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun /* clk zero count */
1726*4882a593Smuzhiyun clk_zero_cnt = DIV_ROUND_UP(
1727*4882a593Smuzhiyun (tclk_prepare_clkzero - ths_prepare_ns)
1728*4882a593Smuzhiyun * ui_den, ui_num * mul);
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun if (clk_zero_cnt > CLK_ZERO_CNT_MAX) {
1731*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "clock zero count too high %u\n",
1732*4882a593Smuzhiyun clk_zero_cnt);
1733*4882a593Smuzhiyun clk_zero_cnt = CLK_ZERO_CNT_MAX;
1734*4882a593Smuzhiyun }
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun /* trail count */
1737*4882a593Smuzhiyun tclk_trail_ns = max(mipi_config->tclk_trail, mipi_config->ths_trail);
1738*4882a593Smuzhiyun trail_cnt = DIV_ROUND_UP(tclk_trail_ns * ui_den, ui_num * mul);
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun if (trail_cnt > TRAIL_CNT_MAX) {
1741*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "trail count too high %u\n",
1742*4882a593Smuzhiyun trail_cnt);
1743*4882a593Smuzhiyun trail_cnt = TRAIL_CNT_MAX;
1744*4882a593Smuzhiyun }
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun /* B080 */
1747*4882a593Smuzhiyun intel_dsi->dphy_reg = exit_zero_cnt << 24 | trail_cnt << 16 |
1748*4882a593Smuzhiyun clk_zero_cnt << 8 | prepare_cnt;
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun /*
1751*4882a593Smuzhiyun * LP to HS switch count = 4TLPX + PREP_COUNT * mul + EXIT_ZERO_COUNT *
1752*4882a593Smuzhiyun * mul + 10UI + Extra Byte Count
1753*4882a593Smuzhiyun *
1754*4882a593Smuzhiyun * HS to LP switch count = THS-TRAIL + 2TLPX + Extra Byte Count
1755*4882a593Smuzhiyun * Extra Byte Count is calculated according to number of lanes.
1756*4882a593Smuzhiyun * High Low Switch Count is the Max of LP to HS and
1757*4882a593Smuzhiyun * HS to LP switch count
1758*4882a593Smuzhiyun *
1759*4882a593Smuzhiyun */
1760*4882a593Smuzhiyun tlpx_ui = DIV_ROUND_UP(tlpx_ns * ui_den, ui_num);
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun /* B044 */
1763*4882a593Smuzhiyun /* FIXME:
1764*4882a593Smuzhiyun * The comment above does not match with the code */
1765*4882a593Smuzhiyun lp_to_hs_switch = DIV_ROUND_UP(4 * tlpx_ui + prepare_cnt * mul +
1766*4882a593Smuzhiyun exit_zero_cnt * mul + 10, 8);
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun hs_to_lp_switch = DIV_ROUND_UP(mipi_config->ths_trail + 2 * tlpx_ui, 8);
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun intel_dsi->hs_to_lp_count = max(lp_to_hs_switch, hs_to_lp_switch);
1771*4882a593Smuzhiyun intel_dsi->hs_to_lp_count += extra_byte_count;
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun /* B088 */
1774*4882a593Smuzhiyun /* LP -> HS for clock lanes
1775*4882a593Smuzhiyun * LP clk sync + LP11 + LP01 + tclk_prepare + tclk_zero +
1776*4882a593Smuzhiyun * extra byte count
1777*4882a593Smuzhiyun * 2TPLX + 1TLPX + 1 TPLX(in ns) + prepare_cnt * 2 + clk_zero_cnt *
1778*4882a593Smuzhiyun * 2(in UI) + extra byte count
1779*4882a593Smuzhiyun * In byteclks = (4TLPX + prepare_cnt * 2 + clk_zero_cnt *2 (in UI)) /
1780*4882a593Smuzhiyun * 8 + extra byte count
1781*4882a593Smuzhiyun */
1782*4882a593Smuzhiyun intel_dsi->clk_lp_to_hs_count =
1783*4882a593Smuzhiyun DIV_ROUND_UP(
1784*4882a593Smuzhiyun 4 * tlpx_ui + prepare_cnt * 2 +
1785*4882a593Smuzhiyun clk_zero_cnt * 2,
1786*4882a593Smuzhiyun 8);
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun intel_dsi->clk_lp_to_hs_count += extra_byte_count;
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun /* HS->LP for Clock Lanes
1791*4882a593Smuzhiyun * Low Power clock synchronisations + 1Tx byteclk + tclk_trail +
1792*4882a593Smuzhiyun * Extra byte count
1793*4882a593Smuzhiyun * 2TLPX + 8UI + (trail_count*2)(in UI) + Extra byte count
1794*4882a593Smuzhiyun * In byteclks = (2*TLpx(in UI) + trail_count*2 +8)(in UI)/8 +
1795*4882a593Smuzhiyun * Extra byte count
1796*4882a593Smuzhiyun */
1797*4882a593Smuzhiyun intel_dsi->clk_hs_to_lp_count =
1798*4882a593Smuzhiyun DIV_ROUND_UP(2 * tlpx_ui + trail_cnt * 2 + 8,
1799*4882a593Smuzhiyun 8);
1800*4882a593Smuzhiyun intel_dsi->clk_hs_to_lp_count += extra_byte_count;
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun intel_dsi_log_params(intel_dsi);
1803*4882a593Smuzhiyun }
1804*4882a593Smuzhiyun
vlv_dsi_init(struct drm_i915_private * dev_priv)1805*4882a593Smuzhiyun void vlv_dsi_init(struct drm_i915_private *dev_priv)
1806*4882a593Smuzhiyun {
1807*4882a593Smuzhiyun struct drm_device *dev = &dev_priv->drm;
1808*4882a593Smuzhiyun struct intel_dsi *intel_dsi;
1809*4882a593Smuzhiyun struct intel_encoder *intel_encoder;
1810*4882a593Smuzhiyun struct drm_encoder *encoder;
1811*4882a593Smuzhiyun struct intel_connector *intel_connector;
1812*4882a593Smuzhiyun struct drm_connector *connector;
1813*4882a593Smuzhiyun struct drm_display_mode *current_mode, *fixed_mode;
1814*4882a593Smuzhiyun enum port port;
1815*4882a593Smuzhiyun enum pipe pipe;
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "\n");
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun /* There is no detection method for MIPI so rely on VBT */
1820*4882a593Smuzhiyun if (!intel_bios_is_dsi_present(dev_priv, &port))
1821*4882a593Smuzhiyun return;
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv))
1824*4882a593Smuzhiyun dev_priv->mipi_mmio_base = BXT_MIPI_BASE;
1825*4882a593Smuzhiyun else
1826*4882a593Smuzhiyun dev_priv->mipi_mmio_base = VLV_MIPI_BASE;
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun intel_dsi = kzalloc(sizeof(*intel_dsi), GFP_KERNEL);
1829*4882a593Smuzhiyun if (!intel_dsi)
1830*4882a593Smuzhiyun return;
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun intel_connector = intel_connector_alloc();
1833*4882a593Smuzhiyun if (!intel_connector) {
1834*4882a593Smuzhiyun kfree(intel_dsi);
1835*4882a593Smuzhiyun return;
1836*4882a593Smuzhiyun }
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun intel_encoder = &intel_dsi->base;
1839*4882a593Smuzhiyun encoder = &intel_encoder->base;
1840*4882a593Smuzhiyun intel_dsi->attached_connector = intel_connector;
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun connector = &intel_connector->base;
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun drm_encoder_init(dev, encoder, &intel_dsi_funcs, DRM_MODE_ENCODER_DSI,
1845*4882a593Smuzhiyun "DSI %c", port_name(port));
1846*4882a593Smuzhiyun
1847*4882a593Smuzhiyun intel_encoder->compute_config = intel_dsi_compute_config;
1848*4882a593Smuzhiyun intel_encoder->pre_enable = intel_dsi_pre_enable;
1849*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv))
1850*4882a593Smuzhiyun intel_encoder->enable = bxt_dsi_enable;
1851*4882a593Smuzhiyun intel_encoder->disable = intel_dsi_disable;
1852*4882a593Smuzhiyun intel_encoder->post_disable = intel_dsi_post_disable;
1853*4882a593Smuzhiyun intel_encoder->get_hw_state = intel_dsi_get_hw_state;
1854*4882a593Smuzhiyun intel_encoder->get_config = intel_dsi_get_config;
1855*4882a593Smuzhiyun intel_encoder->update_pipe = intel_panel_update_backlight;
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun intel_connector->get_hw_state = intel_connector_get_hw_state;
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun intel_encoder->port = port;
1860*4882a593Smuzhiyun intel_encoder->type = INTEL_OUTPUT_DSI;
1861*4882a593Smuzhiyun intel_encoder->power_domain = POWER_DOMAIN_PORT_DSI;
1862*4882a593Smuzhiyun intel_encoder->cloneable = 0;
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun /*
1865*4882a593Smuzhiyun * On BYT/CHV, pipe A maps to MIPI DSI port A, pipe B maps to MIPI DSI
1866*4882a593Smuzhiyun * port C. BXT isn't limited like this.
1867*4882a593Smuzhiyun */
1868*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv))
1869*4882a593Smuzhiyun intel_encoder->pipe_mask = ~0;
1870*4882a593Smuzhiyun else if (port == PORT_A)
1871*4882a593Smuzhiyun intel_encoder->pipe_mask = BIT(PIPE_A);
1872*4882a593Smuzhiyun else
1873*4882a593Smuzhiyun intel_encoder->pipe_mask = BIT(PIPE_B);
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun if (dev_priv->vbt.dsi.config->dual_link)
1876*4882a593Smuzhiyun intel_dsi->ports = BIT(PORT_A) | BIT(PORT_C);
1877*4882a593Smuzhiyun else
1878*4882a593Smuzhiyun intel_dsi->ports = BIT(port);
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun intel_dsi->dcs_backlight_ports = dev_priv->vbt.dsi.bl_ports;
1881*4882a593Smuzhiyun intel_dsi->dcs_cabc_ports = dev_priv->vbt.dsi.cabc_ports;
1882*4882a593Smuzhiyun
1883*4882a593Smuzhiyun /* Create a DSI host (and a device) for each port. */
1884*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
1885*4882a593Smuzhiyun struct intel_dsi_host *host;
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun host = intel_dsi_host_init(intel_dsi, &intel_dsi_host_ops,
1888*4882a593Smuzhiyun port);
1889*4882a593Smuzhiyun if (!host)
1890*4882a593Smuzhiyun goto err;
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun intel_dsi->dsi_hosts[port] = host;
1893*4882a593Smuzhiyun }
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun if (!intel_dsi_vbt_init(intel_dsi, MIPI_DSI_GENERIC_PANEL_ID)) {
1896*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "no device found\n");
1897*4882a593Smuzhiyun goto err;
1898*4882a593Smuzhiyun }
1899*4882a593Smuzhiyun
1900*4882a593Smuzhiyun /* Use clock read-back from current hw-state for fastboot */
1901*4882a593Smuzhiyun current_mode = intel_encoder_current_mode(intel_encoder);
1902*4882a593Smuzhiyun if (current_mode) {
1903*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "Calculated pclk %d GOP %d\n",
1904*4882a593Smuzhiyun intel_dsi->pclk, current_mode->clock);
1905*4882a593Smuzhiyun if (intel_fuzzy_clock_check(intel_dsi->pclk,
1906*4882a593Smuzhiyun current_mode->clock)) {
1907*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "Using GOP pclk\n");
1908*4882a593Smuzhiyun intel_dsi->pclk = current_mode->clock;
1909*4882a593Smuzhiyun }
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun kfree(current_mode);
1912*4882a593Smuzhiyun }
1913*4882a593Smuzhiyun
1914*4882a593Smuzhiyun vlv_dphy_param_init(intel_dsi);
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun intel_dsi_vbt_gpio_init(intel_dsi,
1917*4882a593Smuzhiyun intel_dsi_get_hw_state(intel_encoder, &pipe));
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun drm_connector_init(dev, connector, &intel_dsi_connector_funcs,
1920*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DSI);
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun drm_connector_helper_add(connector, &intel_dsi_connector_helper_funcs);
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun connector->display_info.subpixel_order = SubPixelHorizontalRGB; /*XXX*/
1925*4882a593Smuzhiyun connector->interlace_allowed = false;
1926*4882a593Smuzhiyun connector->doublescan_allowed = false;
1927*4882a593Smuzhiyun
1928*4882a593Smuzhiyun intel_connector_attach_encoder(intel_connector, intel_encoder);
1929*4882a593Smuzhiyun
1930*4882a593Smuzhiyun mutex_lock(&dev->mode_config.mutex);
1931*4882a593Smuzhiyun fixed_mode = intel_panel_vbt_fixed_mode(intel_connector);
1932*4882a593Smuzhiyun mutex_unlock(&dev->mode_config.mutex);
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun if (!fixed_mode) {
1935*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "no fixed mode\n");
1936*4882a593Smuzhiyun goto err_cleanup_connector;
1937*4882a593Smuzhiyun }
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun intel_panel_init(&intel_connector->panel, fixed_mode, NULL);
1940*4882a593Smuzhiyun intel_panel_setup_backlight(connector, INVALID_PIPE);
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun vlv_dsi_add_properties(intel_connector);
1943*4882a593Smuzhiyun
1944*4882a593Smuzhiyun return;
1945*4882a593Smuzhiyun
1946*4882a593Smuzhiyun err_cleanup_connector:
1947*4882a593Smuzhiyun drm_connector_cleanup(&intel_connector->base);
1948*4882a593Smuzhiyun err:
1949*4882a593Smuzhiyun drm_encoder_cleanup(&intel_encoder->base);
1950*4882a593Smuzhiyun kfree(intel_dsi);
1951*4882a593Smuzhiyun kfree(intel_connector);
1952*4882a593Smuzhiyun }
1953