xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/i915/display/intel_tc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: MIT
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright © 2019 Intel Corporation
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include "i915_drv.h"
7*4882a593Smuzhiyun #include "intel_display.h"
8*4882a593Smuzhiyun #include "intel_display_types.h"
9*4882a593Smuzhiyun #include "intel_dp_mst.h"
10*4882a593Smuzhiyun #include "intel_tc.h"
11*4882a593Smuzhiyun 
tc_port_mode_name(enum tc_port_mode mode)12*4882a593Smuzhiyun static const char *tc_port_mode_name(enum tc_port_mode mode)
13*4882a593Smuzhiyun {
14*4882a593Smuzhiyun 	static const char * const names[] = {
15*4882a593Smuzhiyun 		[TC_PORT_TBT_ALT] = "tbt-alt",
16*4882a593Smuzhiyun 		[TC_PORT_DP_ALT] = "dp-alt",
17*4882a593Smuzhiyun 		[TC_PORT_LEGACY] = "legacy",
18*4882a593Smuzhiyun 	};
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun 	if (WARN_ON(mode >= ARRAY_SIZE(names)))
21*4882a593Smuzhiyun 		mode = TC_PORT_TBT_ALT;
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun 	return names[mode];
24*4882a593Smuzhiyun }
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun static enum intel_display_power_domain
tc_cold_get_power_domain(struct intel_digital_port * dig_port)27*4882a593Smuzhiyun tc_cold_get_power_domain(struct intel_digital_port *dig_port)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	if (INTEL_GEN(i915) == 11)
32*4882a593Smuzhiyun 		return intel_legacy_aux_to_power_domain(dig_port->aux_ch);
33*4882a593Smuzhiyun 	else
34*4882a593Smuzhiyun 		return POWER_DOMAIN_TC_COLD_OFF;
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun static intel_wakeref_t
tc_cold_block(struct intel_digital_port * dig_port)38*4882a593Smuzhiyun tc_cold_block(struct intel_digital_port *dig_port)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
41*4882a593Smuzhiyun 	enum intel_display_power_domain domain;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	if (INTEL_GEN(i915) == 11 && !dig_port->tc_legacy_port)
44*4882a593Smuzhiyun 		return 0;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	domain = tc_cold_get_power_domain(dig_port);
47*4882a593Smuzhiyun 	return intel_display_power_get(i915, domain);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun static void
tc_cold_unblock(struct intel_digital_port * dig_port,intel_wakeref_t wakeref)51*4882a593Smuzhiyun tc_cold_unblock(struct intel_digital_port *dig_port, intel_wakeref_t wakeref)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
54*4882a593Smuzhiyun 	enum intel_display_power_domain domain;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	/*
57*4882a593Smuzhiyun 	 * wakeref == -1, means some error happened saving save_depot_stack but
58*4882a593Smuzhiyun 	 * power should still be put down and 0 is a invalid save_depot_stack
59*4882a593Smuzhiyun 	 * id so can be used to skip it for non TC legacy ports.
60*4882a593Smuzhiyun 	 */
61*4882a593Smuzhiyun 	if (wakeref == 0)
62*4882a593Smuzhiyun 		return;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	domain = tc_cold_get_power_domain(dig_port);
65*4882a593Smuzhiyun 	intel_display_power_put_async(i915, domain, wakeref);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun static void
assert_tc_cold_blocked(struct intel_digital_port * dig_port)69*4882a593Smuzhiyun assert_tc_cold_blocked(struct intel_digital_port *dig_port)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
72*4882a593Smuzhiyun 	bool enabled;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	if (INTEL_GEN(i915) == 11 && !dig_port->tc_legacy_port)
75*4882a593Smuzhiyun 		return;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	enabled = intel_display_power_is_enabled(i915,
78*4882a593Smuzhiyun 						 tc_cold_get_power_domain(dig_port));
79*4882a593Smuzhiyun 	drm_WARN_ON(&i915->drm, !enabled);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
intel_tc_port_get_lane_mask(struct intel_digital_port * dig_port)82*4882a593Smuzhiyun u32 intel_tc_port_get_lane_mask(struct intel_digital_port *dig_port)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
85*4882a593Smuzhiyun 	struct intel_uncore *uncore = &i915->uncore;
86*4882a593Smuzhiyun 	u32 lane_mask;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	lane_mask = intel_uncore_read(uncore,
89*4882a593Smuzhiyun 				      PORT_TX_DFLEXDPSP(dig_port->tc_phy_fia));
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	drm_WARN_ON(&i915->drm, lane_mask == 0xffffffff);
92*4882a593Smuzhiyun 	assert_tc_cold_blocked(dig_port);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	lane_mask &= DP_LANE_ASSIGNMENT_MASK(dig_port->tc_phy_fia_idx);
95*4882a593Smuzhiyun 	return lane_mask >> DP_LANE_ASSIGNMENT_SHIFT(dig_port->tc_phy_fia_idx);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
intel_tc_port_get_pin_assignment_mask(struct intel_digital_port * dig_port)98*4882a593Smuzhiyun u32 intel_tc_port_get_pin_assignment_mask(struct intel_digital_port *dig_port)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
101*4882a593Smuzhiyun 	struct intel_uncore *uncore = &i915->uncore;
102*4882a593Smuzhiyun 	u32 pin_mask;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	pin_mask = intel_uncore_read(uncore,
105*4882a593Smuzhiyun 				     PORT_TX_DFLEXPA1(dig_port->tc_phy_fia));
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	drm_WARN_ON(&i915->drm, pin_mask == 0xffffffff);
108*4882a593Smuzhiyun 	assert_tc_cold_blocked(dig_port);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	return (pin_mask & DP_PIN_ASSIGNMENT_MASK(dig_port->tc_phy_fia_idx)) >>
111*4882a593Smuzhiyun 	       DP_PIN_ASSIGNMENT_SHIFT(dig_port->tc_phy_fia_idx);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
intel_tc_port_fia_max_lane_count(struct intel_digital_port * dig_port)114*4882a593Smuzhiyun int intel_tc_port_fia_max_lane_count(struct intel_digital_port *dig_port)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
117*4882a593Smuzhiyun 	intel_wakeref_t wakeref;
118*4882a593Smuzhiyun 	u32 lane_mask;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	if (dig_port->tc_mode != TC_PORT_DP_ALT)
121*4882a593Smuzhiyun 		return 4;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	assert_tc_cold_blocked(dig_port);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	lane_mask = 0;
126*4882a593Smuzhiyun 	with_intel_display_power(i915, POWER_DOMAIN_DISPLAY_CORE, wakeref)
127*4882a593Smuzhiyun 		lane_mask = intel_tc_port_get_lane_mask(dig_port);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	switch (lane_mask) {
130*4882a593Smuzhiyun 	default:
131*4882a593Smuzhiyun 		MISSING_CASE(lane_mask);
132*4882a593Smuzhiyun 		fallthrough;
133*4882a593Smuzhiyun 	case 0x1:
134*4882a593Smuzhiyun 	case 0x2:
135*4882a593Smuzhiyun 	case 0x4:
136*4882a593Smuzhiyun 	case 0x8:
137*4882a593Smuzhiyun 		return 1;
138*4882a593Smuzhiyun 	case 0x3:
139*4882a593Smuzhiyun 	case 0xc:
140*4882a593Smuzhiyun 		return 2;
141*4882a593Smuzhiyun 	case 0xf:
142*4882a593Smuzhiyun 		return 4;
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
intel_tc_port_set_fia_lane_count(struct intel_digital_port * dig_port,int required_lanes)146*4882a593Smuzhiyun void intel_tc_port_set_fia_lane_count(struct intel_digital_port *dig_port,
147*4882a593Smuzhiyun 				      int required_lanes)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
150*4882a593Smuzhiyun 	bool lane_reversal = dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;
151*4882a593Smuzhiyun 	struct intel_uncore *uncore = &i915->uncore;
152*4882a593Smuzhiyun 	u32 val;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	drm_WARN_ON(&i915->drm,
155*4882a593Smuzhiyun 		    lane_reversal && dig_port->tc_mode != TC_PORT_LEGACY);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	assert_tc_cold_blocked(dig_port);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	val = intel_uncore_read(uncore,
160*4882a593Smuzhiyun 				PORT_TX_DFLEXDPMLE1(dig_port->tc_phy_fia));
161*4882a593Smuzhiyun 	val &= ~DFLEXDPMLE1_DPMLETC_MASK(dig_port->tc_phy_fia_idx);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	switch (required_lanes) {
164*4882a593Smuzhiyun 	case 1:
165*4882a593Smuzhiyun 		val |= lane_reversal ?
166*4882a593Smuzhiyun 			DFLEXDPMLE1_DPMLETC_ML3(dig_port->tc_phy_fia_idx) :
167*4882a593Smuzhiyun 			DFLEXDPMLE1_DPMLETC_ML0(dig_port->tc_phy_fia_idx);
168*4882a593Smuzhiyun 		break;
169*4882a593Smuzhiyun 	case 2:
170*4882a593Smuzhiyun 		val |= lane_reversal ?
171*4882a593Smuzhiyun 			DFLEXDPMLE1_DPMLETC_ML3_2(dig_port->tc_phy_fia_idx) :
172*4882a593Smuzhiyun 			DFLEXDPMLE1_DPMLETC_ML1_0(dig_port->tc_phy_fia_idx);
173*4882a593Smuzhiyun 		break;
174*4882a593Smuzhiyun 	case 4:
175*4882a593Smuzhiyun 		val |= DFLEXDPMLE1_DPMLETC_ML3_0(dig_port->tc_phy_fia_idx);
176*4882a593Smuzhiyun 		break;
177*4882a593Smuzhiyun 	default:
178*4882a593Smuzhiyun 		MISSING_CASE(required_lanes);
179*4882a593Smuzhiyun 	}
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	intel_uncore_write(uncore,
182*4882a593Smuzhiyun 			   PORT_TX_DFLEXDPMLE1(dig_port->tc_phy_fia), val);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
tc_port_fixup_legacy_flag(struct intel_digital_port * dig_port,u32 live_status_mask)185*4882a593Smuzhiyun static void tc_port_fixup_legacy_flag(struct intel_digital_port *dig_port,
186*4882a593Smuzhiyun 				      u32 live_status_mask)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
189*4882a593Smuzhiyun 	u32 valid_hpd_mask;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	if (dig_port->tc_legacy_port)
192*4882a593Smuzhiyun 		valid_hpd_mask = BIT(TC_PORT_LEGACY);
193*4882a593Smuzhiyun 	else
194*4882a593Smuzhiyun 		valid_hpd_mask = BIT(TC_PORT_DP_ALT) |
195*4882a593Smuzhiyun 				 BIT(TC_PORT_TBT_ALT);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	if (!(live_status_mask & ~valid_hpd_mask))
198*4882a593Smuzhiyun 		return;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	/* If live status mismatches the VBT flag, trust the live status. */
201*4882a593Smuzhiyun 	drm_err(&i915->drm,
202*4882a593Smuzhiyun 		"Port %s: live status %08x mismatches the legacy port flag, fix flag\n",
203*4882a593Smuzhiyun 		dig_port->tc_port_name, live_status_mask);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	dig_port->tc_legacy_port = !dig_port->tc_legacy_port;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
tc_port_live_status_mask(struct intel_digital_port * dig_port)208*4882a593Smuzhiyun static u32 tc_port_live_status_mask(struct intel_digital_port *dig_port)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
211*4882a593Smuzhiyun 	struct intel_uncore *uncore = &i915->uncore;
212*4882a593Smuzhiyun 	u32 isr_bit = i915->hotplug.pch_hpd[dig_port->base.hpd_pin];
213*4882a593Smuzhiyun 	u32 mask = 0;
214*4882a593Smuzhiyun 	u32 val;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	val = intel_uncore_read(uncore,
217*4882a593Smuzhiyun 				PORT_TX_DFLEXDPSP(dig_port->tc_phy_fia));
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	if (val == 0xffffffff) {
220*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm,
221*4882a593Smuzhiyun 			    "Port %s: PHY in TCCOLD, nothing connected\n",
222*4882a593Smuzhiyun 			    dig_port->tc_port_name);
223*4882a593Smuzhiyun 		return mask;
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	if (val & TC_LIVE_STATE_TBT(dig_port->tc_phy_fia_idx))
227*4882a593Smuzhiyun 		mask |= BIT(TC_PORT_TBT_ALT);
228*4882a593Smuzhiyun 	if (val & TC_LIVE_STATE_TC(dig_port->tc_phy_fia_idx))
229*4882a593Smuzhiyun 		mask |= BIT(TC_PORT_DP_ALT);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	if (intel_uncore_read(uncore, SDEISR) & isr_bit)
232*4882a593Smuzhiyun 		mask |= BIT(TC_PORT_LEGACY);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* The sink can be connected only in a single mode. */
235*4882a593Smuzhiyun 	if (!drm_WARN_ON(&i915->drm, hweight32(mask) > 1))
236*4882a593Smuzhiyun 		tc_port_fixup_legacy_flag(dig_port, mask);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	return mask;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
icl_tc_phy_status_complete(struct intel_digital_port * dig_port)241*4882a593Smuzhiyun static bool icl_tc_phy_status_complete(struct intel_digital_port *dig_port)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
244*4882a593Smuzhiyun 	struct intel_uncore *uncore = &i915->uncore;
245*4882a593Smuzhiyun 	u32 val;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	val = intel_uncore_read(uncore,
248*4882a593Smuzhiyun 				PORT_TX_DFLEXDPPMS(dig_port->tc_phy_fia));
249*4882a593Smuzhiyun 	if (val == 0xffffffff) {
250*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm,
251*4882a593Smuzhiyun 			    "Port %s: PHY in TCCOLD, assuming not complete\n",
252*4882a593Smuzhiyun 			    dig_port->tc_port_name);
253*4882a593Smuzhiyun 		return false;
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	return val & DP_PHY_MODE_STATUS_COMPLETED(dig_port->tc_phy_fia_idx);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
icl_tc_phy_set_safe_mode(struct intel_digital_port * dig_port,bool enable)259*4882a593Smuzhiyun static bool icl_tc_phy_set_safe_mode(struct intel_digital_port *dig_port,
260*4882a593Smuzhiyun 				     bool enable)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
263*4882a593Smuzhiyun 	struct intel_uncore *uncore = &i915->uncore;
264*4882a593Smuzhiyun 	u32 val;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	val = intel_uncore_read(uncore,
267*4882a593Smuzhiyun 				PORT_TX_DFLEXDPCSSS(dig_port->tc_phy_fia));
268*4882a593Smuzhiyun 	if (val == 0xffffffff) {
269*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm,
270*4882a593Smuzhiyun 			    "Port %s: PHY in TCCOLD, can't set safe-mode to %s\n",
271*4882a593Smuzhiyun 			    dig_port->tc_port_name, enableddisabled(enable));
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 		return false;
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	val &= ~DP_PHY_MODE_STATUS_NOT_SAFE(dig_port->tc_phy_fia_idx);
277*4882a593Smuzhiyun 	if (!enable)
278*4882a593Smuzhiyun 		val |= DP_PHY_MODE_STATUS_NOT_SAFE(dig_port->tc_phy_fia_idx);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	intel_uncore_write(uncore,
281*4882a593Smuzhiyun 			   PORT_TX_DFLEXDPCSSS(dig_port->tc_phy_fia), val);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	if (enable && wait_for(!icl_tc_phy_status_complete(dig_port), 10))
284*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm,
285*4882a593Smuzhiyun 			    "Port %s: PHY complete clear timed out\n",
286*4882a593Smuzhiyun 			    dig_port->tc_port_name);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	return true;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
icl_tc_phy_is_in_safe_mode(struct intel_digital_port * dig_port)291*4882a593Smuzhiyun static bool icl_tc_phy_is_in_safe_mode(struct intel_digital_port *dig_port)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
294*4882a593Smuzhiyun 	struct intel_uncore *uncore = &i915->uncore;
295*4882a593Smuzhiyun 	u32 val;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	val = intel_uncore_read(uncore,
298*4882a593Smuzhiyun 				PORT_TX_DFLEXDPCSSS(dig_port->tc_phy_fia));
299*4882a593Smuzhiyun 	if (val == 0xffffffff) {
300*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm,
301*4882a593Smuzhiyun 			    "Port %s: PHY in TCCOLD, assume safe mode\n",
302*4882a593Smuzhiyun 			    dig_port->tc_port_name);
303*4882a593Smuzhiyun 		return true;
304*4882a593Smuzhiyun 	}
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	return !(val & DP_PHY_MODE_STATUS_NOT_SAFE(dig_port->tc_phy_fia_idx));
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun /*
310*4882a593Smuzhiyun  * This function implements the first part of the Connect Flow described by our
311*4882a593Smuzhiyun  * specification, Gen11 TypeC Programming chapter. The rest of the flow (reading
312*4882a593Smuzhiyun  * lanes, EDID, etc) is done as needed in the typical places.
313*4882a593Smuzhiyun  *
314*4882a593Smuzhiyun  * Unlike the other ports, type-C ports are not available to use as soon as we
315*4882a593Smuzhiyun  * get a hotplug. The type-C PHYs can be shared between multiple controllers:
316*4882a593Smuzhiyun  * display, USB, etc. As a result, handshaking through FIA is required around
317*4882a593Smuzhiyun  * connect and disconnect to cleanly transfer ownership with the controller and
318*4882a593Smuzhiyun  * set the type-C power state.
319*4882a593Smuzhiyun  */
icl_tc_phy_connect(struct intel_digital_port * dig_port,int required_lanes)320*4882a593Smuzhiyun static void icl_tc_phy_connect(struct intel_digital_port *dig_port,
321*4882a593Smuzhiyun 			       int required_lanes)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
324*4882a593Smuzhiyun 	int max_lanes;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	if (!icl_tc_phy_status_complete(dig_port)) {
327*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm, "Port %s: PHY not ready\n",
328*4882a593Smuzhiyun 			    dig_port->tc_port_name);
329*4882a593Smuzhiyun 		goto out_set_tbt_alt_mode;
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	if (!icl_tc_phy_set_safe_mode(dig_port, false) &&
333*4882a593Smuzhiyun 	    !drm_WARN_ON(&i915->drm, dig_port->tc_legacy_port))
334*4882a593Smuzhiyun 		goto out_set_tbt_alt_mode;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	max_lanes = intel_tc_port_fia_max_lane_count(dig_port);
337*4882a593Smuzhiyun 	if (dig_port->tc_legacy_port) {
338*4882a593Smuzhiyun 		drm_WARN_ON(&i915->drm, max_lanes != 4);
339*4882a593Smuzhiyun 		dig_port->tc_mode = TC_PORT_LEGACY;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 		return;
342*4882a593Smuzhiyun 	}
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	/*
345*4882a593Smuzhiyun 	 * Now we have to re-check the live state, in case the port recently
346*4882a593Smuzhiyun 	 * became disconnected. Not necessary for legacy mode.
347*4882a593Smuzhiyun 	 */
348*4882a593Smuzhiyun 	if (!(tc_port_live_status_mask(dig_port) & BIT(TC_PORT_DP_ALT))) {
349*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm, "Port %s: PHY sudden disconnect\n",
350*4882a593Smuzhiyun 			    dig_port->tc_port_name);
351*4882a593Smuzhiyun 		goto out_set_safe_mode;
352*4882a593Smuzhiyun 	}
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	if (max_lanes < required_lanes) {
355*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm,
356*4882a593Smuzhiyun 			    "Port %s: PHY max lanes %d < required lanes %d\n",
357*4882a593Smuzhiyun 			    dig_port->tc_port_name,
358*4882a593Smuzhiyun 			    max_lanes, required_lanes);
359*4882a593Smuzhiyun 		goto out_set_safe_mode;
360*4882a593Smuzhiyun 	}
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	dig_port->tc_mode = TC_PORT_DP_ALT;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	return;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun out_set_safe_mode:
367*4882a593Smuzhiyun 	icl_tc_phy_set_safe_mode(dig_port, true);
368*4882a593Smuzhiyun out_set_tbt_alt_mode:
369*4882a593Smuzhiyun 	dig_port->tc_mode = TC_PORT_TBT_ALT;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun /*
373*4882a593Smuzhiyun  * See the comment at the connect function. This implements the Disconnect
374*4882a593Smuzhiyun  * Flow.
375*4882a593Smuzhiyun  */
icl_tc_phy_disconnect(struct intel_digital_port * dig_port)376*4882a593Smuzhiyun static void icl_tc_phy_disconnect(struct intel_digital_port *dig_port)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	switch (dig_port->tc_mode) {
379*4882a593Smuzhiyun 	case TC_PORT_LEGACY:
380*4882a593Smuzhiyun 		/* Nothing to do, we never disconnect from legacy mode */
381*4882a593Smuzhiyun 		break;
382*4882a593Smuzhiyun 	case TC_PORT_DP_ALT:
383*4882a593Smuzhiyun 		icl_tc_phy_set_safe_mode(dig_port, true);
384*4882a593Smuzhiyun 		dig_port->tc_mode = TC_PORT_TBT_ALT;
385*4882a593Smuzhiyun 		break;
386*4882a593Smuzhiyun 	case TC_PORT_TBT_ALT:
387*4882a593Smuzhiyun 		/* Nothing to do, we stay in TBT-alt mode */
388*4882a593Smuzhiyun 		break;
389*4882a593Smuzhiyun 	default:
390*4882a593Smuzhiyun 		MISSING_CASE(dig_port->tc_mode);
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun 
icl_tc_phy_is_connected(struct intel_digital_port * dig_port)394*4882a593Smuzhiyun static bool icl_tc_phy_is_connected(struct intel_digital_port *dig_port)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	if (!icl_tc_phy_status_complete(dig_port)) {
399*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm, "Port %s: PHY status not complete\n",
400*4882a593Smuzhiyun 			    dig_port->tc_port_name);
401*4882a593Smuzhiyun 		return dig_port->tc_mode == TC_PORT_TBT_ALT;
402*4882a593Smuzhiyun 	}
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	if (icl_tc_phy_is_in_safe_mode(dig_port)) {
405*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm, "Port %s: PHY still in safe mode\n",
406*4882a593Smuzhiyun 			    dig_port->tc_port_name);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 		return false;
409*4882a593Smuzhiyun 	}
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	return dig_port->tc_mode == TC_PORT_DP_ALT ||
412*4882a593Smuzhiyun 	       dig_port->tc_mode == TC_PORT_LEGACY;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun static enum tc_port_mode
intel_tc_port_get_current_mode(struct intel_digital_port * dig_port)416*4882a593Smuzhiyun intel_tc_port_get_current_mode(struct intel_digital_port *dig_port)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
419*4882a593Smuzhiyun 	u32 live_status_mask = tc_port_live_status_mask(dig_port);
420*4882a593Smuzhiyun 	bool in_safe_mode = icl_tc_phy_is_in_safe_mode(dig_port);
421*4882a593Smuzhiyun 	enum tc_port_mode mode;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	if (in_safe_mode ||
424*4882a593Smuzhiyun 	    drm_WARN_ON(&i915->drm, !icl_tc_phy_status_complete(dig_port)))
425*4882a593Smuzhiyun 		return TC_PORT_TBT_ALT;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	mode = dig_port->tc_legacy_port ? TC_PORT_LEGACY : TC_PORT_DP_ALT;
428*4882a593Smuzhiyun 	if (live_status_mask) {
429*4882a593Smuzhiyun 		enum tc_port_mode live_mode = fls(live_status_mask) - 1;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 		if (!drm_WARN_ON(&i915->drm, live_mode == TC_PORT_TBT_ALT))
432*4882a593Smuzhiyun 			mode = live_mode;
433*4882a593Smuzhiyun 	}
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	return mode;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun static enum tc_port_mode
intel_tc_port_get_target_mode(struct intel_digital_port * dig_port)439*4882a593Smuzhiyun intel_tc_port_get_target_mode(struct intel_digital_port *dig_port)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun 	u32 live_status_mask = tc_port_live_status_mask(dig_port);
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	if (live_status_mask)
444*4882a593Smuzhiyun 		return fls(live_status_mask) - 1;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	return icl_tc_phy_status_complete(dig_port) &&
447*4882a593Smuzhiyun 	       dig_port->tc_legacy_port ? TC_PORT_LEGACY :
448*4882a593Smuzhiyun 					  TC_PORT_TBT_ALT;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun 
intel_tc_port_reset_mode(struct intel_digital_port * dig_port,int required_lanes)451*4882a593Smuzhiyun static void intel_tc_port_reset_mode(struct intel_digital_port *dig_port,
452*4882a593Smuzhiyun 				     int required_lanes)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
455*4882a593Smuzhiyun 	enum tc_port_mode old_tc_mode = dig_port->tc_mode;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	intel_display_power_flush_work(i915);
458*4882a593Smuzhiyun 	if (INTEL_GEN(i915) != 11 || !dig_port->tc_legacy_port) {
459*4882a593Smuzhiyun 		enum intel_display_power_domain aux_domain;
460*4882a593Smuzhiyun 		bool aux_powered;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 		aux_domain = intel_aux_power_domain(dig_port);
463*4882a593Smuzhiyun 		aux_powered = intel_display_power_is_enabled(i915, aux_domain);
464*4882a593Smuzhiyun 		drm_WARN_ON(&i915->drm, aux_powered);
465*4882a593Smuzhiyun 	}
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	icl_tc_phy_disconnect(dig_port);
468*4882a593Smuzhiyun 	icl_tc_phy_connect(dig_port, required_lanes);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	drm_dbg_kms(&i915->drm, "Port %s: TC port mode reset (%s -> %s)\n",
471*4882a593Smuzhiyun 		    dig_port->tc_port_name,
472*4882a593Smuzhiyun 		    tc_port_mode_name(old_tc_mode),
473*4882a593Smuzhiyun 		    tc_port_mode_name(dig_port->tc_mode));
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun static void
intel_tc_port_link_init_refcount(struct intel_digital_port * dig_port,int refcount)477*4882a593Smuzhiyun intel_tc_port_link_init_refcount(struct intel_digital_port *dig_port,
478*4882a593Smuzhiyun 				 int refcount)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	drm_WARN_ON(&i915->drm, dig_port->tc_link_refcount);
483*4882a593Smuzhiyun 	dig_port->tc_link_refcount = refcount;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun 
intel_tc_port_sanitize(struct intel_digital_port * dig_port)486*4882a593Smuzhiyun void intel_tc_port_sanitize(struct intel_digital_port *dig_port)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
489*4882a593Smuzhiyun 	struct intel_encoder *encoder = &dig_port->base;
490*4882a593Smuzhiyun 	intel_wakeref_t tc_cold_wref;
491*4882a593Smuzhiyun 	int active_links = 0;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	mutex_lock(&dig_port->tc_lock);
494*4882a593Smuzhiyun 	tc_cold_wref = tc_cold_block(dig_port);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	dig_port->tc_mode = intel_tc_port_get_current_mode(dig_port);
497*4882a593Smuzhiyun 	if (dig_port->dp.is_mst)
498*4882a593Smuzhiyun 		active_links = intel_dp_mst_encoder_active_links(dig_port);
499*4882a593Smuzhiyun 	else if (encoder->base.crtc)
500*4882a593Smuzhiyun 		active_links = to_intel_crtc(encoder->base.crtc)->active;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	if (active_links) {
503*4882a593Smuzhiyun 		if (!icl_tc_phy_is_connected(dig_port))
504*4882a593Smuzhiyun 			drm_dbg_kms(&i915->drm,
505*4882a593Smuzhiyun 				    "Port %s: PHY disconnected with %d active link(s)\n",
506*4882a593Smuzhiyun 				    dig_port->tc_port_name, active_links);
507*4882a593Smuzhiyun 		intel_tc_port_link_init_refcount(dig_port, active_links);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 		goto out;
510*4882a593Smuzhiyun 	}
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	if (dig_port->tc_legacy_port)
513*4882a593Smuzhiyun 		icl_tc_phy_connect(dig_port, 1);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun out:
516*4882a593Smuzhiyun 	drm_dbg_kms(&i915->drm, "Port %s: sanitize mode (%s)\n",
517*4882a593Smuzhiyun 		    dig_port->tc_port_name,
518*4882a593Smuzhiyun 		    tc_port_mode_name(dig_port->tc_mode));
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	tc_cold_unblock(dig_port, tc_cold_wref);
521*4882a593Smuzhiyun 	mutex_unlock(&dig_port->tc_lock);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun 
intel_tc_port_needs_reset(struct intel_digital_port * dig_port)524*4882a593Smuzhiyun static bool intel_tc_port_needs_reset(struct intel_digital_port *dig_port)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun 	return intel_tc_port_get_target_mode(dig_port) != dig_port->tc_mode;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun /*
530*4882a593Smuzhiyun  * The type-C ports are different because even when they are connected, they may
531*4882a593Smuzhiyun  * not be available/usable by the graphics driver: see the comment on
532*4882a593Smuzhiyun  * icl_tc_phy_connect(). So in our driver instead of adding the additional
533*4882a593Smuzhiyun  * concept of "usable" and make everything check for "connected and usable" we
534*4882a593Smuzhiyun  * define a port as "connected" when it is not only connected, but also when it
535*4882a593Smuzhiyun  * is usable by the rest of the driver. That maintains the old assumption that
536*4882a593Smuzhiyun  * connected ports are usable, and avoids exposing to the users objects they
537*4882a593Smuzhiyun  * can't really use.
538*4882a593Smuzhiyun  */
intel_tc_port_connected(struct intel_encoder * encoder)539*4882a593Smuzhiyun bool intel_tc_port_connected(struct intel_encoder *encoder)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
542*4882a593Smuzhiyun 	bool is_connected;
543*4882a593Smuzhiyun 	intel_wakeref_t tc_cold_wref;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	intel_tc_port_lock(dig_port);
546*4882a593Smuzhiyun 	tc_cold_wref = tc_cold_block(dig_port);
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	is_connected = tc_port_live_status_mask(dig_port) &
549*4882a593Smuzhiyun 		       BIT(dig_port->tc_mode);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	tc_cold_unblock(dig_port, tc_cold_wref);
552*4882a593Smuzhiyun 	intel_tc_port_unlock(dig_port);
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	return is_connected;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun 
__intel_tc_port_lock(struct intel_digital_port * dig_port,int required_lanes)557*4882a593Smuzhiyun static void __intel_tc_port_lock(struct intel_digital_port *dig_port,
558*4882a593Smuzhiyun 				 int required_lanes)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
561*4882a593Smuzhiyun 	intel_wakeref_t wakeref;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	wakeref = intel_display_power_get(i915, POWER_DOMAIN_DISPLAY_CORE);
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	mutex_lock(&dig_port->tc_lock);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	if (!dig_port->tc_link_refcount) {
568*4882a593Smuzhiyun 		intel_wakeref_t tc_cold_wref;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 		tc_cold_wref = tc_cold_block(dig_port);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 		if (intel_tc_port_needs_reset(dig_port))
573*4882a593Smuzhiyun 			intel_tc_port_reset_mode(dig_port, required_lanes);
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 		tc_cold_unblock(dig_port, tc_cold_wref);
576*4882a593Smuzhiyun 	}
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	drm_WARN_ON(&i915->drm, dig_port->tc_lock_wakeref);
579*4882a593Smuzhiyun 	dig_port->tc_lock_wakeref = wakeref;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun 
intel_tc_port_lock(struct intel_digital_port * dig_port)582*4882a593Smuzhiyun void intel_tc_port_lock(struct intel_digital_port *dig_port)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun 	__intel_tc_port_lock(dig_port, 1);
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun 
intel_tc_port_unlock(struct intel_digital_port * dig_port)587*4882a593Smuzhiyun void intel_tc_port_unlock(struct intel_digital_port *dig_port)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
590*4882a593Smuzhiyun 	intel_wakeref_t wakeref = fetch_and_zero(&dig_port->tc_lock_wakeref);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	mutex_unlock(&dig_port->tc_lock);
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	intel_display_power_put_async(i915, POWER_DOMAIN_DISPLAY_CORE,
595*4882a593Smuzhiyun 				      wakeref);
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
intel_tc_port_ref_held(struct intel_digital_port * dig_port)598*4882a593Smuzhiyun bool intel_tc_port_ref_held(struct intel_digital_port *dig_port)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	return mutex_is_locked(&dig_port->tc_lock) ||
601*4882a593Smuzhiyun 	       dig_port->tc_link_refcount;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
intel_tc_port_get_link(struct intel_digital_port * dig_port,int required_lanes)604*4882a593Smuzhiyun void intel_tc_port_get_link(struct intel_digital_port *dig_port,
605*4882a593Smuzhiyun 			    int required_lanes)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun 	__intel_tc_port_lock(dig_port, required_lanes);
608*4882a593Smuzhiyun 	dig_port->tc_link_refcount++;
609*4882a593Smuzhiyun 	intel_tc_port_unlock(dig_port);
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun 
intel_tc_port_put_link(struct intel_digital_port * dig_port)612*4882a593Smuzhiyun void intel_tc_port_put_link(struct intel_digital_port *dig_port)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun 	mutex_lock(&dig_port->tc_lock);
615*4882a593Smuzhiyun 	dig_port->tc_link_refcount--;
616*4882a593Smuzhiyun 	mutex_unlock(&dig_port->tc_lock);
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun static bool
tc_has_modular_fia(struct drm_i915_private * i915,struct intel_digital_port * dig_port)620*4882a593Smuzhiyun tc_has_modular_fia(struct drm_i915_private *i915, struct intel_digital_port *dig_port)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun 	intel_wakeref_t wakeref;
623*4882a593Smuzhiyun 	u32 val;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	if (!INTEL_INFO(i915)->display.has_modular_fia)
626*4882a593Smuzhiyun 		return false;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	wakeref = tc_cold_block(dig_port);
629*4882a593Smuzhiyun 	val = intel_uncore_read(&i915->uncore, PORT_TX_DFLEXDPSP(FIA1));
630*4882a593Smuzhiyun 	tc_cold_unblock(dig_port, wakeref);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	drm_WARN_ON(&i915->drm, val == 0xffffffff);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	return val & MODULAR_FIA_MASK;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun static void
tc_port_load_fia_params(struct drm_i915_private * i915,struct intel_digital_port * dig_port)638*4882a593Smuzhiyun tc_port_load_fia_params(struct drm_i915_private *i915, struct intel_digital_port *dig_port)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun 	enum port port = dig_port->base.port;
641*4882a593Smuzhiyun 	enum tc_port tc_port = intel_port_to_tc(i915, port);
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	/*
644*4882a593Smuzhiyun 	 * Each Modular FIA instance houses 2 TC ports. In SOC that has more
645*4882a593Smuzhiyun 	 * than two TC ports, there are multiple instances of Modular FIA.
646*4882a593Smuzhiyun 	 */
647*4882a593Smuzhiyun 	if (tc_has_modular_fia(i915, dig_port)) {
648*4882a593Smuzhiyun 		dig_port->tc_phy_fia = tc_port / 2;
649*4882a593Smuzhiyun 		dig_port->tc_phy_fia_idx = tc_port % 2;
650*4882a593Smuzhiyun 	} else {
651*4882a593Smuzhiyun 		dig_port->tc_phy_fia = FIA1;
652*4882a593Smuzhiyun 		dig_port->tc_phy_fia_idx = tc_port;
653*4882a593Smuzhiyun 	}
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun 
intel_tc_port_init(struct intel_digital_port * dig_port,bool is_legacy)656*4882a593Smuzhiyun void intel_tc_port_init(struct intel_digital_port *dig_port, bool is_legacy)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
659*4882a593Smuzhiyun 	enum port port = dig_port->base.port;
660*4882a593Smuzhiyun 	enum tc_port tc_port = intel_port_to_tc(i915, port);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	if (drm_WARN_ON(&i915->drm, tc_port == PORT_TC_NONE))
663*4882a593Smuzhiyun 		return;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	snprintf(dig_port->tc_port_name, sizeof(dig_port->tc_port_name),
666*4882a593Smuzhiyun 		 "%c/TC#%d", port_name(port), tc_port + 1);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	mutex_init(&dig_port->tc_lock);
669*4882a593Smuzhiyun 	dig_port->tc_legacy_port = is_legacy;
670*4882a593Smuzhiyun 	dig_port->tc_link_refcount = 0;
671*4882a593Smuzhiyun 	tc_port_load_fia_params(i915, dig_port);
672*4882a593Smuzhiyun }
673