1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright © 2011 Intel Corporation
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the next
12*4882a593Smuzhiyun * paragraph) shall be included in all copies or substantial portions of the
13*4882a593Smuzhiyun * Software.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18*4882a593Smuzhiyun * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19*4882a593Smuzhiyun * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20*4882a593Smuzhiyun * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21*4882a593Smuzhiyun * SOFTWARE.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * Authors:
24*4882a593Smuzhiyun * Jesse Barnes <jbarnes@virtuousgeek.org>
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun * New plane/sprite handling.
27*4882a593Smuzhiyun *
28*4882a593Smuzhiyun * The older chips had a separate interface for programming plane related
29*4882a593Smuzhiyun * registers; newer ones are much simpler and we can use the new DRM plane
30*4882a593Smuzhiyun * support.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include <drm/drm_atomic.h>
34*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
35*4882a593Smuzhiyun #include <drm/drm_color_mgmt.h>
36*4882a593Smuzhiyun #include <drm/drm_crtc.h>
37*4882a593Smuzhiyun #include <drm/drm_damage_helper.h>
38*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
39*4882a593Smuzhiyun #include <drm/drm_plane_helper.h>
40*4882a593Smuzhiyun #include <drm/drm_rect.h>
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #include "i915_drv.h"
43*4882a593Smuzhiyun #include "i915_trace.h"
44*4882a593Smuzhiyun #include "i915_vgpu.h"
45*4882a593Smuzhiyun #include "intel_atomic_plane.h"
46*4882a593Smuzhiyun #include "intel_display_types.h"
47*4882a593Smuzhiyun #include "intel_frontbuffer.h"
48*4882a593Smuzhiyun #include "intel_pm.h"
49*4882a593Smuzhiyun #include "intel_psr.h"
50*4882a593Smuzhiyun #include "intel_sprite.h"
51*4882a593Smuzhiyun
intel_usecs_to_scanlines(const struct drm_display_mode * adjusted_mode,int usecs)52*4882a593Smuzhiyun int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
53*4882a593Smuzhiyun int usecs)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun /* paranoia */
56*4882a593Smuzhiyun if (!adjusted_mode->crtc_htotal)
57*4882a593Smuzhiyun return 1;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
60*4882a593Smuzhiyun 1000 * adjusted_mode->crtc_htotal);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* FIXME: We should instead only take spinlocks once for the entire update
64*4882a593Smuzhiyun * instead of once per mmio. */
65*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_PROVE_LOCKING)
66*4882a593Smuzhiyun #define VBLANK_EVASION_TIME_US 250
67*4882a593Smuzhiyun #else
68*4882a593Smuzhiyun #define VBLANK_EVASION_TIME_US 100
69*4882a593Smuzhiyun #endif
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /**
72*4882a593Smuzhiyun * intel_pipe_update_start() - start update of a set of display registers
73*4882a593Smuzhiyun * @new_crtc_state: the new crtc state
74*4882a593Smuzhiyun *
75*4882a593Smuzhiyun * Mark the start of an update to pipe registers that should be updated
76*4882a593Smuzhiyun * atomically regarding vblank. If the next vblank will happens within
77*4882a593Smuzhiyun * the next 100 us, this function waits until the vblank passes.
78*4882a593Smuzhiyun *
79*4882a593Smuzhiyun * After a successful call to this function, interrupts will be disabled
80*4882a593Smuzhiyun * until a subsequent call to intel_pipe_update_end(). That is done to
81*4882a593Smuzhiyun * avoid random delays.
82*4882a593Smuzhiyun */
intel_pipe_update_start(const struct intel_crtc_state * new_crtc_state)83*4882a593Smuzhiyun void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
86*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
87*4882a593Smuzhiyun const struct drm_display_mode *adjusted_mode = &new_crtc_state->hw.adjusted_mode;
88*4882a593Smuzhiyun long timeout = msecs_to_jiffies_timeout(1);
89*4882a593Smuzhiyun int scanline, min, max, vblank_start;
90*4882a593Smuzhiyun wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
91*4882a593Smuzhiyun bool need_vlv_dsi_wa = (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
92*4882a593Smuzhiyun intel_crtc_has_type(new_crtc_state, INTEL_OUTPUT_DSI);
93*4882a593Smuzhiyun DEFINE_WAIT(wait);
94*4882a593Smuzhiyun u32 psr_status;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun vblank_start = adjusted_mode->crtc_vblank_start;
97*4882a593Smuzhiyun if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
98*4882a593Smuzhiyun vblank_start = DIV_ROUND_UP(vblank_start, 2);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* FIXME needs to be calibrated sensibly */
101*4882a593Smuzhiyun min = vblank_start - intel_usecs_to_scanlines(adjusted_mode,
102*4882a593Smuzhiyun VBLANK_EVASION_TIME_US);
103*4882a593Smuzhiyun max = vblank_start - 1;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun if (min <= 0 || max <= 0)
106*4882a593Smuzhiyun goto irq_disable;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun if (drm_WARN_ON(&dev_priv->drm, drm_crtc_vblank_get(&crtc->base)))
109*4882a593Smuzhiyun goto irq_disable;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun * Wait for psr to idle out after enabling the VBL interrupts
113*4882a593Smuzhiyun * VBL interrupts will start the PSR exit and prevent a PSR
114*4882a593Smuzhiyun * re-entry as well.
115*4882a593Smuzhiyun */
116*4882a593Smuzhiyun if (intel_psr_wait_for_idle(new_crtc_state, &psr_status))
117*4882a593Smuzhiyun drm_err(&dev_priv->drm,
118*4882a593Smuzhiyun "PSR idle timed out 0x%x, atomic update may fail\n",
119*4882a593Smuzhiyun psr_status);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun local_irq_disable();
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun crtc->debug.min_vbl = min;
124*4882a593Smuzhiyun crtc->debug.max_vbl = max;
125*4882a593Smuzhiyun trace_intel_pipe_update_start(crtc);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun for (;;) {
128*4882a593Smuzhiyun /*
129*4882a593Smuzhiyun * prepare_to_wait() has a memory barrier, which guarantees
130*4882a593Smuzhiyun * other CPUs can see the task state update by the time we
131*4882a593Smuzhiyun * read the scanline.
132*4882a593Smuzhiyun */
133*4882a593Smuzhiyun prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun scanline = intel_get_crtc_scanline(crtc);
136*4882a593Smuzhiyun if (scanline < min || scanline > max)
137*4882a593Smuzhiyun break;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun if (!timeout) {
140*4882a593Smuzhiyun drm_err(&dev_priv->drm,
141*4882a593Smuzhiyun "Potential atomic update failure on pipe %c\n",
142*4882a593Smuzhiyun pipe_name(crtc->pipe));
143*4882a593Smuzhiyun break;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun local_irq_enable();
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun timeout = schedule_timeout(timeout);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun local_irq_disable();
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun finish_wait(wq, &wait);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun drm_crtc_vblank_put(&crtc->base);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun * On VLV/CHV DSI the scanline counter would appear to
159*4882a593Smuzhiyun * increment approx. 1/3 of a scanline before start of vblank.
160*4882a593Smuzhiyun * The registers still get latched at start of vblank however.
161*4882a593Smuzhiyun * This means we must not write any registers on the first
162*4882a593Smuzhiyun * line of vblank (since not the whole line is actually in
163*4882a593Smuzhiyun * vblank). And unfortunately we can't use the interrupt to
164*4882a593Smuzhiyun * wait here since it will fire too soon. We could use the
165*4882a593Smuzhiyun * frame start interrupt instead since it will fire after the
166*4882a593Smuzhiyun * critical scanline, but that would require more changes
167*4882a593Smuzhiyun * in the interrupt code. So for now we'll just do the nasty
168*4882a593Smuzhiyun * thing and poll for the bad scanline to pass us by.
169*4882a593Smuzhiyun *
170*4882a593Smuzhiyun * FIXME figure out if BXT+ DSI suffers from this as well
171*4882a593Smuzhiyun */
172*4882a593Smuzhiyun while (need_vlv_dsi_wa && scanline == vblank_start)
173*4882a593Smuzhiyun scanline = intel_get_crtc_scanline(crtc);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun crtc->debug.scanline_start = scanline;
176*4882a593Smuzhiyun crtc->debug.start_vbl_time = ktime_get();
177*4882a593Smuzhiyun crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun trace_intel_pipe_update_vblank_evaded(crtc);
180*4882a593Smuzhiyun return;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun irq_disable:
183*4882a593Smuzhiyun local_irq_disable();
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /**
187*4882a593Smuzhiyun * intel_pipe_update_end() - end update of a set of display registers
188*4882a593Smuzhiyun * @new_crtc_state: the new crtc state
189*4882a593Smuzhiyun *
190*4882a593Smuzhiyun * Mark the end of an update started with intel_pipe_update_start(). This
191*4882a593Smuzhiyun * re-enables interrupts and verifies the update was actually completed
192*4882a593Smuzhiyun * before a vblank.
193*4882a593Smuzhiyun */
intel_pipe_update_end(struct intel_crtc_state * new_crtc_state)194*4882a593Smuzhiyun void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
197*4882a593Smuzhiyun enum pipe pipe = crtc->pipe;
198*4882a593Smuzhiyun int scanline_end = intel_get_crtc_scanline(crtc);
199*4882a593Smuzhiyun u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
200*4882a593Smuzhiyun ktime_t end_vbl_time = ktime_get();
201*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun trace_intel_pipe_update_end(crtc, end_vbl_count, scanline_end);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* We're still in the vblank-evade critical section, this can't race.
206*4882a593Smuzhiyun * Would be slightly nice to just grab the vblank count and arm the
207*4882a593Smuzhiyun * event outside of the critical section - the spinlock might spin for a
208*4882a593Smuzhiyun * while ... */
209*4882a593Smuzhiyun if (new_crtc_state->uapi.event) {
210*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm,
211*4882a593Smuzhiyun drm_crtc_vblank_get(&crtc->base) != 0);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun spin_lock(&crtc->base.dev->event_lock);
214*4882a593Smuzhiyun drm_crtc_arm_vblank_event(&crtc->base,
215*4882a593Smuzhiyun new_crtc_state->uapi.event);
216*4882a593Smuzhiyun spin_unlock(&crtc->base.dev->event_lock);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun new_crtc_state->uapi.event = NULL;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun local_irq_enable();
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun if (intel_vgpu_active(dev_priv))
224*4882a593Smuzhiyun return;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if (crtc->debug.start_vbl_count &&
227*4882a593Smuzhiyun crtc->debug.start_vbl_count != end_vbl_count) {
228*4882a593Smuzhiyun drm_err(&dev_priv->drm,
229*4882a593Smuzhiyun "Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
230*4882a593Smuzhiyun pipe_name(pipe), crtc->debug.start_vbl_count,
231*4882a593Smuzhiyun end_vbl_count,
232*4882a593Smuzhiyun ktime_us_delta(end_vbl_time,
233*4882a593Smuzhiyun crtc->debug.start_vbl_time),
234*4882a593Smuzhiyun crtc->debug.min_vbl, crtc->debug.max_vbl,
235*4882a593Smuzhiyun crtc->debug.scanline_start, scanline_end);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun #ifdef CONFIG_DRM_I915_DEBUG_VBLANK_EVADE
238*4882a593Smuzhiyun else if (ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time) >
239*4882a593Smuzhiyun VBLANK_EVASION_TIME_US)
240*4882a593Smuzhiyun drm_warn(&dev_priv->drm,
241*4882a593Smuzhiyun "Atomic update on pipe (%c) took %lld us, max time under evasion is %u us\n",
242*4882a593Smuzhiyun pipe_name(pipe),
243*4882a593Smuzhiyun ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
244*4882a593Smuzhiyun VBLANK_EVASION_TIME_US);
245*4882a593Smuzhiyun #endif
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
intel_plane_check_stride(const struct intel_plane_state * plane_state)248*4882a593Smuzhiyun int intel_plane_check_stride(const struct intel_plane_state *plane_state)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
251*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
252*4882a593Smuzhiyun unsigned int rotation = plane_state->hw.rotation;
253*4882a593Smuzhiyun u32 stride, max_stride;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /*
256*4882a593Smuzhiyun * We ignore stride for all invisible planes that
257*4882a593Smuzhiyun * can be remapped. Otherwise we could end up
258*4882a593Smuzhiyun * with a false positive when the remapping didn't
259*4882a593Smuzhiyun * kick in due the plane being invisible.
260*4882a593Smuzhiyun */
261*4882a593Smuzhiyun if (intel_plane_can_remap(plane_state) &&
262*4882a593Smuzhiyun !plane_state->uapi.visible)
263*4882a593Smuzhiyun return 0;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /* FIXME other color planes? */
266*4882a593Smuzhiyun stride = plane_state->color_plane[0].stride;
267*4882a593Smuzhiyun max_stride = plane->max_stride(plane, fb->format->format,
268*4882a593Smuzhiyun fb->modifier, rotation);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if (stride > max_stride) {
271*4882a593Smuzhiyun DRM_DEBUG_KMS("[FB:%d] stride (%d) exceeds [PLANE:%d:%s] max stride (%d)\n",
272*4882a593Smuzhiyun fb->base.id, stride,
273*4882a593Smuzhiyun plane->base.base.id, plane->base.name, max_stride);
274*4882a593Smuzhiyun return -EINVAL;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun return 0;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
intel_plane_check_src_coordinates(struct intel_plane_state * plane_state)280*4882a593Smuzhiyun int intel_plane_check_src_coordinates(struct intel_plane_state *plane_state)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
283*4882a593Smuzhiyun struct drm_rect *src = &plane_state->uapi.src;
284*4882a593Smuzhiyun u32 src_x, src_y, src_w, src_h, hsub, vsub;
285*4882a593Smuzhiyun bool rotated = drm_rotation_90_or_270(plane_state->hw.rotation);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /*
288*4882a593Smuzhiyun * FIXME hsub/vsub vs. block size is a mess. Pre-tgl CCS
289*4882a593Smuzhiyun * abuses hsub/vsub so we can't use them here. But as they
290*4882a593Smuzhiyun * are limited to 32bpp RGB formats we don't actually need
291*4882a593Smuzhiyun * to check anything.
292*4882a593Smuzhiyun */
293*4882a593Smuzhiyun if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
294*4882a593Smuzhiyun fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS)
295*4882a593Smuzhiyun return 0;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /*
298*4882a593Smuzhiyun * Hardware doesn't handle subpixel coordinates.
299*4882a593Smuzhiyun * Adjust to (macro)pixel boundary, but be careful not to
300*4882a593Smuzhiyun * increase the source viewport size, because that could
301*4882a593Smuzhiyun * push the downscaling factor out of bounds.
302*4882a593Smuzhiyun */
303*4882a593Smuzhiyun src_x = src->x1 >> 16;
304*4882a593Smuzhiyun src_w = drm_rect_width(src) >> 16;
305*4882a593Smuzhiyun src_y = src->y1 >> 16;
306*4882a593Smuzhiyun src_h = drm_rect_height(src) >> 16;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun drm_rect_init(src, src_x << 16, src_y << 16,
309*4882a593Smuzhiyun src_w << 16, src_h << 16);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun if (fb->format->format == DRM_FORMAT_RGB565 && rotated) {
312*4882a593Smuzhiyun hsub = 2;
313*4882a593Smuzhiyun vsub = 2;
314*4882a593Smuzhiyun } else {
315*4882a593Smuzhiyun hsub = fb->format->hsub;
316*4882a593Smuzhiyun vsub = fb->format->vsub;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (rotated)
320*4882a593Smuzhiyun hsub = vsub = max(hsub, vsub);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun if (src_x % hsub || src_w % hsub) {
323*4882a593Smuzhiyun DRM_DEBUG_KMS("src x/w (%u, %u) must be a multiple of %u (rotated: %s)\n",
324*4882a593Smuzhiyun src_x, src_w, hsub, yesno(rotated));
325*4882a593Smuzhiyun return -EINVAL;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun if (src_y % vsub || src_h % vsub) {
329*4882a593Smuzhiyun DRM_DEBUG_KMS("src y/h (%u, %u) must be a multiple of %u (rotated: %s)\n",
330*4882a593Smuzhiyun src_y, src_h, vsub, yesno(rotated));
331*4882a593Smuzhiyun return -EINVAL;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun return 0;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
icl_nv12_y_plane_mask(struct drm_i915_private * i915)337*4882a593Smuzhiyun static u8 icl_nv12_y_plane_mask(struct drm_i915_private *i915)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun if (IS_ROCKETLAKE(i915))
340*4882a593Smuzhiyun return BIT(PLANE_SPRITE2) | BIT(PLANE_SPRITE3);
341*4882a593Smuzhiyun else
342*4882a593Smuzhiyun return BIT(PLANE_SPRITE4) | BIT(PLANE_SPRITE5);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
icl_is_nv12_y_plane(struct drm_i915_private * dev_priv,enum plane_id plane_id)345*4882a593Smuzhiyun bool icl_is_nv12_y_plane(struct drm_i915_private *dev_priv,
346*4882a593Smuzhiyun enum plane_id plane_id)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun return INTEL_GEN(dev_priv) >= 11 &&
349*4882a593Smuzhiyun icl_nv12_y_plane_mask(dev_priv) & BIT(plane_id);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
icl_is_hdr_plane(struct drm_i915_private * dev_priv,enum plane_id plane_id)352*4882a593Smuzhiyun bool icl_is_hdr_plane(struct drm_i915_private *dev_priv, enum plane_id plane_id)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun return INTEL_GEN(dev_priv) >= 11 &&
355*4882a593Smuzhiyun icl_hdr_plane_mask() & BIT(plane_id);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun static void
skl_plane_ratio(const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state,unsigned int * num,unsigned int * den)359*4882a593Smuzhiyun skl_plane_ratio(const struct intel_crtc_state *crtc_state,
360*4882a593Smuzhiyun const struct intel_plane_state *plane_state,
361*4882a593Smuzhiyun unsigned int *num, unsigned int *den)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane_state->uapi.plane->dev);
364*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun if (fb->format->cpp[0] == 8) {
367*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
368*4882a593Smuzhiyun *num = 10;
369*4882a593Smuzhiyun *den = 8;
370*4882a593Smuzhiyun } else {
371*4882a593Smuzhiyun *num = 9;
372*4882a593Smuzhiyun *den = 8;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun } else {
375*4882a593Smuzhiyun *num = 1;
376*4882a593Smuzhiyun *den = 1;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
skl_plane_min_cdclk(const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state)380*4882a593Smuzhiyun static int skl_plane_min_cdclk(const struct intel_crtc_state *crtc_state,
381*4882a593Smuzhiyun const struct intel_plane_state *plane_state)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane_state->uapi.plane->dev);
384*4882a593Smuzhiyun unsigned int num, den;
385*4882a593Smuzhiyun unsigned int pixel_rate = intel_plane_pixel_rate(crtc_state, plane_state);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun skl_plane_ratio(crtc_state, plane_state, &num, &den);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* two pixels per clock on glk+ */
390*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
391*4882a593Smuzhiyun den *= 2;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun return DIV_ROUND_UP(pixel_rate * num, den);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun static unsigned int
skl_plane_max_stride(struct intel_plane * plane,u32 pixel_format,u64 modifier,unsigned int rotation)397*4882a593Smuzhiyun skl_plane_max_stride(struct intel_plane *plane,
398*4882a593Smuzhiyun u32 pixel_format, u64 modifier,
399*4882a593Smuzhiyun unsigned int rotation)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun const struct drm_format_info *info = drm_format_info(pixel_format);
402*4882a593Smuzhiyun int cpp = info->cpp[0];
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /*
405*4882a593Smuzhiyun * "The stride in bytes must not exceed the
406*4882a593Smuzhiyun * of the size of 8K pixels and 32K bytes."
407*4882a593Smuzhiyun */
408*4882a593Smuzhiyun if (drm_rotation_90_or_270(rotation))
409*4882a593Smuzhiyun return min(8192, 32768 / cpp);
410*4882a593Smuzhiyun else
411*4882a593Smuzhiyun return min(8192 * cpp, 32768);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun static void
skl_program_scaler(struct intel_plane * plane,const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state)415*4882a593Smuzhiyun skl_program_scaler(struct intel_plane *plane,
416*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
417*4882a593Smuzhiyun const struct intel_plane_state *plane_state)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
420*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
421*4882a593Smuzhiyun enum pipe pipe = plane->pipe;
422*4882a593Smuzhiyun int scaler_id = plane_state->scaler_id;
423*4882a593Smuzhiyun const struct intel_scaler *scaler =
424*4882a593Smuzhiyun &crtc_state->scaler_state.scalers[scaler_id];
425*4882a593Smuzhiyun int crtc_x = plane_state->uapi.dst.x1;
426*4882a593Smuzhiyun int crtc_y = plane_state->uapi.dst.y1;
427*4882a593Smuzhiyun u32 crtc_w = drm_rect_width(&plane_state->uapi.dst);
428*4882a593Smuzhiyun u32 crtc_h = drm_rect_height(&plane_state->uapi.dst);
429*4882a593Smuzhiyun u16 y_hphase, uv_rgb_hphase;
430*4882a593Smuzhiyun u16 y_vphase, uv_rgb_vphase;
431*4882a593Smuzhiyun int hscale, vscale;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun hscale = drm_rect_calc_hscale(&plane_state->uapi.src,
434*4882a593Smuzhiyun &plane_state->uapi.dst,
435*4882a593Smuzhiyun 0, INT_MAX);
436*4882a593Smuzhiyun vscale = drm_rect_calc_vscale(&plane_state->uapi.src,
437*4882a593Smuzhiyun &plane_state->uapi.dst,
438*4882a593Smuzhiyun 0, INT_MAX);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun /* TODO: handle sub-pixel coordinates */
441*4882a593Smuzhiyun if (intel_format_info_is_yuv_semiplanar(fb->format, fb->modifier) &&
442*4882a593Smuzhiyun !icl_is_hdr_plane(dev_priv, plane->id)) {
443*4882a593Smuzhiyun y_hphase = skl_scaler_calc_phase(1, hscale, false);
444*4882a593Smuzhiyun y_vphase = skl_scaler_calc_phase(1, vscale, false);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun /* MPEG2 chroma siting convention */
447*4882a593Smuzhiyun uv_rgb_hphase = skl_scaler_calc_phase(2, hscale, true);
448*4882a593Smuzhiyun uv_rgb_vphase = skl_scaler_calc_phase(2, vscale, false);
449*4882a593Smuzhiyun } else {
450*4882a593Smuzhiyun /* not used */
451*4882a593Smuzhiyun y_hphase = 0;
452*4882a593Smuzhiyun y_vphase = 0;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun uv_rgb_hphase = skl_scaler_calc_phase(1, hscale, false);
455*4882a593Smuzhiyun uv_rgb_vphase = skl_scaler_calc_phase(1, vscale, false);
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SKL_PS_CTRL(pipe, scaler_id),
459*4882a593Smuzhiyun PS_SCALER_EN | PS_PLANE_SEL(plane->id) | scaler->mode);
460*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SKL_PS_VPHASE(pipe, scaler_id),
461*4882a593Smuzhiyun PS_Y_PHASE(y_vphase) | PS_UV_RGB_PHASE(uv_rgb_vphase));
462*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SKL_PS_HPHASE(pipe, scaler_id),
463*4882a593Smuzhiyun PS_Y_PHASE(y_hphase) | PS_UV_RGB_PHASE(uv_rgb_hphase));
464*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SKL_PS_WIN_POS(pipe, scaler_id),
465*4882a593Smuzhiyun (crtc_x << 16) | crtc_y);
466*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SKL_PS_WIN_SZ(pipe, scaler_id),
467*4882a593Smuzhiyun (crtc_w << 16) | crtc_h);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /* Preoffset values for YUV to RGB Conversion */
471*4882a593Smuzhiyun #define PREOFF_YUV_TO_RGB_HI 0x1800
472*4882a593Smuzhiyun #define PREOFF_YUV_TO_RGB_ME 0x0000
473*4882a593Smuzhiyun #define PREOFF_YUV_TO_RGB_LO 0x1800
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun #define ROFF(x) (((x) & 0xffff) << 16)
476*4882a593Smuzhiyun #define GOFF(x) (((x) & 0xffff) << 0)
477*4882a593Smuzhiyun #define BOFF(x) (((x) & 0xffff) << 16)
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /*
480*4882a593Smuzhiyun * Programs the input color space conversion stage for ICL HDR planes.
481*4882a593Smuzhiyun * Note that it is assumed that this stage always happens after YUV
482*4882a593Smuzhiyun * range correction. Thus, the input to this stage is assumed to be
483*4882a593Smuzhiyun * in full-range YCbCr.
484*4882a593Smuzhiyun */
485*4882a593Smuzhiyun static void
icl_program_input_csc(struct intel_plane * plane,const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state)486*4882a593Smuzhiyun icl_program_input_csc(struct intel_plane *plane,
487*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
488*4882a593Smuzhiyun const struct intel_plane_state *plane_state)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
491*4882a593Smuzhiyun enum pipe pipe = plane->pipe;
492*4882a593Smuzhiyun enum plane_id plane_id = plane->id;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun static const u16 input_csc_matrix[][9] = {
495*4882a593Smuzhiyun /*
496*4882a593Smuzhiyun * BT.601 full range YCbCr -> full range RGB
497*4882a593Smuzhiyun * The matrix required is :
498*4882a593Smuzhiyun * [1.000, 0.000, 1.371,
499*4882a593Smuzhiyun * 1.000, -0.336, -0.698,
500*4882a593Smuzhiyun * 1.000, 1.732, 0.0000]
501*4882a593Smuzhiyun */
502*4882a593Smuzhiyun [DRM_COLOR_YCBCR_BT601] = {
503*4882a593Smuzhiyun 0x7AF8, 0x7800, 0x0,
504*4882a593Smuzhiyun 0x8B28, 0x7800, 0x9AC0,
505*4882a593Smuzhiyun 0x0, 0x7800, 0x7DD8,
506*4882a593Smuzhiyun },
507*4882a593Smuzhiyun /*
508*4882a593Smuzhiyun * BT.709 full range YCbCr -> full range RGB
509*4882a593Smuzhiyun * The matrix required is :
510*4882a593Smuzhiyun * [1.000, 0.000, 1.574,
511*4882a593Smuzhiyun * 1.000, -0.187, -0.468,
512*4882a593Smuzhiyun * 1.000, 1.855, 0.0000]
513*4882a593Smuzhiyun */
514*4882a593Smuzhiyun [DRM_COLOR_YCBCR_BT709] = {
515*4882a593Smuzhiyun 0x7C98, 0x7800, 0x0,
516*4882a593Smuzhiyun 0x9EF8, 0x7800, 0xAC00,
517*4882a593Smuzhiyun 0x0, 0x7800, 0x7ED8,
518*4882a593Smuzhiyun },
519*4882a593Smuzhiyun /*
520*4882a593Smuzhiyun * BT.2020 full range YCbCr -> full range RGB
521*4882a593Smuzhiyun * The matrix required is :
522*4882a593Smuzhiyun * [1.000, 0.000, 1.474,
523*4882a593Smuzhiyun * 1.000, -0.1645, -0.5713,
524*4882a593Smuzhiyun * 1.000, 1.8814, 0.0000]
525*4882a593Smuzhiyun */
526*4882a593Smuzhiyun [DRM_COLOR_YCBCR_BT2020] = {
527*4882a593Smuzhiyun 0x7BC8, 0x7800, 0x0,
528*4882a593Smuzhiyun 0x8928, 0x7800, 0xAA88,
529*4882a593Smuzhiyun 0x0, 0x7800, 0x7F10,
530*4882a593Smuzhiyun },
531*4882a593Smuzhiyun };
532*4882a593Smuzhiyun const u16 *csc = input_csc_matrix[plane_state->hw.color_encoding];
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_INPUT_CSC_COEFF(pipe, plane_id, 0),
535*4882a593Smuzhiyun ROFF(csc[0]) | GOFF(csc[1]));
536*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_INPUT_CSC_COEFF(pipe, plane_id, 1),
537*4882a593Smuzhiyun BOFF(csc[2]));
538*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_INPUT_CSC_COEFF(pipe, plane_id, 2),
539*4882a593Smuzhiyun ROFF(csc[3]) | GOFF(csc[4]));
540*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_INPUT_CSC_COEFF(pipe, plane_id, 3),
541*4882a593Smuzhiyun BOFF(csc[5]));
542*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_INPUT_CSC_COEFF(pipe, plane_id, 4),
543*4882a593Smuzhiyun ROFF(csc[6]) | GOFF(csc[7]));
544*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_INPUT_CSC_COEFF(pipe, plane_id, 5),
545*4882a593Smuzhiyun BOFF(csc[8]));
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_INPUT_CSC_PREOFF(pipe, plane_id, 0),
548*4882a593Smuzhiyun PREOFF_YUV_TO_RGB_HI);
549*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_INPUT_CSC_PREOFF(pipe, plane_id, 1),
550*4882a593Smuzhiyun PREOFF_YUV_TO_RGB_ME);
551*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_INPUT_CSC_PREOFF(pipe, plane_id, 2),
552*4882a593Smuzhiyun PREOFF_YUV_TO_RGB_LO);
553*4882a593Smuzhiyun intel_de_write_fw(dev_priv,
554*4882a593Smuzhiyun PLANE_INPUT_CSC_POSTOFF(pipe, plane_id, 0), 0x0);
555*4882a593Smuzhiyun intel_de_write_fw(dev_priv,
556*4882a593Smuzhiyun PLANE_INPUT_CSC_POSTOFF(pipe, plane_id, 1), 0x0);
557*4882a593Smuzhiyun intel_de_write_fw(dev_priv,
558*4882a593Smuzhiyun PLANE_INPUT_CSC_POSTOFF(pipe, plane_id, 2), 0x0);
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun static void
skl_program_plane(struct intel_plane * plane,const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state,int color_plane)562*4882a593Smuzhiyun skl_program_plane(struct intel_plane *plane,
563*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
564*4882a593Smuzhiyun const struct intel_plane_state *plane_state,
565*4882a593Smuzhiyun int color_plane)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
568*4882a593Smuzhiyun enum plane_id plane_id = plane->id;
569*4882a593Smuzhiyun enum pipe pipe = plane->pipe;
570*4882a593Smuzhiyun const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
571*4882a593Smuzhiyun u32 surf_addr = plane_state->color_plane[color_plane].offset;
572*4882a593Smuzhiyun u32 stride = skl_plane_stride(plane_state, color_plane);
573*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
574*4882a593Smuzhiyun int aux_plane = intel_main_to_aux_plane(fb, color_plane);
575*4882a593Smuzhiyun u32 aux_dist = plane_state->color_plane[aux_plane].offset - surf_addr;
576*4882a593Smuzhiyun u32 aux_stride = skl_plane_stride(plane_state, aux_plane);
577*4882a593Smuzhiyun int crtc_x = plane_state->uapi.dst.x1;
578*4882a593Smuzhiyun int crtc_y = plane_state->uapi.dst.y1;
579*4882a593Smuzhiyun u32 x = plane_state->color_plane[color_plane].x;
580*4882a593Smuzhiyun u32 y = plane_state->color_plane[color_plane].y;
581*4882a593Smuzhiyun u32 src_w = drm_rect_width(&plane_state->uapi.src) >> 16;
582*4882a593Smuzhiyun u32 src_h = drm_rect_height(&plane_state->uapi.src) >> 16;
583*4882a593Smuzhiyun u8 alpha = plane_state->hw.alpha >> 8;
584*4882a593Smuzhiyun u32 plane_color_ctl = 0;
585*4882a593Smuzhiyun unsigned long irqflags;
586*4882a593Smuzhiyun u32 keymsk, keymax;
587*4882a593Smuzhiyun u32 plane_ctl = plane_state->ctl;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun plane_ctl |= skl_plane_ctl_crtc(crtc_state);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
592*4882a593Smuzhiyun plane_color_ctl = plane_state->color_ctl |
593*4882a593Smuzhiyun glk_plane_color_ctl_crtc(crtc_state);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun /* Sizes are 0 based */
596*4882a593Smuzhiyun src_w--;
597*4882a593Smuzhiyun src_h--;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun keymax = (key->max_value & 0xffffff) | PLANE_KEYMAX_ALPHA(alpha);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun keymsk = key->channel_mask & 0x7ffffff;
602*4882a593Smuzhiyun if (alpha < 0xff)
603*4882a593Smuzhiyun keymsk |= PLANE_KEYMSK_ALPHA_ENABLE;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun /* The scaler will handle the output position */
606*4882a593Smuzhiyun if (plane_state->scaler_id >= 0) {
607*4882a593Smuzhiyun crtc_x = 0;
608*4882a593Smuzhiyun crtc_y = 0;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_STRIDE(pipe, plane_id), stride);
614*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_POS(pipe, plane_id),
615*4882a593Smuzhiyun (crtc_y << 16) | crtc_x);
616*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_SIZE(pipe, plane_id),
617*4882a593Smuzhiyun (src_h << 16) | src_w);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) < 12)
620*4882a593Smuzhiyun aux_dist |= aux_stride;
621*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_AUX_DIST(pipe, plane_id), aux_dist);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun if (icl_is_hdr_plane(dev_priv, plane_id))
624*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_CUS_CTL(pipe, plane_id),
625*4882a593Smuzhiyun plane_state->cus_ctl);
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
628*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_COLOR_CTL(pipe, plane_id),
629*4882a593Smuzhiyun plane_color_ctl);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun if (fb->format->is_yuv && icl_is_hdr_plane(dev_priv, plane_id))
632*4882a593Smuzhiyun icl_program_input_csc(plane, crtc_state, plane_state);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun skl_write_plane_wm(plane, crtc_state);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_KEYVAL(pipe, plane_id),
637*4882a593Smuzhiyun key->min_value);
638*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_KEYMSK(pipe, plane_id), keymsk);
639*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_KEYMAX(pipe, plane_id), keymax);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_OFFSET(pipe, plane_id),
642*4882a593Smuzhiyun (y << 16) | x);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) < 11)
645*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_AUX_OFFSET(pipe, plane_id),
646*4882a593Smuzhiyun (plane_state->color_plane[1].y << 16) | plane_state->color_plane[1].x);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun /*
649*4882a593Smuzhiyun * The control register self-arms if the plane was previously
650*4882a593Smuzhiyun * disabled. Try to make the plane enable atomic by writing
651*4882a593Smuzhiyun * the control register just before the surface register.
652*4882a593Smuzhiyun */
653*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_CTL(pipe, plane_id), plane_ctl);
654*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_SURF(pipe, plane_id),
655*4882a593Smuzhiyun intel_plane_ggtt_offset(plane_state) + surf_addr);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if (plane_state->scaler_id >= 0)
658*4882a593Smuzhiyun skl_program_scaler(plane, crtc_state, plane_state);
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun static void
skl_update_plane(struct intel_plane * plane,const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state)664*4882a593Smuzhiyun skl_update_plane(struct intel_plane *plane,
665*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
666*4882a593Smuzhiyun const struct intel_plane_state *plane_state)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun int color_plane = 0;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun if (plane_state->planar_linked_plane && !plane_state->planar_slave)
671*4882a593Smuzhiyun /* Program the UV plane on planar master */
672*4882a593Smuzhiyun color_plane = 1;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun skl_program_plane(plane, crtc_state, plane_state, color_plane);
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun static void
skl_disable_plane(struct intel_plane * plane,const struct intel_crtc_state * crtc_state)677*4882a593Smuzhiyun skl_disable_plane(struct intel_plane *plane,
678*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
681*4882a593Smuzhiyun enum plane_id plane_id = plane->id;
682*4882a593Smuzhiyun enum pipe pipe = plane->pipe;
683*4882a593Smuzhiyun unsigned long irqflags;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun if (icl_is_hdr_plane(dev_priv, plane_id))
688*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_CUS_CTL(pipe, plane_id), 0);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun skl_write_plane_wm(plane, crtc_state);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_CTL(pipe, plane_id), 0);
693*4882a593Smuzhiyun intel_de_write_fw(dev_priv, PLANE_SURF(pipe, plane_id), 0);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun static bool
skl_plane_get_hw_state(struct intel_plane * plane,enum pipe * pipe)699*4882a593Smuzhiyun skl_plane_get_hw_state(struct intel_plane *plane,
700*4882a593Smuzhiyun enum pipe *pipe)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
703*4882a593Smuzhiyun enum intel_display_power_domain power_domain;
704*4882a593Smuzhiyun enum plane_id plane_id = plane->id;
705*4882a593Smuzhiyun intel_wakeref_t wakeref;
706*4882a593Smuzhiyun bool ret;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun power_domain = POWER_DOMAIN_PIPE(plane->pipe);
709*4882a593Smuzhiyun wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
710*4882a593Smuzhiyun if (!wakeref)
711*4882a593Smuzhiyun return false;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun ret = intel_de_read(dev_priv, PLANE_CTL(plane->pipe, plane_id)) & PLANE_CTL_ENABLE;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun *pipe = plane->pipe;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun intel_display_power_put(dev_priv, power_domain, wakeref);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun return ret;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
i9xx_plane_linear_gamma(u16 gamma[8])722*4882a593Smuzhiyun static void i9xx_plane_linear_gamma(u16 gamma[8])
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun /* The points are not evenly spaced. */
725*4882a593Smuzhiyun static const u8 in[8] = { 0, 1, 2, 4, 8, 16, 24, 32 };
726*4882a593Smuzhiyun int i;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun for (i = 0; i < 8; i++)
729*4882a593Smuzhiyun gamma[i] = (in[i] << 8) / 32;
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun static void
chv_update_csc(const struct intel_plane_state * plane_state)733*4882a593Smuzhiyun chv_update_csc(const struct intel_plane_state *plane_state)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
736*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
737*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
738*4882a593Smuzhiyun enum plane_id plane_id = plane->id;
739*4882a593Smuzhiyun /*
740*4882a593Smuzhiyun * |r| | c0 c1 c2 | |cr|
741*4882a593Smuzhiyun * |g| = | c3 c4 c5 | x |y |
742*4882a593Smuzhiyun * |b| | c6 c7 c8 | |cb|
743*4882a593Smuzhiyun *
744*4882a593Smuzhiyun * Coefficients are s3.12.
745*4882a593Smuzhiyun *
746*4882a593Smuzhiyun * Cb and Cr apparently come in as signed already, and
747*4882a593Smuzhiyun * we always get full range data in on account of CLRC0/1.
748*4882a593Smuzhiyun */
749*4882a593Smuzhiyun static const s16 csc_matrix[][9] = {
750*4882a593Smuzhiyun /* BT.601 full range YCbCr -> full range RGB */
751*4882a593Smuzhiyun [DRM_COLOR_YCBCR_BT601] = {
752*4882a593Smuzhiyun 5743, 4096, 0,
753*4882a593Smuzhiyun -2925, 4096, -1410,
754*4882a593Smuzhiyun 0, 4096, 7258,
755*4882a593Smuzhiyun },
756*4882a593Smuzhiyun /* BT.709 full range YCbCr -> full range RGB */
757*4882a593Smuzhiyun [DRM_COLOR_YCBCR_BT709] = {
758*4882a593Smuzhiyun 6450, 4096, 0,
759*4882a593Smuzhiyun -1917, 4096, -767,
760*4882a593Smuzhiyun 0, 4096, 7601,
761*4882a593Smuzhiyun },
762*4882a593Smuzhiyun };
763*4882a593Smuzhiyun const s16 *csc = csc_matrix[plane_state->hw.color_encoding];
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun /* Seems RGB data bypasses the CSC always */
766*4882a593Smuzhiyun if (!fb->format->is_yuv)
767*4882a593Smuzhiyun return;
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPCSCYGOFF(plane_id),
770*4882a593Smuzhiyun SPCSC_OOFF(0) | SPCSC_IOFF(0));
771*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPCSCCBOFF(plane_id),
772*4882a593Smuzhiyun SPCSC_OOFF(0) | SPCSC_IOFF(0));
773*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPCSCCROFF(plane_id),
774*4882a593Smuzhiyun SPCSC_OOFF(0) | SPCSC_IOFF(0));
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPCSCC01(plane_id),
777*4882a593Smuzhiyun SPCSC_C1(csc[1]) | SPCSC_C0(csc[0]));
778*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPCSCC23(plane_id),
779*4882a593Smuzhiyun SPCSC_C1(csc[3]) | SPCSC_C0(csc[2]));
780*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPCSCC45(plane_id),
781*4882a593Smuzhiyun SPCSC_C1(csc[5]) | SPCSC_C0(csc[4]));
782*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPCSCC67(plane_id),
783*4882a593Smuzhiyun SPCSC_C1(csc[7]) | SPCSC_C0(csc[6]));
784*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPCSCC8(plane_id), SPCSC_C0(csc[8]));
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPCSCYGICLAMP(plane_id),
787*4882a593Smuzhiyun SPCSC_IMAX(1023) | SPCSC_IMIN(0));
788*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPCSCCBICLAMP(plane_id),
789*4882a593Smuzhiyun SPCSC_IMAX(512) | SPCSC_IMIN(-512));
790*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPCSCCRICLAMP(plane_id),
791*4882a593Smuzhiyun SPCSC_IMAX(512) | SPCSC_IMIN(-512));
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPCSCYGOCLAMP(plane_id),
794*4882a593Smuzhiyun SPCSC_OMAX(1023) | SPCSC_OMIN(0));
795*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPCSCCBOCLAMP(plane_id),
796*4882a593Smuzhiyun SPCSC_OMAX(1023) | SPCSC_OMIN(0));
797*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPCSCCROCLAMP(plane_id),
798*4882a593Smuzhiyun SPCSC_OMAX(1023) | SPCSC_OMIN(0));
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun #define SIN_0 0
802*4882a593Smuzhiyun #define COS_0 1
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun static void
vlv_update_clrc(const struct intel_plane_state * plane_state)805*4882a593Smuzhiyun vlv_update_clrc(const struct intel_plane_state *plane_state)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
808*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
809*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
810*4882a593Smuzhiyun enum pipe pipe = plane->pipe;
811*4882a593Smuzhiyun enum plane_id plane_id = plane->id;
812*4882a593Smuzhiyun int contrast, brightness, sh_scale, sh_sin, sh_cos;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun if (fb->format->is_yuv &&
815*4882a593Smuzhiyun plane_state->hw.color_range == DRM_COLOR_YCBCR_LIMITED_RANGE) {
816*4882a593Smuzhiyun /*
817*4882a593Smuzhiyun * Expand limited range to full range:
818*4882a593Smuzhiyun * Contrast is applied first and is used to expand Y range.
819*4882a593Smuzhiyun * Brightness is applied second and is used to remove the
820*4882a593Smuzhiyun * offset from Y. Saturation/hue is used to expand CbCr range.
821*4882a593Smuzhiyun */
822*4882a593Smuzhiyun contrast = DIV_ROUND_CLOSEST(255 << 6, 235 - 16);
823*4882a593Smuzhiyun brightness = -DIV_ROUND_CLOSEST(16 * 255, 235 - 16);
824*4882a593Smuzhiyun sh_scale = DIV_ROUND_CLOSEST(128 << 7, 240 - 128);
825*4882a593Smuzhiyun sh_sin = SIN_0 * sh_scale;
826*4882a593Smuzhiyun sh_cos = COS_0 * sh_scale;
827*4882a593Smuzhiyun } else {
828*4882a593Smuzhiyun /* Pass-through everything. */
829*4882a593Smuzhiyun contrast = 1 << 6;
830*4882a593Smuzhiyun brightness = 0;
831*4882a593Smuzhiyun sh_scale = 1 << 7;
832*4882a593Smuzhiyun sh_sin = SIN_0 * sh_scale;
833*4882a593Smuzhiyun sh_cos = COS_0 * sh_scale;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun /* FIXME these register are single buffered :( */
837*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPCLRC0(pipe, plane_id),
838*4882a593Smuzhiyun SP_CONTRAST(contrast) | SP_BRIGHTNESS(brightness));
839*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPCLRC1(pipe, plane_id),
840*4882a593Smuzhiyun SP_SH_SIN(sh_sin) | SP_SH_COS(sh_cos));
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun static void
vlv_plane_ratio(const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state,unsigned int * num,unsigned int * den)844*4882a593Smuzhiyun vlv_plane_ratio(const struct intel_crtc_state *crtc_state,
845*4882a593Smuzhiyun const struct intel_plane_state *plane_state,
846*4882a593Smuzhiyun unsigned int *num, unsigned int *den)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun u8 active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
849*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
850*4882a593Smuzhiyun unsigned int cpp = fb->format->cpp[0];
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun /*
853*4882a593Smuzhiyun * VLV bspec only considers cases where all three planes are
854*4882a593Smuzhiyun * enabled, and cases where the primary and one sprite is enabled.
855*4882a593Smuzhiyun * Let's assume the case with just two sprites enabled also
856*4882a593Smuzhiyun * maps to the latter case.
857*4882a593Smuzhiyun */
858*4882a593Smuzhiyun if (hweight8(active_planes) == 3) {
859*4882a593Smuzhiyun switch (cpp) {
860*4882a593Smuzhiyun case 8:
861*4882a593Smuzhiyun *num = 11;
862*4882a593Smuzhiyun *den = 8;
863*4882a593Smuzhiyun break;
864*4882a593Smuzhiyun case 4:
865*4882a593Smuzhiyun *num = 18;
866*4882a593Smuzhiyun *den = 16;
867*4882a593Smuzhiyun break;
868*4882a593Smuzhiyun default:
869*4882a593Smuzhiyun *num = 1;
870*4882a593Smuzhiyun *den = 1;
871*4882a593Smuzhiyun break;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun } else if (hweight8(active_planes) == 2) {
874*4882a593Smuzhiyun switch (cpp) {
875*4882a593Smuzhiyun case 8:
876*4882a593Smuzhiyun *num = 10;
877*4882a593Smuzhiyun *den = 8;
878*4882a593Smuzhiyun break;
879*4882a593Smuzhiyun case 4:
880*4882a593Smuzhiyun *num = 17;
881*4882a593Smuzhiyun *den = 16;
882*4882a593Smuzhiyun break;
883*4882a593Smuzhiyun default:
884*4882a593Smuzhiyun *num = 1;
885*4882a593Smuzhiyun *den = 1;
886*4882a593Smuzhiyun break;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun } else {
889*4882a593Smuzhiyun switch (cpp) {
890*4882a593Smuzhiyun case 8:
891*4882a593Smuzhiyun *num = 10;
892*4882a593Smuzhiyun *den = 8;
893*4882a593Smuzhiyun break;
894*4882a593Smuzhiyun default:
895*4882a593Smuzhiyun *num = 1;
896*4882a593Smuzhiyun *den = 1;
897*4882a593Smuzhiyun break;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun
vlv_plane_min_cdclk(const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state)902*4882a593Smuzhiyun int vlv_plane_min_cdclk(const struct intel_crtc_state *crtc_state,
903*4882a593Smuzhiyun const struct intel_plane_state *plane_state)
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun unsigned int pixel_rate;
906*4882a593Smuzhiyun unsigned int num, den;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun /*
909*4882a593Smuzhiyun * Note that crtc_state->pixel_rate accounts for both
910*4882a593Smuzhiyun * horizontal and vertical panel fitter downscaling factors.
911*4882a593Smuzhiyun * Pre-HSW bspec tells us to only consider the horizontal
912*4882a593Smuzhiyun * downscaling factor here. We ignore that and just consider
913*4882a593Smuzhiyun * both for simplicity.
914*4882a593Smuzhiyun */
915*4882a593Smuzhiyun pixel_rate = crtc_state->pixel_rate;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun vlv_plane_ratio(crtc_state, plane_state, &num, &den);
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun return DIV_ROUND_UP(pixel_rate * num, den);
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
vlv_sprite_ctl_crtc(const struct intel_crtc_state * crtc_state)922*4882a593Smuzhiyun static u32 vlv_sprite_ctl_crtc(const struct intel_crtc_state *crtc_state)
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun u32 sprctl = 0;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun if (crtc_state->gamma_enable)
927*4882a593Smuzhiyun sprctl |= SP_GAMMA_ENABLE;
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun return sprctl;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
vlv_sprite_ctl(const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state)932*4882a593Smuzhiyun static u32 vlv_sprite_ctl(const struct intel_crtc_state *crtc_state,
933*4882a593Smuzhiyun const struct intel_plane_state *plane_state)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
936*4882a593Smuzhiyun unsigned int rotation = plane_state->hw.rotation;
937*4882a593Smuzhiyun const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
938*4882a593Smuzhiyun u32 sprctl;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun sprctl = SP_ENABLE;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun switch (fb->format->format) {
943*4882a593Smuzhiyun case DRM_FORMAT_YUYV:
944*4882a593Smuzhiyun sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
945*4882a593Smuzhiyun break;
946*4882a593Smuzhiyun case DRM_FORMAT_YVYU:
947*4882a593Smuzhiyun sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
948*4882a593Smuzhiyun break;
949*4882a593Smuzhiyun case DRM_FORMAT_UYVY:
950*4882a593Smuzhiyun sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
951*4882a593Smuzhiyun break;
952*4882a593Smuzhiyun case DRM_FORMAT_VYUY:
953*4882a593Smuzhiyun sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
954*4882a593Smuzhiyun break;
955*4882a593Smuzhiyun case DRM_FORMAT_C8:
956*4882a593Smuzhiyun sprctl |= SP_FORMAT_8BPP;
957*4882a593Smuzhiyun break;
958*4882a593Smuzhiyun case DRM_FORMAT_RGB565:
959*4882a593Smuzhiyun sprctl |= SP_FORMAT_BGR565;
960*4882a593Smuzhiyun break;
961*4882a593Smuzhiyun case DRM_FORMAT_XRGB8888:
962*4882a593Smuzhiyun sprctl |= SP_FORMAT_BGRX8888;
963*4882a593Smuzhiyun break;
964*4882a593Smuzhiyun case DRM_FORMAT_ARGB8888:
965*4882a593Smuzhiyun sprctl |= SP_FORMAT_BGRA8888;
966*4882a593Smuzhiyun break;
967*4882a593Smuzhiyun case DRM_FORMAT_XBGR2101010:
968*4882a593Smuzhiyun sprctl |= SP_FORMAT_RGBX1010102;
969*4882a593Smuzhiyun break;
970*4882a593Smuzhiyun case DRM_FORMAT_ABGR2101010:
971*4882a593Smuzhiyun sprctl |= SP_FORMAT_RGBA1010102;
972*4882a593Smuzhiyun break;
973*4882a593Smuzhiyun case DRM_FORMAT_XRGB2101010:
974*4882a593Smuzhiyun sprctl |= SP_FORMAT_BGRX1010102;
975*4882a593Smuzhiyun break;
976*4882a593Smuzhiyun case DRM_FORMAT_ARGB2101010:
977*4882a593Smuzhiyun sprctl |= SP_FORMAT_BGRA1010102;
978*4882a593Smuzhiyun break;
979*4882a593Smuzhiyun case DRM_FORMAT_XBGR8888:
980*4882a593Smuzhiyun sprctl |= SP_FORMAT_RGBX8888;
981*4882a593Smuzhiyun break;
982*4882a593Smuzhiyun case DRM_FORMAT_ABGR8888:
983*4882a593Smuzhiyun sprctl |= SP_FORMAT_RGBA8888;
984*4882a593Smuzhiyun break;
985*4882a593Smuzhiyun default:
986*4882a593Smuzhiyun MISSING_CASE(fb->format->format);
987*4882a593Smuzhiyun return 0;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun if (plane_state->hw.color_encoding == DRM_COLOR_YCBCR_BT709)
991*4882a593Smuzhiyun sprctl |= SP_YUV_FORMAT_BT709;
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun if (fb->modifier == I915_FORMAT_MOD_X_TILED)
994*4882a593Smuzhiyun sprctl |= SP_TILED;
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun if (rotation & DRM_MODE_ROTATE_180)
997*4882a593Smuzhiyun sprctl |= SP_ROTATE_180;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun if (rotation & DRM_MODE_REFLECT_X)
1000*4882a593Smuzhiyun sprctl |= SP_MIRROR;
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun if (key->flags & I915_SET_COLORKEY_SOURCE)
1003*4882a593Smuzhiyun sprctl |= SP_SOURCE_KEY;
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun return sprctl;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun
vlv_update_gamma(const struct intel_plane_state * plane_state)1008*4882a593Smuzhiyun static void vlv_update_gamma(const struct intel_plane_state *plane_state)
1009*4882a593Smuzhiyun {
1010*4882a593Smuzhiyun struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
1011*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1012*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
1013*4882a593Smuzhiyun enum pipe pipe = plane->pipe;
1014*4882a593Smuzhiyun enum plane_id plane_id = plane->id;
1015*4882a593Smuzhiyun u16 gamma[8];
1016*4882a593Smuzhiyun int i;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun /* Seems RGB data bypasses the gamma always */
1019*4882a593Smuzhiyun if (!fb->format->is_yuv)
1020*4882a593Smuzhiyun return;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun i9xx_plane_linear_gamma(gamma);
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun /* FIXME these register are single buffered :( */
1025*4882a593Smuzhiyun /* The two end points are implicit (0.0 and 1.0) */
1026*4882a593Smuzhiyun for (i = 1; i < 8 - 1; i++)
1027*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPGAMC(pipe, plane_id, i - 1),
1028*4882a593Smuzhiyun gamma[i] << 16 | gamma[i] << 8 | gamma[i]);
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun static void
vlv_update_plane(struct intel_plane * plane,const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state)1032*4882a593Smuzhiyun vlv_update_plane(struct intel_plane *plane,
1033*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
1034*4882a593Smuzhiyun const struct intel_plane_state *plane_state)
1035*4882a593Smuzhiyun {
1036*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1037*4882a593Smuzhiyun enum pipe pipe = plane->pipe;
1038*4882a593Smuzhiyun enum plane_id plane_id = plane->id;
1039*4882a593Smuzhiyun u32 sprsurf_offset = plane_state->color_plane[0].offset;
1040*4882a593Smuzhiyun u32 linear_offset;
1041*4882a593Smuzhiyun const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
1042*4882a593Smuzhiyun int crtc_x = plane_state->uapi.dst.x1;
1043*4882a593Smuzhiyun int crtc_y = plane_state->uapi.dst.y1;
1044*4882a593Smuzhiyun u32 crtc_w = drm_rect_width(&plane_state->uapi.dst);
1045*4882a593Smuzhiyun u32 crtc_h = drm_rect_height(&plane_state->uapi.dst);
1046*4882a593Smuzhiyun u32 x = plane_state->color_plane[0].x;
1047*4882a593Smuzhiyun u32 y = plane_state->color_plane[0].y;
1048*4882a593Smuzhiyun unsigned long irqflags;
1049*4882a593Smuzhiyun u32 sprctl;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun sprctl = plane_state->ctl | vlv_sprite_ctl_crtc(crtc_state);
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun /* Sizes are 0 based */
1054*4882a593Smuzhiyun crtc_w--;
1055*4882a593Smuzhiyun crtc_h--;
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPSTRIDE(pipe, plane_id),
1062*4882a593Smuzhiyun plane_state->color_plane[0].stride);
1063*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPPOS(pipe, plane_id),
1064*4882a593Smuzhiyun (crtc_y << 16) | crtc_x);
1065*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPSIZE(pipe, plane_id),
1066*4882a593Smuzhiyun (crtc_h << 16) | crtc_w);
1067*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPCONSTALPHA(pipe, plane_id), 0);
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
1070*4882a593Smuzhiyun chv_update_csc(plane_state);
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun if (key->flags) {
1073*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPKEYMINVAL(pipe, plane_id),
1074*4882a593Smuzhiyun key->min_value);
1075*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPKEYMSK(pipe, plane_id),
1076*4882a593Smuzhiyun key->channel_mask);
1077*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPKEYMAXVAL(pipe, plane_id),
1078*4882a593Smuzhiyun key->max_value);
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPLINOFF(pipe, plane_id), linear_offset);
1082*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPTILEOFF(pipe, plane_id), (y << 16) | x);
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun /*
1085*4882a593Smuzhiyun * The control register self-arms if the plane was previously
1086*4882a593Smuzhiyun * disabled. Try to make the plane enable atomic by writing
1087*4882a593Smuzhiyun * the control register just before the surface register.
1088*4882a593Smuzhiyun */
1089*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPCNTR(pipe, plane_id), sprctl);
1090*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPSURF(pipe, plane_id),
1091*4882a593Smuzhiyun intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun vlv_update_clrc(plane_state);
1094*4882a593Smuzhiyun vlv_update_gamma(plane_state);
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun static void
vlv_disable_plane(struct intel_plane * plane,const struct intel_crtc_state * crtc_state)1100*4882a593Smuzhiyun vlv_disable_plane(struct intel_plane *plane,
1101*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
1102*4882a593Smuzhiyun {
1103*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1104*4882a593Smuzhiyun enum pipe pipe = plane->pipe;
1105*4882a593Smuzhiyun enum plane_id plane_id = plane->id;
1106*4882a593Smuzhiyun unsigned long irqflags;
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPCNTR(pipe, plane_id), 0);
1111*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPSURF(pipe, plane_id), 0);
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun static bool
vlv_plane_get_hw_state(struct intel_plane * plane,enum pipe * pipe)1117*4882a593Smuzhiyun vlv_plane_get_hw_state(struct intel_plane *plane,
1118*4882a593Smuzhiyun enum pipe *pipe)
1119*4882a593Smuzhiyun {
1120*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1121*4882a593Smuzhiyun enum intel_display_power_domain power_domain;
1122*4882a593Smuzhiyun enum plane_id plane_id = plane->id;
1123*4882a593Smuzhiyun intel_wakeref_t wakeref;
1124*4882a593Smuzhiyun bool ret;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun power_domain = POWER_DOMAIN_PIPE(plane->pipe);
1127*4882a593Smuzhiyun wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
1128*4882a593Smuzhiyun if (!wakeref)
1129*4882a593Smuzhiyun return false;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun ret = intel_de_read(dev_priv, SPCNTR(plane->pipe, plane_id)) & SP_ENABLE;
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun *pipe = plane->pipe;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun intel_display_power_put(dev_priv, power_domain, wakeref);
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun return ret;
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun
ivb_plane_ratio(const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state,unsigned int * num,unsigned int * den)1140*4882a593Smuzhiyun static void ivb_plane_ratio(const struct intel_crtc_state *crtc_state,
1141*4882a593Smuzhiyun const struct intel_plane_state *plane_state,
1142*4882a593Smuzhiyun unsigned int *num, unsigned int *den)
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun u8 active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1145*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
1146*4882a593Smuzhiyun unsigned int cpp = fb->format->cpp[0];
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun if (hweight8(active_planes) == 2) {
1149*4882a593Smuzhiyun switch (cpp) {
1150*4882a593Smuzhiyun case 8:
1151*4882a593Smuzhiyun *num = 10;
1152*4882a593Smuzhiyun *den = 8;
1153*4882a593Smuzhiyun break;
1154*4882a593Smuzhiyun case 4:
1155*4882a593Smuzhiyun *num = 17;
1156*4882a593Smuzhiyun *den = 16;
1157*4882a593Smuzhiyun break;
1158*4882a593Smuzhiyun default:
1159*4882a593Smuzhiyun *num = 1;
1160*4882a593Smuzhiyun *den = 1;
1161*4882a593Smuzhiyun break;
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun } else {
1164*4882a593Smuzhiyun switch (cpp) {
1165*4882a593Smuzhiyun case 8:
1166*4882a593Smuzhiyun *num = 9;
1167*4882a593Smuzhiyun *den = 8;
1168*4882a593Smuzhiyun break;
1169*4882a593Smuzhiyun default:
1170*4882a593Smuzhiyun *num = 1;
1171*4882a593Smuzhiyun *den = 1;
1172*4882a593Smuzhiyun break;
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun
ivb_plane_ratio_scaling(const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state,unsigned int * num,unsigned int * den)1177*4882a593Smuzhiyun static void ivb_plane_ratio_scaling(const struct intel_crtc_state *crtc_state,
1178*4882a593Smuzhiyun const struct intel_plane_state *plane_state,
1179*4882a593Smuzhiyun unsigned int *num, unsigned int *den)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
1182*4882a593Smuzhiyun unsigned int cpp = fb->format->cpp[0];
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun switch (cpp) {
1185*4882a593Smuzhiyun case 8:
1186*4882a593Smuzhiyun *num = 12;
1187*4882a593Smuzhiyun *den = 8;
1188*4882a593Smuzhiyun break;
1189*4882a593Smuzhiyun case 4:
1190*4882a593Smuzhiyun *num = 19;
1191*4882a593Smuzhiyun *den = 16;
1192*4882a593Smuzhiyun break;
1193*4882a593Smuzhiyun case 2:
1194*4882a593Smuzhiyun *num = 33;
1195*4882a593Smuzhiyun *den = 32;
1196*4882a593Smuzhiyun break;
1197*4882a593Smuzhiyun default:
1198*4882a593Smuzhiyun *num = 1;
1199*4882a593Smuzhiyun *den = 1;
1200*4882a593Smuzhiyun break;
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun
ivb_plane_min_cdclk(const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state)1204*4882a593Smuzhiyun int ivb_plane_min_cdclk(const struct intel_crtc_state *crtc_state,
1205*4882a593Smuzhiyun const struct intel_plane_state *plane_state)
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun unsigned int pixel_rate;
1208*4882a593Smuzhiyun unsigned int num, den;
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun /*
1211*4882a593Smuzhiyun * Note that crtc_state->pixel_rate accounts for both
1212*4882a593Smuzhiyun * horizontal and vertical panel fitter downscaling factors.
1213*4882a593Smuzhiyun * Pre-HSW bspec tells us to only consider the horizontal
1214*4882a593Smuzhiyun * downscaling factor here. We ignore that and just consider
1215*4882a593Smuzhiyun * both for simplicity.
1216*4882a593Smuzhiyun */
1217*4882a593Smuzhiyun pixel_rate = crtc_state->pixel_rate;
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun ivb_plane_ratio(crtc_state, plane_state, &num, &den);
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun return DIV_ROUND_UP(pixel_rate * num, den);
1222*4882a593Smuzhiyun }
1223*4882a593Smuzhiyun
ivb_sprite_min_cdclk(const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state)1224*4882a593Smuzhiyun static int ivb_sprite_min_cdclk(const struct intel_crtc_state *crtc_state,
1225*4882a593Smuzhiyun const struct intel_plane_state *plane_state)
1226*4882a593Smuzhiyun {
1227*4882a593Smuzhiyun unsigned int src_w, dst_w, pixel_rate;
1228*4882a593Smuzhiyun unsigned int num, den;
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun /*
1231*4882a593Smuzhiyun * Note that crtc_state->pixel_rate accounts for both
1232*4882a593Smuzhiyun * horizontal and vertical panel fitter downscaling factors.
1233*4882a593Smuzhiyun * Pre-HSW bspec tells us to only consider the horizontal
1234*4882a593Smuzhiyun * downscaling factor here. We ignore that and just consider
1235*4882a593Smuzhiyun * both for simplicity.
1236*4882a593Smuzhiyun */
1237*4882a593Smuzhiyun pixel_rate = crtc_state->pixel_rate;
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun src_w = drm_rect_width(&plane_state->uapi.src) >> 16;
1240*4882a593Smuzhiyun dst_w = drm_rect_width(&plane_state->uapi.dst);
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun if (src_w != dst_w)
1243*4882a593Smuzhiyun ivb_plane_ratio_scaling(crtc_state, plane_state, &num, &den);
1244*4882a593Smuzhiyun else
1245*4882a593Smuzhiyun ivb_plane_ratio(crtc_state, plane_state, &num, &den);
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun /* Horizontal downscaling limits the maximum pixel rate */
1248*4882a593Smuzhiyun dst_w = min(src_w, dst_w);
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun return DIV_ROUND_UP_ULL(mul_u32_u32(pixel_rate, num * src_w),
1251*4882a593Smuzhiyun den * dst_w);
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun
hsw_plane_ratio(const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state,unsigned int * num,unsigned int * den)1254*4882a593Smuzhiyun static void hsw_plane_ratio(const struct intel_crtc_state *crtc_state,
1255*4882a593Smuzhiyun const struct intel_plane_state *plane_state,
1256*4882a593Smuzhiyun unsigned int *num, unsigned int *den)
1257*4882a593Smuzhiyun {
1258*4882a593Smuzhiyun u8 active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1259*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
1260*4882a593Smuzhiyun unsigned int cpp = fb->format->cpp[0];
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun if (hweight8(active_planes) == 2) {
1263*4882a593Smuzhiyun switch (cpp) {
1264*4882a593Smuzhiyun case 8:
1265*4882a593Smuzhiyun *num = 10;
1266*4882a593Smuzhiyun *den = 8;
1267*4882a593Smuzhiyun break;
1268*4882a593Smuzhiyun default:
1269*4882a593Smuzhiyun *num = 1;
1270*4882a593Smuzhiyun *den = 1;
1271*4882a593Smuzhiyun break;
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun } else {
1274*4882a593Smuzhiyun switch (cpp) {
1275*4882a593Smuzhiyun case 8:
1276*4882a593Smuzhiyun *num = 9;
1277*4882a593Smuzhiyun *den = 8;
1278*4882a593Smuzhiyun break;
1279*4882a593Smuzhiyun default:
1280*4882a593Smuzhiyun *num = 1;
1281*4882a593Smuzhiyun *den = 1;
1282*4882a593Smuzhiyun break;
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun
hsw_plane_min_cdclk(const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state)1287*4882a593Smuzhiyun int hsw_plane_min_cdclk(const struct intel_crtc_state *crtc_state,
1288*4882a593Smuzhiyun const struct intel_plane_state *plane_state)
1289*4882a593Smuzhiyun {
1290*4882a593Smuzhiyun unsigned int pixel_rate = crtc_state->pixel_rate;
1291*4882a593Smuzhiyun unsigned int num, den;
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun hsw_plane_ratio(crtc_state, plane_state, &num, &den);
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun return DIV_ROUND_UP(pixel_rate * num, den);
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
ivb_sprite_ctl_crtc(const struct intel_crtc_state * crtc_state)1298*4882a593Smuzhiyun static u32 ivb_sprite_ctl_crtc(const struct intel_crtc_state *crtc_state)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun u32 sprctl = 0;
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun if (crtc_state->gamma_enable)
1303*4882a593Smuzhiyun sprctl |= SPRITE_GAMMA_ENABLE;
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun if (crtc_state->csc_enable)
1306*4882a593Smuzhiyun sprctl |= SPRITE_PIPE_CSC_ENABLE;
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun return sprctl;
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun
ivb_need_sprite_gamma(const struct intel_plane_state * plane_state)1311*4882a593Smuzhiyun static bool ivb_need_sprite_gamma(const struct intel_plane_state *plane_state)
1312*4882a593Smuzhiyun {
1313*4882a593Smuzhiyun struct drm_i915_private *dev_priv =
1314*4882a593Smuzhiyun to_i915(plane_state->uapi.plane->dev);
1315*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun return fb->format->cpp[0] == 8 &&
1318*4882a593Smuzhiyun (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv));
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun
ivb_sprite_ctl(const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state)1321*4882a593Smuzhiyun static u32 ivb_sprite_ctl(const struct intel_crtc_state *crtc_state,
1322*4882a593Smuzhiyun const struct intel_plane_state *plane_state)
1323*4882a593Smuzhiyun {
1324*4882a593Smuzhiyun struct drm_i915_private *dev_priv =
1325*4882a593Smuzhiyun to_i915(plane_state->uapi.plane->dev);
1326*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
1327*4882a593Smuzhiyun unsigned int rotation = plane_state->hw.rotation;
1328*4882a593Smuzhiyun const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
1329*4882a593Smuzhiyun u32 sprctl;
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun sprctl = SPRITE_ENABLE;
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun if (IS_IVYBRIDGE(dev_priv))
1334*4882a593Smuzhiyun sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun switch (fb->format->format) {
1337*4882a593Smuzhiyun case DRM_FORMAT_XBGR8888:
1338*4882a593Smuzhiyun sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
1339*4882a593Smuzhiyun break;
1340*4882a593Smuzhiyun case DRM_FORMAT_XRGB8888:
1341*4882a593Smuzhiyun sprctl |= SPRITE_FORMAT_RGBX888;
1342*4882a593Smuzhiyun break;
1343*4882a593Smuzhiyun case DRM_FORMAT_XBGR2101010:
1344*4882a593Smuzhiyun sprctl |= SPRITE_FORMAT_RGBX101010 | SPRITE_RGB_ORDER_RGBX;
1345*4882a593Smuzhiyun break;
1346*4882a593Smuzhiyun case DRM_FORMAT_XRGB2101010:
1347*4882a593Smuzhiyun sprctl |= SPRITE_FORMAT_RGBX101010;
1348*4882a593Smuzhiyun break;
1349*4882a593Smuzhiyun case DRM_FORMAT_XBGR16161616F:
1350*4882a593Smuzhiyun sprctl |= SPRITE_FORMAT_RGBX161616 | SPRITE_RGB_ORDER_RGBX;
1351*4882a593Smuzhiyun break;
1352*4882a593Smuzhiyun case DRM_FORMAT_XRGB16161616F:
1353*4882a593Smuzhiyun sprctl |= SPRITE_FORMAT_RGBX161616;
1354*4882a593Smuzhiyun break;
1355*4882a593Smuzhiyun case DRM_FORMAT_YUYV:
1356*4882a593Smuzhiyun sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
1357*4882a593Smuzhiyun break;
1358*4882a593Smuzhiyun case DRM_FORMAT_YVYU:
1359*4882a593Smuzhiyun sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
1360*4882a593Smuzhiyun break;
1361*4882a593Smuzhiyun case DRM_FORMAT_UYVY:
1362*4882a593Smuzhiyun sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
1363*4882a593Smuzhiyun break;
1364*4882a593Smuzhiyun case DRM_FORMAT_VYUY:
1365*4882a593Smuzhiyun sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
1366*4882a593Smuzhiyun break;
1367*4882a593Smuzhiyun default:
1368*4882a593Smuzhiyun MISSING_CASE(fb->format->format);
1369*4882a593Smuzhiyun return 0;
1370*4882a593Smuzhiyun }
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun if (!ivb_need_sprite_gamma(plane_state))
1373*4882a593Smuzhiyun sprctl |= SPRITE_INT_GAMMA_DISABLE;
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun if (plane_state->hw.color_encoding == DRM_COLOR_YCBCR_BT709)
1376*4882a593Smuzhiyun sprctl |= SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709;
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun if (plane_state->hw.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
1379*4882a593Smuzhiyun sprctl |= SPRITE_YUV_RANGE_CORRECTION_DISABLE;
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun if (fb->modifier == I915_FORMAT_MOD_X_TILED)
1382*4882a593Smuzhiyun sprctl |= SPRITE_TILED;
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun if (rotation & DRM_MODE_ROTATE_180)
1385*4882a593Smuzhiyun sprctl |= SPRITE_ROTATE_180;
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun if (key->flags & I915_SET_COLORKEY_DESTINATION)
1388*4882a593Smuzhiyun sprctl |= SPRITE_DEST_KEY;
1389*4882a593Smuzhiyun else if (key->flags & I915_SET_COLORKEY_SOURCE)
1390*4882a593Smuzhiyun sprctl |= SPRITE_SOURCE_KEY;
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun return sprctl;
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun
ivb_sprite_linear_gamma(const struct intel_plane_state * plane_state,u16 gamma[18])1395*4882a593Smuzhiyun static void ivb_sprite_linear_gamma(const struct intel_plane_state *plane_state,
1396*4882a593Smuzhiyun u16 gamma[18])
1397*4882a593Smuzhiyun {
1398*4882a593Smuzhiyun int scale, i;
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun /*
1401*4882a593Smuzhiyun * WaFP16GammaEnabling:ivb,hsw
1402*4882a593Smuzhiyun * "Workaround : When using the 64-bit format, the sprite output
1403*4882a593Smuzhiyun * on each color channel has one quarter amplitude. It can be
1404*4882a593Smuzhiyun * brought up to full amplitude by using sprite internal gamma
1405*4882a593Smuzhiyun * correction, pipe gamma correction, or pipe color space
1406*4882a593Smuzhiyun * conversion to multiply the sprite output by four."
1407*4882a593Smuzhiyun */
1408*4882a593Smuzhiyun scale = 4;
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun for (i = 0; i < 16; i++)
1411*4882a593Smuzhiyun gamma[i] = min((scale * i << 10) / 16, (1 << 10) - 1);
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun gamma[i] = min((scale * i << 10) / 16, 1 << 10);
1414*4882a593Smuzhiyun i++;
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun gamma[i] = 3 << 10;
1417*4882a593Smuzhiyun i++;
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun
ivb_update_gamma(const struct intel_plane_state * plane_state)1420*4882a593Smuzhiyun static void ivb_update_gamma(const struct intel_plane_state *plane_state)
1421*4882a593Smuzhiyun {
1422*4882a593Smuzhiyun struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
1423*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1424*4882a593Smuzhiyun enum pipe pipe = plane->pipe;
1425*4882a593Smuzhiyun u16 gamma[18];
1426*4882a593Smuzhiyun int i;
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun if (!ivb_need_sprite_gamma(plane_state))
1429*4882a593Smuzhiyun return;
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun ivb_sprite_linear_gamma(plane_state, gamma);
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun /* FIXME these register are single buffered :( */
1434*4882a593Smuzhiyun for (i = 0; i < 16; i++)
1435*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPRGAMC(pipe, i),
1436*4882a593Smuzhiyun gamma[i] << 20 | gamma[i] << 10 | gamma[i]);
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPRGAMC16(pipe, 0), gamma[i]);
1439*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPRGAMC16(pipe, 1), gamma[i]);
1440*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPRGAMC16(pipe, 2), gamma[i]);
1441*4882a593Smuzhiyun i++;
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPRGAMC17(pipe, 0), gamma[i]);
1444*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPRGAMC17(pipe, 1), gamma[i]);
1445*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPRGAMC17(pipe, 2), gamma[i]);
1446*4882a593Smuzhiyun i++;
1447*4882a593Smuzhiyun }
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun static void
ivb_update_plane(struct intel_plane * plane,const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state)1450*4882a593Smuzhiyun ivb_update_plane(struct intel_plane *plane,
1451*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
1452*4882a593Smuzhiyun const struct intel_plane_state *plane_state)
1453*4882a593Smuzhiyun {
1454*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1455*4882a593Smuzhiyun enum pipe pipe = plane->pipe;
1456*4882a593Smuzhiyun u32 sprsurf_offset = plane_state->color_plane[0].offset;
1457*4882a593Smuzhiyun u32 linear_offset;
1458*4882a593Smuzhiyun const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
1459*4882a593Smuzhiyun int crtc_x = plane_state->uapi.dst.x1;
1460*4882a593Smuzhiyun int crtc_y = plane_state->uapi.dst.y1;
1461*4882a593Smuzhiyun u32 crtc_w = drm_rect_width(&plane_state->uapi.dst);
1462*4882a593Smuzhiyun u32 crtc_h = drm_rect_height(&plane_state->uapi.dst);
1463*4882a593Smuzhiyun u32 x = plane_state->color_plane[0].x;
1464*4882a593Smuzhiyun u32 y = plane_state->color_plane[0].y;
1465*4882a593Smuzhiyun u32 src_w = drm_rect_width(&plane_state->uapi.src) >> 16;
1466*4882a593Smuzhiyun u32 src_h = drm_rect_height(&plane_state->uapi.src) >> 16;
1467*4882a593Smuzhiyun u32 sprctl, sprscale = 0;
1468*4882a593Smuzhiyun unsigned long irqflags;
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun sprctl = plane_state->ctl | ivb_sprite_ctl_crtc(crtc_state);
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun /* Sizes are 0 based */
1473*4882a593Smuzhiyun src_w--;
1474*4882a593Smuzhiyun src_h--;
1475*4882a593Smuzhiyun crtc_w--;
1476*4882a593Smuzhiyun crtc_h--;
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun if (crtc_w != src_w || crtc_h != src_h)
1479*4882a593Smuzhiyun sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPRSTRIDE(pipe),
1486*4882a593Smuzhiyun plane_state->color_plane[0].stride);
1487*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPRPOS(pipe), (crtc_y << 16) | crtc_x);
1488*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
1489*4882a593Smuzhiyun if (IS_IVYBRIDGE(dev_priv))
1490*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPRSCALE(pipe), sprscale);
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun if (key->flags) {
1493*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPRKEYVAL(pipe), key->min_value);
1494*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPRKEYMSK(pipe),
1495*4882a593Smuzhiyun key->channel_mask);
1496*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPRKEYMAX(pipe), key->max_value);
1497*4882a593Smuzhiyun }
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
1500*4882a593Smuzhiyun * register */
1501*4882a593Smuzhiyun if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1502*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPROFFSET(pipe), (y << 16) | x);
1503*4882a593Smuzhiyun } else {
1504*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPRLINOFF(pipe), linear_offset);
1505*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPRTILEOFF(pipe), (y << 16) | x);
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun /*
1509*4882a593Smuzhiyun * The control register self-arms if the plane was previously
1510*4882a593Smuzhiyun * disabled. Try to make the plane enable atomic by writing
1511*4882a593Smuzhiyun * the control register just before the surface register.
1512*4882a593Smuzhiyun */
1513*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPRCTL(pipe), sprctl);
1514*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPRSURF(pipe),
1515*4882a593Smuzhiyun intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun ivb_update_gamma(plane_state);
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun static void
ivb_disable_plane(struct intel_plane * plane,const struct intel_crtc_state * crtc_state)1523*4882a593Smuzhiyun ivb_disable_plane(struct intel_plane *plane,
1524*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
1525*4882a593Smuzhiyun {
1526*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1527*4882a593Smuzhiyun enum pipe pipe = plane->pipe;
1528*4882a593Smuzhiyun unsigned long irqflags;
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPRCTL(pipe), 0);
1533*4882a593Smuzhiyun /* Disable the scaler */
1534*4882a593Smuzhiyun if (IS_IVYBRIDGE(dev_priv))
1535*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPRSCALE(pipe), 0);
1536*4882a593Smuzhiyun intel_de_write_fw(dev_priv, SPRSURF(pipe), 0);
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun static bool
ivb_plane_get_hw_state(struct intel_plane * plane,enum pipe * pipe)1542*4882a593Smuzhiyun ivb_plane_get_hw_state(struct intel_plane *plane,
1543*4882a593Smuzhiyun enum pipe *pipe)
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1546*4882a593Smuzhiyun enum intel_display_power_domain power_domain;
1547*4882a593Smuzhiyun intel_wakeref_t wakeref;
1548*4882a593Smuzhiyun bool ret;
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun power_domain = POWER_DOMAIN_PIPE(plane->pipe);
1551*4882a593Smuzhiyun wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
1552*4882a593Smuzhiyun if (!wakeref)
1553*4882a593Smuzhiyun return false;
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun ret = intel_de_read(dev_priv, SPRCTL(plane->pipe)) & SPRITE_ENABLE;
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun *pipe = plane->pipe;
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun intel_display_power_put(dev_priv, power_domain, wakeref);
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun return ret;
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun
g4x_sprite_min_cdclk(const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state)1564*4882a593Smuzhiyun static int g4x_sprite_min_cdclk(const struct intel_crtc_state *crtc_state,
1565*4882a593Smuzhiyun const struct intel_plane_state *plane_state)
1566*4882a593Smuzhiyun {
1567*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
1568*4882a593Smuzhiyun unsigned int hscale, pixel_rate;
1569*4882a593Smuzhiyun unsigned int limit, decimate;
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun /*
1572*4882a593Smuzhiyun * Note that crtc_state->pixel_rate accounts for both
1573*4882a593Smuzhiyun * horizontal and vertical panel fitter downscaling factors.
1574*4882a593Smuzhiyun * Pre-HSW bspec tells us to only consider the horizontal
1575*4882a593Smuzhiyun * downscaling factor here. We ignore that and just consider
1576*4882a593Smuzhiyun * both for simplicity.
1577*4882a593Smuzhiyun */
1578*4882a593Smuzhiyun pixel_rate = crtc_state->pixel_rate;
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun /* Horizontal downscaling limits the maximum pixel rate */
1581*4882a593Smuzhiyun hscale = drm_rect_calc_hscale(&plane_state->uapi.src,
1582*4882a593Smuzhiyun &plane_state->uapi.dst,
1583*4882a593Smuzhiyun 0, INT_MAX);
1584*4882a593Smuzhiyun hscale = max(hscale, 0x10000u);
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun /* Decimation steps at 2x,4x,8x,16x */
1587*4882a593Smuzhiyun decimate = ilog2(hscale >> 16);
1588*4882a593Smuzhiyun hscale >>= decimate;
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun /* Starting limit is 90% of cdclk */
1591*4882a593Smuzhiyun limit = 9;
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun /* -10% per decimation step */
1594*4882a593Smuzhiyun limit -= decimate;
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun /* -10% for RGB */
1597*4882a593Smuzhiyun if (!fb->format->is_yuv)
1598*4882a593Smuzhiyun limit--;
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun /*
1601*4882a593Smuzhiyun * We should also do -10% if sprite scaling is enabled
1602*4882a593Smuzhiyun * on the other pipe, but we can't really check for that,
1603*4882a593Smuzhiyun * so we ignore it.
1604*4882a593Smuzhiyun */
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun return DIV_ROUND_UP_ULL(mul_u32_u32(pixel_rate, 10 * hscale),
1607*4882a593Smuzhiyun limit << 16);
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun static unsigned int
g4x_sprite_max_stride(struct intel_plane * plane,u32 pixel_format,u64 modifier,unsigned int rotation)1611*4882a593Smuzhiyun g4x_sprite_max_stride(struct intel_plane *plane,
1612*4882a593Smuzhiyun u32 pixel_format, u64 modifier,
1613*4882a593Smuzhiyun unsigned int rotation)
1614*4882a593Smuzhiyun {
1615*4882a593Smuzhiyun return 16384;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun
g4x_sprite_ctl_crtc(const struct intel_crtc_state * crtc_state)1618*4882a593Smuzhiyun static u32 g4x_sprite_ctl_crtc(const struct intel_crtc_state *crtc_state)
1619*4882a593Smuzhiyun {
1620*4882a593Smuzhiyun u32 dvscntr = 0;
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun if (crtc_state->gamma_enable)
1623*4882a593Smuzhiyun dvscntr |= DVS_GAMMA_ENABLE;
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun if (crtc_state->csc_enable)
1626*4882a593Smuzhiyun dvscntr |= DVS_PIPE_CSC_ENABLE;
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun return dvscntr;
1629*4882a593Smuzhiyun }
1630*4882a593Smuzhiyun
g4x_sprite_ctl(const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state)1631*4882a593Smuzhiyun static u32 g4x_sprite_ctl(const struct intel_crtc_state *crtc_state,
1632*4882a593Smuzhiyun const struct intel_plane_state *plane_state)
1633*4882a593Smuzhiyun {
1634*4882a593Smuzhiyun struct drm_i915_private *dev_priv =
1635*4882a593Smuzhiyun to_i915(plane_state->uapi.plane->dev);
1636*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
1637*4882a593Smuzhiyun unsigned int rotation = plane_state->hw.rotation;
1638*4882a593Smuzhiyun const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
1639*4882a593Smuzhiyun u32 dvscntr;
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun dvscntr = DVS_ENABLE;
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun if (IS_GEN(dev_priv, 6))
1644*4882a593Smuzhiyun dvscntr |= DVS_TRICKLE_FEED_DISABLE;
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun switch (fb->format->format) {
1647*4882a593Smuzhiyun case DRM_FORMAT_XBGR8888:
1648*4882a593Smuzhiyun dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
1649*4882a593Smuzhiyun break;
1650*4882a593Smuzhiyun case DRM_FORMAT_XRGB8888:
1651*4882a593Smuzhiyun dvscntr |= DVS_FORMAT_RGBX888;
1652*4882a593Smuzhiyun break;
1653*4882a593Smuzhiyun case DRM_FORMAT_XBGR2101010:
1654*4882a593Smuzhiyun dvscntr |= DVS_FORMAT_RGBX101010 | DVS_RGB_ORDER_XBGR;
1655*4882a593Smuzhiyun break;
1656*4882a593Smuzhiyun case DRM_FORMAT_XRGB2101010:
1657*4882a593Smuzhiyun dvscntr |= DVS_FORMAT_RGBX101010;
1658*4882a593Smuzhiyun break;
1659*4882a593Smuzhiyun case DRM_FORMAT_XBGR16161616F:
1660*4882a593Smuzhiyun dvscntr |= DVS_FORMAT_RGBX161616 | DVS_RGB_ORDER_XBGR;
1661*4882a593Smuzhiyun break;
1662*4882a593Smuzhiyun case DRM_FORMAT_XRGB16161616F:
1663*4882a593Smuzhiyun dvscntr |= DVS_FORMAT_RGBX161616;
1664*4882a593Smuzhiyun break;
1665*4882a593Smuzhiyun case DRM_FORMAT_YUYV:
1666*4882a593Smuzhiyun dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
1667*4882a593Smuzhiyun break;
1668*4882a593Smuzhiyun case DRM_FORMAT_YVYU:
1669*4882a593Smuzhiyun dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
1670*4882a593Smuzhiyun break;
1671*4882a593Smuzhiyun case DRM_FORMAT_UYVY:
1672*4882a593Smuzhiyun dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
1673*4882a593Smuzhiyun break;
1674*4882a593Smuzhiyun case DRM_FORMAT_VYUY:
1675*4882a593Smuzhiyun dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
1676*4882a593Smuzhiyun break;
1677*4882a593Smuzhiyun default:
1678*4882a593Smuzhiyun MISSING_CASE(fb->format->format);
1679*4882a593Smuzhiyun return 0;
1680*4882a593Smuzhiyun }
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun if (plane_state->hw.color_encoding == DRM_COLOR_YCBCR_BT709)
1683*4882a593Smuzhiyun dvscntr |= DVS_YUV_FORMAT_BT709;
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun if (plane_state->hw.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
1686*4882a593Smuzhiyun dvscntr |= DVS_YUV_RANGE_CORRECTION_DISABLE;
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun if (fb->modifier == I915_FORMAT_MOD_X_TILED)
1689*4882a593Smuzhiyun dvscntr |= DVS_TILED;
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun if (rotation & DRM_MODE_ROTATE_180)
1692*4882a593Smuzhiyun dvscntr |= DVS_ROTATE_180;
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun if (key->flags & I915_SET_COLORKEY_DESTINATION)
1695*4882a593Smuzhiyun dvscntr |= DVS_DEST_KEY;
1696*4882a593Smuzhiyun else if (key->flags & I915_SET_COLORKEY_SOURCE)
1697*4882a593Smuzhiyun dvscntr |= DVS_SOURCE_KEY;
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun return dvscntr;
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun
g4x_update_gamma(const struct intel_plane_state * plane_state)1702*4882a593Smuzhiyun static void g4x_update_gamma(const struct intel_plane_state *plane_state)
1703*4882a593Smuzhiyun {
1704*4882a593Smuzhiyun struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
1705*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1706*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
1707*4882a593Smuzhiyun enum pipe pipe = plane->pipe;
1708*4882a593Smuzhiyun u16 gamma[8];
1709*4882a593Smuzhiyun int i;
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun /* Seems RGB data bypasses the gamma always */
1712*4882a593Smuzhiyun if (!fb->format->is_yuv)
1713*4882a593Smuzhiyun return;
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun i9xx_plane_linear_gamma(gamma);
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun /* FIXME these register are single buffered :( */
1718*4882a593Smuzhiyun /* The two end points are implicit (0.0 and 1.0) */
1719*4882a593Smuzhiyun for (i = 1; i < 8 - 1; i++)
1720*4882a593Smuzhiyun intel_de_write_fw(dev_priv, DVSGAMC_G4X(pipe, i - 1),
1721*4882a593Smuzhiyun gamma[i] << 16 | gamma[i] << 8 | gamma[i]);
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun
ilk_sprite_linear_gamma(u16 gamma[17])1724*4882a593Smuzhiyun static void ilk_sprite_linear_gamma(u16 gamma[17])
1725*4882a593Smuzhiyun {
1726*4882a593Smuzhiyun int i;
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun for (i = 0; i < 17; i++)
1729*4882a593Smuzhiyun gamma[i] = (i << 10) / 16;
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun
ilk_update_gamma(const struct intel_plane_state * plane_state)1732*4882a593Smuzhiyun static void ilk_update_gamma(const struct intel_plane_state *plane_state)
1733*4882a593Smuzhiyun {
1734*4882a593Smuzhiyun struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
1735*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1736*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
1737*4882a593Smuzhiyun enum pipe pipe = plane->pipe;
1738*4882a593Smuzhiyun u16 gamma[17];
1739*4882a593Smuzhiyun int i;
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun /* Seems RGB data bypasses the gamma always */
1742*4882a593Smuzhiyun if (!fb->format->is_yuv)
1743*4882a593Smuzhiyun return;
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun ilk_sprite_linear_gamma(gamma);
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun /* FIXME these register are single buffered :( */
1748*4882a593Smuzhiyun for (i = 0; i < 16; i++)
1749*4882a593Smuzhiyun intel_de_write_fw(dev_priv, DVSGAMC_ILK(pipe, i),
1750*4882a593Smuzhiyun gamma[i] << 20 | gamma[i] << 10 | gamma[i]);
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun intel_de_write_fw(dev_priv, DVSGAMCMAX_ILK(pipe, 0), gamma[i]);
1753*4882a593Smuzhiyun intel_de_write_fw(dev_priv, DVSGAMCMAX_ILK(pipe, 1), gamma[i]);
1754*4882a593Smuzhiyun intel_de_write_fw(dev_priv, DVSGAMCMAX_ILK(pipe, 2), gamma[i]);
1755*4882a593Smuzhiyun i++;
1756*4882a593Smuzhiyun }
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun static void
g4x_update_plane(struct intel_plane * plane,const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state)1759*4882a593Smuzhiyun g4x_update_plane(struct intel_plane *plane,
1760*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
1761*4882a593Smuzhiyun const struct intel_plane_state *plane_state)
1762*4882a593Smuzhiyun {
1763*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1764*4882a593Smuzhiyun enum pipe pipe = plane->pipe;
1765*4882a593Smuzhiyun u32 dvssurf_offset = plane_state->color_plane[0].offset;
1766*4882a593Smuzhiyun u32 linear_offset;
1767*4882a593Smuzhiyun const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
1768*4882a593Smuzhiyun int crtc_x = plane_state->uapi.dst.x1;
1769*4882a593Smuzhiyun int crtc_y = plane_state->uapi.dst.y1;
1770*4882a593Smuzhiyun u32 crtc_w = drm_rect_width(&plane_state->uapi.dst);
1771*4882a593Smuzhiyun u32 crtc_h = drm_rect_height(&plane_state->uapi.dst);
1772*4882a593Smuzhiyun u32 x = plane_state->color_plane[0].x;
1773*4882a593Smuzhiyun u32 y = plane_state->color_plane[0].y;
1774*4882a593Smuzhiyun u32 src_w = drm_rect_width(&plane_state->uapi.src) >> 16;
1775*4882a593Smuzhiyun u32 src_h = drm_rect_height(&plane_state->uapi.src) >> 16;
1776*4882a593Smuzhiyun u32 dvscntr, dvsscale = 0;
1777*4882a593Smuzhiyun unsigned long irqflags;
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun dvscntr = plane_state->ctl | g4x_sprite_ctl_crtc(crtc_state);
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun /* Sizes are 0 based */
1782*4882a593Smuzhiyun src_w--;
1783*4882a593Smuzhiyun src_h--;
1784*4882a593Smuzhiyun crtc_w--;
1785*4882a593Smuzhiyun crtc_h--;
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun if (crtc_w != src_w || crtc_h != src_h)
1788*4882a593Smuzhiyun dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun intel_de_write_fw(dev_priv, DVSSTRIDE(pipe),
1795*4882a593Smuzhiyun plane_state->color_plane[0].stride);
1796*4882a593Smuzhiyun intel_de_write_fw(dev_priv, DVSPOS(pipe), (crtc_y << 16) | crtc_x);
1797*4882a593Smuzhiyun intel_de_write_fw(dev_priv, DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
1798*4882a593Smuzhiyun intel_de_write_fw(dev_priv, DVSSCALE(pipe), dvsscale);
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun if (key->flags) {
1801*4882a593Smuzhiyun intel_de_write_fw(dev_priv, DVSKEYVAL(pipe), key->min_value);
1802*4882a593Smuzhiyun intel_de_write_fw(dev_priv, DVSKEYMSK(pipe),
1803*4882a593Smuzhiyun key->channel_mask);
1804*4882a593Smuzhiyun intel_de_write_fw(dev_priv, DVSKEYMAX(pipe), key->max_value);
1805*4882a593Smuzhiyun }
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun intel_de_write_fw(dev_priv, DVSLINOFF(pipe), linear_offset);
1808*4882a593Smuzhiyun intel_de_write_fw(dev_priv, DVSTILEOFF(pipe), (y << 16) | x);
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun /*
1811*4882a593Smuzhiyun * The control register self-arms if the plane was previously
1812*4882a593Smuzhiyun * disabled. Try to make the plane enable atomic by writing
1813*4882a593Smuzhiyun * the control register just before the surface register.
1814*4882a593Smuzhiyun */
1815*4882a593Smuzhiyun intel_de_write_fw(dev_priv, DVSCNTR(pipe), dvscntr);
1816*4882a593Smuzhiyun intel_de_write_fw(dev_priv, DVSSURF(pipe),
1817*4882a593Smuzhiyun intel_plane_ggtt_offset(plane_state) + dvssurf_offset);
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun if (IS_G4X(dev_priv))
1820*4882a593Smuzhiyun g4x_update_gamma(plane_state);
1821*4882a593Smuzhiyun else
1822*4882a593Smuzhiyun ilk_update_gamma(plane_state);
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1825*4882a593Smuzhiyun }
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun static void
g4x_disable_plane(struct intel_plane * plane,const struct intel_crtc_state * crtc_state)1828*4882a593Smuzhiyun g4x_disable_plane(struct intel_plane *plane,
1829*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
1830*4882a593Smuzhiyun {
1831*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1832*4882a593Smuzhiyun enum pipe pipe = plane->pipe;
1833*4882a593Smuzhiyun unsigned long irqflags;
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun intel_de_write_fw(dev_priv, DVSCNTR(pipe), 0);
1838*4882a593Smuzhiyun /* Disable the scaler */
1839*4882a593Smuzhiyun intel_de_write_fw(dev_priv, DVSSCALE(pipe), 0);
1840*4882a593Smuzhiyun intel_de_write_fw(dev_priv, DVSSURF(pipe), 0);
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1843*4882a593Smuzhiyun }
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun static bool
g4x_plane_get_hw_state(struct intel_plane * plane,enum pipe * pipe)1846*4882a593Smuzhiyun g4x_plane_get_hw_state(struct intel_plane *plane,
1847*4882a593Smuzhiyun enum pipe *pipe)
1848*4882a593Smuzhiyun {
1849*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1850*4882a593Smuzhiyun enum intel_display_power_domain power_domain;
1851*4882a593Smuzhiyun intel_wakeref_t wakeref;
1852*4882a593Smuzhiyun bool ret;
1853*4882a593Smuzhiyun
1854*4882a593Smuzhiyun power_domain = POWER_DOMAIN_PIPE(plane->pipe);
1855*4882a593Smuzhiyun wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
1856*4882a593Smuzhiyun if (!wakeref)
1857*4882a593Smuzhiyun return false;
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun ret = intel_de_read(dev_priv, DVSCNTR(plane->pipe)) & DVS_ENABLE;
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun *pipe = plane->pipe;
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun intel_display_power_put(dev_priv, power_domain, wakeref);
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun return ret;
1866*4882a593Smuzhiyun }
1867*4882a593Smuzhiyun
intel_fb_scalable(const struct drm_framebuffer * fb)1868*4882a593Smuzhiyun static bool intel_fb_scalable(const struct drm_framebuffer *fb)
1869*4882a593Smuzhiyun {
1870*4882a593Smuzhiyun if (!fb)
1871*4882a593Smuzhiyun return false;
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun switch (fb->format->format) {
1874*4882a593Smuzhiyun case DRM_FORMAT_C8:
1875*4882a593Smuzhiyun return false;
1876*4882a593Smuzhiyun case DRM_FORMAT_XRGB16161616F:
1877*4882a593Smuzhiyun case DRM_FORMAT_ARGB16161616F:
1878*4882a593Smuzhiyun case DRM_FORMAT_XBGR16161616F:
1879*4882a593Smuzhiyun case DRM_FORMAT_ABGR16161616F:
1880*4882a593Smuzhiyun return INTEL_GEN(to_i915(fb->dev)) >= 11;
1881*4882a593Smuzhiyun default:
1882*4882a593Smuzhiyun return true;
1883*4882a593Smuzhiyun }
1884*4882a593Smuzhiyun }
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun static int
g4x_sprite_check_scaling(struct intel_crtc_state * crtc_state,struct intel_plane_state * plane_state)1887*4882a593Smuzhiyun g4x_sprite_check_scaling(struct intel_crtc_state *crtc_state,
1888*4882a593Smuzhiyun struct intel_plane_state *plane_state)
1889*4882a593Smuzhiyun {
1890*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
1891*4882a593Smuzhiyun const struct drm_rect *src = &plane_state->uapi.src;
1892*4882a593Smuzhiyun const struct drm_rect *dst = &plane_state->uapi.dst;
1893*4882a593Smuzhiyun int src_x, src_w, src_h, crtc_w, crtc_h;
1894*4882a593Smuzhiyun const struct drm_display_mode *adjusted_mode =
1895*4882a593Smuzhiyun &crtc_state->hw.adjusted_mode;
1896*4882a593Smuzhiyun unsigned int stride = plane_state->color_plane[0].stride;
1897*4882a593Smuzhiyun unsigned int cpp = fb->format->cpp[0];
1898*4882a593Smuzhiyun unsigned int width_bytes;
1899*4882a593Smuzhiyun int min_width, min_height;
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun crtc_w = drm_rect_width(dst);
1902*4882a593Smuzhiyun crtc_h = drm_rect_height(dst);
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun src_x = src->x1 >> 16;
1905*4882a593Smuzhiyun src_w = drm_rect_width(src) >> 16;
1906*4882a593Smuzhiyun src_h = drm_rect_height(src) >> 16;
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun if (src_w == crtc_w && src_h == crtc_h)
1909*4882a593Smuzhiyun return 0;
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun min_width = 3;
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
1914*4882a593Smuzhiyun if (src_h & 1) {
1915*4882a593Smuzhiyun DRM_DEBUG_KMS("Source height must be even with interlaced modes\n");
1916*4882a593Smuzhiyun return -EINVAL;
1917*4882a593Smuzhiyun }
1918*4882a593Smuzhiyun min_height = 6;
1919*4882a593Smuzhiyun } else {
1920*4882a593Smuzhiyun min_height = 3;
1921*4882a593Smuzhiyun }
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun if (src_w < min_width || src_h < min_height ||
1926*4882a593Smuzhiyun src_w > 2048 || src_h > 2048) {
1927*4882a593Smuzhiyun DRM_DEBUG_KMS("Source dimensions (%dx%d) exceed hardware limits (%dx%d - %dx%d)\n",
1928*4882a593Smuzhiyun src_w, src_h, min_width, min_height, 2048, 2048);
1929*4882a593Smuzhiyun return -EINVAL;
1930*4882a593Smuzhiyun }
1931*4882a593Smuzhiyun
1932*4882a593Smuzhiyun if (width_bytes > 4096) {
1933*4882a593Smuzhiyun DRM_DEBUG_KMS("Fetch width (%d) exceeds hardware max with scaling (%u)\n",
1934*4882a593Smuzhiyun width_bytes, 4096);
1935*4882a593Smuzhiyun return -EINVAL;
1936*4882a593Smuzhiyun }
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun if (stride > 4096) {
1939*4882a593Smuzhiyun DRM_DEBUG_KMS("Stride (%u) exceeds hardware max with scaling (%u)\n",
1940*4882a593Smuzhiyun stride, 4096);
1941*4882a593Smuzhiyun return -EINVAL;
1942*4882a593Smuzhiyun }
1943*4882a593Smuzhiyun
1944*4882a593Smuzhiyun return 0;
1945*4882a593Smuzhiyun }
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun static int
g4x_sprite_check(struct intel_crtc_state * crtc_state,struct intel_plane_state * plane_state)1948*4882a593Smuzhiyun g4x_sprite_check(struct intel_crtc_state *crtc_state,
1949*4882a593Smuzhiyun struct intel_plane_state *plane_state)
1950*4882a593Smuzhiyun {
1951*4882a593Smuzhiyun struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
1952*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1953*4882a593Smuzhiyun int min_scale = DRM_PLANE_HELPER_NO_SCALING;
1954*4882a593Smuzhiyun int max_scale = DRM_PLANE_HELPER_NO_SCALING;
1955*4882a593Smuzhiyun int ret;
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun if (intel_fb_scalable(plane_state->hw.fb)) {
1958*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) < 7) {
1959*4882a593Smuzhiyun min_scale = 1;
1960*4882a593Smuzhiyun max_scale = 16 << 16;
1961*4882a593Smuzhiyun } else if (IS_IVYBRIDGE(dev_priv)) {
1962*4882a593Smuzhiyun min_scale = 1;
1963*4882a593Smuzhiyun max_scale = 2 << 16;
1964*4882a593Smuzhiyun }
1965*4882a593Smuzhiyun }
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun ret = drm_atomic_helper_check_plane_state(&plane_state->uapi,
1968*4882a593Smuzhiyun &crtc_state->uapi,
1969*4882a593Smuzhiyun min_scale, max_scale,
1970*4882a593Smuzhiyun true, true);
1971*4882a593Smuzhiyun if (ret)
1972*4882a593Smuzhiyun return ret;
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun ret = i9xx_check_plane_surface(plane_state);
1975*4882a593Smuzhiyun if (ret)
1976*4882a593Smuzhiyun return ret;
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun if (!plane_state->uapi.visible)
1979*4882a593Smuzhiyun return 0;
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun ret = intel_plane_check_src_coordinates(plane_state);
1982*4882a593Smuzhiyun if (ret)
1983*4882a593Smuzhiyun return ret;
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun ret = g4x_sprite_check_scaling(crtc_state, plane_state);
1986*4882a593Smuzhiyun if (ret)
1987*4882a593Smuzhiyun return ret;
1988*4882a593Smuzhiyun
1989*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 7)
1990*4882a593Smuzhiyun plane_state->ctl = ivb_sprite_ctl(crtc_state, plane_state);
1991*4882a593Smuzhiyun else
1992*4882a593Smuzhiyun plane_state->ctl = g4x_sprite_ctl(crtc_state, plane_state);
1993*4882a593Smuzhiyun
1994*4882a593Smuzhiyun return 0;
1995*4882a593Smuzhiyun }
1996*4882a593Smuzhiyun
chv_plane_check_rotation(const struct intel_plane_state * plane_state)1997*4882a593Smuzhiyun int chv_plane_check_rotation(const struct intel_plane_state *plane_state)
1998*4882a593Smuzhiyun {
1999*4882a593Smuzhiyun struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
2000*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
2001*4882a593Smuzhiyun unsigned int rotation = plane_state->hw.rotation;
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun /* CHV ignores the mirror bit when the rotate bit is set :( */
2004*4882a593Smuzhiyun if (IS_CHERRYVIEW(dev_priv) &&
2005*4882a593Smuzhiyun rotation & DRM_MODE_ROTATE_180 &&
2006*4882a593Smuzhiyun rotation & DRM_MODE_REFLECT_X) {
2007*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
2008*4882a593Smuzhiyun "Cannot rotate and reflect at the same time\n");
2009*4882a593Smuzhiyun return -EINVAL;
2010*4882a593Smuzhiyun }
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun return 0;
2013*4882a593Smuzhiyun }
2014*4882a593Smuzhiyun
2015*4882a593Smuzhiyun static int
vlv_sprite_check(struct intel_crtc_state * crtc_state,struct intel_plane_state * plane_state)2016*4882a593Smuzhiyun vlv_sprite_check(struct intel_crtc_state *crtc_state,
2017*4882a593Smuzhiyun struct intel_plane_state *plane_state)
2018*4882a593Smuzhiyun {
2019*4882a593Smuzhiyun int ret;
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun ret = chv_plane_check_rotation(plane_state);
2022*4882a593Smuzhiyun if (ret)
2023*4882a593Smuzhiyun return ret;
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun ret = drm_atomic_helper_check_plane_state(&plane_state->uapi,
2026*4882a593Smuzhiyun &crtc_state->uapi,
2027*4882a593Smuzhiyun DRM_PLANE_HELPER_NO_SCALING,
2028*4882a593Smuzhiyun DRM_PLANE_HELPER_NO_SCALING,
2029*4882a593Smuzhiyun true, true);
2030*4882a593Smuzhiyun if (ret)
2031*4882a593Smuzhiyun return ret;
2032*4882a593Smuzhiyun
2033*4882a593Smuzhiyun ret = i9xx_check_plane_surface(plane_state);
2034*4882a593Smuzhiyun if (ret)
2035*4882a593Smuzhiyun return ret;
2036*4882a593Smuzhiyun
2037*4882a593Smuzhiyun if (!plane_state->uapi.visible)
2038*4882a593Smuzhiyun return 0;
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun ret = intel_plane_check_src_coordinates(plane_state);
2041*4882a593Smuzhiyun if (ret)
2042*4882a593Smuzhiyun return ret;
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun plane_state->ctl = vlv_sprite_ctl(crtc_state, plane_state);
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun return 0;
2047*4882a593Smuzhiyun }
2048*4882a593Smuzhiyun
intel_format_is_p01x(u32 format)2049*4882a593Smuzhiyun static bool intel_format_is_p01x(u32 format)
2050*4882a593Smuzhiyun {
2051*4882a593Smuzhiyun switch (format) {
2052*4882a593Smuzhiyun case DRM_FORMAT_P010:
2053*4882a593Smuzhiyun case DRM_FORMAT_P012:
2054*4882a593Smuzhiyun case DRM_FORMAT_P016:
2055*4882a593Smuzhiyun return true;
2056*4882a593Smuzhiyun default:
2057*4882a593Smuzhiyun return false;
2058*4882a593Smuzhiyun }
2059*4882a593Smuzhiyun }
2060*4882a593Smuzhiyun
skl_plane_check_fb(const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state)2061*4882a593Smuzhiyun static int skl_plane_check_fb(const struct intel_crtc_state *crtc_state,
2062*4882a593Smuzhiyun const struct intel_plane_state *plane_state)
2063*4882a593Smuzhiyun {
2064*4882a593Smuzhiyun struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
2065*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
2066*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
2067*4882a593Smuzhiyun unsigned int rotation = plane_state->hw.rotation;
2068*4882a593Smuzhiyun struct drm_format_name_buf format_name;
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun if (!fb)
2071*4882a593Smuzhiyun return 0;
2072*4882a593Smuzhiyun
2073*4882a593Smuzhiyun if (rotation & ~(DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180) &&
2074*4882a593Smuzhiyun is_ccs_modifier(fb->modifier)) {
2075*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
2076*4882a593Smuzhiyun "RC support only with 0/180 degree rotation (%x)\n",
2077*4882a593Smuzhiyun rotation);
2078*4882a593Smuzhiyun return -EINVAL;
2079*4882a593Smuzhiyun }
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun if (rotation & DRM_MODE_REFLECT_X &&
2082*4882a593Smuzhiyun fb->modifier == DRM_FORMAT_MOD_LINEAR) {
2083*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
2084*4882a593Smuzhiyun "horizontal flip is not supported with linear surface formats\n");
2085*4882a593Smuzhiyun return -EINVAL;
2086*4882a593Smuzhiyun }
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun if (drm_rotation_90_or_270(rotation)) {
2089*4882a593Smuzhiyun if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
2090*4882a593Smuzhiyun fb->modifier != I915_FORMAT_MOD_Yf_TILED) {
2091*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
2092*4882a593Smuzhiyun "Y/Yf tiling required for 90/270!\n");
2093*4882a593Smuzhiyun return -EINVAL;
2094*4882a593Smuzhiyun }
2095*4882a593Smuzhiyun
2096*4882a593Smuzhiyun /*
2097*4882a593Smuzhiyun * 90/270 is not allowed with RGB64 16:16:16:16 and
2098*4882a593Smuzhiyun * Indexed 8-bit. RGB 16-bit 5:6:5 is allowed gen11 onwards.
2099*4882a593Smuzhiyun */
2100*4882a593Smuzhiyun switch (fb->format->format) {
2101*4882a593Smuzhiyun case DRM_FORMAT_RGB565:
2102*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 11)
2103*4882a593Smuzhiyun break;
2104*4882a593Smuzhiyun fallthrough;
2105*4882a593Smuzhiyun case DRM_FORMAT_C8:
2106*4882a593Smuzhiyun case DRM_FORMAT_XRGB16161616F:
2107*4882a593Smuzhiyun case DRM_FORMAT_XBGR16161616F:
2108*4882a593Smuzhiyun case DRM_FORMAT_ARGB16161616F:
2109*4882a593Smuzhiyun case DRM_FORMAT_ABGR16161616F:
2110*4882a593Smuzhiyun case DRM_FORMAT_Y210:
2111*4882a593Smuzhiyun case DRM_FORMAT_Y212:
2112*4882a593Smuzhiyun case DRM_FORMAT_Y216:
2113*4882a593Smuzhiyun case DRM_FORMAT_XVYU12_16161616:
2114*4882a593Smuzhiyun case DRM_FORMAT_XVYU16161616:
2115*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
2116*4882a593Smuzhiyun "Unsupported pixel format %s for 90/270!\n",
2117*4882a593Smuzhiyun drm_get_format_name(fb->format->format,
2118*4882a593Smuzhiyun &format_name));
2119*4882a593Smuzhiyun return -EINVAL;
2120*4882a593Smuzhiyun default:
2121*4882a593Smuzhiyun break;
2122*4882a593Smuzhiyun }
2123*4882a593Smuzhiyun }
2124*4882a593Smuzhiyun
2125*4882a593Smuzhiyun /* Y-tiling is not supported in IF-ID Interlace mode */
2126*4882a593Smuzhiyun if (crtc_state->hw.enable &&
2127*4882a593Smuzhiyun crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE &&
2128*4882a593Smuzhiyun (fb->modifier == I915_FORMAT_MOD_Y_TILED ||
2129*4882a593Smuzhiyun fb->modifier == I915_FORMAT_MOD_Yf_TILED ||
2130*4882a593Smuzhiyun fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2131*4882a593Smuzhiyun fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
2132*4882a593Smuzhiyun fb->modifier == I915_FORMAT_MOD_Y_TILED_GEN12_RC_CCS ||
2133*4882a593Smuzhiyun fb->modifier == I915_FORMAT_MOD_Y_TILED_GEN12_MC_CCS)) {
2134*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
2135*4882a593Smuzhiyun "Y/Yf tiling not supported in IF-ID mode\n");
2136*4882a593Smuzhiyun return -EINVAL;
2137*4882a593Smuzhiyun }
2138*4882a593Smuzhiyun
2139*4882a593Smuzhiyun /* Wa_1606054188:tgl */
2140*4882a593Smuzhiyun if (IS_TIGERLAKE(dev_priv) &&
2141*4882a593Smuzhiyun plane_state->ckey.flags & I915_SET_COLORKEY_SOURCE &&
2142*4882a593Smuzhiyun intel_format_is_p01x(fb->format->format)) {
2143*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
2144*4882a593Smuzhiyun "Source color keying not supported with P01x formats\n");
2145*4882a593Smuzhiyun return -EINVAL;
2146*4882a593Smuzhiyun }
2147*4882a593Smuzhiyun
2148*4882a593Smuzhiyun return 0;
2149*4882a593Smuzhiyun }
2150*4882a593Smuzhiyun
skl_plane_check_dst_coordinates(const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state)2151*4882a593Smuzhiyun static int skl_plane_check_dst_coordinates(const struct intel_crtc_state *crtc_state,
2152*4882a593Smuzhiyun const struct intel_plane_state *plane_state)
2153*4882a593Smuzhiyun {
2154*4882a593Smuzhiyun struct drm_i915_private *dev_priv =
2155*4882a593Smuzhiyun to_i915(plane_state->uapi.plane->dev);
2156*4882a593Smuzhiyun int crtc_x = plane_state->uapi.dst.x1;
2157*4882a593Smuzhiyun int crtc_w = drm_rect_width(&plane_state->uapi.dst);
2158*4882a593Smuzhiyun int pipe_src_w = crtc_state->pipe_src_w;
2159*4882a593Smuzhiyun
2160*4882a593Smuzhiyun /*
2161*4882a593Smuzhiyun * Display WA #1175: cnl,glk
2162*4882a593Smuzhiyun * Planes other than the cursor may cause FIFO underflow and display
2163*4882a593Smuzhiyun * corruption if starting less than 4 pixels from the right edge of
2164*4882a593Smuzhiyun * the screen.
2165*4882a593Smuzhiyun * Besides the above WA fix the similar problem, where planes other
2166*4882a593Smuzhiyun * than the cursor ending less than 4 pixels from the left edge of the
2167*4882a593Smuzhiyun * screen may cause FIFO underflow and display corruption.
2168*4882a593Smuzhiyun */
2169*4882a593Smuzhiyun if ((IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
2170*4882a593Smuzhiyun (crtc_x + crtc_w < 4 || crtc_x > pipe_src_w - 4)) {
2171*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
2172*4882a593Smuzhiyun "requested plane X %s position %d invalid (valid range %d-%d)\n",
2173*4882a593Smuzhiyun crtc_x + crtc_w < 4 ? "end" : "start",
2174*4882a593Smuzhiyun crtc_x + crtc_w < 4 ? crtc_x + crtc_w : crtc_x,
2175*4882a593Smuzhiyun 4, pipe_src_w - 4);
2176*4882a593Smuzhiyun return -ERANGE;
2177*4882a593Smuzhiyun }
2178*4882a593Smuzhiyun
2179*4882a593Smuzhiyun return 0;
2180*4882a593Smuzhiyun }
2181*4882a593Smuzhiyun
skl_plane_check_nv12_rotation(const struct intel_plane_state * plane_state)2182*4882a593Smuzhiyun static int skl_plane_check_nv12_rotation(const struct intel_plane_state *plane_state)
2183*4882a593Smuzhiyun {
2184*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
2185*4882a593Smuzhiyun unsigned int rotation = plane_state->hw.rotation;
2186*4882a593Smuzhiyun int src_w = drm_rect_width(&plane_state->uapi.src) >> 16;
2187*4882a593Smuzhiyun
2188*4882a593Smuzhiyun /* Display WA #1106 */
2189*4882a593Smuzhiyun if (intel_format_info_is_yuv_semiplanar(fb->format, fb->modifier) &&
2190*4882a593Smuzhiyun src_w & 3 &&
2191*4882a593Smuzhiyun (rotation == DRM_MODE_ROTATE_270 ||
2192*4882a593Smuzhiyun rotation == (DRM_MODE_REFLECT_X | DRM_MODE_ROTATE_90))) {
2193*4882a593Smuzhiyun DRM_DEBUG_KMS("src width must be multiple of 4 for rotated planar YUV\n");
2194*4882a593Smuzhiyun return -EINVAL;
2195*4882a593Smuzhiyun }
2196*4882a593Smuzhiyun
2197*4882a593Smuzhiyun return 0;
2198*4882a593Smuzhiyun }
2199*4882a593Smuzhiyun
skl_plane_max_scale(struct drm_i915_private * dev_priv,const struct drm_framebuffer * fb)2200*4882a593Smuzhiyun static int skl_plane_max_scale(struct drm_i915_private *dev_priv,
2201*4882a593Smuzhiyun const struct drm_framebuffer *fb)
2202*4882a593Smuzhiyun {
2203*4882a593Smuzhiyun /*
2204*4882a593Smuzhiyun * We don't yet know the final source width nor
2205*4882a593Smuzhiyun * whether we can use the HQ scaler mode. Assume
2206*4882a593Smuzhiyun * the best case.
2207*4882a593Smuzhiyun * FIXME need to properly check this later.
2208*4882a593Smuzhiyun */
2209*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv) ||
2210*4882a593Smuzhiyun !intel_format_info_is_yuv_semiplanar(fb->format, fb->modifier))
2211*4882a593Smuzhiyun return 0x30000 - 1;
2212*4882a593Smuzhiyun else
2213*4882a593Smuzhiyun return 0x20000 - 1;
2214*4882a593Smuzhiyun }
2215*4882a593Smuzhiyun
skl_plane_check(struct intel_crtc_state * crtc_state,struct intel_plane_state * plane_state)2216*4882a593Smuzhiyun static int skl_plane_check(struct intel_crtc_state *crtc_state,
2217*4882a593Smuzhiyun struct intel_plane_state *plane_state)
2218*4882a593Smuzhiyun {
2219*4882a593Smuzhiyun struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
2220*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
2221*4882a593Smuzhiyun const struct drm_framebuffer *fb = plane_state->hw.fb;
2222*4882a593Smuzhiyun int min_scale = DRM_PLANE_HELPER_NO_SCALING;
2223*4882a593Smuzhiyun int max_scale = DRM_PLANE_HELPER_NO_SCALING;
2224*4882a593Smuzhiyun int ret;
2225*4882a593Smuzhiyun
2226*4882a593Smuzhiyun ret = skl_plane_check_fb(crtc_state, plane_state);
2227*4882a593Smuzhiyun if (ret)
2228*4882a593Smuzhiyun return ret;
2229*4882a593Smuzhiyun
2230*4882a593Smuzhiyun /* use scaler when colorkey is not required */
2231*4882a593Smuzhiyun if (!plane_state->ckey.flags && intel_fb_scalable(fb)) {
2232*4882a593Smuzhiyun min_scale = 1;
2233*4882a593Smuzhiyun max_scale = skl_plane_max_scale(dev_priv, fb);
2234*4882a593Smuzhiyun }
2235*4882a593Smuzhiyun
2236*4882a593Smuzhiyun ret = drm_atomic_helper_check_plane_state(&plane_state->uapi,
2237*4882a593Smuzhiyun &crtc_state->uapi,
2238*4882a593Smuzhiyun min_scale, max_scale,
2239*4882a593Smuzhiyun true, true);
2240*4882a593Smuzhiyun if (ret)
2241*4882a593Smuzhiyun return ret;
2242*4882a593Smuzhiyun
2243*4882a593Smuzhiyun ret = skl_check_plane_surface(plane_state);
2244*4882a593Smuzhiyun if (ret)
2245*4882a593Smuzhiyun return ret;
2246*4882a593Smuzhiyun
2247*4882a593Smuzhiyun if (!plane_state->uapi.visible)
2248*4882a593Smuzhiyun return 0;
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun ret = skl_plane_check_dst_coordinates(crtc_state, plane_state);
2251*4882a593Smuzhiyun if (ret)
2252*4882a593Smuzhiyun return ret;
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun ret = intel_plane_check_src_coordinates(plane_state);
2255*4882a593Smuzhiyun if (ret)
2256*4882a593Smuzhiyun return ret;
2257*4882a593Smuzhiyun
2258*4882a593Smuzhiyun ret = skl_plane_check_nv12_rotation(plane_state);
2259*4882a593Smuzhiyun if (ret)
2260*4882a593Smuzhiyun return ret;
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun /* HW only has 8 bits pixel precision, disable plane if invisible */
2263*4882a593Smuzhiyun if (!(plane_state->hw.alpha >> 8))
2264*4882a593Smuzhiyun plane_state->uapi.visible = false;
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun plane_state->ctl = skl_plane_ctl(crtc_state, plane_state);
2267*4882a593Smuzhiyun
2268*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
2269*4882a593Smuzhiyun plane_state->color_ctl = glk_plane_color_ctl(crtc_state,
2270*4882a593Smuzhiyun plane_state);
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun if (intel_format_info_is_yuv_semiplanar(fb->format, fb->modifier) &&
2273*4882a593Smuzhiyun icl_is_hdr_plane(dev_priv, plane->id))
2274*4882a593Smuzhiyun /* Enable and use MPEG-2 chroma siting */
2275*4882a593Smuzhiyun plane_state->cus_ctl = PLANE_CUS_ENABLE |
2276*4882a593Smuzhiyun PLANE_CUS_HPHASE_0 |
2277*4882a593Smuzhiyun PLANE_CUS_VPHASE_SIGN_NEGATIVE | PLANE_CUS_VPHASE_0_25;
2278*4882a593Smuzhiyun else
2279*4882a593Smuzhiyun plane_state->cus_ctl = 0;
2280*4882a593Smuzhiyun
2281*4882a593Smuzhiyun return 0;
2282*4882a593Smuzhiyun }
2283*4882a593Smuzhiyun
has_dst_key_in_primary_plane(struct drm_i915_private * dev_priv)2284*4882a593Smuzhiyun static bool has_dst_key_in_primary_plane(struct drm_i915_private *dev_priv)
2285*4882a593Smuzhiyun {
2286*4882a593Smuzhiyun return INTEL_GEN(dev_priv) >= 9;
2287*4882a593Smuzhiyun }
2288*4882a593Smuzhiyun
intel_plane_set_ckey(struct intel_plane_state * plane_state,const struct drm_intel_sprite_colorkey * set)2289*4882a593Smuzhiyun static void intel_plane_set_ckey(struct intel_plane_state *plane_state,
2290*4882a593Smuzhiyun const struct drm_intel_sprite_colorkey *set)
2291*4882a593Smuzhiyun {
2292*4882a593Smuzhiyun struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
2293*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
2294*4882a593Smuzhiyun struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun *key = *set;
2297*4882a593Smuzhiyun
2298*4882a593Smuzhiyun /*
2299*4882a593Smuzhiyun * We want src key enabled on the
2300*4882a593Smuzhiyun * sprite and not on the primary.
2301*4882a593Smuzhiyun */
2302*4882a593Smuzhiyun if (plane->id == PLANE_PRIMARY &&
2303*4882a593Smuzhiyun set->flags & I915_SET_COLORKEY_SOURCE)
2304*4882a593Smuzhiyun key->flags = 0;
2305*4882a593Smuzhiyun
2306*4882a593Smuzhiyun /*
2307*4882a593Smuzhiyun * On SKL+ we want dst key enabled on
2308*4882a593Smuzhiyun * the primary and not on the sprite.
2309*4882a593Smuzhiyun */
2310*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_PRIMARY &&
2311*4882a593Smuzhiyun set->flags & I915_SET_COLORKEY_DESTINATION)
2312*4882a593Smuzhiyun key->flags = 0;
2313*4882a593Smuzhiyun }
2314*4882a593Smuzhiyun
intel_sprite_set_colorkey_ioctl(struct drm_device * dev,void * data,struct drm_file * file_priv)2315*4882a593Smuzhiyun int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data,
2316*4882a593Smuzhiyun struct drm_file *file_priv)
2317*4882a593Smuzhiyun {
2318*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dev);
2319*4882a593Smuzhiyun struct drm_intel_sprite_colorkey *set = data;
2320*4882a593Smuzhiyun struct drm_plane *plane;
2321*4882a593Smuzhiyun struct drm_plane_state *plane_state;
2322*4882a593Smuzhiyun struct drm_atomic_state *state;
2323*4882a593Smuzhiyun struct drm_modeset_acquire_ctx ctx;
2324*4882a593Smuzhiyun int ret = 0;
2325*4882a593Smuzhiyun
2326*4882a593Smuzhiyun /* ignore the pointless "none" flag */
2327*4882a593Smuzhiyun set->flags &= ~I915_SET_COLORKEY_NONE;
2328*4882a593Smuzhiyun
2329*4882a593Smuzhiyun if (set->flags & ~(I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
2330*4882a593Smuzhiyun return -EINVAL;
2331*4882a593Smuzhiyun
2332*4882a593Smuzhiyun /* Make sure we don't try to enable both src & dest simultaneously */
2333*4882a593Smuzhiyun if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
2334*4882a593Smuzhiyun return -EINVAL;
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
2337*4882a593Smuzhiyun set->flags & I915_SET_COLORKEY_DESTINATION)
2338*4882a593Smuzhiyun return -EINVAL;
2339*4882a593Smuzhiyun
2340*4882a593Smuzhiyun plane = drm_plane_find(dev, file_priv, set->plane_id);
2341*4882a593Smuzhiyun if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
2342*4882a593Smuzhiyun return -ENOENT;
2343*4882a593Smuzhiyun
2344*4882a593Smuzhiyun /*
2345*4882a593Smuzhiyun * SKL+ only plane 2 can do destination keying against plane 1.
2346*4882a593Smuzhiyun * Also multiple planes can't do destination keying on the same
2347*4882a593Smuzhiyun * pipe simultaneously.
2348*4882a593Smuzhiyun */
2349*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 9 &&
2350*4882a593Smuzhiyun to_intel_plane(plane)->id >= PLANE_SPRITE1 &&
2351*4882a593Smuzhiyun set->flags & I915_SET_COLORKEY_DESTINATION)
2352*4882a593Smuzhiyun return -EINVAL;
2353*4882a593Smuzhiyun
2354*4882a593Smuzhiyun drm_modeset_acquire_init(&ctx, 0);
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun state = drm_atomic_state_alloc(plane->dev);
2357*4882a593Smuzhiyun if (!state) {
2358*4882a593Smuzhiyun ret = -ENOMEM;
2359*4882a593Smuzhiyun goto out;
2360*4882a593Smuzhiyun }
2361*4882a593Smuzhiyun state->acquire_ctx = &ctx;
2362*4882a593Smuzhiyun
2363*4882a593Smuzhiyun while (1) {
2364*4882a593Smuzhiyun plane_state = drm_atomic_get_plane_state(state, plane);
2365*4882a593Smuzhiyun ret = PTR_ERR_OR_ZERO(plane_state);
2366*4882a593Smuzhiyun if (!ret)
2367*4882a593Smuzhiyun intel_plane_set_ckey(to_intel_plane_state(plane_state), set);
2368*4882a593Smuzhiyun
2369*4882a593Smuzhiyun /*
2370*4882a593Smuzhiyun * On some platforms we have to configure
2371*4882a593Smuzhiyun * the dst colorkey on the primary plane.
2372*4882a593Smuzhiyun */
2373*4882a593Smuzhiyun if (!ret && has_dst_key_in_primary_plane(dev_priv)) {
2374*4882a593Smuzhiyun struct intel_crtc *crtc =
2375*4882a593Smuzhiyun intel_get_crtc_for_pipe(dev_priv,
2376*4882a593Smuzhiyun to_intel_plane(plane)->pipe);
2377*4882a593Smuzhiyun
2378*4882a593Smuzhiyun plane_state = drm_atomic_get_plane_state(state,
2379*4882a593Smuzhiyun crtc->base.primary);
2380*4882a593Smuzhiyun ret = PTR_ERR_OR_ZERO(plane_state);
2381*4882a593Smuzhiyun if (!ret)
2382*4882a593Smuzhiyun intel_plane_set_ckey(to_intel_plane_state(plane_state), set);
2383*4882a593Smuzhiyun }
2384*4882a593Smuzhiyun
2385*4882a593Smuzhiyun if (!ret)
2386*4882a593Smuzhiyun ret = drm_atomic_commit(state);
2387*4882a593Smuzhiyun
2388*4882a593Smuzhiyun if (ret != -EDEADLK)
2389*4882a593Smuzhiyun break;
2390*4882a593Smuzhiyun
2391*4882a593Smuzhiyun drm_atomic_state_clear(state);
2392*4882a593Smuzhiyun drm_modeset_backoff(&ctx);
2393*4882a593Smuzhiyun }
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun drm_atomic_state_put(state);
2396*4882a593Smuzhiyun out:
2397*4882a593Smuzhiyun drm_modeset_drop_locks(&ctx);
2398*4882a593Smuzhiyun drm_modeset_acquire_fini(&ctx);
2399*4882a593Smuzhiyun return ret;
2400*4882a593Smuzhiyun }
2401*4882a593Smuzhiyun
2402*4882a593Smuzhiyun static const u32 g4x_plane_formats[] = {
2403*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
2404*4882a593Smuzhiyun DRM_FORMAT_YUYV,
2405*4882a593Smuzhiyun DRM_FORMAT_YVYU,
2406*4882a593Smuzhiyun DRM_FORMAT_UYVY,
2407*4882a593Smuzhiyun DRM_FORMAT_VYUY,
2408*4882a593Smuzhiyun };
2409*4882a593Smuzhiyun
2410*4882a593Smuzhiyun static const u64 i9xx_plane_format_modifiers[] = {
2411*4882a593Smuzhiyun I915_FORMAT_MOD_X_TILED,
2412*4882a593Smuzhiyun DRM_FORMAT_MOD_LINEAR,
2413*4882a593Smuzhiyun DRM_FORMAT_MOD_INVALID
2414*4882a593Smuzhiyun };
2415*4882a593Smuzhiyun
2416*4882a593Smuzhiyun static const u32 snb_plane_formats[] = {
2417*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
2418*4882a593Smuzhiyun DRM_FORMAT_XBGR8888,
2419*4882a593Smuzhiyun DRM_FORMAT_XRGB2101010,
2420*4882a593Smuzhiyun DRM_FORMAT_XBGR2101010,
2421*4882a593Smuzhiyun DRM_FORMAT_XRGB16161616F,
2422*4882a593Smuzhiyun DRM_FORMAT_XBGR16161616F,
2423*4882a593Smuzhiyun DRM_FORMAT_YUYV,
2424*4882a593Smuzhiyun DRM_FORMAT_YVYU,
2425*4882a593Smuzhiyun DRM_FORMAT_UYVY,
2426*4882a593Smuzhiyun DRM_FORMAT_VYUY,
2427*4882a593Smuzhiyun };
2428*4882a593Smuzhiyun
2429*4882a593Smuzhiyun static const u32 vlv_plane_formats[] = {
2430*4882a593Smuzhiyun DRM_FORMAT_C8,
2431*4882a593Smuzhiyun DRM_FORMAT_RGB565,
2432*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
2433*4882a593Smuzhiyun DRM_FORMAT_XBGR8888,
2434*4882a593Smuzhiyun DRM_FORMAT_ARGB8888,
2435*4882a593Smuzhiyun DRM_FORMAT_ABGR8888,
2436*4882a593Smuzhiyun DRM_FORMAT_XBGR2101010,
2437*4882a593Smuzhiyun DRM_FORMAT_ABGR2101010,
2438*4882a593Smuzhiyun DRM_FORMAT_YUYV,
2439*4882a593Smuzhiyun DRM_FORMAT_YVYU,
2440*4882a593Smuzhiyun DRM_FORMAT_UYVY,
2441*4882a593Smuzhiyun DRM_FORMAT_VYUY,
2442*4882a593Smuzhiyun };
2443*4882a593Smuzhiyun
2444*4882a593Smuzhiyun static const u32 chv_pipe_b_sprite_formats[] = {
2445*4882a593Smuzhiyun DRM_FORMAT_C8,
2446*4882a593Smuzhiyun DRM_FORMAT_RGB565,
2447*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
2448*4882a593Smuzhiyun DRM_FORMAT_XBGR8888,
2449*4882a593Smuzhiyun DRM_FORMAT_ARGB8888,
2450*4882a593Smuzhiyun DRM_FORMAT_ABGR8888,
2451*4882a593Smuzhiyun DRM_FORMAT_XRGB2101010,
2452*4882a593Smuzhiyun DRM_FORMAT_XBGR2101010,
2453*4882a593Smuzhiyun DRM_FORMAT_ARGB2101010,
2454*4882a593Smuzhiyun DRM_FORMAT_ABGR2101010,
2455*4882a593Smuzhiyun DRM_FORMAT_YUYV,
2456*4882a593Smuzhiyun DRM_FORMAT_YVYU,
2457*4882a593Smuzhiyun DRM_FORMAT_UYVY,
2458*4882a593Smuzhiyun DRM_FORMAT_VYUY,
2459*4882a593Smuzhiyun };
2460*4882a593Smuzhiyun
2461*4882a593Smuzhiyun static const u32 skl_plane_formats[] = {
2462*4882a593Smuzhiyun DRM_FORMAT_C8,
2463*4882a593Smuzhiyun DRM_FORMAT_RGB565,
2464*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
2465*4882a593Smuzhiyun DRM_FORMAT_XBGR8888,
2466*4882a593Smuzhiyun DRM_FORMAT_ARGB8888,
2467*4882a593Smuzhiyun DRM_FORMAT_ABGR8888,
2468*4882a593Smuzhiyun DRM_FORMAT_XRGB2101010,
2469*4882a593Smuzhiyun DRM_FORMAT_XBGR2101010,
2470*4882a593Smuzhiyun DRM_FORMAT_XRGB16161616F,
2471*4882a593Smuzhiyun DRM_FORMAT_XBGR16161616F,
2472*4882a593Smuzhiyun DRM_FORMAT_YUYV,
2473*4882a593Smuzhiyun DRM_FORMAT_YVYU,
2474*4882a593Smuzhiyun DRM_FORMAT_UYVY,
2475*4882a593Smuzhiyun DRM_FORMAT_VYUY,
2476*4882a593Smuzhiyun DRM_FORMAT_XYUV8888,
2477*4882a593Smuzhiyun };
2478*4882a593Smuzhiyun
2479*4882a593Smuzhiyun static const u32 skl_planar_formats[] = {
2480*4882a593Smuzhiyun DRM_FORMAT_C8,
2481*4882a593Smuzhiyun DRM_FORMAT_RGB565,
2482*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
2483*4882a593Smuzhiyun DRM_FORMAT_XBGR8888,
2484*4882a593Smuzhiyun DRM_FORMAT_ARGB8888,
2485*4882a593Smuzhiyun DRM_FORMAT_ABGR8888,
2486*4882a593Smuzhiyun DRM_FORMAT_XRGB2101010,
2487*4882a593Smuzhiyun DRM_FORMAT_XBGR2101010,
2488*4882a593Smuzhiyun DRM_FORMAT_XRGB16161616F,
2489*4882a593Smuzhiyun DRM_FORMAT_XBGR16161616F,
2490*4882a593Smuzhiyun DRM_FORMAT_YUYV,
2491*4882a593Smuzhiyun DRM_FORMAT_YVYU,
2492*4882a593Smuzhiyun DRM_FORMAT_UYVY,
2493*4882a593Smuzhiyun DRM_FORMAT_VYUY,
2494*4882a593Smuzhiyun DRM_FORMAT_NV12,
2495*4882a593Smuzhiyun DRM_FORMAT_XYUV8888,
2496*4882a593Smuzhiyun };
2497*4882a593Smuzhiyun
2498*4882a593Smuzhiyun static const u32 glk_planar_formats[] = {
2499*4882a593Smuzhiyun DRM_FORMAT_C8,
2500*4882a593Smuzhiyun DRM_FORMAT_RGB565,
2501*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
2502*4882a593Smuzhiyun DRM_FORMAT_XBGR8888,
2503*4882a593Smuzhiyun DRM_FORMAT_ARGB8888,
2504*4882a593Smuzhiyun DRM_FORMAT_ABGR8888,
2505*4882a593Smuzhiyun DRM_FORMAT_XRGB2101010,
2506*4882a593Smuzhiyun DRM_FORMAT_XBGR2101010,
2507*4882a593Smuzhiyun DRM_FORMAT_XRGB16161616F,
2508*4882a593Smuzhiyun DRM_FORMAT_XBGR16161616F,
2509*4882a593Smuzhiyun DRM_FORMAT_YUYV,
2510*4882a593Smuzhiyun DRM_FORMAT_YVYU,
2511*4882a593Smuzhiyun DRM_FORMAT_UYVY,
2512*4882a593Smuzhiyun DRM_FORMAT_VYUY,
2513*4882a593Smuzhiyun DRM_FORMAT_NV12,
2514*4882a593Smuzhiyun DRM_FORMAT_XYUV8888,
2515*4882a593Smuzhiyun DRM_FORMAT_P010,
2516*4882a593Smuzhiyun DRM_FORMAT_P012,
2517*4882a593Smuzhiyun DRM_FORMAT_P016,
2518*4882a593Smuzhiyun };
2519*4882a593Smuzhiyun
2520*4882a593Smuzhiyun static const u32 icl_sdr_y_plane_formats[] = {
2521*4882a593Smuzhiyun DRM_FORMAT_C8,
2522*4882a593Smuzhiyun DRM_FORMAT_RGB565,
2523*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
2524*4882a593Smuzhiyun DRM_FORMAT_XBGR8888,
2525*4882a593Smuzhiyun DRM_FORMAT_ARGB8888,
2526*4882a593Smuzhiyun DRM_FORMAT_ABGR8888,
2527*4882a593Smuzhiyun DRM_FORMAT_XRGB2101010,
2528*4882a593Smuzhiyun DRM_FORMAT_XBGR2101010,
2529*4882a593Smuzhiyun DRM_FORMAT_ARGB2101010,
2530*4882a593Smuzhiyun DRM_FORMAT_ABGR2101010,
2531*4882a593Smuzhiyun DRM_FORMAT_YUYV,
2532*4882a593Smuzhiyun DRM_FORMAT_YVYU,
2533*4882a593Smuzhiyun DRM_FORMAT_UYVY,
2534*4882a593Smuzhiyun DRM_FORMAT_VYUY,
2535*4882a593Smuzhiyun DRM_FORMAT_Y210,
2536*4882a593Smuzhiyun DRM_FORMAT_Y212,
2537*4882a593Smuzhiyun DRM_FORMAT_Y216,
2538*4882a593Smuzhiyun DRM_FORMAT_XYUV8888,
2539*4882a593Smuzhiyun DRM_FORMAT_XVYU2101010,
2540*4882a593Smuzhiyun DRM_FORMAT_XVYU12_16161616,
2541*4882a593Smuzhiyun DRM_FORMAT_XVYU16161616,
2542*4882a593Smuzhiyun };
2543*4882a593Smuzhiyun
2544*4882a593Smuzhiyun static const u32 icl_sdr_uv_plane_formats[] = {
2545*4882a593Smuzhiyun DRM_FORMAT_C8,
2546*4882a593Smuzhiyun DRM_FORMAT_RGB565,
2547*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
2548*4882a593Smuzhiyun DRM_FORMAT_XBGR8888,
2549*4882a593Smuzhiyun DRM_FORMAT_ARGB8888,
2550*4882a593Smuzhiyun DRM_FORMAT_ABGR8888,
2551*4882a593Smuzhiyun DRM_FORMAT_XRGB2101010,
2552*4882a593Smuzhiyun DRM_FORMAT_XBGR2101010,
2553*4882a593Smuzhiyun DRM_FORMAT_ARGB2101010,
2554*4882a593Smuzhiyun DRM_FORMAT_ABGR2101010,
2555*4882a593Smuzhiyun DRM_FORMAT_YUYV,
2556*4882a593Smuzhiyun DRM_FORMAT_YVYU,
2557*4882a593Smuzhiyun DRM_FORMAT_UYVY,
2558*4882a593Smuzhiyun DRM_FORMAT_VYUY,
2559*4882a593Smuzhiyun DRM_FORMAT_NV12,
2560*4882a593Smuzhiyun DRM_FORMAT_P010,
2561*4882a593Smuzhiyun DRM_FORMAT_P012,
2562*4882a593Smuzhiyun DRM_FORMAT_P016,
2563*4882a593Smuzhiyun DRM_FORMAT_Y210,
2564*4882a593Smuzhiyun DRM_FORMAT_Y212,
2565*4882a593Smuzhiyun DRM_FORMAT_Y216,
2566*4882a593Smuzhiyun DRM_FORMAT_XYUV8888,
2567*4882a593Smuzhiyun DRM_FORMAT_XVYU2101010,
2568*4882a593Smuzhiyun DRM_FORMAT_XVYU12_16161616,
2569*4882a593Smuzhiyun DRM_FORMAT_XVYU16161616,
2570*4882a593Smuzhiyun };
2571*4882a593Smuzhiyun
2572*4882a593Smuzhiyun static const u32 icl_hdr_plane_formats[] = {
2573*4882a593Smuzhiyun DRM_FORMAT_C8,
2574*4882a593Smuzhiyun DRM_FORMAT_RGB565,
2575*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
2576*4882a593Smuzhiyun DRM_FORMAT_XBGR8888,
2577*4882a593Smuzhiyun DRM_FORMAT_ARGB8888,
2578*4882a593Smuzhiyun DRM_FORMAT_ABGR8888,
2579*4882a593Smuzhiyun DRM_FORMAT_XRGB2101010,
2580*4882a593Smuzhiyun DRM_FORMAT_XBGR2101010,
2581*4882a593Smuzhiyun DRM_FORMAT_ARGB2101010,
2582*4882a593Smuzhiyun DRM_FORMAT_ABGR2101010,
2583*4882a593Smuzhiyun DRM_FORMAT_XRGB16161616F,
2584*4882a593Smuzhiyun DRM_FORMAT_XBGR16161616F,
2585*4882a593Smuzhiyun DRM_FORMAT_ARGB16161616F,
2586*4882a593Smuzhiyun DRM_FORMAT_ABGR16161616F,
2587*4882a593Smuzhiyun DRM_FORMAT_YUYV,
2588*4882a593Smuzhiyun DRM_FORMAT_YVYU,
2589*4882a593Smuzhiyun DRM_FORMAT_UYVY,
2590*4882a593Smuzhiyun DRM_FORMAT_VYUY,
2591*4882a593Smuzhiyun DRM_FORMAT_NV12,
2592*4882a593Smuzhiyun DRM_FORMAT_P010,
2593*4882a593Smuzhiyun DRM_FORMAT_P012,
2594*4882a593Smuzhiyun DRM_FORMAT_P016,
2595*4882a593Smuzhiyun DRM_FORMAT_Y210,
2596*4882a593Smuzhiyun DRM_FORMAT_Y212,
2597*4882a593Smuzhiyun DRM_FORMAT_Y216,
2598*4882a593Smuzhiyun DRM_FORMAT_XYUV8888,
2599*4882a593Smuzhiyun DRM_FORMAT_XVYU2101010,
2600*4882a593Smuzhiyun DRM_FORMAT_XVYU12_16161616,
2601*4882a593Smuzhiyun DRM_FORMAT_XVYU16161616,
2602*4882a593Smuzhiyun };
2603*4882a593Smuzhiyun
2604*4882a593Smuzhiyun static const u64 skl_plane_format_modifiers_noccs[] = {
2605*4882a593Smuzhiyun I915_FORMAT_MOD_Yf_TILED,
2606*4882a593Smuzhiyun I915_FORMAT_MOD_Y_TILED,
2607*4882a593Smuzhiyun I915_FORMAT_MOD_X_TILED,
2608*4882a593Smuzhiyun DRM_FORMAT_MOD_LINEAR,
2609*4882a593Smuzhiyun DRM_FORMAT_MOD_INVALID
2610*4882a593Smuzhiyun };
2611*4882a593Smuzhiyun
2612*4882a593Smuzhiyun static const u64 skl_plane_format_modifiers_ccs[] = {
2613*4882a593Smuzhiyun I915_FORMAT_MOD_Yf_TILED_CCS,
2614*4882a593Smuzhiyun I915_FORMAT_MOD_Y_TILED_CCS,
2615*4882a593Smuzhiyun I915_FORMAT_MOD_Yf_TILED,
2616*4882a593Smuzhiyun I915_FORMAT_MOD_Y_TILED,
2617*4882a593Smuzhiyun I915_FORMAT_MOD_X_TILED,
2618*4882a593Smuzhiyun DRM_FORMAT_MOD_LINEAR,
2619*4882a593Smuzhiyun DRM_FORMAT_MOD_INVALID
2620*4882a593Smuzhiyun };
2621*4882a593Smuzhiyun
2622*4882a593Smuzhiyun static const u64 gen12_plane_format_modifiers_mc_ccs[] = {
2623*4882a593Smuzhiyun I915_FORMAT_MOD_Y_TILED_GEN12_MC_CCS,
2624*4882a593Smuzhiyun I915_FORMAT_MOD_Y_TILED_GEN12_RC_CCS,
2625*4882a593Smuzhiyun I915_FORMAT_MOD_Y_TILED,
2626*4882a593Smuzhiyun I915_FORMAT_MOD_X_TILED,
2627*4882a593Smuzhiyun DRM_FORMAT_MOD_LINEAR,
2628*4882a593Smuzhiyun DRM_FORMAT_MOD_INVALID
2629*4882a593Smuzhiyun };
2630*4882a593Smuzhiyun
2631*4882a593Smuzhiyun static const u64 gen12_plane_format_modifiers_rc_ccs[] = {
2632*4882a593Smuzhiyun I915_FORMAT_MOD_Y_TILED_GEN12_RC_CCS,
2633*4882a593Smuzhiyun I915_FORMAT_MOD_Y_TILED,
2634*4882a593Smuzhiyun I915_FORMAT_MOD_X_TILED,
2635*4882a593Smuzhiyun DRM_FORMAT_MOD_LINEAR,
2636*4882a593Smuzhiyun DRM_FORMAT_MOD_INVALID
2637*4882a593Smuzhiyun };
2638*4882a593Smuzhiyun
g4x_sprite_format_mod_supported(struct drm_plane * _plane,u32 format,u64 modifier)2639*4882a593Smuzhiyun static bool g4x_sprite_format_mod_supported(struct drm_plane *_plane,
2640*4882a593Smuzhiyun u32 format, u64 modifier)
2641*4882a593Smuzhiyun {
2642*4882a593Smuzhiyun switch (modifier) {
2643*4882a593Smuzhiyun case DRM_FORMAT_MOD_LINEAR:
2644*4882a593Smuzhiyun case I915_FORMAT_MOD_X_TILED:
2645*4882a593Smuzhiyun break;
2646*4882a593Smuzhiyun default:
2647*4882a593Smuzhiyun return false;
2648*4882a593Smuzhiyun }
2649*4882a593Smuzhiyun
2650*4882a593Smuzhiyun switch (format) {
2651*4882a593Smuzhiyun case DRM_FORMAT_XRGB8888:
2652*4882a593Smuzhiyun case DRM_FORMAT_YUYV:
2653*4882a593Smuzhiyun case DRM_FORMAT_YVYU:
2654*4882a593Smuzhiyun case DRM_FORMAT_UYVY:
2655*4882a593Smuzhiyun case DRM_FORMAT_VYUY:
2656*4882a593Smuzhiyun if (modifier == DRM_FORMAT_MOD_LINEAR ||
2657*4882a593Smuzhiyun modifier == I915_FORMAT_MOD_X_TILED)
2658*4882a593Smuzhiyun return true;
2659*4882a593Smuzhiyun fallthrough;
2660*4882a593Smuzhiyun default:
2661*4882a593Smuzhiyun return false;
2662*4882a593Smuzhiyun }
2663*4882a593Smuzhiyun }
2664*4882a593Smuzhiyun
snb_sprite_format_mod_supported(struct drm_plane * _plane,u32 format,u64 modifier)2665*4882a593Smuzhiyun static bool snb_sprite_format_mod_supported(struct drm_plane *_plane,
2666*4882a593Smuzhiyun u32 format, u64 modifier)
2667*4882a593Smuzhiyun {
2668*4882a593Smuzhiyun switch (modifier) {
2669*4882a593Smuzhiyun case DRM_FORMAT_MOD_LINEAR:
2670*4882a593Smuzhiyun case I915_FORMAT_MOD_X_TILED:
2671*4882a593Smuzhiyun break;
2672*4882a593Smuzhiyun default:
2673*4882a593Smuzhiyun return false;
2674*4882a593Smuzhiyun }
2675*4882a593Smuzhiyun
2676*4882a593Smuzhiyun switch (format) {
2677*4882a593Smuzhiyun case DRM_FORMAT_XRGB8888:
2678*4882a593Smuzhiyun case DRM_FORMAT_XBGR8888:
2679*4882a593Smuzhiyun case DRM_FORMAT_XRGB2101010:
2680*4882a593Smuzhiyun case DRM_FORMAT_XBGR2101010:
2681*4882a593Smuzhiyun case DRM_FORMAT_XRGB16161616F:
2682*4882a593Smuzhiyun case DRM_FORMAT_XBGR16161616F:
2683*4882a593Smuzhiyun case DRM_FORMAT_YUYV:
2684*4882a593Smuzhiyun case DRM_FORMAT_YVYU:
2685*4882a593Smuzhiyun case DRM_FORMAT_UYVY:
2686*4882a593Smuzhiyun case DRM_FORMAT_VYUY:
2687*4882a593Smuzhiyun if (modifier == DRM_FORMAT_MOD_LINEAR ||
2688*4882a593Smuzhiyun modifier == I915_FORMAT_MOD_X_TILED)
2689*4882a593Smuzhiyun return true;
2690*4882a593Smuzhiyun fallthrough;
2691*4882a593Smuzhiyun default:
2692*4882a593Smuzhiyun return false;
2693*4882a593Smuzhiyun }
2694*4882a593Smuzhiyun }
2695*4882a593Smuzhiyun
vlv_sprite_format_mod_supported(struct drm_plane * _plane,u32 format,u64 modifier)2696*4882a593Smuzhiyun static bool vlv_sprite_format_mod_supported(struct drm_plane *_plane,
2697*4882a593Smuzhiyun u32 format, u64 modifier)
2698*4882a593Smuzhiyun {
2699*4882a593Smuzhiyun switch (modifier) {
2700*4882a593Smuzhiyun case DRM_FORMAT_MOD_LINEAR:
2701*4882a593Smuzhiyun case I915_FORMAT_MOD_X_TILED:
2702*4882a593Smuzhiyun break;
2703*4882a593Smuzhiyun default:
2704*4882a593Smuzhiyun return false;
2705*4882a593Smuzhiyun }
2706*4882a593Smuzhiyun
2707*4882a593Smuzhiyun switch (format) {
2708*4882a593Smuzhiyun case DRM_FORMAT_C8:
2709*4882a593Smuzhiyun case DRM_FORMAT_RGB565:
2710*4882a593Smuzhiyun case DRM_FORMAT_ABGR8888:
2711*4882a593Smuzhiyun case DRM_FORMAT_ARGB8888:
2712*4882a593Smuzhiyun case DRM_FORMAT_XBGR8888:
2713*4882a593Smuzhiyun case DRM_FORMAT_XRGB8888:
2714*4882a593Smuzhiyun case DRM_FORMAT_XBGR2101010:
2715*4882a593Smuzhiyun case DRM_FORMAT_ABGR2101010:
2716*4882a593Smuzhiyun case DRM_FORMAT_XRGB2101010:
2717*4882a593Smuzhiyun case DRM_FORMAT_ARGB2101010:
2718*4882a593Smuzhiyun case DRM_FORMAT_YUYV:
2719*4882a593Smuzhiyun case DRM_FORMAT_YVYU:
2720*4882a593Smuzhiyun case DRM_FORMAT_UYVY:
2721*4882a593Smuzhiyun case DRM_FORMAT_VYUY:
2722*4882a593Smuzhiyun if (modifier == DRM_FORMAT_MOD_LINEAR ||
2723*4882a593Smuzhiyun modifier == I915_FORMAT_MOD_X_TILED)
2724*4882a593Smuzhiyun return true;
2725*4882a593Smuzhiyun fallthrough;
2726*4882a593Smuzhiyun default:
2727*4882a593Smuzhiyun return false;
2728*4882a593Smuzhiyun }
2729*4882a593Smuzhiyun }
2730*4882a593Smuzhiyun
skl_plane_format_mod_supported(struct drm_plane * _plane,u32 format,u64 modifier)2731*4882a593Smuzhiyun static bool skl_plane_format_mod_supported(struct drm_plane *_plane,
2732*4882a593Smuzhiyun u32 format, u64 modifier)
2733*4882a593Smuzhiyun {
2734*4882a593Smuzhiyun struct intel_plane *plane = to_intel_plane(_plane);
2735*4882a593Smuzhiyun
2736*4882a593Smuzhiyun switch (modifier) {
2737*4882a593Smuzhiyun case DRM_FORMAT_MOD_LINEAR:
2738*4882a593Smuzhiyun case I915_FORMAT_MOD_X_TILED:
2739*4882a593Smuzhiyun case I915_FORMAT_MOD_Y_TILED:
2740*4882a593Smuzhiyun case I915_FORMAT_MOD_Yf_TILED:
2741*4882a593Smuzhiyun break;
2742*4882a593Smuzhiyun case I915_FORMAT_MOD_Y_TILED_CCS:
2743*4882a593Smuzhiyun case I915_FORMAT_MOD_Yf_TILED_CCS:
2744*4882a593Smuzhiyun if (!plane->has_ccs)
2745*4882a593Smuzhiyun return false;
2746*4882a593Smuzhiyun break;
2747*4882a593Smuzhiyun default:
2748*4882a593Smuzhiyun return false;
2749*4882a593Smuzhiyun }
2750*4882a593Smuzhiyun
2751*4882a593Smuzhiyun switch (format) {
2752*4882a593Smuzhiyun case DRM_FORMAT_XRGB8888:
2753*4882a593Smuzhiyun case DRM_FORMAT_XBGR8888:
2754*4882a593Smuzhiyun case DRM_FORMAT_ARGB8888:
2755*4882a593Smuzhiyun case DRM_FORMAT_ABGR8888:
2756*4882a593Smuzhiyun if (is_ccs_modifier(modifier))
2757*4882a593Smuzhiyun return true;
2758*4882a593Smuzhiyun fallthrough;
2759*4882a593Smuzhiyun case DRM_FORMAT_RGB565:
2760*4882a593Smuzhiyun case DRM_FORMAT_XRGB2101010:
2761*4882a593Smuzhiyun case DRM_FORMAT_XBGR2101010:
2762*4882a593Smuzhiyun case DRM_FORMAT_ARGB2101010:
2763*4882a593Smuzhiyun case DRM_FORMAT_ABGR2101010:
2764*4882a593Smuzhiyun case DRM_FORMAT_YUYV:
2765*4882a593Smuzhiyun case DRM_FORMAT_YVYU:
2766*4882a593Smuzhiyun case DRM_FORMAT_UYVY:
2767*4882a593Smuzhiyun case DRM_FORMAT_VYUY:
2768*4882a593Smuzhiyun case DRM_FORMAT_NV12:
2769*4882a593Smuzhiyun case DRM_FORMAT_XYUV8888:
2770*4882a593Smuzhiyun case DRM_FORMAT_P010:
2771*4882a593Smuzhiyun case DRM_FORMAT_P012:
2772*4882a593Smuzhiyun case DRM_FORMAT_P016:
2773*4882a593Smuzhiyun case DRM_FORMAT_XVYU2101010:
2774*4882a593Smuzhiyun if (modifier == I915_FORMAT_MOD_Yf_TILED)
2775*4882a593Smuzhiyun return true;
2776*4882a593Smuzhiyun fallthrough;
2777*4882a593Smuzhiyun case DRM_FORMAT_C8:
2778*4882a593Smuzhiyun case DRM_FORMAT_XBGR16161616F:
2779*4882a593Smuzhiyun case DRM_FORMAT_ABGR16161616F:
2780*4882a593Smuzhiyun case DRM_FORMAT_XRGB16161616F:
2781*4882a593Smuzhiyun case DRM_FORMAT_ARGB16161616F:
2782*4882a593Smuzhiyun case DRM_FORMAT_Y210:
2783*4882a593Smuzhiyun case DRM_FORMAT_Y212:
2784*4882a593Smuzhiyun case DRM_FORMAT_Y216:
2785*4882a593Smuzhiyun case DRM_FORMAT_XVYU12_16161616:
2786*4882a593Smuzhiyun case DRM_FORMAT_XVYU16161616:
2787*4882a593Smuzhiyun if (modifier == DRM_FORMAT_MOD_LINEAR ||
2788*4882a593Smuzhiyun modifier == I915_FORMAT_MOD_X_TILED ||
2789*4882a593Smuzhiyun modifier == I915_FORMAT_MOD_Y_TILED)
2790*4882a593Smuzhiyun return true;
2791*4882a593Smuzhiyun fallthrough;
2792*4882a593Smuzhiyun default:
2793*4882a593Smuzhiyun return false;
2794*4882a593Smuzhiyun }
2795*4882a593Smuzhiyun }
2796*4882a593Smuzhiyun
gen12_plane_supports_mc_ccs(struct drm_i915_private * dev_priv,enum plane_id plane_id)2797*4882a593Smuzhiyun static bool gen12_plane_supports_mc_ccs(struct drm_i915_private *dev_priv,
2798*4882a593Smuzhiyun enum plane_id plane_id)
2799*4882a593Smuzhiyun {
2800*4882a593Smuzhiyun /* Wa_14010477008:tgl[a0..c0],rkl[all] */
2801*4882a593Smuzhiyun if (IS_ROCKETLAKE(dev_priv) ||
2802*4882a593Smuzhiyun IS_TGL_DISP_REVID(dev_priv, TGL_REVID_A0, TGL_REVID_C0))
2803*4882a593Smuzhiyun return false;
2804*4882a593Smuzhiyun
2805*4882a593Smuzhiyun return plane_id < PLANE_SPRITE4;
2806*4882a593Smuzhiyun }
2807*4882a593Smuzhiyun
gen12_plane_format_mod_supported(struct drm_plane * _plane,u32 format,u64 modifier)2808*4882a593Smuzhiyun static bool gen12_plane_format_mod_supported(struct drm_plane *_plane,
2809*4882a593Smuzhiyun u32 format, u64 modifier)
2810*4882a593Smuzhiyun {
2811*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(_plane->dev);
2812*4882a593Smuzhiyun struct intel_plane *plane = to_intel_plane(_plane);
2813*4882a593Smuzhiyun
2814*4882a593Smuzhiyun switch (modifier) {
2815*4882a593Smuzhiyun case I915_FORMAT_MOD_Y_TILED_GEN12_MC_CCS:
2816*4882a593Smuzhiyun if (!gen12_plane_supports_mc_ccs(dev_priv, plane->id))
2817*4882a593Smuzhiyun return false;
2818*4882a593Smuzhiyun fallthrough;
2819*4882a593Smuzhiyun case DRM_FORMAT_MOD_LINEAR:
2820*4882a593Smuzhiyun case I915_FORMAT_MOD_X_TILED:
2821*4882a593Smuzhiyun case I915_FORMAT_MOD_Y_TILED:
2822*4882a593Smuzhiyun case I915_FORMAT_MOD_Y_TILED_GEN12_RC_CCS:
2823*4882a593Smuzhiyun break;
2824*4882a593Smuzhiyun default:
2825*4882a593Smuzhiyun return false;
2826*4882a593Smuzhiyun }
2827*4882a593Smuzhiyun
2828*4882a593Smuzhiyun switch (format) {
2829*4882a593Smuzhiyun case DRM_FORMAT_XRGB8888:
2830*4882a593Smuzhiyun case DRM_FORMAT_XBGR8888:
2831*4882a593Smuzhiyun case DRM_FORMAT_ARGB8888:
2832*4882a593Smuzhiyun case DRM_FORMAT_ABGR8888:
2833*4882a593Smuzhiyun if (is_ccs_modifier(modifier))
2834*4882a593Smuzhiyun return true;
2835*4882a593Smuzhiyun fallthrough;
2836*4882a593Smuzhiyun case DRM_FORMAT_YUYV:
2837*4882a593Smuzhiyun case DRM_FORMAT_YVYU:
2838*4882a593Smuzhiyun case DRM_FORMAT_UYVY:
2839*4882a593Smuzhiyun case DRM_FORMAT_VYUY:
2840*4882a593Smuzhiyun case DRM_FORMAT_NV12:
2841*4882a593Smuzhiyun case DRM_FORMAT_XYUV8888:
2842*4882a593Smuzhiyun case DRM_FORMAT_P010:
2843*4882a593Smuzhiyun case DRM_FORMAT_P012:
2844*4882a593Smuzhiyun case DRM_FORMAT_P016:
2845*4882a593Smuzhiyun if (modifier == I915_FORMAT_MOD_Y_TILED_GEN12_MC_CCS)
2846*4882a593Smuzhiyun return true;
2847*4882a593Smuzhiyun fallthrough;
2848*4882a593Smuzhiyun case DRM_FORMAT_RGB565:
2849*4882a593Smuzhiyun case DRM_FORMAT_XRGB2101010:
2850*4882a593Smuzhiyun case DRM_FORMAT_XBGR2101010:
2851*4882a593Smuzhiyun case DRM_FORMAT_ARGB2101010:
2852*4882a593Smuzhiyun case DRM_FORMAT_ABGR2101010:
2853*4882a593Smuzhiyun case DRM_FORMAT_XVYU2101010:
2854*4882a593Smuzhiyun case DRM_FORMAT_C8:
2855*4882a593Smuzhiyun case DRM_FORMAT_XBGR16161616F:
2856*4882a593Smuzhiyun case DRM_FORMAT_ABGR16161616F:
2857*4882a593Smuzhiyun case DRM_FORMAT_XRGB16161616F:
2858*4882a593Smuzhiyun case DRM_FORMAT_ARGB16161616F:
2859*4882a593Smuzhiyun case DRM_FORMAT_Y210:
2860*4882a593Smuzhiyun case DRM_FORMAT_Y212:
2861*4882a593Smuzhiyun case DRM_FORMAT_Y216:
2862*4882a593Smuzhiyun case DRM_FORMAT_XVYU12_16161616:
2863*4882a593Smuzhiyun case DRM_FORMAT_XVYU16161616:
2864*4882a593Smuzhiyun if (modifier == DRM_FORMAT_MOD_LINEAR ||
2865*4882a593Smuzhiyun modifier == I915_FORMAT_MOD_X_TILED ||
2866*4882a593Smuzhiyun modifier == I915_FORMAT_MOD_Y_TILED)
2867*4882a593Smuzhiyun return true;
2868*4882a593Smuzhiyun fallthrough;
2869*4882a593Smuzhiyun default:
2870*4882a593Smuzhiyun return false;
2871*4882a593Smuzhiyun }
2872*4882a593Smuzhiyun }
2873*4882a593Smuzhiyun
2874*4882a593Smuzhiyun static const struct drm_plane_funcs g4x_sprite_funcs = {
2875*4882a593Smuzhiyun .update_plane = drm_atomic_helper_update_plane,
2876*4882a593Smuzhiyun .disable_plane = drm_atomic_helper_disable_plane,
2877*4882a593Smuzhiyun .destroy = intel_plane_destroy,
2878*4882a593Smuzhiyun .atomic_duplicate_state = intel_plane_duplicate_state,
2879*4882a593Smuzhiyun .atomic_destroy_state = intel_plane_destroy_state,
2880*4882a593Smuzhiyun .format_mod_supported = g4x_sprite_format_mod_supported,
2881*4882a593Smuzhiyun };
2882*4882a593Smuzhiyun
2883*4882a593Smuzhiyun static const struct drm_plane_funcs snb_sprite_funcs = {
2884*4882a593Smuzhiyun .update_plane = drm_atomic_helper_update_plane,
2885*4882a593Smuzhiyun .disable_plane = drm_atomic_helper_disable_plane,
2886*4882a593Smuzhiyun .destroy = intel_plane_destroy,
2887*4882a593Smuzhiyun .atomic_duplicate_state = intel_plane_duplicate_state,
2888*4882a593Smuzhiyun .atomic_destroy_state = intel_plane_destroy_state,
2889*4882a593Smuzhiyun .format_mod_supported = snb_sprite_format_mod_supported,
2890*4882a593Smuzhiyun };
2891*4882a593Smuzhiyun
2892*4882a593Smuzhiyun static const struct drm_plane_funcs vlv_sprite_funcs = {
2893*4882a593Smuzhiyun .update_plane = drm_atomic_helper_update_plane,
2894*4882a593Smuzhiyun .disable_plane = drm_atomic_helper_disable_plane,
2895*4882a593Smuzhiyun .destroy = intel_plane_destroy,
2896*4882a593Smuzhiyun .atomic_duplicate_state = intel_plane_duplicate_state,
2897*4882a593Smuzhiyun .atomic_destroy_state = intel_plane_destroy_state,
2898*4882a593Smuzhiyun .format_mod_supported = vlv_sprite_format_mod_supported,
2899*4882a593Smuzhiyun };
2900*4882a593Smuzhiyun
2901*4882a593Smuzhiyun static const struct drm_plane_funcs skl_plane_funcs = {
2902*4882a593Smuzhiyun .update_plane = drm_atomic_helper_update_plane,
2903*4882a593Smuzhiyun .disable_plane = drm_atomic_helper_disable_plane,
2904*4882a593Smuzhiyun .destroy = intel_plane_destroy,
2905*4882a593Smuzhiyun .atomic_duplicate_state = intel_plane_duplicate_state,
2906*4882a593Smuzhiyun .atomic_destroy_state = intel_plane_destroy_state,
2907*4882a593Smuzhiyun .format_mod_supported = skl_plane_format_mod_supported,
2908*4882a593Smuzhiyun };
2909*4882a593Smuzhiyun
2910*4882a593Smuzhiyun static const struct drm_plane_funcs gen12_plane_funcs = {
2911*4882a593Smuzhiyun .update_plane = drm_atomic_helper_update_plane,
2912*4882a593Smuzhiyun .disable_plane = drm_atomic_helper_disable_plane,
2913*4882a593Smuzhiyun .destroy = intel_plane_destroy,
2914*4882a593Smuzhiyun .atomic_duplicate_state = intel_plane_duplicate_state,
2915*4882a593Smuzhiyun .atomic_destroy_state = intel_plane_destroy_state,
2916*4882a593Smuzhiyun .format_mod_supported = gen12_plane_format_mod_supported,
2917*4882a593Smuzhiyun };
2918*4882a593Smuzhiyun
skl_plane_has_fbc(struct drm_i915_private * dev_priv,enum pipe pipe,enum plane_id plane_id)2919*4882a593Smuzhiyun static bool skl_plane_has_fbc(struct drm_i915_private *dev_priv,
2920*4882a593Smuzhiyun enum pipe pipe, enum plane_id plane_id)
2921*4882a593Smuzhiyun {
2922*4882a593Smuzhiyun if (!HAS_FBC(dev_priv))
2923*4882a593Smuzhiyun return false;
2924*4882a593Smuzhiyun
2925*4882a593Smuzhiyun return pipe == PIPE_A && plane_id == PLANE_PRIMARY;
2926*4882a593Smuzhiyun }
2927*4882a593Smuzhiyun
skl_plane_has_planar(struct drm_i915_private * dev_priv,enum pipe pipe,enum plane_id plane_id)2928*4882a593Smuzhiyun static bool skl_plane_has_planar(struct drm_i915_private *dev_priv,
2929*4882a593Smuzhiyun enum pipe pipe, enum plane_id plane_id)
2930*4882a593Smuzhiyun {
2931*4882a593Smuzhiyun /* Display WA #0870: skl, bxt */
2932*4882a593Smuzhiyun if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
2933*4882a593Smuzhiyun return false;
2934*4882a593Smuzhiyun
2935*4882a593Smuzhiyun if (IS_GEN(dev_priv, 9) && !IS_GEMINILAKE(dev_priv) && pipe == PIPE_C)
2936*4882a593Smuzhiyun return false;
2937*4882a593Smuzhiyun
2938*4882a593Smuzhiyun if (plane_id != PLANE_PRIMARY && plane_id != PLANE_SPRITE0)
2939*4882a593Smuzhiyun return false;
2940*4882a593Smuzhiyun
2941*4882a593Smuzhiyun return true;
2942*4882a593Smuzhiyun }
2943*4882a593Smuzhiyun
skl_get_plane_formats(struct drm_i915_private * dev_priv,enum pipe pipe,enum plane_id plane_id,int * num_formats)2944*4882a593Smuzhiyun static const u32 *skl_get_plane_formats(struct drm_i915_private *dev_priv,
2945*4882a593Smuzhiyun enum pipe pipe, enum plane_id plane_id,
2946*4882a593Smuzhiyun int *num_formats)
2947*4882a593Smuzhiyun {
2948*4882a593Smuzhiyun if (skl_plane_has_planar(dev_priv, pipe, plane_id)) {
2949*4882a593Smuzhiyun *num_formats = ARRAY_SIZE(skl_planar_formats);
2950*4882a593Smuzhiyun return skl_planar_formats;
2951*4882a593Smuzhiyun } else {
2952*4882a593Smuzhiyun *num_formats = ARRAY_SIZE(skl_plane_formats);
2953*4882a593Smuzhiyun return skl_plane_formats;
2954*4882a593Smuzhiyun }
2955*4882a593Smuzhiyun }
2956*4882a593Smuzhiyun
glk_get_plane_formats(struct drm_i915_private * dev_priv,enum pipe pipe,enum plane_id plane_id,int * num_formats)2957*4882a593Smuzhiyun static const u32 *glk_get_plane_formats(struct drm_i915_private *dev_priv,
2958*4882a593Smuzhiyun enum pipe pipe, enum plane_id plane_id,
2959*4882a593Smuzhiyun int *num_formats)
2960*4882a593Smuzhiyun {
2961*4882a593Smuzhiyun if (skl_plane_has_planar(dev_priv, pipe, plane_id)) {
2962*4882a593Smuzhiyun *num_formats = ARRAY_SIZE(glk_planar_formats);
2963*4882a593Smuzhiyun return glk_planar_formats;
2964*4882a593Smuzhiyun } else {
2965*4882a593Smuzhiyun *num_formats = ARRAY_SIZE(skl_plane_formats);
2966*4882a593Smuzhiyun return skl_plane_formats;
2967*4882a593Smuzhiyun }
2968*4882a593Smuzhiyun }
2969*4882a593Smuzhiyun
icl_get_plane_formats(struct drm_i915_private * dev_priv,enum pipe pipe,enum plane_id plane_id,int * num_formats)2970*4882a593Smuzhiyun static const u32 *icl_get_plane_formats(struct drm_i915_private *dev_priv,
2971*4882a593Smuzhiyun enum pipe pipe, enum plane_id plane_id,
2972*4882a593Smuzhiyun int *num_formats)
2973*4882a593Smuzhiyun {
2974*4882a593Smuzhiyun if (icl_is_hdr_plane(dev_priv, plane_id)) {
2975*4882a593Smuzhiyun *num_formats = ARRAY_SIZE(icl_hdr_plane_formats);
2976*4882a593Smuzhiyun return icl_hdr_plane_formats;
2977*4882a593Smuzhiyun } else if (icl_is_nv12_y_plane(dev_priv, plane_id)) {
2978*4882a593Smuzhiyun *num_formats = ARRAY_SIZE(icl_sdr_y_plane_formats);
2979*4882a593Smuzhiyun return icl_sdr_y_plane_formats;
2980*4882a593Smuzhiyun } else {
2981*4882a593Smuzhiyun *num_formats = ARRAY_SIZE(icl_sdr_uv_plane_formats);
2982*4882a593Smuzhiyun return icl_sdr_uv_plane_formats;
2983*4882a593Smuzhiyun }
2984*4882a593Smuzhiyun }
2985*4882a593Smuzhiyun
gen12_get_plane_modifiers(struct drm_i915_private * dev_priv,enum plane_id plane_id)2986*4882a593Smuzhiyun static const u64 *gen12_get_plane_modifiers(struct drm_i915_private *dev_priv,
2987*4882a593Smuzhiyun enum plane_id plane_id)
2988*4882a593Smuzhiyun {
2989*4882a593Smuzhiyun if (gen12_plane_supports_mc_ccs(dev_priv, plane_id))
2990*4882a593Smuzhiyun return gen12_plane_format_modifiers_mc_ccs;
2991*4882a593Smuzhiyun else
2992*4882a593Smuzhiyun return gen12_plane_format_modifiers_rc_ccs;
2993*4882a593Smuzhiyun }
2994*4882a593Smuzhiyun
skl_plane_has_ccs(struct drm_i915_private * dev_priv,enum pipe pipe,enum plane_id plane_id)2995*4882a593Smuzhiyun static bool skl_plane_has_ccs(struct drm_i915_private *dev_priv,
2996*4882a593Smuzhiyun enum pipe pipe, enum plane_id plane_id)
2997*4882a593Smuzhiyun {
2998*4882a593Smuzhiyun if (plane_id == PLANE_CURSOR)
2999*4882a593Smuzhiyun return false;
3000*4882a593Smuzhiyun
3001*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 10)
3002*4882a593Smuzhiyun return true;
3003*4882a593Smuzhiyun
3004*4882a593Smuzhiyun if (IS_GEMINILAKE(dev_priv))
3005*4882a593Smuzhiyun return pipe != PIPE_C;
3006*4882a593Smuzhiyun
3007*4882a593Smuzhiyun return pipe != PIPE_C &&
3008*4882a593Smuzhiyun (plane_id == PLANE_PRIMARY ||
3009*4882a593Smuzhiyun plane_id == PLANE_SPRITE0);
3010*4882a593Smuzhiyun }
3011*4882a593Smuzhiyun
3012*4882a593Smuzhiyun struct intel_plane *
skl_universal_plane_create(struct drm_i915_private * dev_priv,enum pipe pipe,enum plane_id plane_id)3013*4882a593Smuzhiyun skl_universal_plane_create(struct drm_i915_private *dev_priv,
3014*4882a593Smuzhiyun enum pipe pipe, enum plane_id plane_id)
3015*4882a593Smuzhiyun {
3016*4882a593Smuzhiyun const struct drm_plane_funcs *plane_funcs;
3017*4882a593Smuzhiyun struct intel_plane *plane;
3018*4882a593Smuzhiyun enum drm_plane_type plane_type;
3019*4882a593Smuzhiyun unsigned int supported_rotations;
3020*4882a593Smuzhiyun unsigned int supported_csc;
3021*4882a593Smuzhiyun const u64 *modifiers;
3022*4882a593Smuzhiyun const u32 *formats;
3023*4882a593Smuzhiyun int num_formats;
3024*4882a593Smuzhiyun int ret;
3025*4882a593Smuzhiyun
3026*4882a593Smuzhiyun plane = intel_plane_alloc();
3027*4882a593Smuzhiyun if (IS_ERR(plane))
3028*4882a593Smuzhiyun return plane;
3029*4882a593Smuzhiyun
3030*4882a593Smuzhiyun plane->pipe = pipe;
3031*4882a593Smuzhiyun plane->id = plane_id;
3032*4882a593Smuzhiyun plane->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, plane_id);
3033*4882a593Smuzhiyun
3034*4882a593Smuzhiyun plane->has_fbc = skl_plane_has_fbc(dev_priv, pipe, plane_id);
3035*4882a593Smuzhiyun if (plane->has_fbc) {
3036*4882a593Smuzhiyun struct intel_fbc *fbc = &dev_priv->fbc;
3037*4882a593Smuzhiyun
3038*4882a593Smuzhiyun fbc->possible_framebuffer_bits |= plane->frontbuffer_bit;
3039*4882a593Smuzhiyun }
3040*4882a593Smuzhiyun
3041*4882a593Smuzhiyun plane->max_stride = skl_plane_max_stride;
3042*4882a593Smuzhiyun plane->update_plane = skl_update_plane;
3043*4882a593Smuzhiyun plane->disable_plane = skl_disable_plane;
3044*4882a593Smuzhiyun plane->get_hw_state = skl_plane_get_hw_state;
3045*4882a593Smuzhiyun plane->check_plane = skl_plane_check;
3046*4882a593Smuzhiyun plane->min_cdclk = skl_plane_min_cdclk;
3047*4882a593Smuzhiyun
3048*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 11)
3049*4882a593Smuzhiyun formats = icl_get_plane_formats(dev_priv, pipe,
3050*4882a593Smuzhiyun plane_id, &num_formats);
3051*4882a593Smuzhiyun else if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
3052*4882a593Smuzhiyun formats = glk_get_plane_formats(dev_priv, pipe,
3053*4882a593Smuzhiyun plane_id, &num_formats);
3054*4882a593Smuzhiyun else
3055*4882a593Smuzhiyun formats = skl_get_plane_formats(dev_priv, pipe,
3056*4882a593Smuzhiyun plane_id, &num_formats);
3057*4882a593Smuzhiyun
3058*4882a593Smuzhiyun plane->has_ccs = skl_plane_has_ccs(dev_priv, pipe, plane_id);
3059*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12) {
3060*4882a593Smuzhiyun modifiers = gen12_get_plane_modifiers(dev_priv, plane_id);
3061*4882a593Smuzhiyun plane_funcs = &gen12_plane_funcs;
3062*4882a593Smuzhiyun } else {
3063*4882a593Smuzhiyun if (plane->has_ccs)
3064*4882a593Smuzhiyun modifiers = skl_plane_format_modifiers_ccs;
3065*4882a593Smuzhiyun else
3066*4882a593Smuzhiyun modifiers = skl_plane_format_modifiers_noccs;
3067*4882a593Smuzhiyun plane_funcs = &skl_plane_funcs;
3068*4882a593Smuzhiyun }
3069*4882a593Smuzhiyun
3070*4882a593Smuzhiyun if (plane_id == PLANE_PRIMARY)
3071*4882a593Smuzhiyun plane_type = DRM_PLANE_TYPE_PRIMARY;
3072*4882a593Smuzhiyun else
3073*4882a593Smuzhiyun plane_type = DRM_PLANE_TYPE_OVERLAY;
3074*4882a593Smuzhiyun
3075*4882a593Smuzhiyun ret = drm_universal_plane_init(&dev_priv->drm, &plane->base,
3076*4882a593Smuzhiyun 0, plane_funcs,
3077*4882a593Smuzhiyun formats, num_formats, modifiers,
3078*4882a593Smuzhiyun plane_type,
3079*4882a593Smuzhiyun "plane %d%c", plane_id + 1,
3080*4882a593Smuzhiyun pipe_name(pipe));
3081*4882a593Smuzhiyun if (ret)
3082*4882a593Smuzhiyun goto fail;
3083*4882a593Smuzhiyun
3084*4882a593Smuzhiyun supported_rotations =
3085*4882a593Smuzhiyun DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
3086*4882a593Smuzhiyun DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
3087*4882a593Smuzhiyun
3088*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 10)
3089*4882a593Smuzhiyun supported_rotations |= DRM_MODE_REFLECT_X;
3090*4882a593Smuzhiyun
3091*4882a593Smuzhiyun drm_plane_create_rotation_property(&plane->base,
3092*4882a593Smuzhiyun DRM_MODE_ROTATE_0,
3093*4882a593Smuzhiyun supported_rotations);
3094*4882a593Smuzhiyun
3095*4882a593Smuzhiyun supported_csc = BIT(DRM_COLOR_YCBCR_BT601) | BIT(DRM_COLOR_YCBCR_BT709);
3096*4882a593Smuzhiyun
3097*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
3098*4882a593Smuzhiyun supported_csc |= BIT(DRM_COLOR_YCBCR_BT2020);
3099*4882a593Smuzhiyun
3100*4882a593Smuzhiyun drm_plane_create_color_properties(&plane->base,
3101*4882a593Smuzhiyun supported_csc,
3102*4882a593Smuzhiyun BIT(DRM_COLOR_YCBCR_LIMITED_RANGE) |
3103*4882a593Smuzhiyun BIT(DRM_COLOR_YCBCR_FULL_RANGE),
3104*4882a593Smuzhiyun DRM_COLOR_YCBCR_BT709,
3105*4882a593Smuzhiyun DRM_COLOR_YCBCR_LIMITED_RANGE);
3106*4882a593Smuzhiyun
3107*4882a593Smuzhiyun drm_plane_create_alpha_property(&plane->base);
3108*4882a593Smuzhiyun drm_plane_create_blend_mode_property(&plane->base,
3109*4882a593Smuzhiyun BIT(DRM_MODE_BLEND_PIXEL_NONE) |
3110*4882a593Smuzhiyun BIT(DRM_MODE_BLEND_PREMULTI) |
3111*4882a593Smuzhiyun BIT(DRM_MODE_BLEND_COVERAGE));
3112*4882a593Smuzhiyun
3113*4882a593Smuzhiyun drm_plane_create_zpos_immutable_property(&plane->base, plane_id);
3114*4882a593Smuzhiyun
3115*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12)
3116*4882a593Smuzhiyun drm_plane_enable_fb_damage_clips(&plane->base);
3117*4882a593Smuzhiyun
3118*4882a593Smuzhiyun drm_plane_helper_add(&plane->base, &intel_plane_helper_funcs);
3119*4882a593Smuzhiyun
3120*4882a593Smuzhiyun return plane;
3121*4882a593Smuzhiyun
3122*4882a593Smuzhiyun fail:
3123*4882a593Smuzhiyun intel_plane_free(plane);
3124*4882a593Smuzhiyun
3125*4882a593Smuzhiyun return ERR_PTR(ret);
3126*4882a593Smuzhiyun }
3127*4882a593Smuzhiyun
3128*4882a593Smuzhiyun struct intel_plane *
intel_sprite_plane_create(struct drm_i915_private * dev_priv,enum pipe pipe,int sprite)3129*4882a593Smuzhiyun intel_sprite_plane_create(struct drm_i915_private *dev_priv,
3130*4882a593Smuzhiyun enum pipe pipe, int sprite)
3131*4882a593Smuzhiyun {
3132*4882a593Smuzhiyun struct intel_plane *plane;
3133*4882a593Smuzhiyun const struct drm_plane_funcs *plane_funcs;
3134*4882a593Smuzhiyun unsigned int supported_rotations;
3135*4882a593Smuzhiyun const u64 *modifiers;
3136*4882a593Smuzhiyun const u32 *formats;
3137*4882a593Smuzhiyun int num_formats;
3138*4882a593Smuzhiyun int ret, zpos;
3139*4882a593Smuzhiyun
3140*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 9)
3141*4882a593Smuzhiyun return skl_universal_plane_create(dev_priv, pipe,
3142*4882a593Smuzhiyun PLANE_SPRITE0 + sprite);
3143*4882a593Smuzhiyun
3144*4882a593Smuzhiyun plane = intel_plane_alloc();
3145*4882a593Smuzhiyun if (IS_ERR(plane))
3146*4882a593Smuzhiyun return plane;
3147*4882a593Smuzhiyun
3148*4882a593Smuzhiyun if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3149*4882a593Smuzhiyun plane->max_stride = i9xx_plane_max_stride;
3150*4882a593Smuzhiyun plane->update_plane = vlv_update_plane;
3151*4882a593Smuzhiyun plane->disable_plane = vlv_disable_plane;
3152*4882a593Smuzhiyun plane->get_hw_state = vlv_plane_get_hw_state;
3153*4882a593Smuzhiyun plane->check_plane = vlv_sprite_check;
3154*4882a593Smuzhiyun plane->min_cdclk = vlv_plane_min_cdclk;
3155*4882a593Smuzhiyun
3156*4882a593Smuzhiyun if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
3157*4882a593Smuzhiyun formats = chv_pipe_b_sprite_formats;
3158*4882a593Smuzhiyun num_formats = ARRAY_SIZE(chv_pipe_b_sprite_formats);
3159*4882a593Smuzhiyun } else {
3160*4882a593Smuzhiyun formats = vlv_plane_formats;
3161*4882a593Smuzhiyun num_formats = ARRAY_SIZE(vlv_plane_formats);
3162*4882a593Smuzhiyun }
3163*4882a593Smuzhiyun modifiers = i9xx_plane_format_modifiers;
3164*4882a593Smuzhiyun
3165*4882a593Smuzhiyun plane_funcs = &vlv_sprite_funcs;
3166*4882a593Smuzhiyun } else if (INTEL_GEN(dev_priv) >= 7) {
3167*4882a593Smuzhiyun plane->max_stride = g4x_sprite_max_stride;
3168*4882a593Smuzhiyun plane->update_plane = ivb_update_plane;
3169*4882a593Smuzhiyun plane->disable_plane = ivb_disable_plane;
3170*4882a593Smuzhiyun plane->get_hw_state = ivb_plane_get_hw_state;
3171*4882a593Smuzhiyun plane->check_plane = g4x_sprite_check;
3172*4882a593Smuzhiyun
3173*4882a593Smuzhiyun if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
3174*4882a593Smuzhiyun plane->min_cdclk = hsw_plane_min_cdclk;
3175*4882a593Smuzhiyun else
3176*4882a593Smuzhiyun plane->min_cdclk = ivb_sprite_min_cdclk;
3177*4882a593Smuzhiyun
3178*4882a593Smuzhiyun formats = snb_plane_formats;
3179*4882a593Smuzhiyun num_formats = ARRAY_SIZE(snb_plane_formats);
3180*4882a593Smuzhiyun modifiers = i9xx_plane_format_modifiers;
3181*4882a593Smuzhiyun
3182*4882a593Smuzhiyun plane_funcs = &snb_sprite_funcs;
3183*4882a593Smuzhiyun } else {
3184*4882a593Smuzhiyun plane->max_stride = g4x_sprite_max_stride;
3185*4882a593Smuzhiyun plane->update_plane = g4x_update_plane;
3186*4882a593Smuzhiyun plane->disable_plane = g4x_disable_plane;
3187*4882a593Smuzhiyun plane->get_hw_state = g4x_plane_get_hw_state;
3188*4882a593Smuzhiyun plane->check_plane = g4x_sprite_check;
3189*4882a593Smuzhiyun plane->min_cdclk = g4x_sprite_min_cdclk;
3190*4882a593Smuzhiyun
3191*4882a593Smuzhiyun modifiers = i9xx_plane_format_modifiers;
3192*4882a593Smuzhiyun if (IS_GEN(dev_priv, 6)) {
3193*4882a593Smuzhiyun formats = snb_plane_formats;
3194*4882a593Smuzhiyun num_formats = ARRAY_SIZE(snb_plane_formats);
3195*4882a593Smuzhiyun
3196*4882a593Smuzhiyun plane_funcs = &snb_sprite_funcs;
3197*4882a593Smuzhiyun } else {
3198*4882a593Smuzhiyun formats = g4x_plane_formats;
3199*4882a593Smuzhiyun num_formats = ARRAY_SIZE(g4x_plane_formats);
3200*4882a593Smuzhiyun
3201*4882a593Smuzhiyun plane_funcs = &g4x_sprite_funcs;
3202*4882a593Smuzhiyun }
3203*4882a593Smuzhiyun }
3204*4882a593Smuzhiyun
3205*4882a593Smuzhiyun if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
3206*4882a593Smuzhiyun supported_rotations =
3207*4882a593Smuzhiyun DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
3208*4882a593Smuzhiyun DRM_MODE_REFLECT_X;
3209*4882a593Smuzhiyun } else {
3210*4882a593Smuzhiyun supported_rotations =
3211*4882a593Smuzhiyun DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
3212*4882a593Smuzhiyun }
3213*4882a593Smuzhiyun
3214*4882a593Smuzhiyun plane->pipe = pipe;
3215*4882a593Smuzhiyun plane->id = PLANE_SPRITE0 + sprite;
3216*4882a593Smuzhiyun plane->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, plane->id);
3217*4882a593Smuzhiyun
3218*4882a593Smuzhiyun ret = drm_universal_plane_init(&dev_priv->drm, &plane->base,
3219*4882a593Smuzhiyun 0, plane_funcs,
3220*4882a593Smuzhiyun formats, num_formats, modifiers,
3221*4882a593Smuzhiyun DRM_PLANE_TYPE_OVERLAY,
3222*4882a593Smuzhiyun "sprite %c", sprite_name(pipe, sprite));
3223*4882a593Smuzhiyun if (ret)
3224*4882a593Smuzhiyun goto fail;
3225*4882a593Smuzhiyun
3226*4882a593Smuzhiyun drm_plane_create_rotation_property(&plane->base,
3227*4882a593Smuzhiyun DRM_MODE_ROTATE_0,
3228*4882a593Smuzhiyun supported_rotations);
3229*4882a593Smuzhiyun
3230*4882a593Smuzhiyun drm_plane_create_color_properties(&plane->base,
3231*4882a593Smuzhiyun BIT(DRM_COLOR_YCBCR_BT601) |
3232*4882a593Smuzhiyun BIT(DRM_COLOR_YCBCR_BT709),
3233*4882a593Smuzhiyun BIT(DRM_COLOR_YCBCR_LIMITED_RANGE) |
3234*4882a593Smuzhiyun BIT(DRM_COLOR_YCBCR_FULL_RANGE),
3235*4882a593Smuzhiyun DRM_COLOR_YCBCR_BT709,
3236*4882a593Smuzhiyun DRM_COLOR_YCBCR_LIMITED_RANGE);
3237*4882a593Smuzhiyun
3238*4882a593Smuzhiyun zpos = sprite + 1;
3239*4882a593Smuzhiyun drm_plane_create_zpos_immutable_property(&plane->base, zpos);
3240*4882a593Smuzhiyun
3241*4882a593Smuzhiyun drm_plane_helper_add(&plane->base, &intel_plane_helper_funcs);
3242*4882a593Smuzhiyun
3243*4882a593Smuzhiyun return plane;
3244*4882a593Smuzhiyun
3245*4882a593Smuzhiyun fail:
3246*4882a593Smuzhiyun intel_plane_free(plane);
3247*4882a593Smuzhiyun
3248*4882a593Smuzhiyun return ERR_PTR(ret);
3249*4882a593Smuzhiyun }
3250