1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2006 Dave Airlie <airlied@linux.ie>
3*4882a593Smuzhiyun * Copyright © 2006-2007 Intel Corporation
4*4882a593Smuzhiyun * Jesse Barnes <jesse.barnes@intel.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the next
14*4882a593Smuzhiyun * paragraph) shall be included in all copies or substantial portions of the
15*4882a593Smuzhiyun * Software.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20*4882a593Smuzhiyun * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21*4882a593Smuzhiyun * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23*4882a593Smuzhiyun * DEALINGS IN THE SOFTWARE.
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun * Authors:
26*4882a593Smuzhiyun * Eric Anholt <eric@anholt.net>
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <linux/delay.h>
30*4882a593Smuzhiyun #include <linux/export.h>
31*4882a593Smuzhiyun #include <linux/i2c.h>
32*4882a593Smuzhiyun #include <linux/slab.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
35*4882a593Smuzhiyun #include <drm/drm_crtc.h>
36*4882a593Smuzhiyun #include <drm/drm_edid.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include "i915_drv.h"
39*4882a593Smuzhiyun #include "intel_atomic.h"
40*4882a593Smuzhiyun #include "intel_connector.h"
41*4882a593Smuzhiyun #include "intel_display_types.h"
42*4882a593Smuzhiyun #include "intel_fifo_underrun.h"
43*4882a593Smuzhiyun #include "intel_gmbus.h"
44*4882a593Smuzhiyun #include "intel_hdmi.h"
45*4882a593Smuzhiyun #include "intel_hotplug.h"
46*4882a593Smuzhiyun #include "intel_panel.h"
47*4882a593Smuzhiyun #include "intel_sdvo.h"
48*4882a593Smuzhiyun #include "intel_sdvo_regs.h"
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
51*4882a593Smuzhiyun #define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
52*4882a593Smuzhiyun #define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
53*4882a593Smuzhiyun #define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
56*4882a593Smuzhiyun SDVO_TV_MASK)
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
59*4882a593Smuzhiyun #define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
60*4882a593Smuzhiyun #define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
61*4882a593Smuzhiyun #define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
62*4882a593Smuzhiyun #define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static const char * const tv_format_names[] = {
66*4882a593Smuzhiyun "NTSC_M" , "NTSC_J" , "NTSC_443",
67*4882a593Smuzhiyun "PAL_B" , "PAL_D" , "PAL_G" ,
68*4882a593Smuzhiyun "PAL_H" , "PAL_I" , "PAL_M" ,
69*4882a593Smuzhiyun "PAL_N" , "PAL_NC" , "PAL_60" ,
70*4882a593Smuzhiyun "SECAM_B" , "SECAM_D" , "SECAM_G" ,
71*4882a593Smuzhiyun "SECAM_K" , "SECAM_K1", "SECAM_L" ,
72*4882a593Smuzhiyun "SECAM_60"
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define TV_FORMAT_NUM ARRAY_SIZE(tv_format_names)
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun struct intel_sdvo {
78*4882a593Smuzhiyun struct intel_encoder base;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun struct i2c_adapter *i2c;
81*4882a593Smuzhiyun u8 slave_addr;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun struct i2c_adapter ddc;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* Register for the SDVO device: SDVOB or SDVOC */
86*4882a593Smuzhiyun i915_reg_t sdvo_reg;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* Active outputs controlled by this SDVO output */
89*4882a593Smuzhiyun u16 controlled_output;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun * Capabilities of the SDVO device returned by
93*4882a593Smuzhiyun * intel_sdvo_get_capabilities()
94*4882a593Smuzhiyun */
95*4882a593Smuzhiyun struct intel_sdvo_caps caps;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun u8 colorimetry_cap;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* Pixel clock limitations reported by the SDVO device, in kHz */
100*4882a593Smuzhiyun int pixel_clock_min, pixel_clock_max;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun * For multiple function SDVO device,
104*4882a593Smuzhiyun * this is for current attached outputs.
105*4882a593Smuzhiyun */
106*4882a593Smuzhiyun u16 attached_output;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /*
109*4882a593Smuzhiyun * Hotplug activation bits for this device
110*4882a593Smuzhiyun */
111*4882a593Smuzhiyun u16 hotplug_active;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun enum port port;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun bool has_hdmi_monitor;
116*4882a593Smuzhiyun bool has_hdmi_audio;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* DDC bus used by this SDVO encoder */
119*4882a593Smuzhiyun u8 ddc_bus;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /*
122*4882a593Smuzhiyun * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd
123*4882a593Smuzhiyun */
124*4882a593Smuzhiyun u8 dtd_sdvo_flags;
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun struct intel_sdvo_connector {
128*4882a593Smuzhiyun struct intel_connector base;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* Mark the type of connector */
131*4882a593Smuzhiyun u16 output_flag;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* This contains all current supported TV format */
134*4882a593Smuzhiyun u8 tv_format_supported[TV_FORMAT_NUM];
135*4882a593Smuzhiyun int format_supported_num;
136*4882a593Smuzhiyun struct drm_property *tv_format;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* add the property for the SDVO-TV */
139*4882a593Smuzhiyun struct drm_property *left;
140*4882a593Smuzhiyun struct drm_property *right;
141*4882a593Smuzhiyun struct drm_property *top;
142*4882a593Smuzhiyun struct drm_property *bottom;
143*4882a593Smuzhiyun struct drm_property *hpos;
144*4882a593Smuzhiyun struct drm_property *vpos;
145*4882a593Smuzhiyun struct drm_property *contrast;
146*4882a593Smuzhiyun struct drm_property *saturation;
147*4882a593Smuzhiyun struct drm_property *hue;
148*4882a593Smuzhiyun struct drm_property *sharpness;
149*4882a593Smuzhiyun struct drm_property *flicker_filter;
150*4882a593Smuzhiyun struct drm_property *flicker_filter_adaptive;
151*4882a593Smuzhiyun struct drm_property *flicker_filter_2d;
152*4882a593Smuzhiyun struct drm_property *tv_chroma_filter;
153*4882a593Smuzhiyun struct drm_property *tv_luma_filter;
154*4882a593Smuzhiyun struct drm_property *dot_crawl;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* add the property for the SDVO-TV/LVDS */
157*4882a593Smuzhiyun struct drm_property *brightness;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* this is to get the range of margin.*/
160*4882a593Smuzhiyun u32 max_hscan, max_vscan;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /**
163*4882a593Smuzhiyun * This is set if we treat the device as HDMI, instead of DVI.
164*4882a593Smuzhiyun */
165*4882a593Smuzhiyun bool is_hdmi;
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun struct intel_sdvo_connector_state {
169*4882a593Smuzhiyun /* base.base: tv.saturation/contrast/hue/brightness */
170*4882a593Smuzhiyun struct intel_digital_connector_state base;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun struct {
173*4882a593Smuzhiyun unsigned overscan_h, overscan_v, hpos, vpos, sharpness;
174*4882a593Smuzhiyun unsigned flicker_filter, flicker_filter_2d, flicker_filter_adaptive;
175*4882a593Smuzhiyun unsigned chroma_filter, luma_filter, dot_crawl;
176*4882a593Smuzhiyun } tv;
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
to_sdvo(struct intel_encoder * encoder)179*4882a593Smuzhiyun static struct intel_sdvo *to_sdvo(struct intel_encoder *encoder)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun return container_of(encoder, struct intel_sdvo, base);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
intel_attached_sdvo(struct intel_connector * connector)184*4882a593Smuzhiyun static struct intel_sdvo *intel_attached_sdvo(struct intel_connector *connector)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun return to_sdvo(intel_attached_encoder(connector));
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun static struct intel_sdvo_connector *
to_intel_sdvo_connector(struct drm_connector * connector)190*4882a593Smuzhiyun to_intel_sdvo_connector(struct drm_connector *connector)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun return container_of(connector, struct intel_sdvo_connector, base.base);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun #define to_intel_sdvo_connector_state(conn_state) \
196*4882a593Smuzhiyun container_of((conn_state), struct intel_sdvo_connector_state, base.base)
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun static bool
199*4882a593Smuzhiyun intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, u16 flags);
200*4882a593Smuzhiyun static bool
201*4882a593Smuzhiyun intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
202*4882a593Smuzhiyun struct intel_sdvo_connector *intel_sdvo_connector,
203*4882a593Smuzhiyun int type);
204*4882a593Smuzhiyun static bool
205*4882a593Smuzhiyun intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
206*4882a593Smuzhiyun struct intel_sdvo_connector *intel_sdvo_connector);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /*
209*4882a593Smuzhiyun * Writes the SDVOB or SDVOC with the given value, but always writes both
210*4882a593Smuzhiyun * SDVOB and SDVOC to work around apparent hardware issues (according to
211*4882a593Smuzhiyun * comments in the BIOS).
212*4882a593Smuzhiyun */
intel_sdvo_write_sdvox(struct intel_sdvo * intel_sdvo,u32 val)213*4882a593Smuzhiyun static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun struct drm_device *dev = intel_sdvo->base.base.dev;
216*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dev);
217*4882a593Smuzhiyun u32 bval = val, cval = val;
218*4882a593Smuzhiyun int i;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun if (HAS_PCH_SPLIT(dev_priv)) {
221*4882a593Smuzhiyun intel_de_write(dev_priv, intel_sdvo->sdvo_reg, val);
222*4882a593Smuzhiyun intel_de_posting_read(dev_priv, intel_sdvo->sdvo_reg);
223*4882a593Smuzhiyun /*
224*4882a593Smuzhiyun * HW workaround, need to write this twice for issue
225*4882a593Smuzhiyun * that may result in first write getting masked.
226*4882a593Smuzhiyun */
227*4882a593Smuzhiyun if (HAS_PCH_IBX(dev_priv)) {
228*4882a593Smuzhiyun intel_de_write(dev_priv, intel_sdvo->sdvo_reg, val);
229*4882a593Smuzhiyun intel_de_posting_read(dev_priv, intel_sdvo->sdvo_reg);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun return;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun if (intel_sdvo->port == PORT_B)
235*4882a593Smuzhiyun cval = intel_de_read(dev_priv, GEN3_SDVOC);
236*4882a593Smuzhiyun else
237*4882a593Smuzhiyun bval = intel_de_read(dev_priv, GEN3_SDVOB);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /*
240*4882a593Smuzhiyun * Write the registers twice for luck. Sometimes,
241*4882a593Smuzhiyun * writing them only once doesn't appear to 'stick'.
242*4882a593Smuzhiyun * The BIOS does this too. Yay, magic
243*4882a593Smuzhiyun */
244*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
245*4882a593Smuzhiyun intel_de_write(dev_priv, GEN3_SDVOB, bval);
246*4882a593Smuzhiyun intel_de_posting_read(dev_priv, GEN3_SDVOB);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun intel_de_write(dev_priv, GEN3_SDVOC, cval);
249*4882a593Smuzhiyun intel_de_posting_read(dev_priv, GEN3_SDVOC);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
intel_sdvo_read_byte(struct intel_sdvo * intel_sdvo,u8 addr,u8 * ch)253*4882a593Smuzhiyun static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun struct i2c_msg msgs[] = {
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun .addr = intel_sdvo->slave_addr,
258*4882a593Smuzhiyun .flags = 0,
259*4882a593Smuzhiyun .len = 1,
260*4882a593Smuzhiyun .buf = &addr,
261*4882a593Smuzhiyun },
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun .addr = intel_sdvo->slave_addr,
264*4882a593Smuzhiyun .flags = I2C_M_RD,
265*4882a593Smuzhiyun .len = 1,
266*4882a593Smuzhiyun .buf = ch,
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun int ret;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
272*4882a593Smuzhiyun return true;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
275*4882a593Smuzhiyun return false;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun #define SDVO_CMD_NAME_ENTRY(cmd_) { .cmd = SDVO_CMD_ ## cmd_, .name = #cmd_ }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /** Mapping of command numbers to names, for debug output */
281*4882a593Smuzhiyun static const struct {
282*4882a593Smuzhiyun u8 cmd;
283*4882a593Smuzhiyun const char *name;
284*4882a593Smuzhiyun } __attribute__ ((packed)) sdvo_cmd_names[] = {
285*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(RESET),
286*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_DEVICE_CAPS),
287*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_FIRMWARE_REV),
288*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_TRAINED_INPUTS),
289*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_ACTIVE_OUTPUTS),
290*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_ACTIVE_OUTPUTS),
291*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_IN_OUT_MAP),
292*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_IN_OUT_MAP),
293*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_ATTACHED_DISPLAYS),
294*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_HOT_PLUG_SUPPORT),
295*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_ACTIVE_HOT_PLUG),
296*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_ACTIVE_HOT_PLUG),
297*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_INTERRUPT_EVENT_SOURCE),
298*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_TARGET_INPUT),
299*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_TARGET_OUTPUT),
300*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_INPUT_TIMINGS_PART1),
301*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_INPUT_TIMINGS_PART2),
302*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_INPUT_TIMINGS_PART1),
303*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_INPUT_TIMINGS_PART2),
304*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_OUTPUT_TIMINGS_PART1),
305*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_OUTPUT_TIMINGS_PART2),
306*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_OUTPUT_TIMINGS_PART1),
307*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_OUTPUT_TIMINGS_PART2),
308*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(CREATE_PREFERRED_INPUT_TIMING),
309*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_PREFERRED_INPUT_TIMING_PART1),
310*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_PREFERRED_INPUT_TIMING_PART2),
311*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_INPUT_PIXEL_CLOCK_RANGE),
312*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_OUTPUT_PIXEL_CLOCK_RANGE),
313*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_SUPPORTED_CLOCK_RATE_MULTS),
314*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_CLOCK_RATE_MULT),
315*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_CLOCK_RATE_MULT),
316*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_SUPPORTED_TV_FORMATS),
317*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_TV_FORMAT),
318*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_TV_FORMAT),
319*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_SUPPORTED_POWER_STATES),
320*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_POWER_STATE),
321*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_ENCODER_POWER_STATE),
322*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_DISPLAY_POWER_STATE),
323*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_CONTROL_BUS_SWITCH),
324*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_SDTV_RESOLUTION_SUPPORT),
325*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_SCALED_HDTV_RESOLUTION_SUPPORT),
326*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_SUPPORTED_ENHANCEMENTS),
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* Add the op code for SDVO enhancements */
329*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_MAX_HPOS),
330*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_HPOS),
331*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_HPOS),
332*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_MAX_VPOS),
333*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_VPOS),
334*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_VPOS),
335*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_MAX_SATURATION),
336*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_SATURATION),
337*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_SATURATION),
338*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_MAX_HUE),
339*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_HUE),
340*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_HUE),
341*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_MAX_CONTRAST),
342*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_CONTRAST),
343*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_CONTRAST),
344*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_MAX_BRIGHTNESS),
345*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_BRIGHTNESS),
346*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_BRIGHTNESS),
347*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_MAX_OVERSCAN_H),
348*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_OVERSCAN_H),
349*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_OVERSCAN_H),
350*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_MAX_OVERSCAN_V),
351*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_OVERSCAN_V),
352*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_OVERSCAN_V),
353*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_MAX_FLICKER_FILTER),
354*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_FLICKER_FILTER),
355*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_FLICKER_FILTER),
356*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_MAX_FLICKER_FILTER_ADAPTIVE),
357*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_FLICKER_FILTER_ADAPTIVE),
358*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_FLICKER_FILTER_ADAPTIVE),
359*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_MAX_FLICKER_FILTER_2D),
360*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_FLICKER_FILTER_2D),
361*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_FLICKER_FILTER_2D),
362*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_MAX_SHARPNESS),
363*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_SHARPNESS),
364*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_SHARPNESS),
365*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_DOT_CRAWL),
366*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_DOT_CRAWL),
367*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_MAX_TV_CHROMA_FILTER),
368*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_TV_CHROMA_FILTER),
369*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_TV_CHROMA_FILTER),
370*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_MAX_TV_LUMA_FILTER),
371*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_TV_LUMA_FILTER),
372*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_TV_LUMA_FILTER),
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* HDMI op code */
375*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_SUPP_ENCODE),
376*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_ENCODE),
377*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_ENCODE),
378*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_PIXEL_REPLI),
379*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_PIXEL_REPLI),
380*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_COLORIMETRY_CAP),
381*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_COLORIMETRY),
382*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_COLORIMETRY),
383*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_AUDIO_ENCRYPT_PREFER),
384*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_AUDIO_STAT),
385*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_AUDIO_STAT),
386*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_HBUF_INDEX),
387*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_HBUF_INDEX),
388*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_HBUF_INFO),
389*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_HBUF_AV_SPLIT),
390*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_HBUF_AV_SPLIT),
391*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_HBUF_TXRATE),
392*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_HBUF_TXRATE),
393*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SET_HBUF_DATA),
394*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(GET_HBUF_DATA),
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun #undef SDVO_CMD_NAME_ENTRY
398*4882a593Smuzhiyun
sdvo_cmd_name(u8 cmd)399*4882a593Smuzhiyun static const char *sdvo_cmd_name(u8 cmd)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun int i;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
404*4882a593Smuzhiyun if (cmd == sdvo_cmd_names[i].cmd)
405*4882a593Smuzhiyun return sdvo_cmd_names[i].name;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun return NULL;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun #define SDVO_NAME(svdo) ((svdo)->port == PORT_B ? "SDVOB" : "SDVOC")
412*4882a593Smuzhiyun
intel_sdvo_debug_write(struct intel_sdvo * intel_sdvo,u8 cmd,const void * args,int args_len)413*4882a593Smuzhiyun static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
414*4882a593Smuzhiyun const void *args, int args_len)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(intel_sdvo->base.base.dev);
417*4882a593Smuzhiyun const char *cmd_name;
418*4882a593Smuzhiyun int i, pos = 0;
419*4882a593Smuzhiyun char buffer[64];
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun #define BUF_PRINT(args...) \
422*4882a593Smuzhiyun pos += snprintf(buffer + pos, max_t(int, sizeof(buffer) - pos, 0), args)
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun for (i = 0; i < args_len; i++) {
425*4882a593Smuzhiyun BUF_PRINT("%02X ", ((u8 *)args)[i]);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun for (; i < 8; i++) {
428*4882a593Smuzhiyun BUF_PRINT(" ");
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun cmd_name = sdvo_cmd_name(cmd);
432*4882a593Smuzhiyun if (cmd_name)
433*4882a593Smuzhiyun BUF_PRINT("(%s)", cmd_name);
434*4882a593Smuzhiyun else
435*4882a593Smuzhiyun BUF_PRINT("(%02X)", cmd);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, pos >= sizeof(buffer) - 1);
438*4882a593Smuzhiyun #undef BUF_PRINT
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun DRM_DEBUG_KMS("%s: W: %02X %s\n", SDVO_NAME(intel_sdvo), cmd, buffer);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun static const char * const cmd_status_names[] = {
444*4882a593Smuzhiyun [SDVO_CMD_STATUS_POWER_ON] = "Power on",
445*4882a593Smuzhiyun [SDVO_CMD_STATUS_SUCCESS] = "Success",
446*4882a593Smuzhiyun [SDVO_CMD_STATUS_NOTSUPP] = "Not supported",
447*4882a593Smuzhiyun [SDVO_CMD_STATUS_INVALID_ARG] = "Invalid arg",
448*4882a593Smuzhiyun [SDVO_CMD_STATUS_PENDING] = "Pending",
449*4882a593Smuzhiyun [SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED] = "Target not specified",
450*4882a593Smuzhiyun [SDVO_CMD_STATUS_SCALING_NOT_SUPP] = "Scaling not supported",
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun
sdvo_cmd_status(u8 status)453*4882a593Smuzhiyun static const char *sdvo_cmd_status(u8 status)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun if (status < ARRAY_SIZE(cmd_status_names))
456*4882a593Smuzhiyun return cmd_status_names[status];
457*4882a593Smuzhiyun else
458*4882a593Smuzhiyun return NULL;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
__intel_sdvo_write_cmd(struct intel_sdvo * intel_sdvo,u8 cmd,const void * args,int args_len,bool unlocked)461*4882a593Smuzhiyun static bool __intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
462*4882a593Smuzhiyun const void *args, int args_len,
463*4882a593Smuzhiyun bool unlocked)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun u8 *buf, status;
466*4882a593Smuzhiyun struct i2c_msg *msgs;
467*4882a593Smuzhiyun int i, ret = true;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun /* Would be simpler to allocate both in one go ? */
470*4882a593Smuzhiyun buf = kzalloc(args_len * 2 + 2, GFP_KERNEL);
471*4882a593Smuzhiyun if (!buf)
472*4882a593Smuzhiyun return false;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
475*4882a593Smuzhiyun if (!msgs) {
476*4882a593Smuzhiyun kfree(buf);
477*4882a593Smuzhiyun return false;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun for (i = 0; i < args_len; i++) {
483*4882a593Smuzhiyun msgs[i].addr = intel_sdvo->slave_addr;
484*4882a593Smuzhiyun msgs[i].flags = 0;
485*4882a593Smuzhiyun msgs[i].len = 2;
486*4882a593Smuzhiyun msgs[i].buf = buf + 2 *i;
487*4882a593Smuzhiyun buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
488*4882a593Smuzhiyun buf[2*i + 1] = ((u8*)args)[i];
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun msgs[i].addr = intel_sdvo->slave_addr;
491*4882a593Smuzhiyun msgs[i].flags = 0;
492*4882a593Smuzhiyun msgs[i].len = 2;
493*4882a593Smuzhiyun msgs[i].buf = buf + 2*i;
494*4882a593Smuzhiyun buf[2*i + 0] = SDVO_I2C_OPCODE;
495*4882a593Smuzhiyun buf[2*i + 1] = cmd;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /* the following two are to read the response */
498*4882a593Smuzhiyun status = SDVO_I2C_CMD_STATUS;
499*4882a593Smuzhiyun msgs[i+1].addr = intel_sdvo->slave_addr;
500*4882a593Smuzhiyun msgs[i+1].flags = 0;
501*4882a593Smuzhiyun msgs[i+1].len = 1;
502*4882a593Smuzhiyun msgs[i+1].buf = &status;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun msgs[i+2].addr = intel_sdvo->slave_addr;
505*4882a593Smuzhiyun msgs[i+2].flags = I2C_M_RD;
506*4882a593Smuzhiyun msgs[i+2].len = 1;
507*4882a593Smuzhiyun msgs[i+2].buf = &status;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun if (unlocked)
510*4882a593Smuzhiyun ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
511*4882a593Smuzhiyun else
512*4882a593Smuzhiyun ret = __i2c_transfer(intel_sdvo->i2c, msgs, i+3);
513*4882a593Smuzhiyun if (ret < 0) {
514*4882a593Smuzhiyun DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
515*4882a593Smuzhiyun ret = false;
516*4882a593Smuzhiyun goto out;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun if (ret != i+3) {
519*4882a593Smuzhiyun /* failure in I2C transfer */
520*4882a593Smuzhiyun DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
521*4882a593Smuzhiyun ret = false;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun out:
525*4882a593Smuzhiyun kfree(msgs);
526*4882a593Smuzhiyun kfree(buf);
527*4882a593Smuzhiyun return ret;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
intel_sdvo_write_cmd(struct intel_sdvo * intel_sdvo,u8 cmd,const void * args,int args_len)530*4882a593Smuzhiyun static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
531*4882a593Smuzhiyun const void *args, int args_len)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun return __intel_sdvo_write_cmd(intel_sdvo, cmd, args, args_len, true);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
intel_sdvo_read_response(struct intel_sdvo * intel_sdvo,void * response,int response_len)536*4882a593Smuzhiyun static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
537*4882a593Smuzhiyun void *response, int response_len)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(intel_sdvo->base.base.dev);
540*4882a593Smuzhiyun const char *cmd_status;
541*4882a593Smuzhiyun u8 retry = 15; /* 5 quick checks, followed by 10 long checks */
542*4882a593Smuzhiyun u8 status;
543*4882a593Smuzhiyun int i, pos = 0;
544*4882a593Smuzhiyun char buffer[64];
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun buffer[0] = '\0';
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /*
549*4882a593Smuzhiyun * The documentation states that all commands will be
550*4882a593Smuzhiyun * processed within 15µs, and that we need only poll
551*4882a593Smuzhiyun * the status byte a maximum of 3 times in order for the
552*4882a593Smuzhiyun * command to be complete.
553*4882a593Smuzhiyun *
554*4882a593Smuzhiyun * Check 5 times in case the hardware failed to read the docs.
555*4882a593Smuzhiyun *
556*4882a593Smuzhiyun * Also beware that the first response by many devices is to
557*4882a593Smuzhiyun * reply PENDING and stall for time. TVs are notorious for
558*4882a593Smuzhiyun * requiring longer than specified to complete their replies.
559*4882a593Smuzhiyun * Originally (in the DDX long ago), the delay was only ever 15ms
560*4882a593Smuzhiyun * with an additional delay of 30ms applied for TVs added later after
561*4882a593Smuzhiyun * many experiments. To accommodate both sets of delays, we do a
562*4882a593Smuzhiyun * sequence of slow checks if the device is falling behind and fails
563*4882a593Smuzhiyun * to reply within 5*15µs.
564*4882a593Smuzhiyun */
565*4882a593Smuzhiyun if (!intel_sdvo_read_byte(intel_sdvo,
566*4882a593Smuzhiyun SDVO_I2C_CMD_STATUS,
567*4882a593Smuzhiyun &status))
568*4882a593Smuzhiyun goto log_fail;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun while ((status == SDVO_CMD_STATUS_PENDING ||
571*4882a593Smuzhiyun status == SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED) && --retry) {
572*4882a593Smuzhiyun if (retry < 10)
573*4882a593Smuzhiyun msleep(15);
574*4882a593Smuzhiyun else
575*4882a593Smuzhiyun udelay(15);
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun if (!intel_sdvo_read_byte(intel_sdvo,
578*4882a593Smuzhiyun SDVO_I2C_CMD_STATUS,
579*4882a593Smuzhiyun &status))
580*4882a593Smuzhiyun goto log_fail;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun #define BUF_PRINT(args...) \
584*4882a593Smuzhiyun pos += snprintf(buffer + pos, max_t(int, sizeof(buffer) - pos, 0), args)
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun cmd_status = sdvo_cmd_status(status);
587*4882a593Smuzhiyun if (cmd_status)
588*4882a593Smuzhiyun BUF_PRINT("(%s)", cmd_status);
589*4882a593Smuzhiyun else
590*4882a593Smuzhiyun BUF_PRINT("(??? %d)", status);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun if (status != SDVO_CMD_STATUS_SUCCESS)
593*4882a593Smuzhiyun goto log_fail;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun /* Read the command response */
596*4882a593Smuzhiyun for (i = 0; i < response_len; i++) {
597*4882a593Smuzhiyun if (!intel_sdvo_read_byte(intel_sdvo,
598*4882a593Smuzhiyun SDVO_I2C_RETURN_0 + i,
599*4882a593Smuzhiyun &((u8 *)response)[i]))
600*4882a593Smuzhiyun goto log_fail;
601*4882a593Smuzhiyun BUF_PRINT(" %02X", ((u8 *)response)[i]);
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, pos >= sizeof(buffer) - 1);
605*4882a593Smuzhiyun #undef BUF_PRINT
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun DRM_DEBUG_KMS("%s: R: %s\n", SDVO_NAME(intel_sdvo), buffer);
608*4882a593Smuzhiyun return true;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun log_fail:
611*4882a593Smuzhiyun DRM_DEBUG_KMS("%s: R: ... failed %s\n",
612*4882a593Smuzhiyun SDVO_NAME(intel_sdvo), buffer);
613*4882a593Smuzhiyun return false;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
intel_sdvo_get_pixel_multiplier(const struct drm_display_mode * adjusted_mode)616*4882a593Smuzhiyun static int intel_sdvo_get_pixel_multiplier(const struct drm_display_mode *adjusted_mode)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun if (adjusted_mode->crtc_clock >= 100000)
619*4882a593Smuzhiyun return 1;
620*4882a593Smuzhiyun else if (adjusted_mode->crtc_clock >= 50000)
621*4882a593Smuzhiyun return 2;
622*4882a593Smuzhiyun else
623*4882a593Smuzhiyun return 4;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
__intel_sdvo_set_control_bus_switch(struct intel_sdvo * intel_sdvo,u8 ddc_bus)626*4882a593Smuzhiyun static bool __intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
627*4882a593Smuzhiyun u8 ddc_bus)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun /* This must be the immediately preceding write before the i2c xfer */
630*4882a593Smuzhiyun return __intel_sdvo_write_cmd(intel_sdvo,
631*4882a593Smuzhiyun SDVO_CMD_SET_CONTROL_BUS_SWITCH,
632*4882a593Smuzhiyun &ddc_bus, 1, false);
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
intel_sdvo_set_value(struct intel_sdvo * intel_sdvo,u8 cmd,const void * data,int len)635*4882a593Smuzhiyun static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
638*4882a593Smuzhiyun return false;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun return intel_sdvo_read_response(intel_sdvo, NULL, 0);
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun static bool
intel_sdvo_get_value(struct intel_sdvo * intel_sdvo,u8 cmd,void * value,int len)644*4882a593Smuzhiyun intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
647*4882a593Smuzhiyun return false;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun return intel_sdvo_read_response(intel_sdvo, value, len);
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
intel_sdvo_set_target_input(struct intel_sdvo * intel_sdvo)652*4882a593Smuzhiyun static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun struct intel_sdvo_set_target_input_args targets = {0};
655*4882a593Smuzhiyun return intel_sdvo_set_value(intel_sdvo,
656*4882a593Smuzhiyun SDVO_CMD_SET_TARGET_INPUT,
657*4882a593Smuzhiyun &targets, sizeof(targets));
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /*
661*4882a593Smuzhiyun * Return whether each input is trained.
662*4882a593Smuzhiyun *
663*4882a593Smuzhiyun * This function is making an assumption about the layout of the response,
664*4882a593Smuzhiyun * which should be checked against the docs.
665*4882a593Smuzhiyun */
intel_sdvo_get_trained_inputs(struct intel_sdvo * intel_sdvo,bool * input_1,bool * input_2)666*4882a593Smuzhiyun static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun struct intel_sdvo_get_trained_inputs_response response;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(response) != 1);
671*4882a593Smuzhiyun if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
672*4882a593Smuzhiyun &response, sizeof(response)))
673*4882a593Smuzhiyun return false;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun *input_1 = response.input0_trained;
676*4882a593Smuzhiyun *input_2 = response.input1_trained;
677*4882a593Smuzhiyun return true;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
intel_sdvo_set_active_outputs(struct intel_sdvo * intel_sdvo,u16 outputs)680*4882a593Smuzhiyun static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
681*4882a593Smuzhiyun u16 outputs)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun return intel_sdvo_set_value(intel_sdvo,
684*4882a593Smuzhiyun SDVO_CMD_SET_ACTIVE_OUTPUTS,
685*4882a593Smuzhiyun &outputs, sizeof(outputs));
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
intel_sdvo_get_active_outputs(struct intel_sdvo * intel_sdvo,u16 * outputs)688*4882a593Smuzhiyun static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo,
689*4882a593Smuzhiyun u16 *outputs)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun return intel_sdvo_get_value(intel_sdvo,
692*4882a593Smuzhiyun SDVO_CMD_GET_ACTIVE_OUTPUTS,
693*4882a593Smuzhiyun outputs, sizeof(*outputs));
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
intel_sdvo_set_encoder_power_state(struct intel_sdvo * intel_sdvo,int mode)696*4882a593Smuzhiyun static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
697*4882a593Smuzhiyun int mode)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun u8 state = SDVO_ENCODER_STATE_ON;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun switch (mode) {
702*4882a593Smuzhiyun case DRM_MODE_DPMS_ON:
703*4882a593Smuzhiyun state = SDVO_ENCODER_STATE_ON;
704*4882a593Smuzhiyun break;
705*4882a593Smuzhiyun case DRM_MODE_DPMS_STANDBY:
706*4882a593Smuzhiyun state = SDVO_ENCODER_STATE_STANDBY;
707*4882a593Smuzhiyun break;
708*4882a593Smuzhiyun case DRM_MODE_DPMS_SUSPEND:
709*4882a593Smuzhiyun state = SDVO_ENCODER_STATE_SUSPEND;
710*4882a593Smuzhiyun break;
711*4882a593Smuzhiyun case DRM_MODE_DPMS_OFF:
712*4882a593Smuzhiyun state = SDVO_ENCODER_STATE_OFF;
713*4882a593Smuzhiyun break;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun return intel_sdvo_set_value(intel_sdvo,
717*4882a593Smuzhiyun SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo * intel_sdvo,int * clock_min,int * clock_max)720*4882a593Smuzhiyun static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
721*4882a593Smuzhiyun int *clock_min,
722*4882a593Smuzhiyun int *clock_max)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun struct intel_sdvo_pixel_clock_range clocks;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(clocks) != 4);
727*4882a593Smuzhiyun if (!intel_sdvo_get_value(intel_sdvo,
728*4882a593Smuzhiyun SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
729*4882a593Smuzhiyun &clocks, sizeof(clocks)))
730*4882a593Smuzhiyun return false;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun /* Convert the values from units of 10 kHz to kHz. */
733*4882a593Smuzhiyun *clock_min = clocks.min * 10;
734*4882a593Smuzhiyun *clock_max = clocks.max * 10;
735*4882a593Smuzhiyun return true;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
intel_sdvo_set_target_output(struct intel_sdvo * intel_sdvo,u16 outputs)738*4882a593Smuzhiyun static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
739*4882a593Smuzhiyun u16 outputs)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun return intel_sdvo_set_value(intel_sdvo,
742*4882a593Smuzhiyun SDVO_CMD_SET_TARGET_OUTPUT,
743*4882a593Smuzhiyun &outputs, sizeof(outputs));
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
intel_sdvo_set_timing(struct intel_sdvo * intel_sdvo,u8 cmd,struct intel_sdvo_dtd * dtd)746*4882a593Smuzhiyun static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
747*4882a593Smuzhiyun struct intel_sdvo_dtd *dtd)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
750*4882a593Smuzhiyun intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
intel_sdvo_get_timing(struct intel_sdvo * intel_sdvo,u8 cmd,struct intel_sdvo_dtd * dtd)753*4882a593Smuzhiyun static bool intel_sdvo_get_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
754*4882a593Smuzhiyun struct intel_sdvo_dtd *dtd)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun return intel_sdvo_get_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
757*4882a593Smuzhiyun intel_sdvo_get_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
intel_sdvo_set_input_timing(struct intel_sdvo * intel_sdvo,struct intel_sdvo_dtd * dtd)760*4882a593Smuzhiyun static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
761*4882a593Smuzhiyun struct intel_sdvo_dtd *dtd)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun return intel_sdvo_set_timing(intel_sdvo,
764*4882a593Smuzhiyun SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
intel_sdvo_set_output_timing(struct intel_sdvo * intel_sdvo,struct intel_sdvo_dtd * dtd)767*4882a593Smuzhiyun static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
768*4882a593Smuzhiyun struct intel_sdvo_dtd *dtd)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun return intel_sdvo_set_timing(intel_sdvo,
771*4882a593Smuzhiyun SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
intel_sdvo_get_input_timing(struct intel_sdvo * intel_sdvo,struct intel_sdvo_dtd * dtd)774*4882a593Smuzhiyun static bool intel_sdvo_get_input_timing(struct intel_sdvo *intel_sdvo,
775*4882a593Smuzhiyun struct intel_sdvo_dtd *dtd)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun return intel_sdvo_get_timing(intel_sdvo,
778*4882a593Smuzhiyun SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun static bool
intel_sdvo_create_preferred_input_timing(struct intel_sdvo * intel_sdvo,struct intel_sdvo_connector * intel_sdvo_connector,u16 clock,u16 width,u16 height)782*4882a593Smuzhiyun intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
783*4882a593Smuzhiyun struct intel_sdvo_connector *intel_sdvo_connector,
784*4882a593Smuzhiyun u16 clock,
785*4882a593Smuzhiyun u16 width,
786*4882a593Smuzhiyun u16 height)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun struct intel_sdvo_preferred_input_timing_args args;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun memset(&args, 0, sizeof(args));
791*4882a593Smuzhiyun args.clock = clock;
792*4882a593Smuzhiyun args.width = width;
793*4882a593Smuzhiyun args.height = height;
794*4882a593Smuzhiyun args.interlace = 0;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun if (IS_LVDS(intel_sdvo_connector)) {
797*4882a593Smuzhiyun const struct drm_display_mode *fixed_mode =
798*4882a593Smuzhiyun intel_sdvo_connector->base.panel.fixed_mode;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun if (fixed_mode->hdisplay != width ||
801*4882a593Smuzhiyun fixed_mode->vdisplay != height)
802*4882a593Smuzhiyun args.scaled = 1;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun return intel_sdvo_set_value(intel_sdvo,
806*4882a593Smuzhiyun SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
807*4882a593Smuzhiyun &args, sizeof(args));
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
intel_sdvo_get_preferred_input_timing(struct intel_sdvo * intel_sdvo,struct intel_sdvo_dtd * dtd)810*4882a593Smuzhiyun static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
811*4882a593Smuzhiyun struct intel_sdvo_dtd *dtd)
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(dtd->part1) != 8);
814*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(dtd->part2) != 8);
815*4882a593Smuzhiyun return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
816*4882a593Smuzhiyun &dtd->part1, sizeof(dtd->part1)) &&
817*4882a593Smuzhiyun intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
818*4882a593Smuzhiyun &dtd->part2, sizeof(dtd->part2));
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
intel_sdvo_set_clock_rate_mult(struct intel_sdvo * intel_sdvo,u8 val)821*4882a593Smuzhiyun static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd * dtd,const struct drm_display_mode * mode)826*4882a593Smuzhiyun static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
827*4882a593Smuzhiyun const struct drm_display_mode *mode)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun u16 width, height;
830*4882a593Smuzhiyun u16 h_blank_len, h_sync_len, v_blank_len, v_sync_len;
831*4882a593Smuzhiyun u16 h_sync_offset, v_sync_offset;
832*4882a593Smuzhiyun int mode_clock;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun memset(dtd, 0, sizeof(*dtd));
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun width = mode->hdisplay;
837*4882a593Smuzhiyun height = mode->vdisplay;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun /* do some mode translations */
840*4882a593Smuzhiyun h_blank_len = mode->htotal - mode->hdisplay;
841*4882a593Smuzhiyun h_sync_len = mode->hsync_end - mode->hsync_start;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun v_blank_len = mode->vtotal - mode->vdisplay;
844*4882a593Smuzhiyun v_sync_len = mode->vsync_end - mode->vsync_start;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun h_sync_offset = mode->hsync_start - mode->hdisplay;
847*4882a593Smuzhiyun v_sync_offset = mode->vsync_start - mode->vdisplay;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun mode_clock = mode->clock;
850*4882a593Smuzhiyun mode_clock /= 10;
851*4882a593Smuzhiyun dtd->part1.clock = mode_clock;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun dtd->part1.h_active = width & 0xff;
854*4882a593Smuzhiyun dtd->part1.h_blank = h_blank_len & 0xff;
855*4882a593Smuzhiyun dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
856*4882a593Smuzhiyun ((h_blank_len >> 8) & 0xf);
857*4882a593Smuzhiyun dtd->part1.v_active = height & 0xff;
858*4882a593Smuzhiyun dtd->part1.v_blank = v_blank_len & 0xff;
859*4882a593Smuzhiyun dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
860*4882a593Smuzhiyun ((v_blank_len >> 8) & 0xf);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun dtd->part2.h_sync_off = h_sync_offset & 0xff;
863*4882a593Smuzhiyun dtd->part2.h_sync_width = h_sync_len & 0xff;
864*4882a593Smuzhiyun dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
865*4882a593Smuzhiyun (v_sync_len & 0xf);
866*4882a593Smuzhiyun dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
867*4882a593Smuzhiyun ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
868*4882a593Smuzhiyun ((v_sync_len & 0x30) >> 4);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun dtd->part2.dtd_flags = 0x18;
871*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_INTERLACE)
872*4882a593Smuzhiyun dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE;
873*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_PHSYNC)
874*4882a593Smuzhiyun dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE;
875*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_PVSYNC)
876*4882a593Smuzhiyun dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
intel_sdvo_get_mode_from_dtd(struct drm_display_mode * pmode,const struct intel_sdvo_dtd * dtd)881*4882a593Smuzhiyun static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode *pmode,
882*4882a593Smuzhiyun const struct intel_sdvo_dtd *dtd)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun struct drm_display_mode mode = {};
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun mode.hdisplay = dtd->part1.h_active;
887*4882a593Smuzhiyun mode.hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
888*4882a593Smuzhiyun mode.hsync_start = mode.hdisplay + dtd->part2.h_sync_off;
889*4882a593Smuzhiyun mode.hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
890*4882a593Smuzhiyun mode.hsync_end = mode.hsync_start + dtd->part2.h_sync_width;
891*4882a593Smuzhiyun mode.hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
892*4882a593Smuzhiyun mode.htotal = mode.hdisplay + dtd->part1.h_blank;
893*4882a593Smuzhiyun mode.htotal += (dtd->part1.h_high & 0xf) << 8;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun mode.vdisplay = dtd->part1.v_active;
896*4882a593Smuzhiyun mode.vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
897*4882a593Smuzhiyun mode.vsync_start = mode.vdisplay;
898*4882a593Smuzhiyun mode.vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
899*4882a593Smuzhiyun mode.vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
900*4882a593Smuzhiyun mode.vsync_start += dtd->part2.v_sync_off_high & 0xc0;
901*4882a593Smuzhiyun mode.vsync_end = mode.vsync_start +
902*4882a593Smuzhiyun (dtd->part2.v_sync_off_width & 0xf);
903*4882a593Smuzhiyun mode.vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
904*4882a593Smuzhiyun mode.vtotal = mode.vdisplay + dtd->part1.v_blank;
905*4882a593Smuzhiyun mode.vtotal += (dtd->part1.v_high & 0xf) << 8;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun mode.clock = dtd->part1.clock * 10;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE)
910*4882a593Smuzhiyun mode.flags |= DRM_MODE_FLAG_INTERLACE;
911*4882a593Smuzhiyun if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
912*4882a593Smuzhiyun mode.flags |= DRM_MODE_FLAG_PHSYNC;
913*4882a593Smuzhiyun else
914*4882a593Smuzhiyun mode.flags |= DRM_MODE_FLAG_NHSYNC;
915*4882a593Smuzhiyun if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
916*4882a593Smuzhiyun mode.flags |= DRM_MODE_FLAG_PVSYNC;
917*4882a593Smuzhiyun else
918*4882a593Smuzhiyun mode.flags |= DRM_MODE_FLAG_NVSYNC;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun drm_mode_set_crtcinfo(&mode, 0);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun drm_mode_copy(pmode, &mode);
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
intel_sdvo_check_supp_encode(struct intel_sdvo * intel_sdvo)925*4882a593Smuzhiyun static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun struct intel_sdvo_encode encode;
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(encode) != 2);
930*4882a593Smuzhiyun return intel_sdvo_get_value(intel_sdvo,
931*4882a593Smuzhiyun SDVO_CMD_GET_SUPP_ENCODE,
932*4882a593Smuzhiyun &encode, sizeof(encode));
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
intel_sdvo_set_encode(struct intel_sdvo * intel_sdvo,u8 mode)935*4882a593Smuzhiyun static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
936*4882a593Smuzhiyun u8 mode)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun
intel_sdvo_set_colorimetry(struct intel_sdvo * intel_sdvo,u8 mode)941*4882a593Smuzhiyun static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
942*4882a593Smuzhiyun u8 mode)
943*4882a593Smuzhiyun {
944*4882a593Smuzhiyun return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
intel_sdvo_set_pixel_replication(struct intel_sdvo * intel_sdvo,u8 pixel_repeat)947*4882a593Smuzhiyun static bool intel_sdvo_set_pixel_replication(struct intel_sdvo *intel_sdvo,
948*4882a593Smuzhiyun u8 pixel_repeat)
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_PIXEL_REPLI,
951*4882a593Smuzhiyun &pixel_repeat, 1);
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun
intel_sdvo_set_audio_state(struct intel_sdvo * intel_sdvo,u8 audio_state)954*4882a593Smuzhiyun static bool intel_sdvo_set_audio_state(struct intel_sdvo *intel_sdvo,
955*4882a593Smuzhiyun u8 audio_state)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_AUDIO_STAT,
958*4882a593Smuzhiyun &audio_state, 1);
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun
intel_sdvo_get_hbuf_size(struct intel_sdvo * intel_sdvo,u8 * hbuf_size)961*4882a593Smuzhiyun static bool intel_sdvo_get_hbuf_size(struct intel_sdvo *intel_sdvo,
962*4882a593Smuzhiyun u8 *hbuf_size)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO,
965*4882a593Smuzhiyun hbuf_size, 1))
966*4882a593Smuzhiyun return false;
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun /* Buffer size is 0 based, hooray! However zero means zero. */
969*4882a593Smuzhiyun if (*hbuf_size)
970*4882a593Smuzhiyun (*hbuf_size)++;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun return true;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun #if 0
976*4882a593Smuzhiyun static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
977*4882a593Smuzhiyun {
978*4882a593Smuzhiyun int i, j;
979*4882a593Smuzhiyun u8 set_buf_index[2];
980*4882a593Smuzhiyun u8 av_split;
981*4882a593Smuzhiyun u8 buf_size;
982*4882a593Smuzhiyun u8 buf[48];
983*4882a593Smuzhiyun u8 *pos;
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun for (i = 0; i <= av_split; i++) {
988*4882a593Smuzhiyun set_buf_index[0] = i; set_buf_index[1] = 0;
989*4882a593Smuzhiyun intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
990*4882a593Smuzhiyun set_buf_index, 2);
991*4882a593Smuzhiyun intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
992*4882a593Smuzhiyun intel_sdvo_read_response(encoder, &buf_size, 1);
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun pos = buf;
995*4882a593Smuzhiyun for (j = 0; j <= buf_size; j += 8) {
996*4882a593Smuzhiyun intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
997*4882a593Smuzhiyun NULL, 0);
998*4882a593Smuzhiyun intel_sdvo_read_response(encoder, pos, 8);
999*4882a593Smuzhiyun pos += 8;
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun #endif
1004*4882a593Smuzhiyun
intel_sdvo_write_infoframe(struct intel_sdvo * intel_sdvo,unsigned int if_index,u8 tx_rate,const u8 * data,unsigned int length)1005*4882a593Smuzhiyun static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo,
1006*4882a593Smuzhiyun unsigned int if_index, u8 tx_rate,
1007*4882a593Smuzhiyun const u8 *data, unsigned int length)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun u8 set_buf_index[2] = { if_index, 0 };
1010*4882a593Smuzhiyun u8 hbuf_size, tmp[8];
1011*4882a593Smuzhiyun int i;
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun if (!intel_sdvo_set_value(intel_sdvo,
1014*4882a593Smuzhiyun SDVO_CMD_SET_HBUF_INDEX,
1015*4882a593Smuzhiyun set_buf_index, 2))
1016*4882a593Smuzhiyun return false;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun if (!intel_sdvo_get_hbuf_size(intel_sdvo, &hbuf_size))
1019*4882a593Smuzhiyun return false;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun DRM_DEBUG_KMS("writing sdvo hbuf: %i, length %u, hbuf_size: %i\n",
1022*4882a593Smuzhiyun if_index, length, hbuf_size);
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun if (hbuf_size < length)
1025*4882a593Smuzhiyun return false;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun for (i = 0; i < hbuf_size; i += 8) {
1028*4882a593Smuzhiyun memset(tmp, 0, 8);
1029*4882a593Smuzhiyun if (i < length)
1030*4882a593Smuzhiyun memcpy(tmp, data + i, min_t(unsigned, 8, length - i));
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun if (!intel_sdvo_set_value(intel_sdvo,
1033*4882a593Smuzhiyun SDVO_CMD_SET_HBUF_DATA,
1034*4882a593Smuzhiyun tmp, 8))
1035*4882a593Smuzhiyun return false;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun return intel_sdvo_set_value(intel_sdvo,
1039*4882a593Smuzhiyun SDVO_CMD_SET_HBUF_TXRATE,
1040*4882a593Smuzhiyun &tx_rate, 1);
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun
intel_sdvo_read_infoframe(struct intel_sdvo * intel_sdvo,unsigned int if_index,u8 * data,unsigned int length)1043*4882a593Smuzhiyun static ssize_t intel_sdvo_read_infoframe(struct intel_sdvo *intel_sdvo,
1044*4882a593Smuzhiyun unsigned int if_index,
1045*4882a593Smuzhiyun u8 *data, unsigned int length)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun u8 set_buf_index[2] = { if_index, 0 };
1048*4882a593Smuzhiyun u8 hbuf_size, tx_rate, av_split;
1049*4882a593Smuzhiyun int i;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun if (!intel_sdvo_get_value(intel_sdvo,
1052*4882a593Smuzhiyun SDVO_CMD_GET_HBUF_AV_SPLIT,
1053*4882a593Smuzhiyun &av_split, 1))
1054*4882a593Smuzhiyun return -ENXIO;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun if (av_split < if_index)
1057*4882a593Smuzhiyun return 0;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun if (!intel_sdvo_set_value(intel_sdvo,
1060*4882a593Smuzhiyun SDVO_CMD_SET_HBUF_INDEX,
1061*4882a593Smuzhiyun set_buf_index, 2))
1062*4882a593Smuzhiyun return -ENXIO;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun if (!intel_sdvo_get_value(intel_sdvo,
1065*4882a593Smuzhiyun SDVO_CMD_GET_HBUF_TXRATE,
1066*4882a593Smuzhiyun &tx_rate, 1))
1067*4882a593Smuzhiyun return -ENXIO;
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun if (tx_rate == SDVO_HBUF_TX_DISABLED)
1070*4882a593Smuzhiyun return 0;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun if (!intel_sdvo_get_hbuf_size(intel_sdvo, &hbuf_size))
1073*4882a593Smuzhiyun return false;
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun DRM_DEBUG_KMS("reading sdvo hbuf: %i, length %u, hbuf_size: %i\n",
1076*4882a593Smuzhiyun if_index, length, hbuf_size);
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun hbuf_size = min_t(unsigned int, length, hbuf_size);
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun for (i = 0; i < hbuf_size; i += 8) {
1081*4882a593Smuzhiyun if (!intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_HBUF_DATA, NULL, 0))
1082*4882a593Smuzhiyun return -ENXIO;
1083*4882a593Smuzhiyun if (!intel_sdvo_read_response(intel_sdvo, &data[i],
1084*4882a593Smuzhiyun min_t(unsigned int, 8, hbuf_size - i)))
1085*4882a593Smuzhiyun return -ENXIO;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun return hbuf_size;
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun
intel_sdvo_compute_avi_infoframe(struct intel_sdvo * intel_sdvo,struct intel_crtc_state * crtc_state,struct drm_connector_state * conn_state)1091*4882a593Smuzhiyun static bool intel_sdvo_compute_avi_infoframe(struct intel_sdvo *intel_sdvo,
1092*4882a593Smuzhiyun struct intel_crtc_state *crtc_state,
1093*4882a593Smuzhiyun struct drm_connector_state *conn_state)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(intel_sdvo->base.base.dev);
1096*4882a593Smuzhiyun struct hdmi_avi_infoframe *frame = &crtc_state->infoframes.avi.avi;
1097*4882a593Smuzhiyun const struct drm_display_mode *adjusted_mode =
1098*4882a593Smuzhiyun &crtc_state->hw.adjusted_mode;
1099*4882a593Smuzhiyun int ret;
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun if (!crtc_state->has_hdmi_sink)
1102*4882a593Smuzhiyun return true;
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun crtc_state->infoframes.enable |=
1105*4882a593Smuzhiyun intel_hdmi_infoframe_enable(HDMI_INFOFRAME_TYPE_AVI);
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun ret = drm_hdmi_avi_infoframe_from_display_mode(frame,
1108*4882a593Smuzhiyun conn_state->connector,
1109*4882a593Smuzhiyun adjusted_mode);
1110*4882a593Smuzhiyun if (ret)
1111*4882a593Smuzhiyun return false;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun drm_hdmi_avi_infoframe_quant_range(frame,
1114*4882a593Smuzhiyun conn_state->connector,
1115*4882a593Smuzhiyun adjusted_mode,
1116*4882a593Smuzhiyun crtc_state->limited_color_range ?
1117*4882a593Smuzhiyun HDMI_QUANTIZATION_RANGE_LIMITED :
1118*4882a593Smuzhiyun HDMI_QUANTIZATION_RANGE_FULL);
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun ret = hdmi_avi_infoframe_check(frame);
1121*4882a593Smuzhiyun if (drm_WARN_ON(&dev_priv->drm, ret))
1122*4882a593Smuzhiyun return false;
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun return true;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun
intel_sdvo_set_avi_infoframe(struct intel_sdvo * intel_sdvo,const struct intel_crtc_state * crtc_state)1127*4882a593Smuzhiyun static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
1128*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(intel_sdvo->base.base.dev);
1131*4882a593Smuzhiyun u8 sdvo_data[HDMI_INFOFRAME_SIZE(AVI)];
1132*4882a593Smuzhiyun const union hdmi_infoframe *frame = &crtc_state->infoframes.avi;
1133*4882a593Smuzhiyun ssize_t len;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun if ((crtc_state->infoframes.enable &
1136*4882a593Smuzhiyun intel_hdmi_infoframe_enable(HDMI_INFOFRAME_TYPE_AVI)) == 0)
1137*4882a593Smuzhiyun return true;
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun if (drm_WARN_ON(&dev_priv->drm,
1140*4882a593Smuzhiyun frame->any.type != HDMI_INFOFRAME_TYPE_AVI))
1141*4882a593Smuzhiyun return false;
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun len = hdmi_infoframe_pack_only(frame, sdvo_data, sizeof(sdvo_data));
1144*4882a593Smuzhiyun if (drm_WARN_ON(&dev_priv->drm, len < 0))
1145*4882a593Smuzhiyun return false;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
1148*4882a593Smuzhiyun SDVO_HBUF_TX_VSYNC,
1149*4882a593Smuzhiyun sdvo_data, len);
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun
intel_sdvo_get_avi_infoframe(struct intel_sdvo * intel_sdvo,struct intel_crtc_state * crtc_state)1152*4882a593Smuzhiyun static void intel_sdvo_get_avi_infoframe(struct intel_sdvo *intel_sdvo,
1153*4882a593Smuzhiyun struct intel_crtc_state *crtc_state)
1154*4882a593Smuzhiyun {
1155*4882a593Smuzhiyun u8 sdvo_data[HDMI_INFOFRAME_SIZE(AVI)];
1156*4882a593Smuzhiyun union hdmi_infoframe *frame = &crtc_state->infoframes.avi;
1157*4882a593Smuzhiyun ssize_t len;
1158*4882a593Smuzhiyun int ret;
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun if (!crtc_state->has_hdmi_sink)
1161*4882a593Smuzhiyun return;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun len = intel_sdvo_read_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
1164*4882a593Smuzhiyun sdvo_data, sizeof(sdvo_data));
1165*4882a593Smuzhiyun if (len < 0) {
1166*4882a593Smuzhiyun DRM_DEBUG_KMS("failed to read AVI infoframe\n");
1167*4882a593Smuzhiyun return;
1168*4882a593Smuzhiyun } else if (len == 0) {
1169*4882a593Smuzhiyun return;
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun crtc_state->infoframes.enable |=
1173*4882a593Smuzhiyun intel_hdmi_infoframe_enable(HDMI_INFOFRAME_TYPE_AVI);
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun ret = hdmi_infoframe_unpack(frame, sdvo_data, len);
1176*4882a593Smuzhiyun if (ret) {
1177*4882a593Smuzhiyun DRM_DEBUG_KMS("Failed to unpack AVI infoframe\n");
1178*4882a593Smuzhiyun return;
1179*4882a593Smuzhiyun }
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun if (frame->any.type != HDMI_INFOFRAME_TYPE_AVI)
1182*4882a593Smuzhiyun DRM_DEBUG_KMS("Found the wrong infoframe type 0x%x (expected 0x%02x)\n",
1183*4882a593Smuzhiyun frame->any.type, HDMI_INFOFRAME_TYPE_AVI);
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun
intel_sdvo_set_tv_format(struct intel_sdvo * intel_sdvo,const struct drm_connector_state * conn_state)1186*4882a593Smuzhiyun static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo,
1187*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
1188*4882a593Smuzhiyun {
1189*4882a593Smuzhiyun struct intel_sdvo_tv_format format;
1190*4882a593Smuzhiyun u32 format_map;
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun format_map = 1 << conn_state->tv.mode;
1193*4882a593Smuzhiyun memset(&format, 0, sizeof(format));
1194*4882a593Smuzhiyun memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(format) != 6);
1197*4882a593Smuzhiyun return intel_sdvo_set_value(intel_sdvo,
1198*4882a593Smuzhiyun SDVO_CMD_SET_TV_FORMAT,
1199*4882a593Smuzhiyun &format, sizeof(format));
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun static bool
intel_sdvo_set_output_timings_from_mode(struct intel_sdvo * intel_sdvo,const struct drm_display_mode * mode)1203*4882a593Smuzhiyun intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
1204*4882a593Smuzhiyun const struct drm_display_mode *mode)
1205*4882a593Smuzhiyun {
1206*4882a593Smuzhiyun struct intel_sdvo_dtd output_dtd;
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun if (!intel_sdvo_set_target_output(intel_sdvo,
1209*4882a593Smuzhiyun intel_sdvo->attached_output))
1210*4882a593Smuzhiyun return false;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
1213*4882a593Smuzhiyun if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1214*4882a593Smuzhiyun return false;
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun return true;
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun /*
1220*4882a593Smuzhiyun * Asks the sdvo controller for the preferred input mode given the output mode.
1221*4882a593Smuzhiyun * Unfortunately we have to set up the full output mode to do that.
1222*4882a593Smuzhiyun */
1223*4882a593Smuzhiyun static bool
intel_sdvo_get_preferred_input_mode(struct intel_sdvo * intel_sdvo,struct intel_sdvo_connector * intel_sdvo_connector,const struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)1224*4882a593Smuzhiyun intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
1225*4882a593Smuzhiyun struct intel_sdvo_connector *intel_sdvo_connector,
1226*4882a593Smuzhiyun const struct drm_display_mode *mode,
1227*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode)
1228*4882a593Smuzhiyun {
1229*4882a593Smuzhiyun struct intel_sdvo_dtd input_dtd;
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun /* Reset the input timing to the screen. Assume always input 0. */
1232*4882a593Smuzhiyun if (!intel_sdvo_set_target_input(intel_sdvo))
1233*4882a593Smuzhiyun return false;
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
1236*4882a593Smuzhiyun intel_sdvo_connector,
1237*4882a593Smuzhiyun mode->clock / 10,
1238*4882a593Smuzhiyun mode->hdisplay,
1239*4882a593Smuzhiyun mode->vdisplay))
1240*4882a593Smuzhiyun return false;
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
1243*4882a593Smuzhiyun &input_dtd))
1244*4882a593Smuzhiyun return false;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
1247*4882a593Smuzhiyun intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags;
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun return true;
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun
i9xx_adjust_sdvo_tv_clock(struct intel_crtc_state * pipe_config)1252*4882a593Smuzhiyun static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_state *pipe_config)
1253*4882a593Smuzhiyun {
1254*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(pipe_config->uapi.crtc->dev);
1255*4882a593Smuzhiyun unsigned dotclock = pipe_config->port_clock;
1256*4882a593Smuzhiyun struct dpll *clock = &pipe_config->dpll;
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun /*
1259*4882a593Smuzhiyun * SDVO TV has fixed PLL values depend on its clock range,
1260*4882a593Smuzhiyun * this mirrors vbios setting.
1261*4882a593Smuzhiyun */
1262*4882a593Smuzhiyun if (dotclock >= 100000 && dotclock < 140500) {
1263*4882a593Smuzhiyun clock->p1 = 2;
1264*4882a593Smuzhiyun clock->p2 = 10;
1265*4882a593Smuzhiyun clock->n = 3;
1266*4882a593Smuzhiyun clock->m1 = 16;
1267*4882a593Smuzhiyun clock->m2 = 8;
1268*4882a593Smuzhiyun } else if (dotclock >= 140500 && dotclock <= 200000) {
1269*4882a593Smuzhiyun clock->p1 = 1;
1270*4882a593Smuzhiyun clock->p2 = 10;
1271*4882a593Smuzhiyun clock->n = 6;
1272*4882a593Smuzhiyun clock->m1 = 12;
1273*4882a593Smuzhiyun clock->m2 = 8;
1274*4882a593Smuzhiyun } else {
1275*4882a593Smuzhiyun drm_WARN(&dev_priv->drm, 1,
1276*4882a593Smuzhiyun "SDVO TV clock out of range: %i\n", dotclock);
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun pipe_config->clock_set = true;
1280*4882a593Smuzhiyun }
1281*4882a593Smuzhiyun
intel_has_hdmi_sink(struct intel_sdvo * sdvo,const struct drm_connector_state * conn_state)1282*4882a593Smuzhiyun static bool intel_has_hdmi_sink(struct intel_sdvo *sdvo,
1283*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
1284*4882a593Smuzhiyun {
1285*4882a593Smuzhiyun return sdvo->has_hdmi_monitor &&
1286*4882a593Smuzhiyun READ_ONCE(to_intel_digital_connector_state(conn_state)->force_audio) != HDMI_AUDIO_OFF_DVI;
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun
intel_sdvo_limited_color_range(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)1289*4882a593Smuzhiyun static bool intel_sdvo_limited_color_range(struct intel_encoder *encoder,
1290*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
1291*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
1292*4882a593Smuzhiyun {
1293*4882a593Smuzhiyun struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun if ((intel_sdvo->colorimetry_cap & SDVO_COLORIMETRY_RGB220) == 0)
1296*4882a593Smuzhiyun return false;
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun return intel_hdmi_limited_color_range(crtc_state, conn_state);
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun
intel_sdvo_compute_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config,struct drm_connector_state * conn_state)1301*4882a593Smuzhiyun static int intel_sdvo_compute_config(struct intel_encoder *encoder,
1302*4882a593Smuzhiyun struct intel_crtc_state *pipe_config,
1303*4882a593Smuzhiyun struct drm_connector_state *conn_state)
1304*4882a593Smuzhiyun {
1305*4882a593Smuzhiyun struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
1306*4882a593Smuzhiyun struct intel_sdvo_connector_state *intel_sdvo_state =
1307*4882a593Smuzhiyun to_intel_sdvo_connector_state(conn_state);
1308*4882a593Smuzhiyun struct intel_sdvo_connector *intel_sdvo_connector =
1309*4882a593Smuzhiyun to_intel_sdvo_connector(conn_state->connector);
1310*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
1311*4882a593Smuzhiyun struct drm_display_mode *mode = &pipe_config->hw.mode;
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n");
1314*4882a593Smuzhiyun pipe_config->pipe_bpp = 8*3;
1315*4882a593Smuzhiyun pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun if (HAS_PCH_SPLIT(to_i915(encoder->base.dev)))
1318*4882a593Smuzhiyun pipe_config->has_pch_encoder = true;
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun /*
1321*4882a593Smuzhiyun * We need to construct preferred input timings based on our
1322*4882a593Smuzhiyun * output timings. To do that, we have to set the output
1323*4882a593Smuzhiyun * timings, even though this isn't really the right place in
1324*4882a593Smuzhiyun * the sequence to do it. Oh well.
1325*4882a593Smuzhiyun */
1326*4882a593Smuzhiyun if (IS_TV(intel_sdvo_connector)) {
1327*4882a593Smuzhiyun if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
1328*4882a593Smuzhiyun return -EINVAL;
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1331*4882a593Smuzhiyun intel_sdvo_connector,
1332*4882a593Smuzhiyun mode,
1333*4882a593Smuzhiyun adjusted_mode);
1334*4882a593Smuzhiyun pipe_config->sdvo_tv_clock = true;
1335*4882a593Smuzhiyun } else if (IS_LVDS(intel_sdvo_connector)) {
1336*4882a593Smuzhiyun if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
1337*4882a593Smuzhiyun intel_sdvo_connector->base.panel.fixed_mode))
1338*4882a593Smuzhiyun return -EINVAL;
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1341*4882a593Smuzhiyun intel_sdvo_connector,
1342*4882a593Smuzhiyun mode,
1343*4882a593Smuzhiyun adjusted_mode);
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
1347*4882a593Smuzhiyun return -EINVAL;
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun /*
1350*4882a593Smuzhiyun * Make the CRTC code factor in the SDVO pixel multiplier. The
1351*4882a593Smuzhiyun * SDVO device will factor out the multiplier during mode_set.
1352*4882a593Smuzhiyun */
1353*4882a593Smuzhiyun pipe_config->pixel_multiplier =
1354*4882a593Smuzhiyun intel_sdvo_get_pixel_multiplier(adjusted_mode);
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun pipe_config->has_hdmi_sink = intel_has_hdmi_sink(intel_sdvo, conn_state);
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun if (pipe_config->has_hdmi_sink) {
1359*4882a593Smuzhiyun if (intel_sdvo_state->base.force_audio == HDMI_AUDIO_AUTO)
1360*4882a593Smuzhiyun pipe_config->has_audio = intel_sdvo->has_hdmi_audio;
1361*4882a593Smuzhiyun else
1362*4882a593Smuzhiyun pipe_config->has_audio =
1363*4882a593Smuzhiyun intel_sdvo_state->base.force_audio == HDMI_AUDIO_ON;
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun pipe_config->limited_color_range =
1367*4882a593Smuzhiyun intel_sdvo_limited_color_range(encoder, pipe_config,
1368*4882a593Smuzhiyun conn_state);
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun /* Clock computation needs to happen after pixel multiplier. */
1371*4882a593Smuzhiyun if (IS_TV(intel_sdvo_connector))
1372*4882a593Smuzhiyun i9xx_adjust_sdvo_tv_clock(pipe_config);
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun if (conn_state->picture_aspect_ratio)
1375*4882a593Smuzhiyun adjusted_mode->picture_aspect_ratio =
1376*4882a593Smuzhiyun conn_state->picture_aspect_ratio;
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun if (!intel_sdvo_compute_avi_infoframe(intel_sdvo,
1379*4882a593Smuzhiyun pipe_config, conn_state)) {
1380*4882a593Smuzhiyun DRM_DEBUG_KMS("bad AVI infoframe\n");
1381*4882a593Smuzhiyun return -EINVAL;
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun return 0;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun #define UPDATE_PROPERTY(input, NAME) \
1388*4882a593Smuzhiyun do { \
1389*4882a593Smuzhiyun val = input; \
1390*4882a593Smuzhiyun intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_##NAME, &val, sizeof(val)); \
1391*4882a593Smuzhiyun } while (0)
1392*4882a593Smuzhiyun
intel_sdvo_update_props(struct intel_sdvo * intel_sdvo,const struct intel_sdvo_connector_state * sdvo_state)1393*4882a593Smuzhiyun static void intel_sdvo_update_props(struct intel_sdvo *intel_sdvo,
1394*4882a593Smuzhiyun const struct intel_sdvo_connector_state *sdvo_state)
1395*4882a593Smuzhiyun {
1396*4882a593Smuzhiyun const struct drm_connector_state *conn_state = &sdvo_state->base.base;
1397*4882a593Smuzhiyun struct intel_sdvo_connector *intel_sdvo_conn =
1398*4882a593Smuzhiyun to_intel_sdvo_connector(conn_state->connector);
1399*4882a593Smuzhiyun u16 val;
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun if (intel_sdvo_conn->left)
1402*4882a593Smuzhiyun UPDATE_PROPERTY(sdvo_state->tv.overscan_h, OVERSCAN_H);
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun if (intel_sdvo_conn->top)
1405*4882a593Smuzhiyun UPDATE_PROPERTY(sdvo_state->tv.overscan_v, OVERSCAN_V);
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun if (intel_sdvo_conn->hpos)
1408*4882a593Smuzhiyun UPDATE_PROPERTY(sdvo_state->tv.hpos, HPOS);
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun if (intel_sdvo_conn->vpos)
1411*4882a593Smuzhiyun UPDATE_PROPERTY(sdvo_state->tv.vpos, VPOS);
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun if (intel_sdvo_conn->saturation)
1414*4882a593Smuzhiyun UPDATE_PROPERTY(conn_state->tv.saturation, SATURATION);
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun if (intel_sdvo_conn->contrast)
1417*4882a593Smuzhiyun UPDATE_PROPERTY(conn_state->tv.contrast, CONTRAST);
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun if (intel_sdvo_conn->hue)
1420*4882a593Smuzhiyun UPDATE_PROPERTY(conn_state->tv.hue, HUE);
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun if (intel_sdvo_conn->brightness)
1423*4882a593Smuzhiyun UPDATE_PROPERTY(conn_state->tv.brightness, BRIGHTNESS);
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun if (intel_sdvo_conn->sharpness)
1426*4882a593Smuzhiyun UPDATE_PROPERTY(sdvo_state->tv.sharpness, SHARPNESS);
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun if (intel_sdvo_conn->flicker_filter)
1429*4882a593Smuzhiyun UPDATE_PROPERTY(sdvo_state->tv.flicker_filter, FLICKER_FILTER);
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun if (intel_sdvo_conn->flicker_filter_2d)
1432*4882a593Smuzhiyun UPDATE_PROPERTY(sdvo_state->tv.flicker_filter_2d, FLICKER_FILTER_2D);
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun if (intel_sdvo_conn->flicker_filter_adaptive)
1435*4882a593Smuzhiyun UPDATE_PROPERTY(sdvo_state->tv.flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun if (intel_sdvo_conn->tv_chroma_filter)
1438*4882a593Smuzhiyun UPDATE_PROPERTY(sdvo_state->tv.chroma_filter, TV_CHROMA_FILTER);
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun if (intel_sdvo_conn->tv_luma_filter)
1441*4882a593Smuzhiyun UPDATE_PROPERTY(sdvo_state->tv.luma_filter, TV_LUMA_FILTER);
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun if (intel_sdvo_conn->dot_crawl)
1444*4882a593Smuzhiyun UPDATE_PROPERTY(sdvo_state->tv.dot_crawl, DOT_CRAWL);
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun #undef UPDATE_PROPERTY
1447*4882a593Smuzhiyun }
1448*4882a593Smuzhiyun
intel_sdvo_pre_enable(struct intel_atomic_state * state,struct intel_encoder * intel_encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)1449*4882a593Smuzhiyun static void intel_sdvo_pre_enable(struct intel_atomic_state *state,
1450*4882a593Smuzhiyun struct intel_encoder *intel_encoder,
1451*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
1452*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
1453*4882a593Smuzhiyun {
1454*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
1455*4882a593Smuzhiyun struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1456*4882a593Smuzhiyun const struct drm_display_mode *adjusted_mode = &crtc_state->hw.adjusted_mode;
1457*4882a593Smuzhiyun const struct intel_sdvo_connector_state *sdvo_state =
1458*4882a593Smuzhiyun to_intel_sdvo_connector_state(conn_state);
1459*4882a593Smuzhiyun const struct intel_sdvo_connector *intel_sdvo_connector =
1460*4882a593Smuzhiyun to_intel_sdvo_connector(conn_state->connector);
1461*4882a593Smuzhiyun const struct drm_display_mode *mode = &crtc_state->hw.mode;
1462*4882a593Smuzhiyun struct intel_sdvo *intel_sdvo = to_sdvo(intel_encoder);
1463*4882a593Smuzhiyun u32 sdvox;
1464*4882a593Smuzhiyun struct intel_sdvo_in_out_map in_out;
1465*4882a593Smuzhiyun struct intel_sdvo_dtd input_dtd, output_dtd;
1466*4882a593Smuzhiyun int rate;
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun intel_sdvo_update_props(intel_sdvo, sdvo_state);
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun /*
1471*4882a593Smuzhiyun * First, set the input mapping for the first input to our controlled
1472*4882a593Smuzhiyun * output. This is only correct if we're a single-input device, in
1473*4882a593Smuzhiyun * which case the first input is the output from the appropriate SDVO
1474*4882a593Smuzhiyun * channel on the motherboard. In a two-input device, the first input
1475*4882a593Smuzhiyun * will be SDVOB and the second SDVOC.
1476*4882a593Smuzhiyun */
1477*4882a593Smuzhiyun in_out.in0 = intel_sdvo->attached_output;
1478*4882a593Smuzhiyun in_out.in1 = 0;
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun intel_sdvo_set_value(intel_sdvo,
1481*4882a593Smuzhiyun SDVO_CMD_SET_IN_OUT_MAP,
1482*4882a593Smuzhiyun &in_out, sizeof(in_out));
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun /* Set the output timings to the screen */
1485*4882a593Smuzhiyun if (!intel_sdvo_set_target_output(intel_sdvo,
1486*4882a593Smuzhiyun intel_sdvo->attached_output))
1487*4882a593Smuzhiyun return;
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun /* lvds has a special fixed output timing. */
1490*4882a593Smuzhiyun if (IS_LVDS(intel_sdvo_connector))
1491*4882a593Smuzhiyun intel_sdvo_get_dtd_from_mode(&output_dtd,
1492*4882a593Smuzhiyun intel_sdvo_connector->base.panel.fixed_mode);
1493*4882a593Smuzhiyun else
1494*4882a593Smuzhiyun intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
1495*4882a593Smuzhiyun if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1496*4882a593Smuzhiyun drm_info(&dev_priv->drm,
1497*4882a593Smuzhiyun "Setting output timings on %s failed\n",
1498*4882a593Smuzhiyun SDVO_NAME(intel_sdvo));
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun /* Set the input timing to the screen. Assume always input 0. */
1501*4882a593Smuzhiyun if (!intel_sdvo_set_target_input(intel_sdvo))
1502*4882a593Smuzhiyun return;
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun if (crtc_state->has_hdmi_sink) {
1505*4882a593Smuzhiyun intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
1506*4882a593Smuzhiyun intel_sdvo_set_colorimetry(intel_sdvo,
1507*4882a593Smuzhiyun crtc_state->limited_color_range ?
1508*4882a593Smuzhiyun SDVO_COLORIMETRY_RGB220 :
1509*4882a593Smuzhiyun SDVO_COLORIMETRY_RGB256);
1510*4882a593Smuzhiyun intel_sdvo_set_avi_infoframe(intel_sdvo, crtc_state);
1511*4882a593Smuzhiyun intel_sdvo_set_pixel_replication(intel_sdvo,
1512*4882a593Smuzhiyun !!(adjusted_mode->flags &
1513*4882a593Smuzhiyun DRM_MODE_FLAG_DBLCLK));
1514*4882a593Smuzhiyun } else
1515*4882a593Smuzhiyun intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun if (IS_TV(intel_sdvo_connector) &&
1518*4882a593Smuzhiyun !intel_sdvo_set_tv_format(intel_sdvo, conn_state))
1519*4882a593Smuzhiyun return;
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun if (IS_TV(intel_sdvo_connector) || IS_LVDS(intel_sdvo_connector))
1524*4882a593Smuzhiyun input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags;
1525*4882a593Smuzhiyun if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
1526*4882a593Smuzhiyun drm_info(&dev_priv->drm,
1527*4882a593Smuzhiyun "Setting input timings on %s failed\n",
1528*4882a593Smuzhiyun SDVO_NAME(intel_sdvo));
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun switch (crtc_state->pixel_multiplier) {
1531*4882a593Smuzhiyun default:
1532*4882a593Smuzhiyun drm_WARN(&dev_priv->drm, 1,
1533*4882a593Smuzhiyun "unknown pixel multiplier specified\n");
1534*4882a593Smuzhiyun fallthrough;
1535*4882a593Smuzhiyun case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1536*4882a593Smuzhiyun case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1537*4882a593Smuzhiyun case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1540*4882a593Smuzhiyun return;
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun /* Set the SDVO control regs. */
1543*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 4) {
1544*4882a593Smuzhiyun /* The real mode polarity is set by the SDVO commands, using
1545*4882a593Smuzhiyun * struct intel_sdvo_dtd. */
1546*4882a593Smuzhiyun sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
1547*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) < 5)
1548*4882a593Smuzhiyun sdvox |= SDVO_BORDER_ENABLE;
1549*4882a593Smuzhiyun } else {
1550*4882a593Smuzhiyun sdvox = intel_de_read(dev_priv, intel_sdvo->sdvo_reg);
1551*4882a593Smuzhiyun if (intel_sdvo->port == PORT_B)
1552*4882a593Smuzhiyun sdvox &= SDVOB_PRESERVE_MASK;
1553*4882a593Smuzhiyun else
1554*4882a593Smuzhiyun sdvox &= SDVOC_PRESERVE_MASK;
1555*4882a593Smuzhiyun sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1556*4882a593Smuzhiyun }
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun if (HAS_PCH_CPT(dev_priv))
1559*4882a593Smuzhiyun sdvox |= SDVO_PIPE_SEL_CPT(crtc->pipe);
1560*4882a593Smuzhiyun else
1561*4882a593Smuzhiyun sdvox |= SDVO_PIPE_SEL(crtc->pipe);
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 4) {
1564*4882a593Smuzhiyun /* done in crtc_mode_set as the dpll_md reg must be written early */
1565*4882a593Smuzhiyun } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
1566*4882a593Smuzhiyun IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
1567*4882a593Smuzhiyun /* done in crtc_mode_set as it lives inside the dpll register */
1568*4882a593Smuzhiyun } else {
1569*4882a593Smuzhiyun sdvox |= (crtc_state->pixel_multiplier - 1)
1570*4882a593Smuzhiyun << SDVO_PORT_MULTIPLY_SHIFT;
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
1574*4882a593Smuzhiyun INTEL_GEN(dev_priv) < 5)
1575*4882a593Smuzhiyun sdvox |= SDVO_STALL_SELECT;
1576*4882a593Smuzhiyun intel_sdvo_write_sdvox(intel_sdvo, sdvox);
1577*4882a593Smuzhiyun }
1578*4882a593Smuzhiyun
intel_sdvo_connector_get_hw_state(struct intel_connector * connector)1579*4882a593Smuzhiyun static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector)
1580*4882a593Smuzhiyun {
1581*4882a593Smuzhiyun struct intel_sdvo_connector *intel_sdvo_connector =
1582*4882a593Smuzhiyun to_intel_sdvo_connector(&connector->base);
1583*4882a593Smuzhiyun struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1584*4882a593Smuzhiyun u16 active_outputs = 0;
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun return active_outputs & intel_sdvo_connector->output_flag;
1589*4882a593Smuzhiyun }
1590*4882a593Smuzhiyun
intel_sdvo_port_enabled(struct drm_i915_private * dev_priv,i915_reg_t sdvo_reg,enum pipe * pipe)1591*4882a593Smuzhiyun bool intel_sdvo_port_enabled(struct drm_i915_private *dev_priv,
1592*4882a593Smuzhiyun i915_reg_t sdvo_reg, enum pipe *pipe)
1593*4882a593Smuzhiyun {
1594*4882a593Smuzhiyun u32 val;
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun val = intel_de_read(dev_priv, sdvo_reg);
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun /* asserts want to know the pipe even if the port is disabled */
1599*4882a593Smuzhiyun if (HAS_PCH_CPT(dev_priv))
1600*4882a593Smuzhiyun *pipe = (val & SDVO_PIPE_SEL_MASK_CPT) >> SDVO_PIPE_SEL_SHIFT_CPT;
1601*4882a593Smuzhiyun else if (IS_CHERRYVIEW(dev_priv))
1602*4882a593Smuzhiyun *pipe = (val & SDVO_PIPE_SEL_MASK_CHV) >> SDVO_PIPE_SEL_SHIFT_CHV;
1603*4882a593Smuzhiyun else
1604*4882a593Smuzhiyun *pipe = (val & SDVO_PIPE_SEL_MASK) >> SDVO_PIPE_SEL_SHIFT;
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun return val & SDVO_ENABLE;
1607*4882a593Smuzhiyun }
1608*4882a593Smuzhiyun
intel_sdvo_get_hw_state(struct intel_encoder * encoder,enum pipe * pipe)1609*4882a593Smuzhiyun static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder,
1610*4882a593Smuzhiyun enum pipe *pipe)
1611*4882a593Smuzhiyun {
1612*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1613*4882a593Smuzhiyun struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
1614*4882a593Smuzhiyun u16 active_outputs = 0;
1615*4882a593Smuzhiyun bool ret;
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun ret = intel_sdvo_port_enabled(dev_priv, intel_sdvo->sdvo_reg, pipe);
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun return ret || active_outputs;
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun
intel_sdvo_get_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config)1624*4882a593Smuzhiyun static void intel_sdvo_get_config(struct intel_encoder *encoder,
1625*4882a593Smuzhiyun struct intel_crtc_state *pipe_config)
1626*4882a593Smuzhiyun {
1627*4882a593Smuzhiyun struct drm_device *dev = encoder->base.dev;
1628*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dev);
1629*4882a593Smuzhiyun struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
1630*4882a593Smuzhiyun struct intel_sdvo_dtd dtd;
1631*4882a593Smuzhiyun int encoder_pixel_multiplier = 0;
1632*4882a593Smuzhiyun int dotclock;
1633*4882a593Smuzhiyun u32 flags = 0, sdvox;
1634*4882a593Smuzhiyun u8 val;
1635*4882a593Smuzhiyun bool ret;
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun pipe_config->output_types |= BIT(INTEL_OUTPUT_SDVO);
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun sdvox = intel_de_read(dev_priv, intel_sdvo->sdvo_reg);
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun ret = intel_sdvo_get_input_timing(intel_sdvo, &dtd);
1642*4882a593Smuzhiyun if (!ret) {
1643*4882a593Smuzhiyun /*
1644*4882a593Smuzhiyun * Some sdvo encoders are not spec compliant and don't
1645*4882a593Smuzhiyun * implement the mandatory get_timings function.
1646*4882a593Smuzhiyun */
1647*4882a593Smuzhiyun drm_dbg(&dev_priv->drm, "failed to retrieve SDVO DTD\n");
1648*4882a593Smuzhiyun pipe_config->quirks |= PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS;
1649*4882a593Smuzhiyun } else {
1650*4882a593Smuzhiyun if (dtd.part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
1651*4882a593Smuzhiyun flags |= DRM_MODE_FLAG_PHSYNC;
1652*4882a593Smuzhiyun else
1653*4882a593Smuzhiyun flags |= DRM_MODE_FLAG_NHSYNC;
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun if (dtd.part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
1656*4882a593Smuzhiyun flags |= DRM_MODE_FLAG_PVSYNC;
1657*4882a593Smuzhiyun else
1658*4882a593Smuzhiyun flags |= DRM_MODE_FLAG_NVSYNC;
1659*4882a593Smuzhiyun }
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun pipe_config->hw.adjusted_mode.flags |= flags;
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun /*
1664*4882a593Smuzhiyun * pixel multiplier readout is tricky: Only on i915g/gm it is stored in
1665*4882a593Smuzhiyun * the sdvo port register, on all other platforms it is part of the dpll
1666*4882a593Smuzhiyun * state. Since the general pipe state readout happens before the
1667*4882a593Smuzhiyun * encoder->get_config we so already have a valid pixel multplier on all
1668*4882a593Smuzhiyun * other platfroms.
1669*4882a593Smuzhiyun */
1670*4882a593Smuzhiyun if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
1671*4882a593Smuzhiyun pipe_config->pixel_multiplier =
1672*4882a593Smuzhiyun ((sdvox & SDVO_PORT_MULTIPLY_MASK)
1673*4882a593Smuzhiyun >> SDVO_PORT_MULTIPLY_SHIFT) + 1;
1674*4882a593Smuzhiyun }
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun dotclock = pipe_config->port_clock;
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun if (pipe_config->pixel_multiplier)
1679*4882a593Smuzhiyun dotclock /= pipe_config->pixel_multiplier;
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun pipe_config->hw.adjusted_mode.crtc_clock = dotclock;
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun /* Cross check the port pixel multiplier with the sdvo encoder state. */
1684*4882a593Smuzhiyun if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_CLOCK_RATE_MULT,
1685*4882a593Smuzhiyun &val, 1)) {
1686*4882a593Smuzhiyun switch (val) {
1687*4882a593Smuzhiyun case SDVO_CLOCK_RATE_MULT_1X:
1688*4882a593Smuzhiyun encoder_pixel_multiplier = 1;
1689*4882a593Smuzhiyun break;
1690*4882a593Smuzhiyun case SDVO_CLOCK_RATE_MULT_2X:
1691*4882a593Smuzhiyun encoder_pixel_multiplier = 2;
1692*4882a593Smuzhiyun break;
1693*4882a593Smuzhiyun case SDVO_CLOCK_RATE_MULT_4X:
1694*4882a593Smuzhiyun encoder_pixel_multiplier = 4;
1695*4882a593Smuzhiyun break;
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun }
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun drm_WARN(dev,
1700*4882a593Smuzhiyun encoder_pixel_multiplier != pipe_config->pixel_multiplier,
1701*4882a593Smuzhiyun "SDVO pixel multiplier mismatch, port: %i, encoder: %i\n",
1702*4882a593Smuzhiyun pipe_config->pixel_multiplier, encoder_pixel_multiplier);
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_COLORIMETRY,
1705*4882a593Smuzhiyun &val, 1)) {
1706*4882a593Smuzhiyun if (val == SDVO_COLORIMETRY_RGB220)
1707*4882a593Smuzhiyun pipe_config->limited_color_range = true;
1708*4882a593Smuzhiyun }
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_AUDIO_STAT,
1711*4882a593Smuzhiyun &val, 1)) {
1712*4882a593Smuzhiyun u8 mask = SDVO_AUDIO_ELD_VALID | SDVO_AUDIO_PRESENCE_DETECT;
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun if ((val & mask) == mask)
1715*4882a593Smuzhiyun pipe_config->has_audio = true;
1716*4882a593Smuzhiyun }
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_ENCODE,
1719*4882a593Smuzhiyun &val, 1)) {
1720*4882a593Smuzhiyun if (val == SDVO_ENCODE_HDMI)
1721*4882a593Smuzhiyun pipe_config->has_hdmi_sink = true;
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun intel_sdvo_get_avi_infoframe(intel_sdvo, pipe_config);
1725*4882a593Smuzhiyun }
1726*4882a593Smuzhiyun
intel_sdvo_disable_audio(struct intel_sdvo * intel_sdvo)1727*4882a593Smuzhiyun static void intel_sdvo_disable_audio(struct intel_sdvo *intel_sdvo)
1728*4882a593Smuzhiyun {
1729*4882a593Smuzhiyun intel_sdvo_set_audio_state(intel_sdvo, 0);
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun
intel_sdvo_enable_audio(struct intel_sdvo * intel_sdvo,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)1732*4882a593Smuzhiyun static void intel_sdvo_enable_audio(struct intel_sdvo *intel_sdvo,
1733*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
1734*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
1735*4882a593Smuzhiyun {
1736*4882a593Smuzhiyun const struct drm_display_mode *adjusted_mode =
1737*4882a593Smuzhiyun &crtc_state->hw.adjusted_mode;
1738*4882a593Smuzhiyun struct drm_connector *connector = conn_state->connector;
1739*4882a593Smuzhiyun u8 *eld = connector->eld;
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun eld[6] = drm_av_sync_delay(connector, adjusted_mode) / 2;
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun intel_sdvo_set_audio_state(intel_sdvo, 0);
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_ELD,
1746*4882a593Smuzhiyun SDVO_HBUF_TX_DISABLED,
1747*4882a593Smuzhiyun eld, drm_eld_size(eld));
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun intel_sdvo_set_audio_state(intel_sdvo, SDVO_AUDIO_ELD_VALID |
1750*4882a593Smuzhiyun SDVO_AUDIO_PRESENCE_DETECT);
1751*4882a593Smuzhiyun }
1752*4882a593Smuzhiyun
intel_disable_sdvo(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * conn_state)1753*4882a593Smuzhiyun static void intel_disable_sdvo(struct intel_atomic_state *state,
1754*4882a593Smuzhiyun struct intel_encoder *encoder,
1755*4882a593Smuzhiyun const struct intel_crtc_state *old_crtc_state,
1756*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
1757*4882a593Smuzhiyun {
1758*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1759*4882a593Smuzhiyun struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
1760*4882a593Smuzhiyun struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
1761*4882a593Smuzhiyun u32 temp;
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun if (old_crtc_state->has_audio)
1764*4882a593Smuzhiyun intel_sdvo_disable_audio(intel_sdvo);
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun intel_sdvo_set_active_outputs(intel_sdvo, 0);
1767*4882a593Smuzhiyun if (0)
1768*4882a593Smuzhiyun intel_sdvo_set_encoder_power_state(intel_sdvo,
1769*4882a593Smuzhiyun DRM_MODE_DPMS_OFF);
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun temp = intel_de_read(dev_priv, intel_sdvo->sdvo_reg);
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun temp &= ~SDVO_ENABLE;
1774*4882a593Smuzhiyun intel_sdvo_write_sdvox(intel_sdvo, temp);
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun /*
1777*4882a593Smuzhiyun * HW workaround for IBX, we need to move the port
1778*4882a593Smuzhiyun * to transcoder A after disabling it to allow the
1779*4882a593Smuzhiyun * matching DP port to be enabled on transcoder A.
1780*4882a593Smuzhiyun */
1781*4882a593Smuzhiyun if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
1782*4882a593Smuzhiyun /*
1783*4882a593Smuzhiyun * We get CPU/PCH FIFO underruns on the other pipe when
1784*4882a593Smuzhiyun * doing the workaround. Sweep them under the rug.
1785*4882a593Smuzhiyun */
1786*4882a593Smuzhiyun intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1787*4882a593Smuzhiyun intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun temp &= ~SDVO_PIPE_SEL_MASK;
1790*4882a593Smuzhiyun temp |= SDVO_ENABLE | SDVO_PIPE_SEL(PIPE_A);
1791*4882a593Smuzhiyun intel_sdvo_write_sdvox(intel_sdvo, temp);
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun temp &= ~SDVO_ENABLE;
1794*4882a593Smuzhiyun intel_sdvo_write_sdvox(intel_sdvo, temp);
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
1797*4882a593Smuzhiyun intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1798*4882a593Smuzhiyun intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1799*4882a593Smuzhiyun }
1800*4882a593Smuzhiyun }
1801*4882a593Smuzhiyun
pch_disable_sdvo(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)1802*4882a593Smuzhiyun static void pch_disable_sdvo(struct intel_atomic_state *state,
1803*4882a593Smuzhiyun struct intel_encoder *encoder,
1804*4882a593Smuzhiyun const struct intel_crtc_state *old_crtc_state,
1805*4882a593Smuzhiyun const struct drm_connector_state *old_conn_state)
1806*4882a593Smuzhiyun {
1807*4882a593Smuzhiyun }
1808*4882a593Smuzhiyun
pch_post_disable_sdvo(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)1809*4882a593Smuzhiyun static void pch_post_disable_sdvo(struct intel_atomic_state *state,
1810*4882a593Smuzhiyun struct intel_encoder *encoder,
1811*4882a593Smuzhiyun const struct intel_crtc_state *old_crtc_state,
1812*4882a593Smuzhiyun const struct drm_connector_state *old_conn_state)
1813*4882a593Smuzhiyun {
1814*4882a593Smuzhiyun intel_disable_sdvo(state, encoder, old_crtc_state, old_conn_state);
1815*4882a593Smuzhiyun }
1816*4882a593Smuzhiyun
intel_enable_sdvo(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * pipe_config,const struct drm_connector_state * conn_state)1817*4882a593Smuzhiyun static void intel_enable_sdvo(struct intel_atomic_state *state,
1818*4882a593Smuzhiyun struct intel_encoder *encoder,
1819*4882a593Smuzhiyun const struct intel_crtc_state *pipe_config,
1820*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
1821*4882a593Smuzhiyun {
1822*4882a593Smuzhiyun struct drm_device *dev = encoder->base.dev;
1823*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dev);
1824*4882a593Smuzhiyun struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
1825*4882a593Smuzhiyun struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc);
1826*4882a593Smuzhiyun u32 temp;
1827*4882a593Smuzhiyun bool input1, input2;
1828*4882a593Smuzhiyun int i;
1829*4882a593Smuzhiyun bool success;
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun temp = intel_de_read(dev_priv, intel_sdvo->sdvo_reg);
1832*4882a593Smuzhiyun temp |= SDVO_ENABLE;
1833*4882a593Smuzhiyun intel_sdvo_write_sdvox(intel_sdvo, temp);
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun for (i = 0; i < 2; i++)
1836*4882a593Smuzhiyun intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun success = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
1839*4882a593Smuzhiyun /*
1840*4882a593Smuzhiyun * Warn if the device reported failure to sync.
1841*4882a593Smuzhiyun *
1842*4882a593Smuzhiyun * A lot of SDVO devices fail to notify of sync, but it's
1843*4882a593Smuzhiyun * a given it the status is a success, we succeeded.
1844*4882a593Smuzhiyun */
1845*4882a593Smuzhiyun if (success && !input1) {
1846*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
1847*4882a593Smuzhiyun "First %s output reported failure to "
1848*4882a593Smuzhiyun "sync\n", SDVO_NAME(intel_sdvo));
1849*4882a593Smuzhiyun }
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun if (0)
1852*4882a593Smuzhiyun intel_sdvo_set_encoder_power_state(intel_sdvo,
1853*4882a593Smuzhiyun DRM_MODE_DPMS_ON);
1854*4882a593Smuzhiyun intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun if (pipe_config->has_audio)
1857*4882a593Smuzhiyun intel_sdvo_enable_audio(intel_sdvo, pipe_config, conn_state);
1858*4882a593Smuzhiyun }
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun static enum drm_mode_status
intel_sdvo_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)1861*4882a593Smuzhiyun intel_sdvo_mode_valid(struct drm_connector *connector,
1862*4882a593Smuzhiyun struct drm_display_mode *mode)
1863*4882a593Smuzhiyun {
1864*4882a593Smuzhiyun struct intel_sdvo *intel_sdvo = intel_attached_sdvo(to_intel_connector(connector));
1865*4882a593Smuzhiyun struct intel_sdvo_connector *intel_sdvo_connector =
1866*4882a593Smuzhiyun to_intel_sdvo_connector(connector);
1867*4882a593Smuzhiyun int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
1868*4882a593Smuzhiyun bool has_hdmi_sink = intel_has_hdmi_sink(intel_sdvo, connector->state);
1869*4882a593Smuzhiyun int clock = mode->clock;
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1872*4882a593Smuzhiyun return MODE_NO_DBLESCAN;
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun if (clock > max_dotclk)
1876*4882a593Smuzhiyun return MODE_CLOCK_HIGH;
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_DBLCLK) {
1879*4882a593Smuzhiyun if (!has_hdmi_sink)
1880*4882a593Smuzhiyun return MODE_CLOCK_LOW;
1881*4882a593Smuzhiyun clock *= 2;
1882*4882a593Smuzhiyun }
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun if (intel_sdvo->pixel_clock_min > clock)
1885*4882a593Smuzhiyun return MODE_CLOCK_LOW;
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun if (intel_sdvo->pixel_clock_max < clock)
1888*4882a593Smuzhiyun return MODE_CLOCK_HIGH;
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun if (IS_LVDS(intel_sdvo_connector)) {
1891*4882a593Smuzhiyun const struct drm_display_mode *fixed_mode =
1892*4882a593Smuzhiyun intel_sdvo_connector->base.panel.fixed_mode;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun if (mode->hdisplay > fixed_mode->hdisplay)
1895*4882a593Smuzhiyun return MODE_PANEL;
1896*4882a593Smuzhiyun
1897*4882a593Smuzhiyun if (mode->vdisplay > fixed_mode->vdisplay)
1898*4882a593Smuzhiyun return MODE_PANEL;
1899*4882a593Smuzhiyun }
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun return MODE_OK;
1902*4882a593Smuzhiyun }
1903*4882a593Smuzhiyun
intel_sdvo_get_capabilities(struct intel_sdvo * intel_sdvo,struct intel_sdvo_caps * caps)1904*4882a593Smuzhiyun static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
1905*4882a593Smuzhiyun {
1906*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(*caps) != 8);
1907*4882a593Smuzhiyun if (!intel_sdvo_get_value(intel_sdvo,
1908*4882a593Smuzhiyun SDVO_CMD_GET_DEVICE_CAPS,
1909*4882a593Smuzhiyun caps, sizeof(*caps)))
1910*4882a593Smuzhiyun return false;
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun DRM_DEBUG_KMS("SDVO capabilities:\n"
1913*4882a593Smuzhiyun " vendor_id: %d\n"
1914*4882a593Smuzhiyun " device_id: %d\n"
1915*4882a593Smuzhiyun " device_rev_id: %d\n"
1916*4882a593Smuzhiyun " sdvo_version_major: %d\n"
1917*4882a593Smuzhiyun " sdvo_version_minor: %d\n"
1918*4882a593Smuzhiyun " sdvo_inputs_mask: %d\n"
1919*4882a593Smuzhiyun " smooth_scaling: %d\n"
1920*4882a593Smuzhiyun " sharp_scaling: %d\n"
1921*4882a593Smuzhiyun " up_scaling: %d\n"
1922*4882a593Smuzhiyun " down_scaling: %d\n"
1923*4882a593Smuzhiyun " stall_support: %d\n"
1924*4882a593Smuzhiyun " output_flags: %d\n",
1925*4882a593Smuzhiyun caps->vendor_id,
1926*4882a593Smuzhiyun caps->device_id,
1927*4882a593Smuzhiyun caps->device_rev_id,
1928*4882a593Smuzhiyun caps->sdvo_version_major,
1929*4882a593Smuzhiyun caps->sdvo_version_minor,
1930*4882a593Smuzhiyun caps->sdvo_inputs_mask,
1931*4882a593Smuzhiyun caps->smooth_scaling,
1932*4882a593Smuzhiyun caps->sharp_scaling,
1933*4882a593Smuzhiyun caps->up_scaling,
1934*4882a593Smuzhiyun caps->down_scaling,
1935*4882a593Smuzhiyun caps->stall_support,
1936*4882a593Smuzhiyun caps->output_flags);
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun return true;
1939*4882a593Smuzhiyun }
1940*4882a593Smuzhiyun
intel_sdvo_get_colorimetry_cap(struct intel_sdvo * intel_sdvo)1941*4882a593Smuzhiyun static u8 intel_sdvo_get_colorimetry_cap(struct intel_sdvo *intel_sdvo)
1942*4882a593Smuzhiyun {
1943*4882a593Smuzhiyun u8 cap;
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_COLORIMETRY_CAP,
1946*4882a593Smuzhiyun &cap, sizeof(cap)))
1947*4882a593Smuzhiyun return SDVO_COLORIMETRY_RGB256;
1948*4882a593Smuzhiyun
1949*4882a593Smuzhiyun return cap;
1950*4882a593Smuzhiyun }
1951*4882a593Smuzhiyun
intel_sdvo_get_hotplug_support(struct intel_sdvo * intel_sdvo)1952*4882a593Smuzhiyun static u16 intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo)
1953*4882a593Smuzhiyun {
1954*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(intel_sdvo->base.base.dev);
1955*4882a593Smuzhiyun u16 hotplug;
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun if (!I915_HAS_HOTPLUG(dev_priv))
1958*4882a593Smuzhiyun return 0;
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun /*
1961*4882a593Smuzhiyun * HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise
1962*4882a593Smuzhiyun * on the line.
1963*4882a593Smuzhiyun */
1964*4882a593Smuzhiyun if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1965*4882a593Smuzhiyun return 0;
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1968*4882a593Smuzhiyun &hotplug, sizeof(hotplug)))
1969*4882a593Smuzhiyun return 0;
1970*4882a593Smuzhiyun
1971*4882a593Smuzhiyun return hotplug;
1972*4882a593Smuzhiyun }
1973*4882a593Smuzhiyun
intel_sdvo_enable_hotplug(struct intel_encoder * encoder)1974*4882a593Smuzhiyun static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
1975*4882a593Smuzhiyun {
1976*4882a593Smuzhiyun struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG,
1979*4882a593Smuzhiyun &intel_sdvo->hotplug_active, 2);
1980*4882a593Smuzhiyun }
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun static enum intel_hotplug_state
intel_sdvo_hotplug(struct intel_encoder * encoder,struct intel_connector * connector)1983*4882a593Smuzhiyun intel_sdvo_hotplug(struct intel_encoder *encoder,
1984*4882a593Smuzhiyun struct intel_connector *connector)
1985*4882a593Smuzhiyun {
1986*4882a593Smuzhiyun intel_sdvo_enable_hotplug(encoder);
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun return intel_encoder_hotplug(encoder, connector);
1989*4882a593Smuzhiyun }
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun static bool
intel_sdvo_multifunc_encoder(struct intel_sdvo * intel_sdvo)1992*4882a593Smuzhiyun intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
1993*4882a593Smuzhiyun {
1994*4882a593Smuzhiyun /* Is there more than one type of output? */
1995*4882a593Smuzhiyun return hweight16(intel_sdvo->caps.output_flags) > 1;
1996*4882a593Smuzhiyun }
1997*4882a593Smuzhiyun
1998*4882a593Smuzhiyun static struct edid *
intel_sdvo_get_edid(struct drm_connector * connector)1999*4882a593Smuzhiyun intel_sdvo_get_edid(struct drm_connector *connector)
2000*4882a593Smuzhiyun {
2001*4882a593Smuzhiyun struct intel_sdvo *sdvo = intel_attached_sdvo(to_intel_connector(connector));
2002*4882a593Smuzhiyun return drm_get_edid(connector, &sdvo->ddc);
2003*4882a593Smuzhiyun }
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun /* Mac mini hack -- use the same DDC as the analog connector */
2006*4882a593Smuzhiyun static struct edid *
intel_sdvo_get_analog_edid(struct drm_connector * connector)2007*4882a593Smuzhiyun intel_sdvo_get_analog_edid(struct drm_connector *connector)
2008*4882a593Smuzhiyun {
2009*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(connector->dev);
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun return drm_get_edid(connector,
2012*4882a593Smuzhiyun intel_gmbus_get_adapter(dev_priv,
2013*4882a593Smuzhiyun dev_priv->vbt.crt_ddc_pin));
2014*4882a593Smuzhiyun }
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun static enum drm_connector_status
intel_sdvo_tmds_sink_detect(struct drm_connector * connector)2017*4882a593Smuzhiyun intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
2018*4882a593Smuzhiyun {
2019*4882a593Smuzhiyun struct intel_sdvo *intel_sdvo = intel_attached_sdvo(to_intel_connector(connector));
2020*4882a593Smuzhiyun struct intel_sdvo_connector *intel_sdvo_connector =
2021*4882a593Smuzhiyun to_intel_sdvo_connector(connector);
2022*4882a593Smuzhiyun enum drm_connector_status status;
2023*4882a593Smuzhiyun struct edid *edid;
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun edid = intel_sdvo_get_edid(connector);
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
2028*4882a593Smuzhiyun u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
2029*4882a593Smuzhiyun
2030*4882a593Smuzhiyun /*
2031*4882a593Smuzhiyun * Don't use the 1 as the argument of DDC bus switch to get
2032*4882a593Smuzhiyun * the EDID. It is used for SDVO SPD ROM.
2033*4882a593Smuzhiyun */
2034*4882a593Smuzhiyun for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
2035*4882a593Smuzhiyun intel_sdvo->ddc_bus = ddc;
2036*4882a593Smuzhiyun edid = intel_sdvo_get_edid(connector);
2037*4882a593Smuzhiyun if (edid)
2038*4882a593Smuzhiyun break;
2039*4882a593Smuzhiyun }
2040*4882a593Smuzhiyun /*
2041*4882a593Smuzhiyun * If we found the EDID on the other bus,
2042*4882a593Smuzhiyun * assume that is the correct DDC bus.
2043*4882a593Smuzhiyun */
2044*4882a593Smuzhiyun if (edid == NULL)
2045*4882a593Smuzhiyun intel_sdvo->ddc_bus = saved_ddc;
2046*4882a593Smuzhiyun }
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun /*
2049*4882a593Smuzhiyun * When there is no edid and no monitor is connected with VGA
2050*4882a593Smuzhiyun * port, try to use the CRT ddc to read the EDID for DVI-connector.
2051*4882a593Smuzhiyun */
2052*4882a593Smuzhiyun if (edid == NULL)
2053*4882a593Smuzhiyun edid = intel_sdvo_get_analog_edid(connector);
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun status = connector_status_unknown;
2056*4882a593Smuzhiyun if (edid != NULL) {
2057*4882a593Smuzhiyun /* DDC bus is shared, match EDID to connector type */
2058*4882a593Smuzhiyun if (edid->input & DRM_EDID_INPUT_DIGITAL) {
2059*4882a593Smuzhiyun status = connector_status_connected;
2060*4882a593Smuzhiyun if (intel_sdvo_connector->is_hdmi) {
2061*4882a593Smuzhiyun intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
2062*4882a593Smuzhiyun intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
2063*4882a593Smuzhiyun }
2064*4882a593Smuzhiyun } else
2065*4882a593Smuzhiyun status = connector_status_disconnected;
2066*4882a593Smuzhiyun kfree(edid);
2067*4882a593Smuzhiyun }
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun return status;
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun static bool
intel_sdvo_connector_matches_edid(struct intel_sdvo_connector * sdvo,struct edid * edid)2073*4882a593Smuzhiyun intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
2074*4882a593Smuzhiyun struct edid *edid)
2075*4882a593Smuzhiyun {
2076*4882a593Smuzhiyun bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
2077*4882a593Smuzhiyun bool connector_is_digital = !!IS_DIGITAL(sdvo);
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
2080*4882a593Smuzhiyun connector_is_digital, monitor_is_digital);
2081*4882a593Smuzhiyun return connector_is_digital == monitor_is_digital;
2082*4882a593Smuzhiyun }
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun static enum drm_connector_status
intel_sdvo_detect(struct drm_connector * connector,bool force)2085*4882a593Smuzhiyun intel_sdvo_detect(struct drm_connector *connector, bool force)
2086*4882a593Smuzhiyun {
2087*4882a593Smuzhiyun struct drm_i915_private *i915 = to_i915(connector->dev);
2088*4882a593Smuzhiyun struct intel_sdvo *intel_sdvo = intel_attached_sdvo(to_intel_connector(connector));
2089*4882a593Smuzhiyun struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
2090*4882a593Smuzhiyun enum drm_connector_status ret;
2091*4882a593Smuzhiyun u16 response;
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
2094*4882a593Smuzhiyun connector->base.id, connector->name);
2095*4882a593Smuzhiyun
2096*4882a593Smuzhiyun if (!INTEL_DISPLAY_ENABLED(i915))
2097*4882a593Smuzhiyun return connector_status_disconnected;
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun if (!intel_sdvo_get_value(intel_sdvo,
2100*4882a593Smuzhiyun SDVO_CMD_GET_ATTACHED_DISPLAYS,
2101*4882a593Smuzhiyun &response, 2))
2102*4882a593Smuzhiyun return connector_status_unknown;
2103*4882a593Smuzhiyun
2104*4882a593Smuzhiyun DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
2105*4882a593Smuzhiyun response & 0xff, response >> 8,
2106*4882a593Smuzhiyun intel_sdvo_connector->output_flag);
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun if (response == 0)
2109*4882a593Smuzhiyun return connector_status_disconnected;
2110*4882a593Smuzhiyun
2111*4882a593Smuzhiyun intel_sdvo->attached_output = response;
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun intel_sdvo->has_hdmi_monitor = false;
2114*4882a593Smuzhiyun intel_sdvo->has_hdmi_audio = false;
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun if ((intel_sdvo_connector->output_flag & response) == 0)
2117*4882a593Smuzhiyun ret = connector_status_disconnected;
2118*4882a593Smuzhiyun else if (IS_TMDS(intel_sdvo_connector))
2119*4882a593Smuzhiyun ret = intel_sdvo_tmds_sink_detect(connector);
2120*4882a593Smuzhiyun else {
2121*4882a593Smuzhiyun struct edid *edid;
2122*4882a593Smuzhiyun
2123*4882a593Smuzhiyun /* if we have an edid check it matches the connection */
2124*4882a593Smuzhiyun edid = intel_sdvo_get_edid(connector);
2125*4882a593Smuzhiyun if (edid == NULL)
2126*4882a593Smuzhiyun edid = intel_sdvo_get_analog_edid(connector);
2127*4882a593Smuzhiyun if (edid != NULL) {
2128*4882a593Smuzhiyun if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
2129*4882a593Smuzhiyun edid))
2130*4882a593Smuzhiyun ret = connector_status_connected;
2131*4882a593Smuzhiyun else
2132*4882a593Smuzhiyun ret = connector_status_disconnected;
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun kfree(edid);
2135*4882a593Smuzhiyun } else
2136*4882a593Smuzhiyun ret = connector_status_connected;
2137*4882a593Smuzhiyun }
2138*4882a593Smuzhiyun
2139*4882a593Smuzhiyun return ret;
2140*4882a593Smuzhiyun }
2141*4882a593Smuzhiyun
intel_sdvo_get_ddc_modes(struct drm_connector * connector)2142*4882a593Smuzhiyun static int intel_sdvo_get_ddc_modes(struct drm_connector *connector)
2143*4882a593Smuzhiyun {
2144*4882a593Smuzhiyun int num_modes = 0;
2145*4882a593Smuzhiyun struct edid *edid;
2146*4882a593Smuzhiyun
2147*4882a593Smuzhiyun DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
2148*4882a593Smuzhiyun connector->base.id, connector->name);
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun /* set the bus switch and get the modes */
2151*4882a593Smuzhiyun edid = intel_sdvo_get_edid(connector);
2152*4882a593Smuzhiyun
2153*4882a593Smuzhiyun /*
2154*4882a593Smuzhiyun * Mac mini hack. On this device, the DVI-I connector shares one DDC
2155*4882a593Smuzhiyun * link between analog and digital outputs. So, if the regular SDVO
2156*4882a593Smuzhiyun * DDC fails, check to see if the analog output is disconnected, in
2157*4882a593Smuzhiyun * which case we'll look there for the digital DDC data.
2158*4882a593Smuzhiyun */
2159*4882a593Smuzhiyun if (!edid)
2160*4882a593Smuzhiyun edid = intel_sdvo_get_analog_edid(connector);
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun if (!edid)
2163*4882a593Smuzhiyun return 0;
2164*4882a593Smuzhiyun
2165*4882a593Smuzhiyun if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
2166*4882a593Smuzhiyun edid))
2167*4882a593Smuzhiyun num_modes += intel_connector_update_modes(connector, edid);
2168*4882a593Smuzhiyun
2169*4882a593Smuzhiyun kfree(edid);
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun return num_modes;
2172*4882a593Smuzhiyun }
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun /*
2175*4882a593Smuzhiyun * Set of SDVO TV modes.
2176*4882a593Smuzhiyun * Note! This is in reply order (see loop in get_tv_modes).
2177*4882a593Smuzhiyun * XXX: all 60Hz refresh?
2178*4882a593Smuzhiyun */
2179*4882a593Smuzhiyun static const struct drm_display_mode sdvo_tv_modes[] = {
2180*4882a593Smuzhiyun { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
2181*4882a593Smuzhiyun 416, 0, 200, 201, 232, 233, 0,
2182*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
2183*4882a593Smuzhiyun { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
2184*4882a593Smuzhiyun 416, 0, 240, 241, 272, 273, 0,
2185*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
2186*4882a593Smuzhiyun { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
2187*4882a593Smuzhiyun 496, 0, 300, 301, 332, 333, 0,
2188*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
2189*4882a593Smuzhiyun { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
2190*4882a593Smuzhiyun 736, 0, 350, 351, 382, 383, 0,
2191*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
2192*4882a593Smuzhiyun { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
2193*4882a593Smuzhiyun 736, 0, 400, 401, 432, 433, 0,
2194*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
2195*4882a593Smuzhiyun { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
2196*4882a593Smuzhiyun 736, 0, 480, 481, 512, 513, 0,
2197*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
2198*4882a593Smuzhiyun { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
2199*4882a593Smuzhiyun 800, 0, 480, 481, 512, 513, 0,
2200*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
2201*4882a593Smuzhiyun { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
2202*4882a593Smuzhiyun 800, 0, 576, 577, 608, 609, 0,
2203*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
2204*4882a593Smuzhiyun { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
2205*4882a593Smuzhiyun 816, 0, 350, 351, 382, 383, 0,
2206*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
2207*4882a593Smuzhiyun { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
2208*4882a593Smuzhiyun 816, 0, 400, 401, 432, 433, 0,
2209*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
2210*4882a593Smuzhiyun { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
2211*4882a593Smuzhiyun 816, 0, 480, 481, 512, 513, 0,
2212*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
2213*4882a593Smuzhiyun { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
2214*4882a593Smuzhiyun 816, 0, 540, 541, 572, 573, 0,
2215*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
2216*4882a593Smuzhiyun { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
2217*4882a593Smuzhiyun 816, 0, 576, 577, 608, 609, 0,
2218*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
2219*4882a593Smuzhiyun { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
2220*4882a593Smuzhiyun 864, 0, 576, 577, 608, 609, 0,
2221*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
2222*4882a593Smuzhiyun { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
2223*4882a593Smuzhiyun 896, 0, 600, 601, 632, 633, 0,
2224*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
2225*4882a593Smuzhiyun { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
2226*4882a593Smuzhiyun 928, 0, 624, 625, 656, 657, 0,
2227*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
2228*4882a593Smuzhiyun { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
2229*4882a593Smuzhiyun 1016, 0, 766, 767, 798, 799, 0,
2230*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
2231*4882a593Smuzhiyun { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
2232*4882a593Smuzhiyun 1120, 0, 768, 769, 800, 801, 0,
2233*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
2234*4882a593Smuzhiyun { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
2235*4882a593Smuzhiyun 1376, 0, 1024, 1025, 1056, 1057, 0,
2236*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
2237*4882a593Smuzhiyun };
2238*4882a593Smuzhiyun
intel_sdvo_get_tv_modes(struct drm_connector * connector)2239*4882a593Smuzhiyun static int intel_sdvo_get_tv_modes(struct drm_connector *connector)
2240*4882a593Smuzhiyun {
2241*4882a593Smuzhiyun struct intel_sdvo *intel_sdvo = intel_attached_sdvo(to_intel_connector(connector));
2242*4882a593Smuzhiyun const struct drm_connector_state *conn_state = connector->state;
2243*4882a593Smuzhiyun struct intel_sdvo_sdtv_resolution_request tv_res;
2244*4882a593Smuzhiyun u32 reply = 0, format_map = 0;
2245*4882a593Smuzhiyun int num_modes = 0;
2246*4882a593Smuzhiyun int i;
2247*4882a593Smuzhiyun
2248*4882a593Smuzhiyun DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
2249*4882a593Smuzhiyun connector->base.id, connector->name);
2250*4882a593Smuzhiyun
2251*4882a593Smuzhiyun /*
2252*4882a593Smuzhiyun * Read the list of supported input resolutions for the selected TV
2253*4882a593Smuzhiyun * format.
2254*4882a593Smuzhiyun */
2255*4882a593Smuzhiyun format_map = 1 << conn_state->tv.mode;
2256*4882a593Smuzhiyun memcpy(&tv_res, &format_map,
2257*4882a593Smuzhiyun min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
2258*4882a593Smuzhiyun
2259*4882a593Smuzhiyun if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
2260*4882a593Smuzhiyun return 0;
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(tv_res) != 3);
2263*4882a593Smuzhiyun if (!intel_sdvo_write_cmd(intel_sdvo,
2264*4882a593Smuzhiyun SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
2265*4882a593Smuzhiyun &tv_res, sizeof(tv_res)))
2266*4882a593Smuzhiyun return 0;
2267*4882a593Smuzhiyun if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
2268*4882a593Smuzhiyun return 0;
2269*4882a593Smuzhiyun
2270*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++) {
2271*4882a593Smuzhiyun if (reply & (1 << i)) {
2272*4882a593Smuzhiyun struct drm_display_mode *nmode;
2273*4882a593Smuzhiyun nmode = drm_mode_duplicate(connector->dev,
2274*4882a593Smuzhiyun &sdvo_tv_modes[i]);
2275*4882a593Smuzhiyun if (nmode) {
2276*4882a593Smuzhiyun drm_mode_probed_add(connector, nmode);
2277*4882a593Smuzhiyun num_modes++;
2278*4882a593Smuzhiyun }
2279*4882a593Smuzhiyun }
2280*4882a593Smuzhiyun }
2281*4882a593Smuzhiyun
2282*4882a593Smuzhiyun return num_modes;
2283*4882a593Smuzhiyun }
2284*4882a593Smuzhiyun
intel_sdvo_get_lvds_modes(struct drm_connector * connector)2285*4882a593Smuzhiyun static int intel_sdvo_get_lvds_modes(struct drm_connector *connector)
2286*4882a593Smuzhiyun {
2287*4882a593Smuzhiyun struct intel_sdvo *intel_sdvo = intel_attached_sdvo(to_intel_connector(connector));
2288*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(connector->dev);
2289*4882a593Smuzhiyun struct drm_display_mode *newmode;
2290*4882a593Smuzhiyun int num_modes = 0;
2291*4882a593Smuzhiyun
2292*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
2293*4882a593Smuzhiyun connector->base.id, connector->name);
2294*4882a593Smuzhiyun
2295*4882a593Smuzhiyun /*
2296*4882a593Smuzhiyun * Fetch modes from VBT. For SDVO prefer the VBT mode since some
2297*4882a593Smuzhiyun * SDVO->LVDS transcoders can't cope with the EDID mode.
2298*4882a593Smuzhiyun */
2299*4882a593Smuzhiyun if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) {
2300*4882a593Smuzhiyun newmode = drm_mode_duplicate(connector->dev,
2301*4882a593Smuzhiyun dev_priv->vbt.sdvo_lvds_vbt_mode);
2302*4882a593Smuzhiyun if (newmode != NULL) {
2303*4882a593Smuzhiyun /* Guarantee the mode is preferred */
2304*4882a593Smuzhiyun newmode->type = (DRM_MODE_TYPE_PREFERRED |
2305*4882a593Smuzhiyun DRM_MODE_TYPE_DRIVER);
2306*4882a593Smuzhiyun drm_mode_probed_add(connector, newmode);
2307*4882a593Smuzhiyun num_modes++;
2308*4882a593Smuzhiyun }
2309*4882a593Smuzhiyun }
2310*4882a593Smuzhiyun
2311*4882a593Smuzhiyun /*
2312*4882a593Smuzhiyun * Attempt to get the mode list from DDC.
2313*4882a593Smuzhiyun * Assume that the preferred modes are
2314*4882a593Smuzhiyun * arranged in priority order.
2315*4882a593Smuzhiyun */
2316*4882a593Smuzhiyun num_modes += intel_ddc_get_modes(connector, &intel_sdvo->ddc);
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun return num_modes;
2319*4882a593Smuzhiyun }
2320*4882a593Smuzhiyun
intel_sdvo_get_modes(struct drm_connector * connector)2321*4882a593Smuzhiyun static int intel_sdvo_get_modes(struct drm_connector *connector)
2322*4882a593Smuzhiyun {
2323*4882a593Smuzhiyun struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
2324*4882a593Smuzhiyun
2325*4882a593Smuzhiyun if (IS_TV(intel_sdvo_connector))
2326*4882a593Smuzhiyun return intel_sdvo_get_tv_modes(connector);
2327*4882a593Smuzhiyun else if (IS_LVDS(intel_sdvo_connector))
2328*4882a593Smuzhiyun return intel_sdvo_get_lvds_modes(connector);
2329*4882a593Smuzhiyun else
2330*4882a593Smuzhiyun return intel_sdvo_get_ddc_modes(connector);
2331*4882a593Smuzhiyun }
2332*4882a593Smuzhiyun
2333*4882a593Smuzhiyun static int
intel_sdvo_connector_atomic_get_property(struct drm_connector * connector,const struct drm_connector_state * state,struct drm_property * property,u64 * val)2334*4882a593Smuzhiyun intel_sdvo_connector_atomic_get_property(struct drm_connector *connector,
2335*4882a593Smuzhiyun const struct drm_connector_state *state,
2336*4882a593Smuzhiyun struct drm_property *property,
2337*4882a593Smuzhiyun u64 *val)
2338*4882a593Smuzhiyun {
2339*4882a593Smuzhiyun struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
2340*4882a593Smuzhiyun const struct intel_sdvo_connector_state *sdvo_state = to_intel_sdvo_connector_state((void *)state);
2341*4882a593Smuzhiyun
2342*4882a593Smuzhiyun if (property == intel_sdvo_connector->tv_format) {
2343*4882a593Smuzhiyun int i;
2344*4882a593Smuzhiyun
2345*4882a593Smuzhiyun for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
2346*4882a593Smuzhiyun if (state->tv.mode == intel_sdvo_connector->tv_format_supported[i]) {
2347*4882a593Smuzhiyun *val = i;
2348*4882a593Smuzhiyun
2349*4882a593Smuzhiyun return 0;
2350*4882a593Smuzhiyun }
2351*4882a593Smuzhiyun
2352*4882a593Smuzhiyun drm_WARN_ON(connector->dev, 1);
2353*4882a593Smuzhiyun *val = 0;
2354*4882a593Smuzhiyun } else if (property == intel_sdvo_connector->top ||
2355*4882a593Smuzhiyun property == intel_sdvo_connector->bottom)
2356*4882a593Smuzhiyun *val = intel_sdvo_connector->max_vscan - sdvo_state->tv.overscan_v;
2357*4882a593Smuzhiyun else if (property == intel_sdvo_connector->left ||
2358*4882a593Smuzhiyun property == intel_sdvo_connector->right)
2359*4882a593Smuzhiyun *val = intel_sdvo_connector->max_hscan - sdvo_state->tv.overscan_h;
2360*4882a593Smuzhiyun else if (property == intel_sdvo_connector->hpos)
2361*4882a593Smuzhiyun *val = sdvo_state->tv.hpos;
2362*4882a593Smuzhiyun else if (property == intel_sdvo_connector->vpos)
2363*4882a593Smuzhiyun *val = sdvo_state->tv.vpos;
2364*4882a593Smuzhiyun else if (property == intel_sdvo_connector->saturation)
2365*4882a593Smuzhiyun *val = state->tv.saturation;
2366*4882a593Smuzhiyun else if (property == intel_sdvo_connector->contrast)
2367*4882a593Smuzhiyun *val = state->tv.contrast;
2368*4882a593Smuzhiyun else if (property == intel_sdvo_connector->hue)
2369*4882a593Smuzhiyun *val = state->tv.hue;
2370*4882a593Smuzhiyun else if (property == intel_sdvo_connector->brightness)
2371*4882a593Smuzhiyun *val = state->tv.brightness;
2372*4882a593Smuzhiyun else if (property == intel_sdvo_connector->sharpness)
2373*4882a593Smuzhiyun *val = sdvo_state->tv.sharpness;
2374*4882a593Smuzhiyun else if (property == intel_sdvo_connector->flicker_filter)
2375*4882a593Smuzhiyun *val = sdvo_state->tv.flicker_filter;
2376*4882a593Smuzhiyun else if (property == intel_sdvo_connector->flicker_filter_2d)
2377*4882a593Smuzhiyun *val = sdvo_state->tv.flicker_filter_2d;
2378*4882a593Smuzhiyun else if (property == intel_sdvo_connector->flicker_filter_adaptive)
2379*4882a593Smuzhiyun *val = sdvo_state->tv.flicker_filter_adaptive;
2380*4882a593Smuzhiyun else if (property == intel_sdvo_connector->tv_chroma_filter)
2381*4882a593Smuzhiyun *val = sdvo_state->tv.chroma_filter;
2382*4882a593Smuzhiyun else if (property == intel_sdvo_connector->tv_luma_filter)
2383*4882a593Smuzhiyun *val = sdvo_state->tv.luma_filter;
2384*4882a593Smuzhiyun else if (property == intel_sdvo_connector->dot_crawl)
2385*4882a593Smuzhiyun *val = sdvo_state->tv.dot_crawl;
2386*4882a593Smuzhiyun else
2387*4882a593Smuzhiyun return intel_digital_connector_atomic_get_property(connector, state, property, val);
2388*4882a593Smuzhiyun
2389*4882a593Smuzhiyun return 0;
2390*4882a593Smuzhiyun }
2391*4882a593Smuzhiyun
2392*4882a593Smuzhiyun static int
intel_sdvo_connector_atomic_set_property(struct drm_connector * connector,struct drm_connector_state * state,struct drm_property * property,u64 val)2393*4882a593Smuzhiyun intel_sdvo_connector_atomic_set_property(struct drm_connector *connector,
2394*4882a593Smuzhiyun struct drm_connector_state *state,
2395*4882a593Smuzhiyun struct drm_property *property,
2396*4882a593Smuzhiyun u64 val)
2397*4882a593Smuzhiyun {
2398*4882a593Smuzhiyun struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
2399*4882a593Smuzhiyun struct intel_sdvo_connector_state *sdvo_state = to_intel_sdvo_connector_state(state);
2400*4882a593Smuzhiyun
2401*4882a593Smuzhiyun if (property == intel_sdvo_connector->tv_format) {
2402*4882a593Smuzhiyun state->tv.mode = intel_sdvo_connector->tv_format_supported[val];
2403*4882a593Smuzhiyun
2404*4882a593Smuzhiyun if (state->crtc) {
2405*4882a593Smuzhiyun struct drm_crtc_state *crtc_state =
2406*4882a593Smuzhiyun drm_atomic_get_new_crtc_state(state->state, state->crtc);
2407*4882a593Smuzhiyun
2408*4882a593Smuzhiyun crtc_state->connectors_changed = true;
2409*4882a593Smuzhiyun }
2410*4882a593Smuzhiyun } else if (property == intel_sdvo_connector->top ||
2411*4882a593Smuzhiyun property == intel_sdvo_connector->bottom)
2412*4882a593Smuzhiyun /* Cannot set these independent from each other */
2413*4882a593Smuzhiyun sdvo_state->tv.overscan_v = intel_sdvo_connector->max_vscan - val;
2414*4882a593Smuzhiyun else if (property == intel_sdvo_connector->left ||
2415*4882a593Smuzhiyun property == intel_sdvo_connector->right)
2416*4882a593Smuzhiyun /* Cannot set these independent from each other */
2417*4882a593Smuzhiyun sdvo_state->tv.overscan_h = intel_sdvo_connector->max_hscan - val;
2418*4882a593Smuzhiyun else if (property == intel_sdvo_connector->hpos)
2419*4882a593Smuzhiyun sdvo_state->tv.hpos = val;
2420*4882a593Smuzhiyun else if (property == intel_sdvo_connector->vpos)
2421*4882a593Smuzhiyun sdvo_state->tv.vpos = val;
2422*4882a593Smuzhiyun else if (property == intel_sdvo_connector->saturation)
2423*4882a593Smuzhiyun state->tv.saturation = val;
2424*4882a593Smuzhiyun else if (property == intel_sdvo_connector->contrast)
2425*4882a593Smuzhiyun state->tv.contrast = val;
2426*4882a593Smuzhiyun else if (property == intel_sdvo_connector->hue)
2427*4882a593Smuzhiyun state->tv.hue = val;
2428*4882a593Smuzhiyun else if (property == intel_sdvo_connector->brightness)
2429*4882a593Smuzhiyun state->tv.brightness = val;
2430*4882a593Smuzhiyun else if (property == intel_sdvo_connector->sharpness)
2431*4882a593Smuzhiyun sdvo_state->tv.sharpness = val;
2432*4882a593Smuzhiyun else if (property == intel_sdvo_connector->flicker_filter)
2433*4882a593Smuzhiyun sdvo_state->tv.flicker_filter = val;
2434*4882a593Smuzhiyun else if (property == intel_sdvo_connector->flicker_filter_2d)
2435*4882a593Smuzhiyun sdvo_state->tv.flicker_filter_2d = val;
2436*4882a593Smuzhiyun else if (property == intel_sdvo_connector->flicker_filter_adaptive)
2437*4882a593Smuzhiyun sdvo_state->tv.flicker_filter_adaptive = val;
2438*4882a593Smuzhiyun else if (property == intel_sdvo_connector->tv_chroma_filter)
2439*4882a593Smuzhiyun sdvo_state->tv.chroma_filter = val;
2440*4882a593Smuzhiyun else if (property == intel_sdvo_connector->tv_luma_filter)
2441*4882a593Smuzhiyun sdvo_state->tv.luma_filter = val;
2442*4882a593Smuzhiyun else if (property == intel_sdvo_connector->dot_crawl)
2443*4882a593Smuzhiyun sdvo_state->tv.dot_crawl = val;
2444*4882a593Smuzhiyun else
2445*4882a593Smuzhiyun return intel_digital_connector_atomic_set_property(connector, state, property, val);
2446*4882a593Smuzhiyun
2447*4882a593Smuzhiyun return 0;
2448*4882a593Smuzhiyun }
2449*4882a593Smuzhiyun
2450*4882a593Smuzhiyun static int
intel_sdvo_connector_register(struct drm_connector * connector)2451*4882a593Smuzhiyun intel_sdvo_connector_register(struct drm_connector *connector)
2452*4882a593Smuzhiyun {
2453*4882a593Smuzhiyun struct intel_sdvo *sdvo = intel_attached_sdvo(to_intel_connector(connector));
2454*4882a593Smuzhiyun int ret;
2455*4882a593Smuzhiyun
2456*4882a593Smuzhiyun ret = intel_connector_register(connector);
2457*4882a593Smuzhiyun if (ret)
2458*4882a593Smuzhiyun return ret;
2459*4882a593Smuzhiyun
2460*4882a593Smuzhiyun return sysfs_create_link(&connector->kdev->kobj,
2461*4882a593Smuzhiyun &sdvo->ddc.dev.kobj,
2462*4882a593Smuzhiyun sdvo->ddc.dev.kobj.name);
2463*4882a593Smuzhiyun }
2464*4882a593Smuzhiyun
2465*4882a593Smuzhiyun static void
intel_sdvo_connector_unregister(struct drm_connector * connector)2466*4882a593Smuzhiyun intel_sdvo_connector_unregister(struct drm_connector *connector)
2467*4882a593Smuzhiyun {
2468*4882a593Smuzhiyun struct intel_sdvo *sdvo = intel_attached_sdvo(to_intel_connector(connector));
2469*4882a593Smuzhiyun
2470*4882a593Smuzhiyun sysfs_remove_link(&connector->kdev->kobj,
2471*4882a593Smuzhiyun sdvo->ddc.dev.kobj.name);
2472*4882a593Smuzhiyun intel_connector_unregister(connector);
2473*4882a593Smuzhiyun }
2474*4882a593Smuzhiyun
2475*4882a593Smuzhiyun static struct drm_connector_state *
intel_sdvo_connector_duplicate_state(struct drm_connector * connector)2476*4882a593Smuzhiyun intel_sdvo_connector_duplicate_state(struct drm_connector *connector)
2477*4882a593Smuzhiyun {
2478*4882a593Smuzhiyun struct intel_sdvo_connector_state *state;
2479*4882a593Smuzhiyun
2480*4882a593Smuzhiyun state = kmemdup(connector->state, sizeof(*state), GFP_KERNEL);
2481*4882a593Smuzhiyun if (!state)
2482*4882a593Smuzhiyun return NULL;
2483*4882a593Smuzhiyun
2484*4882a593Smuzhiyun __drm_atomic_helper_connector_duplicate_state(connector, &state->base.base);
2485*4882a593Smuzhiyun return &state->base.base;
2486*4882a593Smuzhiyun }
2487*4882a593Smuzhiyun
2488*4882a593Smuzhiyun static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
2489*4882a593Smuzhiyun .detect = intel_sdvo_detect,
2490*4882a593Smuzhiyun .fill_modes = drm_helper_probe_single_connector_modes,
2491*4882a593Smuzhiyun .atomic_get_property = intel_sdvo_connector_atomic_get_property,
2492*4882a593Smuzhiyun .atomic_set_property = intel_sdvo_connector_atomic_set_property,
2493*4882a593Smuzhiyun .late_register = intel_sdvo_connector_register,
2494*4882a593Smuzhiyun .early_unregister = intel_sdvo_connector_unregister,
2495*4882a593Smuzhiyun .destroy = intel_connector_destroy,
2496*4882a593Smuzhiyun .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
2497*4882a593Smuzhiyun .atomic_duplicate_state = intel_sdvo_connector_duplicate_state,
2498*4882a593Smuzhiyun };
2499*4882a593Smuzhiyun
intel_sdvo_atomic_check(struct drm_connector * conn,struct drm_atomic_state * state)2500*4882a593Smuzhiyun static int intel_sdvo_atomic_check(struct drm_connector *conn,
2501*4882a593Smuzhiyun struct drm_atomic_state *state)
2502*4882a593Smuzhiyun {
2503*4882a593Smuzhiyun struct drm_connector_state *new_conn_state =
2504*4882a593Smuzhiyun drm_atomic_get_new_connector_state(state, conn);
2505*4882a593Smuzhiyun struct drm_connector_state *old_conn_state =
2506*4882a593Smuzhiyun drm_atomic_get_old_connector_state(state, conn);
2507*4882a593Smuzhiyun struct intel_sdvo_connector_state *old_state =
2508*4882a593Smuzhiyun to_intel_sdvo_connector_state(old_conn_state);
2509*4882a593Smuzhiyun struct intel_sdvo_connector_state *new_state =
2510*4882a593Smuzhiyun to_intel_sdvo_connector_state(new_conn_state);
2511*4882a593Smuzhiyun
2512*4882a593Smuzhiyun if (new_conn_state->crtc &&
2513*4882a593Smuzhiyun (memcmp(&old_state->tv, &new_state->tv, sizeof(old_state->tv)) ||
2514*4882a593Smuzhiyun memcmp(&old_conn_state->tv, &new_conn_state->tv, sizeof(old_conn_state->tv)))) {
2515*4882a593Smuzhiyun struct drm_crtc_state *crtc_state =
2516*4882a593Smuzhiyun drm_atomic_get_new_crtc_state(state,
2517*4882a593Smuzhiyun new_conn_state->crtc);
2518*4882a593Smuzhiyun
2519*4882a593Smuzhiyun crtc_state->connectors_changed = true;
2520*4882a593Smuzhiyun }
2521*4882a593Smuzhiyun
2522*4882a593Smuzhiyun return intel_digital_connector_atomic_check(conn, state);
2523*4882a593Smuzhiyun }
2524*4882a593Smuzhiyun
2525*4882a593Smuzhiyun static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
2526*4882a593Smuzhiyun .get_modes = intel_sdvo_get_modes,
2527*4882a593Smuzhiyun .mode_valid = intel_sdvo_mode_valid,
2528*4882a593Smuzhiyun .atomic_check = intel_sdvo_atomic_check,
2529*4882a593Smuzhiyun };
2530*4882a593Smuzhiyun
intel_sdvo_enc_destroy(struct drm_encoder * encoder)2531*4882a593Smuzhiyun static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
2532*4882a593Smuzhiyun {
2533*4882a593Smuzhiyun struct intel_sdvo *intel_sdvo = to_sdvo(to_intel_encoder(encoder));
2534*4882a593Smuzhiyun
2535*4882a593Smuzhiyun i2c_del_adapter(&intel_sdvo->ddc);
2536*4882a593Smuzhiyun intel_encoder_destroy(encoder);
2537*4882a593Smuzhiyun }
2538*4882a593Smuzhiyun
2539*4882a593Smuzhiyun static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
2540*4882a593Smuzhiyun .destroy = intel_sdvo_enc_destroy,
2541*4882a593Smuzhiyun };
2542*4882a593Smuzhiyun
2543*4882a593Smuzhiyun static void
intel_sdvo_guess_ddc_bus(struct intel_sdvo * sdvo)2544*4882a593Smuzhiyun intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
2545*4882a593Smuzhiyun {
2546*4882a593Smuzhiyun u16 mask = 0;
2547*4882a593Smuzhiyun unsigned int num_bits;
2548*4882a593Smuzhiyun
2549*4882a593Smuzhiyun /*
2550*4882a593Smuzhiyun * Make a mask of outputs less than or equal to our own priority in the
2551*4882a593Smuzhiyun * list.
2552*4882a593Smuzhiyun */
2553*4882a593Smuzhiyun switch (sdvo->controlled_output) {
2554*4882a593Smuzhiyun case SDVO_OUTPUT_LVDS1:
2555*4882a593Smuzhiyun mask |= SDVO_OUTPUT_LVDS1;
2556*4882a593Smuzhiyun fallthrough;
2557*4882a593Smuzhiyun case SDVO_OUTPUT_LVDS0:
2558*4882a593Smuzhiyun mask |= SDVO_OUTPUT_LVDS0;
2559*4882a593Smuzhiyun fallthrough;
2560*4882a593Smuzhiyun case SDVO_OUTPUT_TMDS1:
2561*4882a593Smuzhiyun mask |= SDVO_OUTPUT_TMDS1;
2562*4882a593Smuzhiyun fallthrough;
2563*4882a593Smuzhiyun case SDVO_OUTPUT_TMDS0:
2564*4882a593Smuzhiyun mask |= SDVO_OUTPUT_TMDS0;
2565*4882a593Smuzhiyun fallthrough;
2566*4882a593Smuzhiyun case SDVO_OUTPUT_RGB1:
2567*4882a593Smuzhiyun mask |= SDVO_OUTPUT_RGB1;
2568*4882a593Smuzhiyun fallthrough;
2569*4882a593Smuzhiyun case SDVO_OUTPUT_RGB0:
2570*4882a593Smuzhiyun mask |= SDVO_OUTPUT_RGB0;
2571*4882a593Smuzhiyun break;
2572*4882a593Smuzhiyun }
2573*4882a593Smuzhiyun
2574*4882a593Smuzhiyun /* Count bits to find what number we are in the priority list. */
2575*4882a593Smuzhiyun mask &= sdvo->caps.output_flags;
2576*4882a593Smuzhiyun num_bits = hweight16(mask);
2577*4882a593Smuzhiyun /* If more than 3 outputs, default to DDC bus 3 for now. */
2578*4882a593Smuzhiyun if (num_bits > 3)
2579*4882a593Smuzhiyun num_bits = 3;
2580*4882a593Smuzhiyun
2581*4882a593Smuzhiyun /* Corresponds to SDVO_CONTROL_BUS_DDCx */
2582*4882a593Smuzhiyun sdvo->ddc_bus = 1 << num_bits;
2583*4882a593Smuzhiyun }
2584*4882a593Smuzhiyun
2585*4882a593Smuzhiyun /*
2586*4882a593Smuzhiyun * Choose the appropriate DDC bus for control bus switch command for this
2587*4882a593Smuzhiyun * SDVO output based on the controlled output.
2588*4882a593Smuzhiyun *
2589*4882a593Smuzhiyun * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
2590*4882a593Smuzhiyun * outputs, then LVDS outputs.
2591*4882a593Smuzhiyun */
2592*4882a593Smuzhiyun static void
intel_sdvo_select_ddc_bus(struct drm_i915_private * dev_priv,struct intel_sdvo * sdvo)2593*4882a593Smuzhiyun intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
2594*4882a593Smuzhiyun struct intel_sdvo *sdvo)
2595*4882a593Smuzhiyun {
2596*4882a593Smuzhiyun struct sdvo_device_mapping *mapping;
2597*4882a593Smuzhiyun
2598*4882a593Smuzhiyun if (sdvo->port == PORT_B)
2599*4882a593Smuzhiyun mapping = &dev_priv->vbt.sdvo_mappings[0];
2600*4882a593Smuzhiyun else
2601*4882a593Smuzhiyun mapping = &dev_priv->vbt.sdvo_mappings[1];
2602*4882a593Smuzhiyun
2603*4882a593Smuzhiyun if (mapping->initialized)
2604*4882a593Smuzhiyun sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
2605*4882a593Smuzhiyun else
2606*4882a593Smuzhiyun intel_sdvo_guess_ddc_bus(sdvo);
2607*4882a593Smuzhiyun }
2608*4882a593Smuzhiyun
2609*4882a593Smuzhiyun static void
intel_sdvo_select_i2c_bus(struct drm_i915_private * dev_priv,struct intel_sdvo * sdvo)2610*4882a593Smuzhiyun intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
2611*4882a593Smuzhiyun struct intel_sdvo *sdvo)
2612*4882a593Smuzhiyun {
2613*4882a593Smuzhiyun struct sdvo_device_mapping *mapping;
2614*4882a593Smuzhiyun u8 pin;
2615*4882a593Smuzhiyun
2616*4882a593Smuzhiyun if (sdvo->port == PORT_B)
2617*4882a593Smuzhiyun mapping = &dev_priv->vbt.sdvo_mappings[0];
2618*4882a593Smuzhiyun else
2619*4882a593Smuzhiyun mapping = &dev_priv->vbt.sdvo_mappings[1];
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun if (mapping->initialized &&
2622*4882a593Smuzhiyun intel_gmbus_is_valid_pin(dev_priv, mapping->i2c_pin))
2623*4882a593Smuzhiyun pin = mapping->i2c_pin;
2624*4882a593Smuzhiyun else
2625*4882a593Smuzhiyun pin = GMBUS_PIN_DPB;
2626*4882a593Smuzhiyun
2627*4882a593Smuzhiyun sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);
2628*4882a593Smuzhiyun
2629*4882a593Smuzhiyun /*
2630*4882a593Smuzhiyun * With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow
2631*4882a593Smuzhiyun * our code totally fails once we start using gmbus. Hence fall back to
2632*4882a593Smuzhiyun * bit banging for now.
2633*4882a593Smuzhiyun */
2634*4882a593Smuzhiyun intel_gmbus_force_bit(sdvo->i2c, true);
2635*4882a593Smuzhiyun }
2636*4882a593Smuzhiyun
2637*4882a593Smuzhiyun /* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */
2638*4882a593Smuzhiyun static void
intel_sdvo_unselect_i2c_bus(struct intel_sdvo * sdvo)2639*4882a593Smuzhiyun intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo)
2640*4882a593Smuzhiyun {
2641*4882a593Smuzhiyun intel_gmbus_force_bit(sdvo->i2c, false);
2642*4882a593Smuzhiyun }
2643*4882a593Smuzhiyun
2644*4882a593Smuzhiyun static bool
intel_sdvo_is_hdmi_connector(struct intel_sdvo * intel_sdvo,int device)2645*4882a593Smuzhiyun intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
2646*4882a593Smuzhiyun {
2647*4882a593Smuzhiyun return intel_sdvo_check_supp_encode(intel_sdvo);
2648*4882a593Smuzhiyun }
2649*4882a593Smuzhiyun
2650*4882a593Smuzhiyun static u8
intel_sdvo_get_slave_addr(struct drm_i915_private * dev_priv,struct intel_sdvo * sdvo)2651*4882a593Smuzhiyun intel_sdvo_get_slave_addr(struct drm_i915_private *dev_priv,
2652*4882a593Smuzhiyun struct intel_sdvo *sdvo)
2653*4882a593Smuzhiyun {
2654*4882a593Smuzhiyun struct sdvo_device_mapping *my_mapping, *other_mapping;
2655*4882a593Smuzhiyun
2656*4882a593Smuzhiyun if (sdvo->port == PORT_B) {
2657*4882a593Smuzhiyun my_mapping = &dev_priv->vbt.sdvo_mappings[0];
2658*4882a593Smuzhiyun other_mapping = &dev_priv->vbt.sdvo_mappings[1];
2659*4882a593Smuzhiyun } else {
2660*4882a593Smuzhiyun my_mapping = &dev_priv->vbt.sdvo_mappings[1];
2661*4882a593Smuzhiyun other_mapping = &dev_priv->vbt.sdvo_mappings[0];
2662*4882a593Smuzhiyun }
2663*4882a593Smuzhiyun
2664*4882a593Smuzhiyun /* If the BIOS described our SDVO device, take advantage of it. */
2665*4882a593Smuzhiyun if (my_mapping->slave_addr)
2666*4882a593Smuzhiyun return my_mapping->slave_addr;
2667*4882a593Smuzhiyun
2668*4882a593Smuzhiyun /*
2669*4882a593Smuzhiyun * If the BIOS only described a different SDVO device, use the
2670*4882a593Smuzhiyun * address that it isn't using.
2671*4882a593Smuzhiyun */
2672*4882a593Smuzhiyun if (other_mapping->slave_addr) {
2673*4882a593Smuzhiyun if (other_mapping->slave_addr == 0x70)
2674*4882a593Smuzhiyun return 0x72;
2675*4882a593Smuzhiyun else
2676*4882a593Smuzhiyun return 0x70;
2677*4882a593Smuzhiyun }
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun /*
2680*4882a593Smuzhiyun * No SDVO device info is found for another DVO port,
2681*4882a593Smuzhiyun * so use mapping assumption we had before BIOS parsing.
2682*4882a593Smuzhiyun */
2683*4882a593Smuzhiyun if (sdvo->port == PORT_B)
2684*4882a593Smuzhiyun return 0x70;
2685*4882a593Smuzhiyun else
2686*4882a593Smuzhiyun return 0x72;
2687*4882a593Smuzhiyun }
2688*4882a593Smuzhiyun
2689*4882a593Smuzhiyun static int
intel_sdvo_connector_init(struct intel_sdvo_connector * connector,struct intel_sdvo * encoder)2690*4882a593Smuzhiyun intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
2691*4882a593Smuzhiyun struct intel_sdvo *encoder)
2692*4882a593Smuzhiyun {
2693*4882a593Smuzhiyun struct drm_connector *drm_connector;
2694*4882a593Smuzhiyun int ret;
2695*4882a593Smuzhiyun
2696*4882a593Smuzhiyun drm_connector = &connector->base.base;
2697*4882a593Smuzhiyun ret = drm_connector_init(encoder->base.base.dev,
2698*4882a593Smuzhiyun drm_connector,
2699*4882a593Smuzhiyun &intel_sdvo_connector_funcs,
2700*4882a593Smuzhiyun connector->base.base.connector_type);
2701*4882a593Smuzhiyun if (ret < 0)
2702*4882a593Smuzhiyun return ret;
2703*4882a593Smuzhiyun
2704*4882a593Smuzhiyun drm_connector_helper_add(drm_connector,
2705*4882a593Smuzhiyun &intel_sdvo_connector_helper_funcs);
2706*4882a593Smuzhiyun
2707*4882a593Smuzhiyun connector->base.base.interlace_allowed = 1;
2708*4882a593Smuzhiyun connector->base.base.doublescan_allowed = 0;
2709*4882a593Smuzhiyun connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
2710*4882a593Smuzhiyun connector->base.get_hw_state = intel_sdvo_connector_get_hw_state;
2711*4882a593Smuzhiyun
2712*4882a593Smuzhiyun intel_connector_attach_encoder(&connector->base, &encoder->base);
2713*4882a593Smuzhiyun
2714*4882a593Smuzhiyun return 0;
2715*4882a593Smuzhiyun }
2716*4882a593Smuzhiyun
2717*4882a593Smuzhiyun static void
intel_sdvo_add_hdmi_properties(struct intel_sdvo * intel_sdvo,struct intel_sdvo_connector * connector)2718*4882a593Smuzhiyun intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo,
2719*4882a593Smuzhiyun struct intel_sdvo_connector *connector)
2720*4882a593Smuzhiyun {
2721*4882a593Smuzhiyun intel_attach_force_audio_property(&connector->base.base);
2722*4882a593Smuzhiyun if (intel_sdvo->colorimetry_cap & SDVO_COLORIMETRY_RGB220)
2723*4882a593Smuzhiyun intel_attach_broadcast_rgb_property(&connector->base.base);
2724*4882a593Smuzhiyun intel_attach_aspect_ratio_property(&connector->base.base);
2725*4882a593Smuzhiyun }
2726*4882a593Smuzhiyun
intel_sdvo_connector_alloc(void)2727*4882a593Smuzhiyun static struct intel_sdvo_connector *intel_sdvo_connector_alloc(void)
2728*4882a593Smuzhiyun {
2729*4882a593Smuzhiyun struct intel_sdvo_connector *sdvo_connector;
2730*4882a593Smuzhiyun struct intel_sdvo_connector_state *conn_state;
2731*4882a593Smuzhiyun
2732*4882a593Smuzhiyun sdvo_connector = kzalloc(sizeof(*sdvo_connector), GFP_KERNEL);
2733*4882a593Smuzhiyun if (!sdvo_connector)
2734*4882a593Smuzhiyun return NULL;
2735*4882a593Smuzhiyun
2736*4882a593Smuzhiyun conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
2737*4882a593Smuzhiyun if (!conn_state) {
2738*4882a593Smuzhiyun kfree(sdvo_connector);
2739*4882a593Smuzhiyun return NULL;
2740*4882a593Smuzhiyun }
2741*4882a593Smuzhiyun
2742*4882a593Smuzhiyun __drm_atomic_helper_connector_reset(&sdvo_connector->base.base,
2743*4882a593Smuzhiyun &conn_state->base.base);
2744*4882a593Smuzhiyun
2745*4882a593Smuzhiyun return sdvo_connector;
2746*4882a593Smuzhiyun }
2747*4882a593Smuzhiyun
2748*4882a593Smuzhiyun static bool
intel_sdvo_dvi_init(struct intel_sdvo * intel_sdvo,int device)2749*4882a593Smuzhiyun intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
2750*4882a593Smuzhiyun {
2751*4882a593Smuzhiyun struct drm_encoder *encoder = &intel_sdvo->base.base;
2752*4882a593Smuzhiyun struct drm_connector *connector;
2753*4882a593Smuzhiyun struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
2754*4882a593Smuzhiyun struct intel_connector *intel_connector;
2755*4882a593Smuzhiyun struct intel_sdvo_connector *intel_sdvo_connector;
2756*4882a593Smuzhiyun
2757*4882a593Smuzhiyun DRM_DEBUG_KMS("initialising DVI device %d\n", device);
2758*4882a593Smuzhiyun
2759*4882a593Smuzhiyun intel_sdvo_connector = intel_sdvo_connector_alloc();
2760*4882a593Smuzhiyun if (!intel_sdvo_connector)
2761*4882a593Smuzhiyun return false;
2762*4882a593Smuzhiyun
2763*4882a593Smuzhiyun if (device == 0)
2764*4882a593Smuzhiyun intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
2765*4882a593Smuzhiyun else if (device == 1)
2766*4882a593Smuzhiyun intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
2767*4882a593Smuzhiyun
2768*4882a593Smuzhiyun intel_connector = &intel_sdvo_connector->base;
2769*4882a593Smuzhiyun connector = &intel_connector->base;
2770*4882a593Smuzhiyun if (intel_sdvo_get_hotplug_support(intel_sdvo) &
2771*4882a593Smuzhiyun intel_sdvo_connector->output_flag) {
2772*4882a593Smuzhiyun intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag;
2773*4882a593Smuzhiyun /*
2774*4882a593Smuzhiyun * Some SDVO devices have one-shot hotplug interrupts.
2775*4882a593Smuzhiyun * Ensure that they get re-enabled when an interrupt happens.
2776*4882a593Smuzhiyun */
2777*4882a593Smuzhiyun intel_connector->polled = DRM_CONNECTOR_POLL_HPD;
2778*4882a593Smuzhiyun intel_encoder->hotplug = intel_sdvo_hotplug;
2779*4882a593Smuzhiyun intel_sdvo_enable_hotplug(intel_encoder);
2780*4882a593Smuzhiyun } else {
2781*4882a593Smuzhiyun intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
2782*4882a593Smuzhiyun }
2783*4882a593Smuzhiyun encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2784*4882a593Smuzhiyun connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2785*4882a593Smuzhiyun
2786*4882a593Smuzhiyun if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
2787*4882a593Smuzhiyun connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
2788*4882a593Smuzhiyun intel_sdvo_connector->is_hdmi = true;
2789*4882a593Smuzhiyun }
2790*4882a593Smuzhiyun
2791*4882a593Smuzhiyun if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2792*4882a593Smuzhiyun kfree(intel_sdvo_connector);
2793*4882a593Smuzhiyun return false;
2794*4882a593Smuzhiyun }
2795*4882a593Smuzhiyun
2796*4882a593Smuzhiyun if (intel_sdvo_connector->is_hdmi)
2797*4882a593Smuzhiyun intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector);
2798*4882a593Smuzhiyun
2799*4882a593Smuzhiyun return true;
2800*4882a593Smuzhiyun }
2801*4882a593Smuzhiyun
2802*4882a593Smuzhiyun static bool
intel_sdvo_tv_init(struct intel_sdvo * intel_sdvo,int type)2803*4882a593Smuzhiyun intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
2804*4882a593Smuzhiyun {
2805*4882a593Smuzhiyun struct drm_encoder *encoder = &intel_sdvo->base.base;
2806*4882a593Smuzhiyun struct drm_connector *connector;
2807*4882a593Smuzhiyun struct intel_connector *intel_connector;
2808*4882a593Smuzhiyun struct intel_sdvo_connector *intel_sdvo_connector;
2809*4882a593Smuzhiyun
2810*4882a593Smuzhiyun DRM_DEBUG_KMS("initialising TV type %d\n", type);
2811*4882a593Smuzhiyun
2812*4882a593Smuzhiyun intel_sdvo_connector = intel_sdvo_connector_alloc();
2813*4882a593Smuzhiyun if (!intel_sdvo_connector)
2814*4882a593Smuzhiyun return false;
2815*4882a593Smuzhiyun
2816*4882a593Smuzhiyun intel_connector = &intel_sdvo_connector->base;
2817*4882a593Smuzhiyun connector = &intel_connector->base;
2818*4882a593Smuzhiyun encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2819*4882a593Smuzhiyun connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
2820*4882a593Smuzhiyun
2821*4882a593Smuzhiyun intel_sdvo_connector->output_flag = type;
2822*4882a593Smuzhiyun
2823*4882a593Smuzhiyun if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2824*4882a593Smuzhiyun kfree(intel_sdvo_connector);
2825*4882a593Smuzhiyun return false;
2826*4882a593Smuzhiyun }
2827*4882a593Smuzhiyun
2828*4882a593Smuzhiyun if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
2829*4882a593Smuzhiyun goto err;
2830*4882a593Smuzhiyun
2831*4882a593Smuzhiyun if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
2832*4882a593Smuzhiyun goto err;
2833*4882a593Smuzhiyun
2834*4882a593Smuzhiyun return true;
2835*4882a593Smuzhiyun
2836*4882a593Smuzhiyun err:
2837*4882a593Smuzhiyun intel_connector_destroy(connector);
2838*4882a593Smuzhiyun return false;
2839*4882a593Smuzhiyun }
2840*4882a593Smuzhiyun
2841*4882a593Smuzhiyun static bool
intel_sdvo_analog_init(struct intel_sdvo * intel_sdvo,int device)2842*4882a593Smuzhiyun intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
2843*4882a593Smuzhiyun {
2844*4882a593Smuzhiyun struct drm_encoder *encoder = &intel_sdvo->base.base;
2845*4882a593Smuzhiyun struct drm_connector *connector;
2846*4882a593Smuzhiyun struct intel_connector *intel_connector;
2847*4882a593Smuzhiyun struct intel_sdvo_connector *intel_sdvo_connector;
2848*4882a593Smuzhiyun
2849*4882a593Smuzhiyun DRM_DEBUG_KMS("initialising analog device %d\n", device);
2850*4882a593Smuzhiyun
2851*4882a593Smuzhiyun intel_sdvo_connector = intel_sdvo_connector_alloc();
2852*4882a593Smuzhiyun if (!intel_sdvo_connector)
2853*4882a593Smuzhiyun return false;
2854*4882a593Smuzhiyun
2855*4882a593Smuzhiyun intel_connector = &intel_sdvo_connector->base;
2856*4882a593Smuzhiyun connector = &intel_connector->base;
2857*4882a593Smuzhiyun intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
2858*4882a593Smuzhiyun encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2859*4882a593Smuzhiyun connector->connector_type = DRM_MODE_CONNECTOR_VGA;
2860*4882a593Smuzhiyun
2861*4882a593Smuzhiyun if (device == 0)
2862*4882a593Smuzhiyun intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2863*4882a593Smuzhiyun else if (device == 1)
2864*4882a593Smuzhiyun intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2865*4882a593Smuzhiyun
2866*4882a593Smuzhiyun if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2867*4882a593Smuzhiyun kfree(intel_sdvo_connector);
2868*4882a593Smuzhiyun return false;
2869*4882a593Smuzhiyun }
2870*4882a593Smuzhiyun
2871*4882a593Smuzhiyun return true;
2872*4882a593Smuzhiyun }
2873*4882a593Smuzhiyun
2874*4882a593Smuzhiyun static bool
intel_sdvo_lvds_init(struct intel_sdvo * intel_sdvo,int device)2875*4882a593Smuzhiyun intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2876*4882a593Smuzhiyun {
2877*4882a593Smuzhiyun struct drm_encoder *encoder = &intel_sdvo->base.base;
2878*4882a593Smuzhiyun struct drm_connector *connector;
2879*4882a593Smuzhiyun struct intel_connector *intel_connector;
2880*4882a593Smuzhiyun struct intel_sdvo_connector *intel_sdvo_connector;
2881*4882a593Smuzhiyun struct drm_display_mode *mode;
2882*4882a593Smuzhiyun
2883*4882a593Smuzhiyun DRM_DEBUG_KMS("initialising LVDS device %d\n", device);
2884*4882a593Smuzhiyun
2885*4882a593Smuzhiyun intel_sdvo_connector = intel_sdvo_connector_alloc();
2886*4882a593Smuzhiyun if (!intel_sdvo_connector)
2887*4882a593Smuzhiyun return false;
2888*4882a593Smuzhiyun
2889*4882a593Smuzhiyun intel_connector = &intel_sdvo_connector->base;
2890*4882a593Smuzhiyun connector = &intel_connector->base;
2891*4882a593Smuzhiyun encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2892*4882a593Smuzhiyun connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2893*4882a593Smuzhiyun
2894*4882a593Smuzhiyun if (device == 0)
2895*4882a593Smuzhiyun intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2896*4882a593Smuzhiyun else if (device == 1)
2897*4882a593Smuzhiyun intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2898*4882a593Smuzhiyun
2899*4882a593Smuzhiyun if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2900*4882a593Smuzhiyun kfree(intel_sdvo_connector);
2901*4882a593Smuzhiyun return false;
2902*4882a593Smuzhiyun }
2903*4882a593Smuzhiyun
2904*4882a593Smuzhiyun if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
2905*4882a593Smuzhiyun goto err;
2906*4882a593Smuzhiyun
2907*4882a593Smuzhiyun intel_sdvo_get_lvds_modes(connector);
2908*4882a593Smuzhiyun
2909*4882a593Smuzhiyun list_for_each_entry(mode, &connector->probed_modes, head) {
2910*4882a593Smuzhiyun if (mode->type & DRM_MODE_TYPE_PREFERRED) {
2911*4882a593Smuzhiyun struct drm_display_mode *fixed_mode =
2912*4882a593Smuzhiyun drm_mode_duplicate(connector->dev, mode);
2913*4882a593Smuzhiyun
2914*4882a593Smuzhiyun intel_panel_init(&intel_connector->panel,
2915*4882a593Smuzhiyun fixed_mode, NULL);
2916*4882a593Smuzhiyun break;
2917*4882a593Smuzhiyun }
2918*4882a593Smuzhiyun }
2919*4882a593Smuzhiyun
2920*4882a593Smuzhiyun if (!intel_connector->panel.fixed_mode)
2921*4882a593Smuzhiyun goto err;
2922*4882a593Smuzhiyun
2923*4882a593Smuzhiyun return true;
2924*4882a593Smuzhiyun
2925*4882a593Smuzhiyun err:
2926*4882a593Smuzhiyun intel_connector_destroy(connector);
2927*4882a593Smuzhiyun return false;
2928*4882a593Smuzhiyun }
2929*4882a593Smuzhiyun
intel_sdvo_filter_output_flags(u16 flags)2930*4882a593Smuzhiyun static u16 intel_sdvo_filter_output_flags(u16 flags)
2931*4882a593Smuzhiyun {
2932*4882a593Smuzhiyun flags &= SDVO_OUTPUT_MASK;
2933*4882a593Smuzhiyun
2934*4882a593Smuzhiyun /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
2935*4882a593Smuzhiyun if (!(flags & SDVO_OUTPUT_TMDS0))
2936*4882a593Smuzhiyun flags &= ~SDVO_OUTPUT_TMDS1;
2937*4882a593Smuzhiyun
2938*4882a593Smuzhiyun if (!(flags & SDVO_OUTPUT_RGB0))
2939*4882a593Smuzhiyun flags &= ~SDVO_OUTPUT_RGB1;
2940*4882a593Smuzhiyun
2941*4882a593Smuzhiyun if (!(flags & SDVO_OUTPUT_LVDS0))
2942*4882a593Smuzhiyun flags &= ~SDVO_OUTPUT_LVDS1;
2943*4882a593Smuzhiyun
2944*4882a593Smuzhiyun return flags;
2945*4882a593Smuzhiyun }
2946*4882a593Smuzhiyun
2947*4882a593Smuzhiyun static bool
intel_sdvo_output_setup(struct intel_sdvo * intel_sdvo,u16 flags)2948*4882a593Smuzhiyun intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, u16 flags)
2949*4882a593Smuzhiyun {
2950*4882a593Smuzhiyun struct drm_i915_private *i915 = to_i915(intel_sdvo->base.base.dev);
2951*4882a593Smuzhiyun
2952*4882a593Smuzhiyun flags = intel_sdvo_filter_output_flags(flags);
2953*4882a593Smuzhiyun
2954*4882a593Smuzhiyun intel_sdvo->controlled_output = flags;
2955*4882a593Smuzhiyun
2956*4882a593Smuzhiyun intel_sdvo_select_ddc_bus(i915, intel_sdvo);
2957*4882a593Smuzhiyun
2958*4882a593Smuzhiyun if (flags & SDVO_OUTPUT_TMDS0)
2959*4882a593Smuzhiyun if (!intel_sdvo_dvi_init(intel_sdvo, 0))
2960*4882a593Smuzhiyun return false;
2961*4882a593Smuzhiyun
2962*4882a593Smuzhiyun if (flags & SDVO_OUTPUT_TMDS1)
2963*4882a593Smuzhiyun if (!intel_sdvo_dvi_init(intel_sdvo, 1))
2964*4882a593Smuzhiyun return false;
2965*4882a593Smuzhiyun
2966*4882a593Smuzhiyun /* TV has no XXX1 function block */
2967*4882a593Smuzhiyun if (flags & SDVO_OUTPUT_SVID0)
2968*4882a593Smuzhiyun if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
2969*4882a593Smuzhiyun return false;
2970*4882a593Smuzhiyun
2971*4882a593Smuzhiyun if (flags & SDVO_OUTPUT_CVBS0)
2972*4882a593Smuzhiyun if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
2973*4882a593Smuzhiyun return false;
2974*4882a593Smuzhiyun
2975*4882a593Smuzhiyun if (flags & SDVO_OUTPUT_YPRPB0)
2976*4882a593Smuzhiyun if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
2977*4882a593Smuzhiyun return false;
2978*4882a593Smuzhiyun
2979*4882a593Smuzhiyun if (flags & SDVO_OUTPUT_RGB0)
2980*4882a593Smuzhiyun if (!intel_sdvo_analog_init(intel_sdvo, 0))
2981*4882a593Smuzhiyun return false;
2982*4882a593Smuzhiyun
2983*4882a593Smuzhiyun if (flags & SDVO_OUTPUT_RGB1)
2984*4882a593Smuzhiyun if (!intel_sdvo_analog_init(intel_sdvo, 1))
2985*4882a593Smuzhiyun return false;
2986*4882a593Smuzhiyun
2987*4882a593Smuzhiyun if (flags & SDVO_OUTPUT_LVDS0)
2988*4882a593Smuzhiyun if (!intel_sdvo_lvds_init(intel_sdvo, 0))
2989*4882a593Smuzhiyun return false;
2990*4882a593Smuzhiyun
2991*4882a593Smuzhiyun if (flags & SDVO_OUTPUT_LVDS1)
2992*4882a593Smuzhiyun if (!intel_sdvo_lvds_init(intel_sdvo, 1))
2993*4882a593Smuzhiyun return false;
2994*4882a593Smuzhiyun
2995*4882a593Smuzhiyun if (flags == 0) {
2996*4882a593Smuzhiyun unsigned char bytes[2];
2997*4882a593Smuzhiyun
2998*4882a593Smuzhiyun memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
2999*4882a593Smuzhiyun DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
3000*4882a593Smuzhiyun SDVO_NAME(intel_sdvo),
3001*4882a593Smuzhiyun bytes[0], bytes[1]);
3002*4882a593Smuzhiyun return false;
3003*4882a593Smuzhiyun }
3004*4882a593Smuzhiyun intel_sdvo->base.pipe_mask = ~0;
3005*4882a593Smuzhiyun
3006*4882a593Smuzhiyun return true;
3007*4882a593Smuzhiyun }
3008*4882a593Smuzhiyun
intel_sdvo_output_cleanup(struct intel_sdvo * intel_sdvo)3009*4882a593Smuzhiyun static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo)
3010*4882a593Smuzhiyun {
3011*4882a593Smuzhiyun struct drm_device *dev = intel_sdvo->base.base.dev;
3012*4882a593Smuzhiyun struct drm_connector *connector, *tmp;
3013*4882a593Smuzhiyun
3014*4882a593Smuzhiyun list_for_each_entry_safe(connector, tmp,
3015*4882a593Smuzhiyun &dev->mode_config.connector_list, head) {
3016*4882a593Smuzhiyun if (intel_attached_encoder(to_intel_connector(connector)) == &intel_sdvo->base) {
3017*4882a593Smuzhiyun drm_connector_unregister(connector);
3018*4882a593Smuzhiyun intel_connector_destroy(connector);
3019*4882a593Smuzhiyun }
3020*4882a593Smuzhiyun }
3021*4882a593Smuzhiyun }
3022*4882a593Smuzhiyun
intel_sdvo_tv_create_property(struct intel_sdvo * intel_sdvo,struct intel_sdvo_connector * intel_sdvo_connector,int type)3023*4882a593Smuzhiyun static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
3024*4882a593Smuzhiyun struct intel_sdvo_connector *intel_sdvo_connector,
3025*4882a593Smuzhiyun int type)
3026*4882a593Smuzhiyun {
3027*4882a593Smuzhiyun struct drm_device *dev = intel_sdvo->base.base.dev;
3028*4882a593Smuzhiyun struct intel_sdvo_tv_format format;
3029*4882a593Smuzhiyun u32 format_map, i;
3030*4882a593Smuzhiyun
3031*4882a593Smuzhiyun if (!intel_sdvo_set_target_output(intel_sdvo, type))
3032*4882a593Smuzhiyun return false;
3033*4882a593Smuzhiyun
3034*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(format) != 6);
3035*4882a593Smuzhiyun if (!intel_sdvo_get_value(intel_sdvo,
3036*4882a593Smuzhiyun SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
3037*4882a593Smuzhiyun &format, sizeof(format)))
3038*4882a593Smuzhiyun return false;
3039*4882a593Smuzhiyun
3040*4882a593Smuzhiyun memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
3041*4882a593Smuzhiyun
3042*4882a593Smuzhiyun if (format_map == 0)
3043*4882a593Smuzhiyun return false;
3044*4882a593Smuzhiyun
3045*4882a593Smuzhiyun intel_sdvo_connector->format_supported_num = 0;
3046*4882a593Smuzhiyun for (i = 0 ; i < TV_FORMAT_NUM; i++)
3047*4882a593Smuzhiyun if (format_map & (1 << i))
3048*4882a593Smuzhiyun intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
3049*4882a593Smuzhiyun
3050*4882a593Smuzhiyun
3051*4882a593Smuzhiyun intel_sdvo_connector->tv_format =
3052*4882a593Smuzhiyun drm_property_create(dev, DRM_MODE_PROP_ENUM,
3053*4882a593Smuzhiyun "mode", intel_sdvo_connector->format_supported_num);
3054*4882a593Smuzhiyun if (!intel_sdvo_connector->tv_format)
3055*4882a593Smuzhiyun return false;
3056*4882a593Smuzhiyun
3057*4882a593Smuzhiyun for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
3058*4882a593Smuzhiyun drm_property_add_enum(intel_sdvo_connector->tv_format, i,
3059*4882a593Smuzhiyun tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
3060*4882a593Smuzhiyun
3061*4882a593Smuzhiyun intel_sdvo_connector->base.base.state->tv.mode = intel_sdvo_connector->tv_format_supported[0];
3062*4882a593Smuzhiyun drm_object_attach_property(&intel_sdvo_connector->base.base.base,
3063*4882a593Smuzhiyun intel_sdvo_connector->tv_format, 0);
3064*4882a593Smuzhiyun return true;
3065*4882a593Smuzhiyun
3066*4882a593Smuzhiyun }
3067*4882a593Smuzhiyun
3068*4882a593Smuzhiyun #define _ENHANCEMENT(state_assignment, name, NAME) do { \
3069*4882a593Smuzhiyun if (enhancements.name) { \
3070*4882a593Smuzhiyun if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
3071*4882a593Smuzhiyun !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
3072*4882a593Smuzhiyun return false; \
3073*4882a593Smuzhiyun intel_sdvo_connector->name = \
3074*4882a593Smuzhiyun drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
3075*4882a593Smuzhiyun if (!intel_sdvo_connector->name) return false; \
3076*4882a593Smuzhiyun state_assignment = response; \
3077*4882a593Smuzhiyun drm_object_attach_property(&connector->base, \
3078*4882a593Smuzhiyun intel_sdvo_connector->name, 0); \
3079*4882a593Smuzhiyun DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
3080*4882a593Smuzhiyun data_value[0], data_value[1], response); \
3081*4882a593Smuzhiyun } \
3082*4882a593Smuzhiyun } while (0)
3083*4882a593Smuzhiyun
3084*4882a593Smuzhiyun #define ENHANCEMENT(state, name, NAME) _ENHANCEMENT((state)->name, name, NAME)
3085*4882a593Smuzhiyun
3086*4882a593Smuzhiyun static bool
intel_sdvo_create_enhance_property_tv(struct intel_sdvo * intel_sdvo,struct intel_sdvo_connector * intel_sdvo_connector,struct intel_sdvo_enhancements_reply enhancements)3087*4882a593Smuzhiyun intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
3088*4882a593Smuzhiyun struct intel_sdvo_connector *intel_sdvo_connector,
3089*4882a593Smuzhiyun struct intel_sdvo_enhancements_reply enhancements)
3090*4882a593Smuzhiyun {
3091*4882a593Smuzhiyun struct drm_device *dev = intel_sdvo->base.base.dev;
3092*4882a593Smuzhiyun struct drm_connector *connector = &intel_sdvo_connector->base.base;
3093*4882a593Smuzhiyun struct drm_connector_state *conn_state = connector->state;
3094*4882a593Smuzhiyun struct intel_sdvo_connector_state *sdvo_state =
3095*4882a593Smuzhiyun to_intel_sdvo_connector_state(conn_state);
3096*4882a593Smuzhiyun u16 response, data_value[2];
3097*4882a593Smuzhiyun
3098*4882a593Smuzhiyun /* when horizontal overscan is supported, Add the left/right property */
3099*4882a593Smuzhiyun if (enhancements.overscan_h) {
3100*4882a593Smuzhiyun if (!intel_sdvo_get_value(intel_sdvo,
3101*4882a593Smuzhiyun SDVO_CMD_GET_MAX_OVERSCAN_H,
3102*4882a593Smuzhiyun &data_value, 4))
3103*4882a593Smuzhiyun return false;
3104*4882a593Smuzhiyun
3105*4882a593Smuzhiyun if (!intel_sdvo_get_value(intel_sdvo,
3106*4882a593Smuzhiyun SDVO_CMD_GET_OVERSCAN_H,
3107*4882a593Smuzhiyun &response, 2))
3108*4882a593Smuzhiyun return false;
3109*4882a593Smuzhiyun
3110*4882a593Smuzhiyun sdvo_state->tv.overscan_h = response;
3111*4882a593Smuzhiyun
3112*4882a593Smuzhiyun intel_sdvo_connector->max_hscan = data_value[0];
3113*4882a593Smuzhiyun intel_sdvo_connector->left =
3114*4882a593Smuzhiyun drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
3115*4882a593Smuzhiyun if (!intel_sdvo_connector->left)
3116*4882a593Smuzhiyun return false;
3117*4882a593Smuzhiyun
3118*4882a593Smuzhiyun drm_object_attach_property(&connector->base,
3119*4882a593Smuzhiyun intel_sdvo_connector->left, 0);
3120*4882a593Smuzhiyun
3121*4882a593Smuzhiyun intel_sdvo_connector->right =
3122*4882a593Smuzhiyun drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
3123*4882a593Smuzhiyun if (!intel_sdvo_connector->right)
3124*4882a593Smuzhiyun return false;
3125*4882a593Smuzhiyun
3126*4882a593Smuzhiyun drm_object_attach_property(&connector->base,
3127*4882a593Smuzhiyun intel_sdvo_connector->right, 0);
3128*4882a593Smuzhiyun DRM_DEBUG_KMS("h_overscan: max %d, "
3129*4882a593Smuzhiyun "default %d, current %d\n",
3130*4882a593Smuzhiyun data_value[0], data_value[1], response);
3131*4882a593Smuzhiyun }
3132*4882a593Smuzhiyun
3133*4882a593Smuzhiyun if (enhancements.overscan_v) {
3134*4882a593Smuzhiyun if (!intel_sdvo_get_value(intel_sdvo,
3135*4882a593Smuzhiyun SDVO_CMD_GET_MAX_OVERSCAN_V,
3136*4882a593Smuzhiyun &data_value, 4))
3137*4882a593Smuzhiyun return false;
3138*4882a593Smuzhiyun
3139*4882a593Smuzhiyun if (!intel_sdvo_get_value(intel_sdvo,
3140*4882a593Smuzhiyun SDVO_CMD_GET_OVERSCAN_V,
3141*4882a593Smuzhiyun &response, 2))
3142*4882a593Smuzhiyun return false;
3143*4882a593Smuzhiyun
3144*4882a593Smuzhiyun sdvo_state->tv.overscan_v = response;
3145*4882a593Smuzhiyun
3146*4882a593Smuzhiyun intel_sdvo_connector->max_vscan = data_value[0];
3147*4882a593Smuzhiyun intel_sdvo_connector->top =
3148*4882a593Smuzhiyun drm_property_create_range(dev, 0,
3149*4882a593Smuzhiyun "top_margin", 0, data_value[0]);
3150*4882a593Smuzhiyun if (!intel_sdvo_connector->top)
3151*4882a593Smuzhiyun return false;
3152*4882a593Smuzhiyun
3153*4882a593Smuzhiyun drm_object_attach_property(&connector->base,
3154*4882a593Smuzhiyun intel_sdvo_connector->top, 0);
3155*4882a593Smuzhiyun
3156*4882a593Smuzhiyun intel_sdvo_connector->bottom =
3157*4882a593Smuzhiyun drm_property_create_range(dev, 0,
3158*4882a593Smuzhiyun "bottom_margin", 0, data_value[0]);
3159*4882a593Smuzhiyun if (!intel_sdvo_connector->bottom)
3160*4882a593Smuzhiyun return false;
3161*4882a593Smuzhiyun
3162*4882a593Smuzhiyun drm_object_attach_property(&connector->base,
3163*4882a593Smuzhiyun intel_sdvo_connector->bottom, 0);
3164*4882a593Smuzhiyun DRM_DEBUG_KMS("v_overscan: max %d, "
3165*4882a593Smuzhiyun "default %d, current %d\n",
3166*4882a593Smuzhiyun data_value[0], data_value[1], response);
3167*4882a593Smuzhiyun }
3168*4882a593Smuzhiyun
3169*4882a593Smuzhiyun ENHANCEMENT(&sdvo_state->tv, hpos, HPOS);
3170*4882a593Smuzhiyun ENHANCEMENT(&sdvo_state->tv, vpos, VPOS);
3171*4882a593Smuzhiyun ENHANCEMENT(&conn_state->tv, saturation, SATURATION);
3172*4882a593Smuzhiyun ENHANCEMENT(&conn_state->tv, contrast, CONTRAST);
3173*4882a593Smuzhiyun ENHANCEMENT(&conn_state->tv, hue, HUE);
3174*4882a593Smuzhiyun ENHANCEMENT(&conn_state->tv, brightness, BRIGHTNESS);
3175*4882a593Smuzhiyun ENHANCEMENT(&sdvo_state->tv, sharpness, SHARPNESS);
3176*4882a593Smuzhiyun ENHANCEMENT(&sdvo_state->tv, flicker_filter, FLICKER_FILTER);
3177*4882a593Smuzhiyun ENHANCEMENT(&sdvo_state->tv, flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
3178*4882a593Smuzhiyun ENHANCEMENT(&sdvo_state->tv, flicker_filter_2d, FLICKER_FILTER_2D);
3179*4882a593Smuzhiyun _ENHANCEMENT(sdvo_state->tv.chroma_filter, tv_chroma_filter, TV_CHROMA_FILTER);
3180*4882a593Smuzhiyun _ENHANCEMENT(sdvo_state->tv.luma_filter, tv_luma_filter, TV_LUMA_FILTER);
3181*4882a593Smuzhiyun
3182*4882a593Smuzhiyun if (enhancements.dot_crawl) {
3183*4882a593Smuzhiyun if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
3184*4882a593Smuzhiyun return false;
3185*4882a593Smuzhiyun
3186*4882a593Smuzhiyun sdvo_state->tv.dot_crawl = response & 0x1;
3187*4882a593Smuzhiyun intel_sdvo_connector->dot_crawl =
3188*4882a593Smuzhiyun drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
3189*4882a593Smuzhiyun if (!intel_sdvo_connector->dot_crawl)
3190*4882a593Smuzhiyun return false;
3191*4882a593Smuzhiyun
3192*4882a593Smuzhiyun drm_object_attach_property(&connector->base,
3193*4882a593Smuzhiyun intel_sdvo_connector->dot_crawl, 0);
3194*4882a593Smuzhiyun DRM_DEBUG_KMS("dot crawl: current %d\n", response);
3195*4882a593Smuzhiyun }
3196*4882a593Smuzhiyun
3197*4882a593Smuzhiyun return true;
3198*4882a593Smuzhiyun }
3199*4882a593Smuzhiyun
3200*4882a593Smuzhiyun static bool
intel_sdvo_create_enhance_property_lvds(struct intel_sdvo * intel_sdvo,struct intel_sdvo_connector * intel_sdvo_connector,struct intel_sdvo_enhancements_reply enhancements)3201*4882a593Smuzhiyun intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
3202*4882a593Smuzhiyun struct intel_sdvo_connector *intel_sdvo_connector,
3203*4882a593Smuzhiyun struct intel_sdvo_enhancements_reply enhancements)
3204*4882a593Smuzhiyun {
3205*4882a593Smuzhiyun struct drm_device *dev = intel_sdvo->base.base.dev;
3206*4882a593Smuzhiyun struct drm_connector *connector = &intel_sdvo_connector->base.base;
3207*4882a593Smuzhiyun u16 response, data_value[2];
3208*4882a593Smuzhiyun
3209*4882a593Smuzhiyun ENHANCEMENT(&connector->state->tv, brightness, BRIGHTNESS);
3210*4882a593Smuzhiyun
3211*4882a593Smuzhiyun return true;
3212*4882a593Smuzhiyun }
3213*4882a593Smuzhiyun #undef ENHANCEMENT
3214*4882a593Smuzhiyun #undef _ENHANCEMENT
3215*4882a593Smuzhiyun
intel_sdvo_create_enhance_property(struct intel_sdvo * intel_sdvo,struct intel_sdvo_connector * intel_sdvo_connector)3216*4882a593Smuzhiyun static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
3217*4882a593Smuzhiyun struct intel_sdvo_connector *intel_sdvo_connector)
3218*4882a593Smuzhiyun {
3219*4882a593Smuzhiyun union {
3220*4882a593Smuzhiyun struct intel_sdvo_enhancements_reply reply;
3221*4882a593Smuzhiyun u16 response;
3222*4882a593Smuzhiyun } enhancements;
3223*4882a593Smuzhiyun
3224*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(enhancements) != 2);
3225*4882a593Smuzhiyun
3226*4882a593Smuzhiyun if (!intel_sdvo_get_value(intel_sdvo,
3227*4882a593Smuzhiyun SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
3228*4882a593Smuzhiyun &enhancements, sizeof(enhancements)) ||
3229*4882a593Smuzhiyun enhancements.response == 0) {
3230*4882a593Smuzhiyun DRM_DEBUG_KMS("No enhancement is supported\n");
3231*4882a593Smuzhiyun return true;
3232*4882a593Smuzhiyun }
3233*4882a593Smuzhiyun
3234*4882a593Smuzhiyun if (IS_TV(intel_sdvo_connector))
3235*4882a593Smuzhiyun return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
3236*4882a593Smuzhiyun else if (IS_LVDS(intel_sdvo_connector))
3237*4882a593Smuzhiyun return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
3238*4882a593Smuzhiyun else
3239*4882a593Smuzhiyun return true;
3240*4882a593Smuzhiyun }
3241*4882a593Smuzhiyun
intel_sdvo_ddc_proxy_xfer(struct i2c_adapter * adapter,struct i2c_msg * msgs,int num)3242*4882a593Smuzhiyun static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
3243*4882a593Smuzhiyun struct i2c_msg *msgs,
3244*4882a593Smuzhiyun int num)
3245*4882a593Smuzhiyun {
3246*4882a593Smuzhiyun struct intel_sdvo *sdvo = adapter->algo_data;
3247*4882a593Smuzhiyun
3248*4882a593Smuzhiyun if (!__intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
3249*4882a593Smuzhiyun return -EIO;
3250*4882a593Smuzhiyun
3251*4882a593Smuzhiyun return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
3252*4882a593Smuzhiyun }
3253*4882a593Smuzhiyun
intel_sdvo_ddc_proxy_func(struct i2c_adapter * adapter)3254*4882a593Smuzhiyun static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
3255*4882a593Smuzhiyun {
3256*4882a593Smuzhiyun struct intel_sdvo *sdvo = adapter->algo_data;
3257*4882a593Smuzhiyun return sdvo->i2c->algo->functionality(sdvo->i2c);
3258*4882a593Smuzhiyun }
3259*4882a593Smuzhiyun
3260*4882a593Smuzhiyun static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
3261*4882a593Smuzhiyun .master_xfer = intel_sdvo_ddc_proxy_xfer,
3262*4882a593Smuzhiyun .functionality = intel_sdvo_ddc_proxy_func
3263*4882a593Smuzhiyun };
3264*4882a593Smuzhiyun
proxy_lock_bus(struct i2c_adapter * adapter,unsigned int flags)3265*4882a593Smuzhiyun static void proxy_lock_bus(struct i2c_adapter *adapter,
3266*4882a593Smuzhiyun unsigned int flags)
3267*4882a593Smuzhiyun {
3268*4882a593Smuzhiyun struct intel_sdvo *sdvo = adapter->algo_data;
3269*4882a593Smuzhiyun sdvo->i2c->lock_ops->lock_bus(sdvo->i2c, flags);
3270*4882a593Smuzhiyun }
3271*4882a593Smuzhiyun
proxy_trylock_bus(struct i2c_adapter * adapter,unsigned int flags)3272*4882a593Smuzhiyun static int proxy_trylock_bus(struct i2c_adapter *adapter,
3273*4882a593Smuzhiyun unsigned int flags)
3274*4882a593Smuzhiyun {
3275*4882a593Smuzhiyun struct intel_sdvo *sdvo = adapter->algo_data;
3276*4882a593Smuzhiyun return sdvo->i2c->lock_ops->trylock_bus(sdvo->i2c, flags);
3277*4882a593Smuzhiyun }
3278*4882a593Smuzhiyun
proxy_unlock_bus(struct i2c_adapter * adapter,unsigned int flags)3279*4882a593Smuzhiyun static void proxy_unlock_bus(struct i2c_adapter *adapter,
3280*4882a593Smuzhiyun unsigned int flags)
3281*4882a593Smuzhiyun {
3282*4882a593Smuzhiyun struct intel_sdvo *sdvo = adapter->algo_data;
3283*4882a593Smuzhiyun sdvo->i2c->lock_ops->unlock_bus(sdvo->i2c, flags);
3284*4882a593Smuzhiyun }
3285*4882a593Smuzhiyun
3286*4882a593Smuzhiyun static const struct i2c_lock_operations proxy_lock_ops = {
3287*4882a593Smuzhiyun .lock_bus = proxy_lock_bus,
3288*4882a593Smuzhiyun .trylock_bus = proxy_trylock_bus,
3289*4882a593Smuzhiyun .unlock_bus = proxy_unlock_bus,
3290*4882a593Smuzhiyun };
3291*4882a593Smuzhiyun
3292*4882a593Smuzhiyun static bool
intel_sdvo_init_ddc_proxy(struct intel_sdvo * sdvo,struct drm_i915_private * dev_priv)3293*4882a593Smuzhiyun intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
3294*4882a593Smuzhiyun struct drm_i915_private *dev_priv)
3295*4882a593Smuzhiyun {
3296*4882a593Smuzhiyun struct pci_dev *pdev = dev_priv->drm.pdev;
3297*4882a593Smuzhiyun
3298*4882a593Smuzhiyun sdvo->ddc.owner = THIS_MODULE;
3299*4882a593Smuzhiyun sdvo->ddc.class = I2C_CLASS_DDC;
3300*4882a593Smuzhiyun snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
3301*4882a593Smuzhiyun sdvo->ddc.dev.parent = &pdev->dev;
3302*4882a593Smuzhiyun sdvo->ddc.algo_data = sdvo;
3303*4882a593Smuzhiyun sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
3304*4882a593Smuzhiyun sdvo->ddc.lock_ops = &proxy_lock_ops;
3305*4882a593Smuzhiyun
3306*4882a593Smuzhiyun return i2c_add_adapter(&sdvo->ddc) == 0;
3307*4882a593Smuzhiyun }
3308*4882a593Smuzhiyun
assert_sdvo_port_valid(const struct drm_i915_private * dev_priv,enum port port)3309*4882a593Smuzhiyun static void assert_sdvo_port_valid(const struct drm_i915_private *dev_priv,
3310*4882a593Smuzhiyun enum port port)
3311*4882a593Smuzhiyun {
3312*4882a593Smuzhiyun if (HAS_PCH_SPLIT(dev_priv))
3313*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, port != PORT_B);
3314*4882a593Smuzhiyun else
3315*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, port != PORT_B && port != PORT_C);
3316*4882a593Smuzhiyun }
3317*4882a593Smuzhiyun
intel_sdvo_init(struct drm_i915_private * dev_priv,i915_reg_t sdvo_reg,enum port port)3318*4882a593Smuzhiyun bool intel_sdvo_init(struct drm_i915_private *dev_priv,
3319*4882a593Smuzhiyun i915_reg_t sdvo_reg, enum port port)
3320*4882a593Smuzhiyun {
3321*4882a593Smuzhiyun struct intel_encoder *intel_encoder;
3322*4882a593Smuzhiyun struct intel_sdvo *intel_sdvo;
3323*4882a593Smuzhiyun int i;
3324*4882a593Smuzhiyun
3325*4882a593Smuzhiyun assert_sdvo_port_valid(dev_priv, port);
3326*4882a593Smuzhiyun
3327*4882a593Smuzhiyun intel_sdvo = kzalloc(sizeof(*intel_sdvo), GFP_KERNEL);
3328*4882a593Smuzhiyun if (!intel_sdvo)
3329*4882a593Smuzhiyun return false;
3330*4882a593Smuzhiyun
3331*4882a593Smuzhiyun intel_sdvo->sdvo_reg = sdvo_reg;
3332*4882a593Smuzhiyun intel_sdvo->port = port;
3333*4882a593Smuzhiyun intel_sdvo->slave_addr =
3334*4882a593Smuzhiyun intel_sdvo_get_slave_addr(dev_priv, intel_sdvo) >> 1;
3335*4882a593Smuzhiyun intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo);
3336*4882a593Smuzhiyun if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev_priv))
3337*4882a593Smuzhiyun goto err_i2c_bus;
3338*4882a593Smuzhiyun
3339*4882a593Smuzhiyun /* encoder type will be decided later */
3340*4882a593Smuzhiyun intel_encoder = &intel_sdvo->base;
3341*4882a593Smuzhiyun intel_encoder->type = INTEL_OUTPUT_SDVO;
3342*4882a593Smuzhiyun intel_encoder->power_domain = POWER_DOMAIN_PORT_OTHER;
3343*4882a593Smuzhiyun intel_encoder->port = port;
3344*4882a593Smuzhiyun drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
3345*4882a593Smuzhiyun &intel_sdvo_enc_funcs, 0,
3346*4882a593Smuzhiyun "SDVO %c", port_name(port));
3347*4882a593Smuzhiyun
3348*4882a593Smuzhiyun /* Read the regs to test if we can talk to the device */
3349*4882a593Smuzhiyun for (i = 0; i < 0x40; i++) {
3350*4882a593Smuzhiyun u8 byte;
3351*4882a593Smuzhiyun
3352*4882a593Smuzhiyun if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
3353*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
3354*4882a593Smuzhiyun "No SDVO device found on %s\n",
3355*4882a593Smuzhiyun SDVO_NAME(intel_sdvo));
3356*4882a593Smuzhiyun goto err;
3357*4882a593Smuzhiyun }
3358*4882a593Smuzhiyun }
3359*4882a593Smuzhiyun
3360*4882a593Smuzhiyun intel_encoder->compute_config = intel_sdvo_compute_config;
3361*4882a593Smuzhiyun if (HAS_PCH_SPLIT(dev_priv)) {
3362*4882a593Smuzhiyun intel_encoder->disable = pch_disable_sdvo;
3363*4882a593Smuzhiyun intel_encoder->post_disable = pch_post_disable_sdvo;
3364*4882a593Smuzhiyun } else {
3365*4882a593Smuzhiyun intel_encoder->disable = intel_disable_sdvo;
3366*4882a593Smuzhiyun }
3367*4882a593Smuzhiyun intel_encoder->pre_enable = intel_sdvo_pre_enable;
3368*4882a593Smuzhiyun intel_encoder->enable = intel_enable_sdvo;
3369*4882a593Smuzhiyun intel_encoder->get_hw_state = intel_sdvo_get_hw_state;
3370*4882a593Smuzhiyun intel_encoder->get_config = intel_sdvo_get_config;
3371*4882a593Smuzhiyun
3372*4882a593Smuzhiyun /* In default case sdvo lvds is false */
3373*4882a593Smuzhiyun if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
3374*4882a593Smuzhiyun goto err;
3375*4882a593Smuzhiyun
3376*4882a593Smuzhiyun intel_sdvo->colorimetry_cap =
3377*4882a593Smuzhiyun intel_sdvo_get_colorimetry_cap(intel_sdvo);
3378*4882a593Smuzhiyun
3379*4882a593Smuzhiyun if (intel_sdvo_output_setup(intel_sdvo,
3380*4882a593Smuzhiyun intel_sdvo->caps.output_flags) != true) {
3381*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
3382*4882a593Smuzhiyun "SDVO output failed to setup on %s\n",
3383*4882a593Smuzhiyun SDVO_NAME(intel_sdvo));
3384*4882a593Smuzhiyun /* Output_setup can leave behind connectors! */
3385*4882a593Smuzhiyun goto err_output;
3386*4882a593Smuzhiyun }
3387*4882a593Smuzhiyun
3388*4882a593Smuzhiyun /*
3389*4882a593Smuzhiyun * Only enable the hotplug irq if we need it, to work around noisy
3390*4882a593Smuzhiyun * hotplug lines.
3391*4882a593Smuzhiyun */
3392*4882a593Smuzhiyun if (intel_sdvo->hotplug_active) {
3393*4882a593Smuzhiyun if (intel_sdvo->port == PORT_B)
3394*4882a593Smuzhiyun intel_encoder->hpd_pin = HPD_SDVO_B;
3395*4882a593Smuzhiyun else
3396*4882a593Smuzhiyun intel_encoder->hpd_pin = HPD_SDVO_C;
3397*4882a593Smuzhiyun }
3398*4882a593Smuzhiyun
3399*4882a593Smuzhiyun /*
3400*4882a593Smuzhiyun * Cloning SDVO with anything is often impossible, since the SDVO
3401*4882a593Smuzhiyun * encoder can request a special input timing mode. And even if that's
3402*4882a593Smuzhiyun * not the case we have evidence that cloning a plain unscaled mode with
3403*4882a593Smuzhiyun * VGA doesn't really work. Furthermore the cloning flags are way too
3404*4882a593Smuzhiyun * simplistic anyway to express such constraints, so just give up on
3405*4882a593Smuzhiyun * cloning for SDVO encoders.
3406*4882a593Smuzhiyun */
3407*4882a593Smuzhiyun intel_sdvo->base.cloneable = 0;
3408*4882a593Smuzhiyun
3409*4882a593Smuzhiyun /* Set the input timing to the screen. Assume always input 0. */
3410*4882a593Smuzhiyun if (!intel_sdvo_set_target_input(intel_sdvo))
3411*4882a593Smuzhiyun goto err_output;
3412*4882a593Smuzhiyun
3413*4882a593Smuzhiyun if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
3414*4882a593Smuzhiyun &intel_sdvo->pixel_clock_min,
3415*4882a593Smuzhiyun &intel_sdvo->pixel_clock_max))
3416*4882a593Smuzhiyun goto err_output;
3417*4882a593Smuzhiyun
3418*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "%s device VID/DID: %02X:%02X.%02X, "
3419*4882a593Smuzhiyun "clock range %dMHz - %dMHz, "
3420*4882a593Smuzhiyun "input 1: %c, input 2: %c, "
3421*4882a593Smuzhiyun "output 1: %c, output 2: %c\n",
3422*4882a593Smuzhiyun SDVO_NAME(intel_sdvo),
3423*4882a593Smuzhiyun intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
3424*4882a593Smuzhiyun intel_sdvo->caps.device_rev_id,
3425*4882a593Smuzhiyun intel_sdvo->pixel_clock_min / 1000,
3426*4882a593Smuzhiyun intel_sdvo->pixel_clock_max / 1000,
3427*4882a593Smuzhiyun (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
3428*4882a593Smuzhiyun (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
3429*4882a593Smuzhiyun /* check currently supported outputs */
3430*4882a593Smuzhiyun intel_sdvo->caps.output_flags &
3431*4882a593Smuzhiyun (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
3432*4882a593Smuzhiyun intel_sdvo->caps.output_flags &
3433*4882a593Smuzhiyun (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
3434*4882a593Smuzhiyun return true;
3435*4882a593Smuzhiyun
3436*4882a593Smuzhiyun err_output:
3437*4882a593Smuzhiyun intel_sdvo_output_cleanup(intel_sdvo);
3438*4882a593Smuzhiyun
3439*4882a593Smuzhiyun err:
3440*4882a593Smuzhiyun drm_encoder_cleanup(&intel_encoder->base);
3441*4882a593Smuzhiyun i2c_del_adapter(&intel_sdvo->ddc);
3442*4882a593Smuzhiyun err_i2c_bus:
3443*4882a593Smuzhiyun intel_sdvo_unselect_i2c_bus(intel_sdvo);
3444*4882a593Smuzhiyun kfree(intel_sdvo);
3445*4882a593Smuzhiyun
3446*4882a593Smuzhiyun return false;
3447*4882a593Smuzhiyun }
3448