xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/i915/display/intel_psr.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright © 2014 Intel Corporation
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the next
12*4882a593Smuzhiyun  * paragraph) shall be included in all copies or substantial portions of the
13*4882a593Smuzhiyun  * Software.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18*4882a593Smuzhiyun  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19*4882a593Smuzhiyun  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20*4882a593Smuzhiyun  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21*4882a593Smuzhiyun  * DEALINGS IN THE SOFTWARE.
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include "display/intel_dp.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "i915_drv.h"
29*4882a593Smuzhiyun #include "intel_atomic.h"
30*4882a593Smuzhiyun #include "intel_display_types.h"
31*4882a593Smuzhiyun #include "intel_psr.h"
32*4882a593Smuzhiyun #include "intel_sprite.h"
33*4882a593Smuzhiyun #include "intel_hdmi.h"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /**
36*4882a593Smuzhiyun  * DOC: Panel Self Refresh (PSR/SRD)
37*4882a593Smuzhiyun  *
38*4882a593Smuzhiyun  * Since Haswell Display controller supports Panel Self-Refresh on display
39*4882a593Smuzhiyun  * panels witch have a remote frame buffer (RFB) implemented according to PSR
40*4882a593Smuzhiyun  * spec in eDP1.3. PSR feature allows the display to go to lower standby states
41*4882a593Smuzhiyun  * when system is idle but display is on as it eliminates display refresh
42*4882a593Smuzhiyun  * request to DDR memory completely as long as the frame buffer for that
43*4882a593Smuzhiyun  * display is unchanged.
44*4882a593Smuzhiyun  *
45*4882a593Smuzhiyun  * Panel Self Refresh must be supported by both Hardware (source) and
46*4882a593Smuzhiyun  * Panel (sink).
47*4882a593Smuzhiyun  *
48*4882a593Smuzhiyun  * PSR saves power by caching the framebuffer in the panel RFB, which allows us
49*4882a593Smuzhiyun  * to power down the link and memory controller. For DSI panels the same idea
50*4882a593Smuzhiyun  * is called "manual mode".
51*4882a593Smuzhiyun  *
52*4882a593Smuzhiyun  * The implementation uses the hardware-based PSR support which automatically
53*4882a593Smuzhiyun  * enters/exits self-refresh mode. The hardware takes care of sending the
54*4882a593Smuzhiyun  * required DP aux message and could even retrain the link (that part isn't
55*4882a593Smuzhiyun  * enabled yet though). The hardware also keeps track of any frontbuffer
56*4882a593Smuzhiyun  * changes to know when to exit self-refresh mode again. Unfortunately that
57*4882a593Smuzhiyun  * part doesn't work too well, hence why the i915 PSR support uses the
58*4882a593Smuzhiyun  * software frontbuffer tracking to make sure it doesn't miss a screen
59*4882a593Smuzhiyun  * update. For this integration intel_psr_invalidate() and intel_psr_flush()
60*4882a593Smuzhiyun  * get called by the frontbuffer tracking code. Note that because of locking
61*4882a593Smuzhiyun  * issues the self-refresh re-enable code is done from a work queue, which
62*4882a593Smuzhiyun  * must be correctly synchronized/cancelled when shutting down the pipe."
63*4882a593Smuzhiyun  *
64*4882a593Smuzhiyun  * DC3CO (DC3 clock off)
65*4882a593Smuzhiyun  *
66*4882a593Smuzhiyun  * On top of PSR2, GEN12 adds a intermediate power savings state that turns
67*4882a593Smuzhiyun  * clock off automatically during PSR2 idle state.
68*4882a593Smuzhiyun  * The smaller overhead of DC3co entry/exit vs. the overhead of PSR2 deep sleep
69*4882a593Smuzhiyun  * entry/exit allows the HW to enter a low-power state even when page flipping
70*4882a593Smuzhiyun  * periodically (for instance a 30fps video playback scenario).
71*4882a593Smuzhiyun  *
72*4882a593Smuzhiyun  * Every time a flips occurs PSR2 will get out of deep sleep state(if it was),
73*4882a593Smuzhiyun  * so DC3CO is enabled and tgl_dc3co_disable_work is schedule to run after 6
74*4882a593Smuzhiyun  * frames, if no other flip occurs and the function above is executed, DC3CO is
75*4882a593Smuzhiyun  * disabled and PSR2 is configured to enter deep sleep, resetting again in case
76*4882a593Smuzhiyun  * of another flip.
77*4882a593Smuzhiyun  * Front buffer modifications do not trigger DC3CO activation on purpose as it
78*4882a593Smuzhiyun  * would bring a lot of complexity and most of the moderns systems will only
79*4882a593Smuzhiyun  * use page flips.
80*4882a593Smuzhiyun  */
81*4882a593Smuzhiyun 
psr_global_enabled(struct drm_i915_private * i915)82*4882a593Smuzhiyun static bool psr_global_enabled(struct drm_i915_private *i915)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	switch (i915->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
85*4882a593Smuzhiyun 	case I915_PSR_DEBUG_DEFAULT:
86*4882a593Smuzhiyun 		return i915->params.enable_psr;
87*4882a593Smuzhiyun 	case I915_PSR_DEBUG_DISABLE:
88*4882a593Smuzhiyun 		return false;
89*4882a593Smuzhiyun 	default:
90*4882a593Smuzhiyun 		return true;
91*4882a593Smuzhiyun 	}
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
intel_psr2_enabled(struct drm_i915_private * dev_priv,const struct intel_crtc_state * crtc_state)94*4882a593Smuzhiyun static bool intel_psr2_enabled(struct drm_i915_private *dev_priv,
95*4882a593Smuzhiyun 			       const struct intel_crtc_state *crtc_state)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	/* Cannot enable DSC and PSR2 simultaneously */
98*4882a593Smuzhiyun 	drm_WARN_ON(&dev_priv->drm, crtc_state->dsc.compression_enable &&
99*4882a593Smuzhiyun 		    crtc_state->has_psr2);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	switch (dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
102*4882a593Smuzhiyun 	case I915_PSR_DEBUG_DISABLE:
103*4882a593Smuzhiyun 	case I915_PSR_DEBUG_FORCE_PSR1:
104*4882a593Smuzhiyun 		return false;
105*4882a593Smuzhiyun 	default:
106*4882a593Smuzhiyun 		return crtc_state->has_psr2;
107*4882a593Smuzhiyun 	}
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
psr_irq_control(struct drm_i915_private * dev_priv)110*4882a593Smuzhiyun static void psr_irq_control(struct drm_i915_private *dev_priv)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	enum transcoder trans_shift;
113*4882a593Smuzhiyun 	u32 mask, val;
114*4882a593Smuzhiyun 	i915_reg_t imr_reg;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/*
117*4882a593Smuzhiyun 	 * gen12+ has registers relative to transcoder and one per transcoder
118*4882a593Smuzhiyun 	 * using the same bit definition: handle it as TRANSCODER_EDP to force
119*4882a593Smuzhiyun 	 * 0 shift in bit definition
120*4882a593Smuzhiyun 	 */
121*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) >= 12) {
122*4882a593Smuzhiyun 		trans_shift = 0;
123*4882a593Smuzhiyun 		imr_reg = TRANS_PSR_IMR(dev_priv->psr.transcoder);
124*4882a593Smuzhiyun 	} else {
125*4882a593Smuzhiyun 		trans_shift = dev_priv->psr.transcoder;
126*4882a593Smuzhiyun 		imr_reg = EDP_PSR_IMR;
127*4882a593Smuzhiyun 	}
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	mask = EDP_PSR_ERROR(trans_shift);
130*4882a593Smuzhiyun 	if (dev_priv->psr.debug & I915_PSR_DEBUG_IRQ)
131*4882a593Smuzhiyun 		mask |= EDP_PSR_POST_EXIT(trans_shift) |
132*4882a593Smuzhiyun 			EDP_PSR_PRE_ENTRY(trans_shift);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* Warning: it is masking/setting reserved bits too */
135*4882a593Smuzhiyun 	val = intel_de_read(dev_priv, imr_reg);
136*4882a593Smuzhiyun 	val &= ~EDP_PSR_TRANS_MASK(trans_shift);
137*4882a593Smuzhiyun 	val |= ~mask;
138*4882a593Smuzhiyun 	intel_de_write(dev_priv, imr_reg, val);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
psr_event_print(struct drm_i915_private * i915,u32 val,bool psr2_enabled)141*4882a593Smuzhiyun static void psr_event_print(struct drm_i915_private *i915,
142*4882a593Smuzhiyun 			    u32 val, bool psr2_enabled)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	drm_dbg_kms(&i915->drm, "PSR exit events: 0x%x\n", val);
145*4882a593Smuzhiyun 	if (val & PSR_EVENT_PSR2_WD_TIMER_EXPIRE)
146*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm, "\tPSR2 watchdog timer expired\n");
147*4882a593Smuzhiyun 	if ((val & PSR_EVENT_PSR2_DISABLED) && psr2_enabled)
148*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm, "\tPSR2 disabled\n");
149*4882a593Smuzhiyun 	if (val & PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN)
150*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm, "\tSU dirty FIFO underrun\n");
151*4882a593Smuzhiyun 	if (val & PSR_EVENT_SU_CRC_FIFO_UNDERRUN)
152*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm, "\tSU CRC FIFO underrun\n");
153*4882a593Smuzhiyun 	if (val & PSR_EVENT_GRAPHICS_RESET)
154*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm, "\tGraphics reset\n");
155*4882a593Smuzhiyun 	if (val & PSR_EVENT_PCH_INTERRUPT)
156*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm, "\tPCH interrupt\n");
157*4882a593Smuzhiyun 	if (val & PSR_EVENT_MEMORY_UP)
158*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm, "\tMemory up\n");
159*4882a593Smuzhiyun 	if (val & PSR_EVENT_FRONT_BUFFER_MODIFY)
160*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm, "\tFront buffer modification\n");
161*4882a593Smuzhiyun 	if (val & PSR_EVENT_WD_TIMER_EXPIRE)
162*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm, "\tPSR watchdog timer expired\n");
163*4882a593Smuzhiyun 	if (val & PSR_EVENT_PIPE_REGISTERS_UPDATE)
164*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm, "\tPIPE registers updated\n");
165*4882a593Smuzhiyun 	if (val & PSR_EVENT_REGISTER_UPDATE)
166*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm, "\tRegister updated\n");
167*4882a593Smuzhiyun 	if (val & PSR_EVENT_HDCP_ENABLE)
168*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm, "\tHDCP enabled\n");
169*4882a593Smuzhiyun 	if (val & PSR_EVENT_KVMR_SESSION_ENABLE)
170*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm, "\tKVMR session enabled\n");
171*4882a593Smuzhiyun 	if (val & PSR_EVENT_VBI_ENABLE)
172*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm, "\tVBI enabled\n");
173*4882a593Smuzhiyun 	if (val & PSR_EVENT_LPSP_MODE_EXIT)
174*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm, "\tLPSP mode exited\n");
175*4882a593Smuzhiyun 	if ((val & PSR_EVENT_PSR_DISABLE) && !psr2_enabled)
176*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm, "\tPSR disabled\n");
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
intel_psr_irq_handler(struct drm_i915_private * dev_priv,u32 psr_iir)179*4882a593Smuzhiyun void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	enum transcoder cpu_transcoder = dev_priv->psr.transcoder;
182*4882a593Smuzhiyun 	enum transcoder trans_shift;
183*4882a593Smuzhiyun 	i915_reg_t imr_reg;
184*4882a593Smuzhiyun 	ktime_t time_ns =  ktime_get();
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) >= 12) {
187*4882a593Smuzhiyun 		trans_shift = 0;
188*4882a593Smuzhiyun 		imr_reg = TRANS_PSR_IMR(dev_priv->psr.transcoder);
189*4882a593Smuzhiyun 	} else {
190*4882a593Smuzhiyun 		trans_shift = dev_priv->psr.transcoder;
191*4882a593Smuzhiyun 		imr_reg = EDP_PSR_IMR;
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	if (psr_iir & EDP_PSR_PRE_ENTRY(trans_shift)) {
195*4882a593Smuzhiyun 		dev_priv->psr.last_entry_attempt = time_ns;
196*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
197*4882a593Smuzhiyun 			    "[transcoder %s] PSR entry attempt in 2 vblanks\n",
198*4882a593Smuzhiyun 			    transcoder_name(cpu_transcoder));
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	if (psr_iir & EDP_PSR_POST_EXIT(trans_shift)) {
202*4882a593Smuzhiyun 		dev_priv->psr.last_exit = time_ns;
203*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
204*4882a593Smuzhiyun 			    "[transcoder %s] PSR exit completed\n",
205*4882a593Smuzhiyun 			    transcoder_name(cpu_transcoder));
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 		if (INTEL_GEN(dev_priv) >= 9) {
208*4882a593Smuzhiyun 			u32 val = intel_de_read(dev_priv,
209*4882a593Smuzhiyun 						PSR_EVENT(cpu_transcoder));
210*4882a593Smuzhiyun 			bool psr2_enabled = dev_priv->psr.psr2_enabled;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 			intel_de_write(dev_priv, PSR_EVENT(cpu_transcoder),
213*4882a593Smuzhiyun 				       val);
214*4882a593Smuzhiyun 			psr_event_print(dev_priv, val, psr2_enabled);
215*4882a593Smuzhiyun 		}
216*4882a593Smuzhiyun 	}
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	if (psr_iir & EDP_PSR_ERROR(trans_shift)) {
219*4882a593Smuzhiyun 		u32 val;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 		drm_warn(&dev_priv->drm, "[transcoder %s] PSR aux error\n",
222*4882a593Smuzhiyun 			 transcoder_name(cpu_transcoder));
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 		dev_priv->psr.irq_aux_error = true;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 		/*
227*4882a593Smuzhiyun 		 * If this interruption is not masked it will keep
228*4882a593Smuzhiyun 		 * interrupting so fast that it prevents the scheduled
229*4882a593Smuzhiyun 		 * work to run.
230*4882a593Smuzhiyun 		 * Also after a PSR error, we don't want to arm PSR
231*4882a593Smuzhiyun 		 * again so we don't care about unmask the interruption
232*4882a593Smuzhiyun 		 * or unset irq_aux_error.
233*4882a593Smuzhiyun 		 */
234*4882a593Smuzhiyun 		val = intel_de_read(dev_priv, imr_reg);
235*4882a593Smuzhiyun 		val |= EDP_PSR_ERROR(trans_shift);
236*4882a593Smuzhiyun 		intel_de_write(dev_priv, imr_reg, val);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 		schedule_work(&dev_priv->psr.work);
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
intel_dp_get_alpm_status(struct intel_dp * intel_dp)242*4882a593Smuzhiyun static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	u8 alpm_caps = 0;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
247*4882a593Smuzhiyun 			      &alpm_caps) != 1)
248*4882a593Smuzhiyun 		return false;
249*4882a593Smuzhiyun 	return alpm_caps & DP_ALPM_CAP;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
intel_dp_get_sink_sync_latency(struct intel_dp * intel_dp)252*4882a593Smuzhiyun static u8 intel_dp_get_sink_sync_latency(struct intel_dp *intel_dp)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
255*4882a593Smuzhiyun 	u8 val = 8; /* assume the worst if we can't read the value */
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	if (drm_dp_dpcd_readb(&intel_dp->aux,
258*4882a593Smuzhiyun 			      DP_SYNCHRONIZATION_LATENCY_IN_SINK, &val) == 1)
259*4882a593Smuzhiyun 		val &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
260*4882a593Smuzhiyun 	else
261*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm,
262*4882a593Smuzhiyun 			    "Unable to get sink synchronization latency, assuming 8 frames\n");
263*4882a593Smuzhiyun 	return val;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
intel_dp_get_su_x_granulartiy(struct intel_dp * intel_dp)266*4882a593Smuzhiyun static u16 intel_dp_get_su_x_granulartiy(struct intel_dp *intel_dp)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
269*4882a593Smuzhiyun 	u16 val;
270*4882a593Smuzhiyun 	ssize_t r;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/*
273*4882a593Smuzhiyun 	 * Returning the default X granularity if granularity not required or
274*4882a593Smuzhiyun 	 * if DPCD read fails
275*4882a593Smuzhiyun 	 */
276*4882a593Smuzhiyun 	if (!(intel_dp->psr_dpcd[1] & DP_PSR2_SU_GRANULARITY_REQUIRED))
277*4882a593Smuzhiyun 		return 4;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	r = drm_dp_dpcd_read(&intel_dp->aux, DP_PSR2_SU_X_GRANULARITY, &val, 2);
280*4882a593Smuzhiyun 	if (r != 2)
281*4882a593Smuzhiyun 		drm_dbg_kms(&i915->drm,
282*4882a593Smuzhiyun 			    "Unable to read DP_PSR2_SU_X_GRANULARITY\n");
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	/*
285*4882a593Smuzhiyun 	 * Spec says that if the value read is 0 the default granularity should
286*4882a593Smuzhiyun 	 * be used instead.
287*4882a593Smuzhiyun 	 */
288*4882a593Smuzhiyun 	if (r != 2 || val == 0)
289*4882a593Smuzhiyun 		val = 4;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	return val;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
intel_psr_init_dpcd(struct intel_dp * intel_dp)294*4882a593Smuzhiyun void intel_psr_init_dpcd(struct intel_dp *intel_dp)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv =
297*4882a593Smuzhiyun 		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	if (dev_priv->psr.dp) {
300*4882a593Smuzhiyun 		drm_warn(&dev_priv->drm,
301*4882a593Smuzhiyun 			 "More than one eDP panel found, PSR support should be extended\n");
302*4882a593Smuzhiyun 		return;
303*4882a593Smuzhiyun 	}
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT, intel_dp->psr_dpcd,
306*4882a593Smuzhiyun 			 sizeof(intel_dp->psr_dpcd));
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	if (!intel_dp->psr_dpcd[0])
309*4882a593Smuzhiyun 		return;
310*4882a593Smuzhiyun 	drm_dbg_kms(&dev_priv->drm, "eDP panel supports PSR version %x\n",
311*4882a593Smuzhiyun 		    intel_dp->psr_dpcd[0]);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	if (drm_dp_has_quirk(&intel_dp->desc, 0, DP_DPCD_QUIRK_NO_PSR)) {
314*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
315*4882a593Smuzhiyun 			    "PSR support not currently available for this panel\n");
316*4882a593Smuzhiyun 		return;
317*4882a593Smuzhiyun 	}
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	if (!(intel_dp->edp_dpcd[1] & DP_EDP_SET_POWER_CAP)) {
320*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
321*4882a593Smuzhiyun 			    "Panel lacks power state control, PSR cannot be enabled\n");
322*4882a593Smuzhiyun 		return;
323*4882a593Smuzhiyun 	}
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	dev_priv->psr.sink_support = true;
326*4882a593Smuzhiyun 	dev_priv->psr.sink_sync_latency =
327*4882a593Smuzhiyun 		intel_dp_get_sink_sync_latency(intel_dp);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	dev_priv->psr.dp = intel_dp;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) >= 9 &&
332*4882a593Smuzhiyun 	    (intel_dp->psr_dpcd[0] == DP_PSR2_WITH_Y_COORD_IS_SUPPORTED)) {
333*4882a593Smuzhiyun 		bool y_req = intel_dp->psr_dpcd[1] &
334*4882a593Smuzhiyun 			     DP_PSR2_SU_Y_COORDINATE_REQUIRED;
335*4882a593Smuzhiyun 		bool alpm = intel_dp_get_alpm_status(intel_dp);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 		/*
338*4882a593Smuzhiyun 		 * All panels that supports PSR version 03h (PSR2 +
339*4882a593Smuzhiyun 		 * Y-coordinate) can handle Y-coordinates in VSC but we are
340*4882a593Smuzhiyun 		 * only sure that it is going to be used when required by the
341*4882a593Smuzhiyun 		 * panel. This way panel is capable to do selective update
342*4882a593Smuzhiyun 		 * without a aux frame sync.
343*4882a593Smuzhiyun 		 *
344*4882a593Smuzhiyun 		 * To support PSR version 02h and PSR version 03h without
345*4882a593Smuzhiyun 		 * Y-coordinate requirement panels we would need to enable
346*4882a593Smuzhiyun 		 * GTC first.
347*4882a593Smuzhiyun 		 */
348*4882a593Smuzhiyun 		dev_priv->psr.sink_psr2_support = y_req && alpm;
349*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm, "PSR2 %ssupported\n",
350*4882a593Smuzhiyun 			    dev_priv->psr.sink_psr2_support ? "" : "not ");
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 		if (dev_priv->psr.sink_psr2_support) {
353*4882a593Smuzhiyun 			dev_priv->psr.colorimetry_support =
354*4882a593Smuzhiyun 				intel_dp_get_colorimetry_status(intel_dp);
355*4882a593Smuzhiyun 			dev_priv->psr.su_x_granularity =
356*4882a593Smuzhiyun 				intel_dp_get_su_x_granulartiy(intel_dp);
357*4882a593Smuzhiyun 		}
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
hsw_psr_setup_aux(struct intel_dp * intel_dp)361*4882a593Smuzhiyun static void hsw_psr_setup_aux(struct intel_dp *intel_dp)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
364*4882a593Smuzhiyun 	u32 aux_clock_divider, aux_ctl;
365*4882a593Smuzhiyun 	int i;
366*4882a593Smuzhiyun 	static const u8 aux_msg[] = {
367*4882a593Smuzhiyun 		[0] = DP_AUX_NATIVE_WRITE << 4,
368*4882a593Smuzhiyun 		[1] = DP_SET_POWER >> 8,
369*4882a593Smuzhiyun 		[2] = DP_SET_POWER & 0xff,
370*4882a593Smuzhiyun 		[3] = 1 - 1,
371*4882a593Smuzhiyun 		[4] = DP_SET_POWER_D0,
372*4882a593Smuzhiyun 	};
373*4882a593Smuzhiyun 	u32 psr_aux_mask = EDP_PSR_AUX_CTL_TIME_OUT_MASK |
374*4882a593Smuzhiyun 			   EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK |
375*4882a593Smuzhiyun 			   EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK |
376*4882a593Smuzhiyun 			   EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(aux_msg) > 20);
379*4882a593Smuzhiyun 	for (i = 0; i < sizeof(aux_msg); i += 4)
380*4882a593Smuzhiyun 		intel_de_write(dev_priv,
381*4882a593Smuzhiyun 			       EDP_PSR_AUX_DATA(dev_priv->psr.transcoder, i >> 2),
382*4882a593Smuzhiyun 			       intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	/* Start with bits set for DDI_AUX_CTL register */
387*4882a593Smuzhiyun 	aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, sizeof(aux_msg),
388*4882a593Smuzhiyun 					     aux_clock_divider);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	/* Select only valid bits for SRD_AUX_CTL */
391*4882a593Smuzhiyun 	aux_ctl &= psr_aux_mask;
392*4882a593Smuzhiyun 	intel_de_write(dev_priv, EDP_PSR_AUX_CTL(dev_priv->psr.transcoder),
393*4882a593Smuzhiyun 		       aux_ctl);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
intel_psr_enable_sink(struct intel_dp * intel_dp)396*4882a593Smuzhiyun static void intel_psr_enable_sink(struct intel_dp *intel_dp)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
399*4882a593Smuzhiyun 	u8 dpcd_val = DP_PSR_ENABLE;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	/* Enable ALPM at sink for psr2 */
402*4882a593Smuzhiyun 	if (dev_priv->psr.psr2_enabled) {
403*4882a593Smuzhiyun 		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG,
404*4882a593Smuzhiyun 				   DP_ALPM_ENABLE |
405*4882a593Smuzhiyun 				   DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 		dpcd_val |= DP_PSR_ENABLE_PSR2 | DP_PSR_IRQ_HPD_WITH_CRC_ERRORS;
408*4882a593Smuzhiyun 	} else {
409*4882a593Smuzhiyun 		if (dev_priv->psr.link_standby)
410*4882a593Smuzhiyun 			dpcd_val |= DP_PSR_MAIN_LINK_ACTIVE;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 		if (INTEL_GEN(dev_priv) >= 8)
413*4882a593Smuzhiyun 			dpcd_val |= DP_PSR_CRC_VERIFICATION;
414*4882a593Smuzhiyun 	}
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, dpcd_val);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
intel_psr1_get_tp_time(struct intel_dp * intel_dp)421*4882a593Smuzhiyun static u32 intel_psr1_get_tp_time(struct intel_dp *intel_dp)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
424*4882a593Smuzhiyun 	u32 val = 0;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) >= 11)
427*4882a593Smuzhiyun 		val |= EDP_PSR_TP4_TIME_0US;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	if (dev_priv->params.psr_safest_params) {
430*4882a593Smuzhiyun 		val |= EDP_PSR_TP1_TIME_2500us;
431*4882a593Smuzhiyun 		val |= EDP_PSR_TP2_TP3_TIME_2500us;
432*4882a593Smuzhiyun 		goto check_tp3_sel;
433*4882a593Smuzhiyun 	}
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	if (dev_priv->vbt.psr.tp1_wakeup_time_us == 0)
436*4882a593Smuzhiyun 		val |= EDP_PSR_TP1_TIME_0us;
437*4882a593Smuzhiyun 	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 100)
438*4882a593Smuzhiyun 		val |= EDP_PSR_TP1_TIME_100us;
439*4882a593Smuzhiyun 	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 500)
440*4882a593Smuzhiyun 		val |= EDP_PSR_TP1_TIME_500us;
441*4882a593Smuzhiyun 	else
442*4882a593Smuzhiyun 		val |= EDP_PSR_TP1_TIME_2500us;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us == 0)
445*4882a593Smuzhiyun 		val |= EDP_PSR_TP2_TP3_TIME_0us;
446*4882a593Smuzhiyun 	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 100)
447*4882a593Smuzhiyun 		val |= EDP_PSR_TP2_TP3_TIME_100us;
448*4882a593Smuzhiyun 	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 500)
449*4882a593Smuzhiyun 		val |= EDP_PSR_TP2_TP3_TIME_500us;
450*4882a593Smuzhiyun 	else
451*4882a593Smuzhiyun 		val |= EDP_PSR_TP2_TP3_TIME_2500us;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun check_tp3_sel:
454*4882a593Smuzhiyun 	if (intel_dp_source_supports_hbr2(intel_dp) &&
455*4882a593Smuzhiyun 	    drm_dp_tps3_supported(intel_dp->dpcd))
456*4882a593Smuzhiyun 		val |= EDP_PSR_TP1_TP3_SEL;
457*4882a593Smuzhiyun 	else
458*4882a593Smuzhiyun 		val |= EDP_PSR_TP1_TP2_SEL;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	return val;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
psr_compute_idle_frames(struct intel_dp * intel_dp)463*4882a593Smuzhiyun static u8 psr_compute_idle_frames(struct intel_dp *intel_dp)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
466*4882a593Smuzhiyun 	int idle_frames;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	/* Let's use 6 as the minimum to cover all known cases including the
469*4882a593Smuzhiyun 	 * off-by-one issue that HW has in some cases.
470*4882a593Smuzhiyun 	 */
471*4882a593Smuzhiyun 	idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
472*4882a593Smuzhiyun 	idle_frames = max(idle_frames, dev_priv->psr.sink_sync_latency + 1);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	if (drm_WARN_ON(&dev_priv->drm, idle_frames > 0xf))
475*4882a593Smuzhiyun 		idle_frames = 0xf;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	return idle_frames;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun 
hsw_activate_psr1(struct intel_dp * intel_dp)480*4882a593Smuzhiyun static void hsw_activate_psr1(struct intel_dp *intel_dp)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
483*4882a593Smuzhiyun 	u32 max_sleep_time = 0x1f;
484*4882a593Smuzhiyun 	u32 val = EDP_PSR_ENABLE;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	val |= psr_compute_idle_frames(intel_dp) << EDP_PSR_IDLE_FRAME_SHIFT;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
489*4882a593Smuzhiyun 	if (IS_HASWELL(dev_priv))
490*4882a593Smuzhiyun 		val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	if (dev_priv->psr.link_standby)
493*4882a593Smuzhiyun 		val |= EDP_PSR_LINK_STANDBY;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	val |= intel_psr1_get_tp_time(intel_dp);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) >= 8)
498*4882a593Smuzhiyun 		val |= EDP_PSR_CRC_ENABLE;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	val |= (intel_de_read(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder)) &
501*4882a593Smuzhiyun 		EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK);
502*4882a593Smuzhiyun 	intel_de_write(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder), val);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
intel_psr2_get_tp_time(struct intel_dp * intel_dp)505*4882a593Smuzhiyun static u32 intel_psr2_get_tp_time(struct intel_dp *intel_dp)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
508*4882a593Smuzhiyun 	u32 val = 0;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	if (dev_priv->params.psr_safest_params)
511*4882a593Smuzhiyun 		return EDP_PSR2_TP2_TIME_2500us;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us >= 0 &&
514*4882a593Smuzhiyun 	    dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 50)
515*4882a593Smuzhiyun 		val |= EDP_PSR2_TP2_TIME_50us;
516*4882a593Smuzhiyun 	else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 100)
517*4882a593Smuzhiyun 		val |= EDP_PSR2_TP2_TIME_100us;
518*4882a593Smuzhiyun 	else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 500)
519*4882a593Smuzhiyun 		val |= EDP_PSR2_TP2_TIME_500us;
520*4882a593Smuzhiyun 	else
521*4882a593Smuzhiyun 		val |= EDP_PSR2_TP2_TIME_2500us;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	return val;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun 
hsw_activate_psr2(struct intel_dp * intel_dp)526*4882a593Smuzhiyun static void hsw_activate_psr2(struct intel_dp *intel_dp)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
529*4882a593Smuzhiyun 	u32 val;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	val = psr_compute_idle_frames(intel_dp) << EDP_PSR2_IDLE_FRAME_SHIFT;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	val |= EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE;
534*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
535*4882a593Smuzhiyun 		val |= EDP_Y_COORDINATE_ENABLE;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	val |= EDP_PSR2_FRAME_BEFORE_SU(dev_priv->psr.sink_sync_latency + 1);
538*4882a593Smuzhiyun 	val |= intel_psr2_get_tp_time(intel_dp);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) >= 12) {
541*4882a593Smuzhiyun 		/*
542*4882a593Smuzhiyun 		 * TODO: 7 lines of IO_BUFFER_WAKE and FAST_WAKE are default
543*4882a593Smuzhiyun 		 * values from BSpec. In order to setting an optimal power
544*4882a593Smuzhiyun 		 * consumption, lower than 4k resoluition mode needs to decrese
545*4882a593Smuzhiyun 		 * IO_BUFFER_WAKE and FAST_WAKE. And higher than 4K resolution
546*4882a593Smuzhiyun 		 * mode needs to increase IO_BUFFER_WAKE and FAST_WAKE.
547*4882a593Smuzhiyun 		 */
548*4882a593Smuzhiyun 		val |= TGL_EDP_PSR2_BLOCK_COUNT_NUM_2;
549*4882a593Smuzhiyun 		val |= TGL_EDP_PSR2_IO_BUFFER_WAKE(7);
550*4882a593Smuzhiyun 		val |= TGL_EDP_PSR2_FAST_WAKE(7);
551*4882a593Smuzhiyun 	} else if (INTEL_GEN(dev_priv) >= 9) {
552*4882a593Smuzhiyun 		val |= EDP_PSR2_IO_BUFFER_WAKE(7);
553*4882a593Smuzhiyun 		val |= EDP_PSR2_FAST_WAKE(7);
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	if (dev_priv->psr.psr2_sel_fetch_enabled) {
557*4882a593Smuzhiyun 		/* WA 1408330847 */
558*4882a593Smuzhiyun 		if (IS_TGL_DISP_REVID(dev_priv, TGL_REVID_A0, TGL_REVID_A0) ||
559*4882a593Smuzhiyun 		    IS_RKL_REVID(dev_priv, RKL_REVID_A0, RKL_REVID_A0))
560*4882a593Smuzhiyun 			intel_de_rmw(dev_priv, CHICKEN_PAR1_1,
561*4882a593Smuzhiyun 				     DIS_RAM_BYPASS_PSR2_MAN_TRACK,
562*4882a593Smuzhiyun 				     DIS_RAM_BYPASS_PSR2_MAN_TRACK);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 		intel_de_write(dev_priv,
565*4882a593Smuzhiyun 			       PSR2_MAN_TRK_CTL(dev_priv->psr.transcoder),
566*4882a593Smuzhiyun 			       PSR2_MAN_TRK_CTL_ENABLE);
567*4882a593Smuzhiyun 	} else if (HAS_PSR2_SEL_FETCH(dev_priv)) {
568*4882a593Smuzhiyun 		intel_de_write(dev_priv,
569*4882a593Smuzhiyun 			       PSR2_MAN_TRK_CTL(dev_priv->psr.transcoder), 0);
570*4882a593Smuzhiyun 	}
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	/*
573*4882a593Smuzhiyun 	 * PSR2 HW is incorrectly using EDP_PSR_TP1_TP3_SEL and BSpec is
574*4882a593Smuzhiyun 	 * recommending keep this bit unset while PSR2 is enabled.
575*4882a593Smuzhiyun 	 */
576*4882a593Smuzhiyun 	intel_de_write(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder), 0);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	intel_de_write(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun static bool
transcoder_has_psr2(struct drm_i915_private * dev_priv,enum transcoder trans)582*4882a593Smuzhiyun transcoder_has_psr2(struct drm_i915_private *dev_priv, enum transcoder trans)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) < 9)
585*4882a593Smuzhiyun 		return false;
586*4882a593Smuzhiyun 	else if (INTEL_GEN(dev_priv) >= 12)
587*4882a593Smuzhiyun 		return trans == TRANSCODER_A;
588*4882a593Smuzhiyun 	else
589*4882a593Smuzhiyun 		return trans == TRANSCODER_EDP;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun 
intel_get_frame_time_us(const struct intel_crtc_state * cstate)592*4882a593Smuzhiyun static u32 intel_get_frame_time_us(const struct intel_crtc_state *cstate)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun 	if (!cstate || !cstate->hw.active)
595*4882a593Smuzhiyun 		return 0;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	return DIV_ROUND_UP(1000 * 1000,
598*4882a593Smuzhiyun 			    drm_mode_vrefresh(&cstate->hw.adjusted_mode));
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun 
psr2_program_idle_frames(struct drm_i915_private * dev_priv,u32 idle_frames)601*4882a593Smuzhiyun static void psr2_program_idle_frames(struct drm_i915_private *dev_priv,
602*4882a593Smuzhiyun 				     u32 idle_frames)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	u32 val;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	idle_frames <<=  EDP_PSR2_IDLE_FRAME_SHIFT;
607*4882a593Smuzhiyun 	val = intel_de_read(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder));
608*4882a593Smuzhiyun 	val &= ~EDP_PSR2_IDLE_FRAME_MASK;
609*4882a593Smuzhiyun 	val |= idle_frames;
610*4882a593Smuzhiyun 	intel_de_write(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun 
tgl_psr2_enable_dc3co(struct drm_i915_private * dev_priv)613*4882a593Smuzhiyun static void tgl_psr2_enable_dc3co(struct drm_i915_private *dev_priv)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun 	psr2_program_idle_frames(dev_priv, 0);
616*4882a593Smuzhiyun 	intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_DC3CO);
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun 
tgl_psr2_disable_dc3co(struct drm_i915_private * dev_priv)619*4882a593Smuzhiyun static void tgl_psr2_disable_dc3co(struct drm_i915_private *dev_priv)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun 	struct intel_dp *intel_dp = dev_priv->psr.dp;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
624*4882a593Smuzhiyun 	psr2_program_idle_frames(dev_priv, psr_compute_idle_frames(intel_dp));
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun 
tgl_dc3co_disable_work(struct work_struct * work)627*4882a593Smuzhiyun static void tgl_dc3co_disable_work(struct work_struct *work)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv =
630*4882a593Smuzhiyun 		container_of(work, typeof(*dev_priv), psr.dc3co_work.work);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	mutex_lock(&dev_priv->psr.lock);
633*4882a593Smuzhiyun 	/* If delayed work is pending, it is not idle */
634*4882a593Smuzhiyun 	if (delayed_work_pending(&dev_priv->psr.dc3co_work))
635*4882a593Smuzhiyun 		goto unlock;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	tgl_psr2_disable_dc3co(dev_priv);
638*4882a593Smuzhiyun unlock:
639*4882a593Smuzhiyun 	mutex_unlock(&dev_priv->psr.lock);
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun 
tgl_disallow_dc3co_on_psr2_exit(struct drm_i915_private * dev_priv)642*4882a593Smuzhiyun static void tgl_disallow_dc3co_on_psr2_exit(struct drm_i915_private *dev_priv)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun 	if (!dev_priv->psr.dc3co_enabled)
645*4882a593Smuzhiyun 		return;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	cancel_delayed_work(&dev_priv->psr.dc3co_work);
648*4882a593Smuzhiyun 	/* Before PSR2 exit disallow dc3co*/
649*4882a593Smuzhiyun 	tgl_psr2_disable_dc3co(dev_priv);
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun static void
tgl_dc3co_exitline_compute_config(struct intel_dp * intel_dp,struct intel_crtc_state * crtc_state)653*4882a593Smuzhiyun tgl_dc3co_exitline_compute_config(struct intel_dp *intel_dp,
654*4882a593Smuzhiyun 				  struct intel_crtc_state *crtc_state)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun 	const u32 crtc_vdisplay = crtc_state->uapi.adjusted_mode.crtc_vdisplay;
657*4882a593Smuzhiyun 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
658*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
659*4882a593Smuzhiyun 	u32 exit_scanlines;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	if (!(dev_priv->csr.allowed_dc_mask & DC_STATE_EN_DC3CO))
662*4882a593Smuzhiyun 		return;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	/* B.Specs:49196 DC3CO only works with pipeA and DDIA.*/
665*4882a593Smuzhiyun 	if (to_intel_crtc(crtc_state->uapi.crtc)->pipe != PIPE_A ||
666*4882a593Smuzhiyun 	    dig_port->base.port != PORT_A)
667*4882a593Smuzhiyun 		return;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	/*
670*4882a593Smuzhiyun 	 * DC3CO Exit time 200us B.Spec 49196
671*4882a593Smuzhiyun 	 * PSR2 transcoder Early Exit scanlines = ROUNDUP(200 / line time) + 1
672*4882a593Smuzhiyun 	 */
673*4882a593Smuzhiyun 	exit_scanlines =
674*4882a593Smuzhiyun 		intel_usecs_to_scanlines(&crtc_state->uapi.adjusted_mode, 200) + 1;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	if (drm_WARN_ON(&dev_priv->drm, exit_scanlines > crtc_vdisplay))
677*4882a593Smuzhiyun 		return;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	crtc_state->dc3co_exitline = crtc_vdisplay - exit_scanlines;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun 
intel_psr2_sel_fetch_config_valid(struct intel_dp * intel_dp,struct intel_crtc_state * crtc_state)682*4882a593Smuzhiyun static bool intel_psr2_sel_fetch_config_valid(struct intel_dp *intel_dp,
683*4882a593Smuzhiyun 					      struct intel_crtc_state *crtc_state)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun 	struct intel_atomic_state *state = to_intel_atomic_state(crtc_state->uapi.state);
686*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
687*4882a593Smuzhiyun 	struct intel_plane_state *plane_state;
688*4882a593Smuzhiyun 	struct intel_plane *plane;
689*4882a593Smuzhiyun 	int i;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	if (!dev_priv->params.enable_psr2_sel_fetch) {
692*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
693*4882a593Smuzhiyun 			    "PSR2 sel fetch not enabled, disabled by parameter\n");
694*4882a593Smuzhiyun 		return false;
695*4882a593Smuzhiyun 	}
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	if (crtc_state->uapi.async_flip) {
698*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
699*4882a593Smuzhiyun 			    "PSR2 sel fetch not enabled, async flip enabled\n");
700*4882a593Smuzhiyun 		return false;
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
704*4882a593Smuzhiyun 		if (plane_state->uapi.rotation != DRM_MODE_ROTATE_0) {
705*4882a593Smuzhiyun 			drm_dbg_kms(&dev_priv->drm,
706*4882a593Smuzhiyun 				    "PSR2 sel fetch not enabled, plane rotated\n");
707*4882a593Smuzhiyun 			return false;
708*4882a593Smuzhiyun 		}
709*4882a593Smuzhiyun 	}
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	return crtc_state->enable_psr2_sel_fetch = true;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun 
intel_psr2_config_valid(struct intel_dp * intel_dp,struct intel_crtc_state * crtc_state)714*4882a593Smuzhiyun static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
715*4882a593Smuzhiyun 				    struct intel_crtc_state *crtc_state)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
718*4882a593Smuzhiyun 	int crtc_hdisplay = crtc_state->hw.adjusted_mode.crtc_hdisplay;
719*4882a593Smuzhiyun 	int crtc_vdisplay = crtc_state->hw.adjusted_mode.crtc_vdisplay;
720*4882a593Smuzhiyun 	int psr_max_h = 0, psr_max_v = 0, max_bpp = 0;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	if (!dev_priv->psr.sink_psr2_support)
723*4882a593Smuzhiyun 		return false;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	if (!transcoder_has_psr2(dev_priv, crtc_state->cpu_transcoder)) {
726*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
727*4882a593Smuzhiyun 			    "PSR2 not supported in transcoder %s\n",
728*4882a593Smuzhiyun 			    transcoder_name(crtc_state->cpu_transcoder));
729*4882a593Smuzhiyun 		return false;
730*4882a593Smuzhiyun 	}
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	/*
733*4882a593Smuzhiyun 	 * DSC and PSR2 cannot be enabled simultaneously. If a requested
734*4882a593Smuzhiyun 	 * resolution requires DSC to be enabled, priority is given to DSC
735*4882a593Smuzhiyun 	 * over PSR2.
736*4882a593Smuzhiyun 	 */
737*4882a593Smuzhiyun 	if (crtc_state->dsc.compression_enable) {
738*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
739*4882a593Smuzhiyun 			    "PSR2 cannot be enabled since DSC is enabled\n");
740*4882a593Smuzhiyun 		return false;
741*4882a593Smuzhiyun 	}
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	if (crtc_state->crc_enabled) {
744*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
745*4882a593Smuzhiyun 			    "PSR2 not enabled because it would inhibit pipe CRC calculation\n");
746*4882a593Smuzhiyun 		return false;
747*4882a593Smuzhiyun 	}
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) >= 12) {
750*4882a593Smuzhiyun 		psr_max_h = 5120;
751*4882a593Smuzhiyun 		psr_max_v = 3200;
752*4882a593Smuzhiyun 		max_bpp = 30;
753*4882a593Smuzhiyun 	} else if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
754*4882a593Smuzhiyun 		psr_max_h = 4096;
755*4882a593Smuzhiyun 		psr_max_v = 2304;
756*4882a593Smuzhiyun 		max_bpp = 24;
757*4882a593Smuzhiyun 	} else if (IS_GEN(dev_priv, 9)) {
758*4882a593Smuzhiyun 		psr_max_h = 3640;
759*4882a593Smuzhiyun 		psr_max_v = 2304;
760*4882a593Smuzhiyun 		max_bpp = 24;
761*4882a593Smuzhiyun 	}
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	if (crtc_state->pipe_bpp > max_bpp) {
764*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
765*4882a593Smuzhiyun 			    "PSR2 not enabled, pipe bpp %d > max supported %d\n",
766*4882a593Smuzhiyun 			    crtc_state->pipe_bpp, max_bpp);
767*4882a593Smuzhiyun 		return false;
768*4882a593Smuzhiyun 	}
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	/*
771*4882a593Smuzhiyun 	 * HW sends SU blocks of size four scan lines, which means the starting
772*4882a593Smuzhiyun 	 * X coordinate and Y granularity requirements will always be met. We
773*4882a593Smuzhiyun 	 * only need to validate the SU block width is a multiple of
774*4882a593Smuzhiyun 	 * x granularity.
775*4882a593Smuzhiyun 	 */
776*4882a593Smuzhiyun 	if (crtc_hdisplay % dev_priv->psr.su_x_granularity) {
777*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
778*4882a593Smuzhiyun 			    "PSR2 not enabled, hdisplay(%d) not multiple of %d\n",
779*4882a593Smuzhiyun 			    crtc_hdisplay, dev_priv->psr.su_x_granularity);
780*4882a593Smuzhiyun 		return false;
781*4882a593Smuzhiyun 	}
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	if (HAS_PSR2_SEL_FETCH(dev_priv)) {
784*4882a593Smuzhiyun 		if (!intel_psr2_sel_fetch_config_valid(intel_dp, crtc_state) &&
785*4882a593Smuzhiyun 		    !HAS_PSR_HW_TRACKING(dev_priv)) {
786*4882a593Smuzhiyun 			drm_dbg_kms(&dev_priv->drm,
787*4882a593Smuzhiyun 				    "PSR2 not enabled, selective fetch not valid and no HW tracking available\n");
788*4882a593Smuzhiyun 			return false;
789*4882a593Smuzhiyun 		}
790*4882a593Smuzhiyun 	}
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	if (!crtc_state->enable_psr2_sel_fetch &&
793*4882a593Smuzhiyun 	    (crtc_hdisplay > psr_max_h || crtc_vdisplay > psr_max_v)) {
794*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
795*4882a593Smuzhiyun 			    "PSR2 not enabled, resolution %dx%d > max supported %dx%d\n",
796*4882a593Smuzhiyun 			    crtc_hdisplay, crtc_vdisplay,
797*4882a593Smuzhiyun 			    psr_max_h, psr_max_v);
798*4882a593Smuzhiyun 		return false;
799*4882a593Smuzhiyun 	}
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	tgl_dc3co_exitline_compute_config(intel_dp, crtc_state);
802*4882a593Smuzhiyun 	return true;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun 
intel_psr_compute_config(struct intel_dp * intel_dp,struct intel_crtc_state * crtc_state)805*4882a593Smuzhiyun void intel_psr_compute_config(struct intel_dp *intel_dp,
806*4882a593Smuzhiyun 			      struct intel_crtc_state *crtc_state)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
809*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
810*4882a593Smuzhiyun 	const struct drm_display_mode *adjusted_mode =
811*4882a593Smuzhiyun 		&crtc_state->hw.adjusted_mode;
812*4882a593Smuzhiyun 	int psr_setup_time;
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	if (!CAN_PSR(dev_priv))
815*4882a593Smuzhiyun 		return;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	if (intel_dp != dev_priv->psr.dp)
818*4882a593Smuzhiyun 		return;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	if (!psr_global_enabled(dev_priv))
821*4882a593Smuzhiyun 		return;
822*4882a593Smuzhiyun 	/*
823*4882a593Smuzhiyun 	 * HSW spec explicitly says PSR is tied to port A.
824*4882a593Smuzhiyun 	 * BDW+ platforms have a instance of PSR registers per transcoder but
825*4882a593Smuzhiyun 	 * for now it only supports one instance of PSR, so lets keep it
826*4882a593Smuzhiyun 	 * hardcoded to PORT_A
827*4882a593Smuzhiyun 	 */
828*4882a593Smuzhiyun 	if (dig_port->base.port != PORT_A) {
829*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
830*4882a593Smuzhiyun 			    "PSR condition failed: Port not supported\n");
831*4882a593Smuzhiyun 		return;
832*4882a593Smuzhiyun 	}
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	if (dev_priv->psr.sink_not_reliable) {
835*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
836*4882a593Smuzhiyun 			    "PSR sink implementation is not reliable\n");
837*4882a593Smuzhiyun 		return;
838*4882a593Smuzhiyun 	}
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
841*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
842*4882a593Smuzhiyun 			    "PSR condition failed: Interlaced mode enabled\n");
843*4882a593Smuzhiyun 		return;
844*4882a593Smuzhiyun 	}
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
847*4882a593Smuzhiyun 	if (psr_setup_time < 0) {
848*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
849*4882a593Smuzhiyun 			    "PSR condition failed: Invalid PSR setup time (0x%02x)\n",
850*4882a593Smuzhiyun 			    intel_dp->psr_dpcd[1]);
851*4882a593Smuzhiyun 		return;
852*4882a593Smuzhiyun 	}
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
855*4882a593Smuzhiyun 	    adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
856*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
857*4882a593Smuzhiyun 			    "PSR condition failed: PSR setup time (%d us) too long\n",
858*4882a593Smuzhiyun 			    psr_setup_time);
859*4882a593Smuzhiyun 		return;
860*4882a593Smuzhiyun 	}
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	crtc_state->has_psr = true;
863*4882a593Smuzhiyun 	crtc_state->has_psr2 = intel_psr2_config_valid(intel_dp, crtc_state);
864*4882a593Smuzhiyun 	crtc_state->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun 
intel_psr_activate(struct intel_dp * intel_dp)867*4882a593Smuzhiyun static void intel_psr_activate(struct intel_dp *intel_dp)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	if (transcoder_has_psr2(dev_priv, dev_priv->psr.transcoder))
872*4882a593Smuzhiyun 		drm_WARN_ON(&dev_priv->drm,
873*4882a593Smuzhiyun 			    intel_de_read(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder)) & EDP_PSR2_ENABLE);
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	drm_WARN_ON(&dev_priv->drm,
876*4882a593Smuzhiyun 		    intel_de_read(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder)) & EDP_PSR_ENABLE);
877*4882a593Smuzhiyun 	drm_WARN_ON(&dev_priv->drm, dev_priv->psr.active);
878*4882a593Smuzhiyun 	lockdep_assert_held(&dev_priv->psr.lock);
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	/* psr1 and psr2 are mutually exclusive.*/
881*4882a593Smuzhiyun 	if (dev_priv->psr.psr2_enabled)
882*4882a593Smuzhiyun 		hsw_activate_psr2(intel_dp);
883*4882a593Smuzhiyun 	else
884*4882a593Smuzhiyun 		hsw_activate_psr1(intel_dp);
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	dev_priv->psr.active = true;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun 
intel_psr_enable_source(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)889*4882a593Smuzhiyun static void intel_psr_enable_source(struct intel_dp *intel_dp,
890*4882a593Smuzhiyun 				    const struct intel_crtc_state *crtc_state)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
893*4882a593Smuzhiyun 	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
894*4882a593Smuzhiyun 	u32 mask;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	/* Only HSW and BDW have PSR AUX registers that need to be setup. SKL+
897*4882a593Smuzhiyun 	 * use hardcoded values PSR AUX transactions
898*4882a593Smuzhiyun 	 */
899*4882a593Smuzhiyun 	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
900*4882a593Smuzhiyun 		hsw_psr_setup_aux(intel_dp);
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	if (dev_priv->psr.psr2_enabled && (IS_GEN(dev_priv, 9) &&
903*4882a593Smuzhiyun 					   !IS_GEMINILAKE(dev_priv))) {
904*4882a593Smuzhiyun 		i915_reg_t reg = CHICKEN_TRANS(cpu_transcoder);
905*4882a593Smuzhiyun 		u32 chicken = intel_de_read(dev_priv, reg);
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 		chicken |= PSR2_VSC_ENABLE_PROG_HEADER |
908*4882a593Smuzhiyun 			   PSR2_ADD_VERTICAL_LINE_COUNT;
909*4882a593Smuzhiyun 		intel_de_write(dev_priv, reg, chicken);
910*4882a593Smuzhiyun 	}
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	/*
913*4882a593Smuzhiyun 	 * Per Spec: Avoid continuous PSR exit by masking MEMUP and HPD also
914*4882a593Smuzhiyun 	 * mask LPSP to avoid dependency on other drivers that might block
915*4882a593Smuzhiyun 	 * runtime_pm besides preventing  other hw tracking issues now we
916*4882a593Smuzhiyun 	 * can rely on frontbuffer tracking.
917*4882a593Smuzhiyun 	 */
918*4882a593Smuzhiyun 	mask = EDP_PSR_DEBUG_MASK_MEMUP |
919*4882a593Smuzhiyun 	       EDP_PSR_DEBUG_MASK_HPD |
920*4882a593Smuzhiyun 	       EDP_PSR_DEBUG_MASK_LPSP |
921*4882a593Smuzhiyun 	       EDP_PSR_DEBUG_MASK_MAX_SLEEP;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) < 11)
924*4882a593Smuzhiyun 		mask |= EDP_PSR_DEBUG_MASK_DISP_REG_WRITE;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	intel_de_write(dev_priv, EDP_PSR_DEBUG(dev_priv->psr.transcoder),
927*4882a593Smuzhiyun 		       mask);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	psr_irq_control(dev_priv);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	if (crtc_state->dc3co_exitline) {
932*4882a593Smuzhiyun 		u32 val;
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 		/*
935*4882a593Smuzhiyun 		 * TODO: if future platforms supports DC3CO in more than one
936*4882a593Smuzhiyun 		 * transcoder, EXITLINE will need to be unset when disabling PSR
937*4882a593Smuzhiyun 		 */
938*4882a593Smuzhiyun 		val = intel_de_read(dev_priv, EXITLINE(cpu_transcoder));
939*4882a593Smuzhiyun 		val &= ~EXITLINE_MASK;
940*4882a593Smuzhiyun 		val |= crtc_state->dc3co_exitline << EXITLINE_SHIFT;
941*4882a593Smuzhiyun 		val |= EXITLINE_ENABLE;
942*4882a593Smuzhiyun 		intel_de_write(dev_priv, EXITLINE(cpu_transcoder), val);
943*4882a593Smuzhiyun 	}
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	if (HAS_PSR_HW_TRACKING(dev_priv))
946*4882a593Smuzhiyun 		intel_de_rmw(dev_priv, CHICKEN_PAR1_1, IGNORE_PSR2_HW_TRACKING,
947*4882a593Smuzhiyun 			     dev_priv->psr.psr2_sel_fetch_enabled ?
948*4882a593Smuzhiyun 			     IGNORE_PSR2_HW_TRACKING : 0);
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun 
intel_psr_enable_locked(struct drm_i915_private * dev_priv,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)951*4882a593Smuzhiyun static void intel_psr_enable_locked(struct drm_i915_private *dev_priv,
952*4882a593Smuzhiyun 				    const struct intel_crtc_state *crtc_state,
953*4882a593Smuzhiyun 				    const struct drm_connector_state *conn_state)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun 	struct intel_dp *intel_dp = dev_priv->psr.dp;
956*4882a593Smuzhiyun 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
957*4882a593Smuzhiyun 	struct intel_encoder *encoder = &dig_port->base;
958*4882a593Smuzhiyun 	u32 val;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	drm_WARN_ON(&dev_priv->drm, dev_priv->psr.enabled);
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	dev_priv->psr.psr2_enabled = intel_psr2_enabled(dev_priv, crtc_state);
963*4882a593Smuzhiyun 	dev_priv->psr.busy_frontbuffer_bits = 0;
964*4882a593Smuzhiyun 	dev_priv->psr.pipe = to_intel_crtc(crtc_state->uapi.crtc)->pipe;
965*4882a593Smuzhiyun 	dev_priv->psr.dc3co_enabled = !!crtc_state->dc3co_exitline;
966*4882a593Smuzhiyun 	dev_priv->psr.transcoder = crtc_state->cpu_transcoder;
967*4882a593Smuzhiyun 	/* DC5/DC6 requires at least 6 idle frames */
968*4882a593Smuzhiyun 	val = usecs_to_jiffies(intel_get_frame_time_us(crtc_state) * 6);
969*4882a593Smuzhiyun 	dev_priv->psr.dc3co_exit_delay = val;
970*4882a593Smuzhiyun 	dev_priv->psr.psr2_sel_fetch_enabled = crtc_state->enable_psr2_sel_fetch;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	/*
973*4882a593Smuzhiyun 	 * If a PSR error happened and the driver is reloaded, the EDP_PSR_IIR
974*4882a593Smuzhiyun 	 * will still keep the error set even after the reset done in the
975*4882a593Smuzhiyun 	 * irq_preinstall and irq_uninstall hooks.
976*4882a593Smuzhiyun 	 * And enabling in this situation cause the screen to freeze in the
977*4882a593Smuzhiyun 	 * first time that PSR HW tries to activate so lets keep PSR disabled
978*4882a593Smuzhiyun 	 * to avoid any rendering problems.
979*4882a593Smuzhiyun 	 */
980*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) >= 12) {
981*4882a593Smuzhiyun 		val = intel_de_read(dev_priv,
982*4882a593Smuzhiyun 				    TRANS_PSR_IIR(dev_priv->psr.transcoder));
983*4882a593Smuzhiyun 		val &= EDP_PSR_ERROR(0);
984*4882a593Smuzhiyun 	} else {
985*4882a593Smuzhiyun 		val = intel_de_read(dev_priv, EDP_PSR_IIR);
986*4882a593Smuzhiyun 		val &= EDP_PSR_ERROR(dev_priv->psr.transcoder);
987*4882a593Smuzhiyun 	}
988*4882a593Smuzhiyun 	if (val) {
989*4882a593Smuzhiyun 		dev_priv->psr.sink_not_reliable = true;
990*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
991*4882a593Smuzhiyun 			    "PSR interruption error set, not enabling PSR\n");
992*4882a593Smuzhiyun 		return;
993*4882a593Smuzhiyun 	}
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	drm_dbg_kms(&dev_priv->drm, "Enabling PSR%s\n",
996*4882a593Smuzhiyun 		    dev_priv->psr.psr2_enabled ? "2" : "1");
997*4882a593Smuzhiyun 	intel_dp_compute_psr_vsc_sdp(intel_dp, crtc_state, conn_state,
998*4882a593Smuzhiyun 				     &dev_priv->psr.vsc);
999*4882a593Smuzhiyun 	intel_write_dp_vsc_sdp(encoder, crtc_state, &dev_priv->psr.vsc);
1000*4882a593Smuzhiyun 	intel_psr_enable_sink(intel_dp);
1001*4882a593Smuzhiyun 	intel_psr_enable_source(intel_dp, crtc_state);
1002*4882a593Smuzhiyun 	dev_priv->psr.enabled = true;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	intel_psr_activate(intel_dp);
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun /**
1008*4882a593Smuzhiyun  * intel_psr_enable - Enable PSR
1009*4882a593Smuzhiyun  * @intel_dp: Intel DP
1010*4882a593Smuzhiyun  * @crtc_state: new CRTC state
1011*4882a593Smuzhiyun  * @conn_state: new CONNECTOR state
1012*4882a593Smuzhiyun  *
1013*4882a593Smuzhiyun  * This function can only be called after the pipe is fully trained and enabled.
1014*4882a593Smuzhiyun  */
intel_psr_enable(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)1015*4882a593Smuzhiyun void intel_psr_enable(struct intel_dp *intel_dp,
1016*4882a593Smuzhiyun 		      const struct intel_crtc_state *crtc_state,
1017*4882a593Smuzhiyun 		      const struct drm_connector_state *conn_state)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	if (!CAN_PSR(dev_priv) || dev_priv->psr.dp != intel_dp)
1022*4882a593Smuzhiyun 		return;
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	dev_priv->psr.force_mode_changed = false;
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	if (!crtc_state->has_psr)
1027*4882a593Smuzhiyun 		return;
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	drm_WARN_ON(&dev_priv->drm, dev_priv->drrs.dp);
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	mutex_lock(&dev_priv->psr.lock);
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	if (!psr_global_enabled(dev_priv)) {
1034*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm, "PSR disabled by flag\n");
1035*4882a593Smuzhiyun 		goto unlock;
1036*4882a593Smuzhiyun 	}
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	intel_psr_enable_locked(dev_priv, crtc_state, conn_state);
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun unlock:
1041*4882a593Smuzhiyun 	mutex_unlock(&dev_priv->psr.lock);
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun 
intel_psr_exit(struct drm_i915_private * dev_priv)1044*4882a593Smuzhiyun static void intel_psr_exit(struct drm_i915_private *dev_priv)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun 	u32 val;
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	if (!dev_priv->psr.active) {
1049*4882a593Smuzhiyun 		if (transcoder_has_psr2(dev_priv, dev_priv->psr.transcoder)) {
1050*4882a593Smuzhiyun 			val = intel_de_read(dev_priv,
1051*4882a593Smuzhiyun 					    EDP_PSR2_CTL(dev_priv->psr.transcoder));
1052*4882a593Smuzhiyun 			drm_WARN_ON(&dev_priv->drm, val & EDP_PSR2_ENABLE);
1053*4882a593Smuzhiyun 		}
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 		val = intel_de_read(dev_priv,
1056*4882a593Smuzhiyun 				    EDP_PSR_CTL(dev_priv->psr.transcoder));
1057*4882a593Smuzhiyun 		drm_WARN_ON(&dev_priv->drm, val & EDP_PSR_ENABLE);
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 		return;
1060*4882a593Smuzhiyun 	}
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	if (dev_priv->psr.psr2_enabled) {
1063*4882a593Smuzhiyun 		tgl_disallow_dc3co_on_psr2_exit(dev_priv);
1064*4882a593Smuzhiyun 		val = intel_de_read(dev_priv,
1065*4882a593Smuzhiyun 				    EDP_PSR2_CTL(dev_priv->psr.transcoder));
1066*4882a593Smuzhiyun 		drm_WARN_ON(&dev_priv->drm, !(val & EDP_PSR2_ENABLE));
1067*4882a593Smuzhiyun 		val &= ~EDP_PSR2_ENABLE;
1068*4882a593Smuzhiyun 		intel_de_write(dev_priv,
1069*4882a593Smuzhiyun 			       EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
1070*4882a593Smuzhiyun 	} else {
1071*4882a593Smuzhiyun 		val = intel_de_read(dev_priv,
1072*4882a593Smuzhiyun 				    EDP_PSR_CTL(dev_priv->psr.transcoder));
1073*4882a593Smuzhiyun 		drm_WARN_ON(&dev_priv->drm, !(val & EDP_PSR_ENABLE));
1074*4882a593Smuzhiyun 		val &= ~EDP_PSR_ENABLE;
1075*4882a593Smuzhiyun 		intel_de_write(dev_priv,
1076*4882a593Smuzhiyun 			       EDP_PSR_CTL(dev_priv->psr.transcoder), val);
1077*4882a593Smuzhiyun 	}
1078*4882a593Smuzhiyun 	dev_priv->psr.active = false;
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun 
intel_psr_disable_locked(struct intel_dp * intel_dp)1081*4882a593Smuzhiyun static void intel_psr_disable_locked(struct intel_dp *intel_dp)
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1084*4882a593Smuzhiyun 	i915_reg_t psr_status;
1085*4882a593Smuzhiyun 	u32 psr_status_mask;
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	lockdep_assert_held(&dev_priv->psr.lock);
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	if (!dev_priv->psr.enabled)
1090*4882a593Smuzhiyun 		return;
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	drm_dbg_kms(&dev_priv->drm, "Disabling PSR%s\n",
1093*4882a593Smuzhiyun 		    dev_priv->psr.psr2_enabled ? "2" : "1");
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	intel_psr_exit(dev_priv);
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	if (dev_priv->psr.psr2_enabled) {
1098*4882a593Smuzhiyun 		psr_status = EDP_PSR2_STATUS(dev_priv->psr.transcoder);
1099*4882a593Smuzhiyun 		psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;
1100*4882a593Smuzhiyun 	} else {
1101*4882a593Smuzhiyun 		psr_status = EDP_PSR_STATUS(dev_priv->psr.transcoder);
1102*4882a593Smuzhiyun 		psr_status_mask = EDP_PSR_STATUS_STATE_MASK;
1103*4882a593Smuzhiyun 	}
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	/* Wait till PSR is idle */
1106*4882a593Smuzhiyun 	if (intel_de_wait_for_clear(dev_priv, psr_status,
1107*4882a593Smuzhiyun 				    psr_status_mask, 2000))
1108*4882a593Smuzhiyun 		drm_err(&dev_priv->drm, "Timed out waiting PSR idle state\n");
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	/* WA 1408330847 */
1111*4882a593Smuzhiyun 	if (dev_priv->psr.psr2_sel_fetch_enabled &&
1112*4882a593Smuzhiyun 	    (IS_TGL_DISP_REVID(dev_priv, TGL_REVID_A0, TGL_REVID_A0) ||
1113*4882a593Smuzhiyun 	     IS_RKL_REVID(dev_priv, RKL_REVID_A0, RKL_REVID_A0)))
1114*4882a593Smuzhiyun 		intel_de_rmw(dev_priv, CHICKEN_PAR1_1,
1115*4882a593Smuzhiyun 			     DIS_RAM_BYPASS_PSR2_MAN_TRACK, 0);
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	/* Disable PSR on Sink */
1118*4882a593Smuzhiyun 	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	if (dev_priv->psr.psr2_enabled)
1121*4882a593Smuzhiyun 		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG, 0);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	dev_priv->psr.enabled = false;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun /**
1127*4882a593Smuzhiyun  * intel_psr_disable - Disable PSR
1128*4882a593Smuzhiyun  * @intel_dp: Intel DP
1129*4882a593Smuzhiyun  * @old_crtc_state: old CRTC state
1130*4882a593Smuzhiyun  *
1131*4882a593Smuzhiyun  * This function needs to be called before disabling pipe.
1132*4882a593Smuzhiyun  */
intel_psr_disable(struct intel_dp * intel_dp,const struct intel_crtc_state * old_crtc_state)1133*4882a593Smuzhiyun void intel_psr_disable(struct intel_dp *intel_dp,
1134*4882a593Smuzhiyun 		       const struct intel_crtc_state *old_crtc_state)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	if (!old_crtc_state->has_psr)
1139*4882a593Smuzhiyun 		return;
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	if (drm_WARN_ON(&dev_priv->drm, !CAN_PSR(dev_priv)))
1142*4882a593Smuzhiyun 		return;
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	mutex_lock(&dev_priv->psr.lock);
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	intel_psr_disable_locked(intel_dp);
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	mutex_unlock(&dev_priv->psr.lock);
1149*4882a593Smuzhiyun 	cancel_work_sync(&dev_priv->psr.work);
1150*4882a593Smuzhiyun 	cancel_delayed_work_sync(&dev_priv->psr.dc3co_work);
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun 
psr_force_hw_tracking_exit(struct drm_i915_private * dev_priv)1153*4882a593Smuzhiyun static void psr_force_hw_tracking_exit(struct drm_i915_private *dev_priv)
1154*4882a593Smuzhiyun {
1155*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) >= 9)
1156*4882a593Smuzhiyun 		/*
1157*4882a593Smuzhiyun 		 * Display WA #0884: skl+
1158*4882a593Smuzhiyun 		 * This documented WA for bxt can be safely applied
1159*4882a593Smuzhiyun 		 * broadly so we can force HW tracking to exit PSR
1160*4882a593Smuzhiyun 		 * instead of disabling and re-enabling.
1161*4882a593Smuzhiyun 		 * Workaround tells us to write 0 to CUR_SURFLIVE_A,
1162*4882a593Smuzhiyun 		 * but it makes more sense write to the current active
1163*4882a593Smuzhiyun 		 * pipe.
1164*4882a593Smuzhiyun 		 */
1165*4882a593Smuzhiyun 		intel_de_write(dev_priv, CURSURFLIVE(dev_priv->psr.pipe), 0);
1166*4882a593Smuzhiyun 	else
1167*4882a593Smuzhiyun 		/*
1168*4882a593Smuzhiyun 		 * A write to CURSURFLIVE do not cause HW tracking to exit PSR
1169*4882a593Smuzhiyun 		 * on older gens so doing the manual exit instead.
1170*4882a593Smuzhiyun 		 */
1171*4882a593Smuzhiyun 		intel_psr_exit(dev_priv);
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun 
intel_psr2_program_trans_man_trk_ctl(const struct intel_crtc_state * crtc_state)1174*4882a593Smuzhiyun void intel_psr2_program_trans_man_trk_ctl(const struct intel_crtc_state *crtc_state)
1175*4882a593Smuzhiyun {
1176*4882a593Smuzhiyun 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1177*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1178*4882a593Smuzhiyun 	struct i915_psr *psr = &dev_priv->psr;
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	if (!HAS_PSR2_SEL_FETCH(dev_priv) ||
1181*4882a593Smuzhiyun 	    !crtc_state->enable_psr2_sel_fetch)
1182*4882a593Smuzhiyun 		return;
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	intel_de_write(dev_priv, PSR2_MAN_TRK_CTL(psr->transcoder),
1185*4882a593Smuzhiyun 		       crtc_state->psr2_man_track_ctl);
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun 
intel_psr2_sel_fetch_update(struct intel_atomic_state * state,struct intel_crtc * crtc)1188*4882a593Smuzhiyun void intel_psr2_sel_fetch_update(struct intel_atomic_state *state,
1189*4882a593Smuzhiyun 				 struct intel_crtc *crtc)
1190*4882a593Smuzhiyun {
1191*4882a593Smuzhiyun 	struct intel_crtc_state *crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	if (!crtc_state->enable_psr2_sel_fetch)
1194*4882a593Smuzhiyun 		return;
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	crtc_state->psr2_man_track_ctl = PSR2_MAN_TRK_CTL_ENABLE |
1197*4882a593Smuzhiyun 					 PSR2_MAN_TRK_CTL_SF_SINGLE_FULL_FRAME;
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun /**
1201*4882a593Smuzhiyun  * intel_psr_update - Update PSR state
1202*4882a593Smuzhiyun  * @intel_dp: Intel DP
1203*4882a593Smuzhiyun  * @crtc_state: new CRTC state
1204*4882a593Smuzhiyun  * @conn_state: new CONNECTOR state
1205*4882a593Smuzhiyun  *
1206*4882a593Smuzhiyun  * This functions will update PSR states, disabling, enabling or switching PSR
1207*4882a593Smuzhiyun  * version when executing fastsets. For full modeset, intel_psr_disable() and
1208*4882a593Smuzhiyun  * intel_psr_enable() should be called instead.
1209*4882a593Smuzhiyun  */
intel_psr_update(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)1210*4882a593Smuzhiyun void intel_psr_update(struct intel_dp *intel_dp,
1211*4882a593Smuzhiyun 		      const struct intel_crtc_state *crtc_state,
1212*4882a593Smuzhiyun 		      const struct drm_connector_state *conn_state)
1213*4882a593Smuzhiyun {
1214*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1215*4882a593Smuzhiyun 	struct i915_psr *psr = &dev_priv->psr;
1216*4882a593Smuzhiyun 	bool enable, psr2_enable;
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	if (!CAN_PSR(dev_priv) || READ_ONCE(psr->dp) != intel_dp)
1219*4882a593Smuzhiyun 		return;
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	dev_priv->psr.force_mode_changed = false;
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	mutex_lock(&dev_priv->psr.lock);
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	enable = crtc_state->has_psr && psr_global_enabled(dev_priv);
1226*4882a593Smuzhiyun 	psr2_enable = intel_psr2_enabled(dev_priv, crtc_state);
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	if (enable == psr->enabled && psr2_enable == psr->psr2_enabled) {
1229*4882a593Smuzhiyun 		/* Force a PSR exit when enabling CRC to avoid CRC timeouts */
1230*4882a593Smuzhiyun 		if (crtc_state->crc_enabled && psr->enabled)
1231*4882a593Smuzhiyun 			psr_force_hw_tracking_exit(dev_priv);
1232*4882a593Smuzhiyun 		else if (INTEL_GEN(dev_priv) < 9 && psr->enabled) {
1233*4882a593Smuzhiyun 			/*
1234*4882a593Smuzhiyun 			 * Activate PSR again after a force exit when enabling
1235*4882a593Smuzhiyun 			 * CRC in older gens
1236*4882a593Smuzhiyun 			 */
1237*4882a593Smuzhiyun 			if (!dev_priv->psr.active &&
1238*4882a593Smuzhiyun 			    !dev_priv->psr.busy_frontbuffer_bits)
1239*4882a593Smuzhiyun 				schedule_work(&dev_priv->psr.work);
1240*4882a593Smuzhiyun 		}
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 		goto unlock;
1243*4882a593Smuzhiyun 	}
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	if (psr->enabled)
1246*4882a593Smuzhiyun 		intel_psr_disable_locked(intel_dp);
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	if (enable)
1249*4882a593Smuzhiyun 		intel_psr_enable_locked(dev_priv, crtc_state, conn_state);
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun unlock:
1252*4882a593Smuzhiyun 	mutex_unlock(&dev_priv->psr.lock);
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun /**
1256*4882a593Smuzhiyun  * intel_psr_wait_for_idle - wait for PSR1 to idle
1257*4882a593Smuzhiyun  * @new_crtc_state: new CRTC state
1258*4882a593Smuzhiyun  * @out_value: PSR status in case of failure
1259*4882a593Smuzhiyun  *
1260*4882a593Smuzhiyun  * This function is expected to be called from pipe_update_start() where it is
1261*4882a593Smuzhiyun  * not expected to race with PSR enable or disable.
1262*4882a593Smuzhiyun  *
1263*4882a593Smuzhiyun  * Returns: 0 on success or -ETIMEOUT if PSR status does not idle.
1264*4882a593Smuzhiyun  */
intel_psr_wait_for_idle(const struct intel_crtc_state * new_crtc_state,u32 * out_value)1265*4882a593Smuzhiyun int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
1266*4882a593Smuzhiyun 			    u32 *out_value)
1267*4882a593Smuzhiyun {
1268*4882a593Smuzhiyun 	struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
1269*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	if (!dev_priv->psr.enabled || !new_crtc_state->has_psr)
1272*4882a593Smuzhiyun 		return 0;
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	/* FIXME: Update this for PSR2 if we need to wait for idle */
1275*4882a593Smuzhiyun 	if (READ_ONCE(dev_priv->psr.psr2_enabled))
1276*4882a593Smuzhiyun 		return 0;
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	/*
1279*4882a593Smuzhiyun 	 * From bspec: Panel Self Refresh (BDW+)
1280*4882a593Smuzhiyun 	 * Max. time for PSR to idle = Inverse of the refresh rate + 6 ms of
1281*4882a593Smuzhiyun 	 * exit training time + 1.5 ms of aux channel handshake. 50 ms is
1282*4882a593Smuzhiyun 	 * defensive enough to cover everything.
1283*4882a593Smuzhiyun 	 */
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 	return __intel_wait_for_register(&dev_priv->uncore,
1286*4882a593Smuzhiyun 					 EDP_PSR_STATUS(dev_priv->psr.transcoder),
1287*4882a593Smuzhiyun 					 EDP_PSR_STATUS_STATE_MASK,
1288*4882a593Smuzhiyun 					 EDP_PSR_STATUS_STATE_IDLE, 2, 50,
1289*4882a593Smuzhiyun 					 out_value);
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun 
__psr_wait_for_idle_locked(struct drm_i915_private * dev_priv)1292*4882a593Smuzhiyun static bool __psr_wait_for_idle_locked(struct drm_i915_private *dev_priv)
1293*4882a593Smuzhiyun {
1294*4882a593Smuzhiyun 	i915_reg_t reg;
1295*4882a593Smuzhiyun 	u32 mask;
1296*4882a593Smuzhiyun 	int err;
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	if (!dev_priv->psr.enabled)
1299*4882a593Smuzhiyun 		return false;
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	if (dev_priv->psr.psr2_enabled) {
1302*4882a593Smuzhiyun 		reg = EDP_PSR2_STATUS(dev_priv->psr.transcoder);
1303*4882a593Smuzhiyun 		mask = EDP_PSR2_STATUS_STATE_MASK;
1304*4882a593Smuzhiyun 	} else {
1305*4882a593Smuzhiyun 		reg = EDP_PSR_STATUS(dev_priv->psr.transcoder);
1306*4882a593Smuzhiyun 		mask = EDP_PSR_STATUS_STATE_MASK;
1307*4882a593Smuzhiyun 	}
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	mutex_unlock(&dev_priv->psr.lock);
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	err = intel_de_wait_for_clear(dev_priv, reg, mask, 50);
1312*4882a593Smuzhiyun 	if (err)
1313*4882a593Smuzhiyun 		drm_err(&dev_priv->drm,
1314*4882a593Smuzhiyun 			"Timed out waiting for PSR Idle for re-enable\n");
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	/* After the unlocked wait, verify that PSR is still wanted! */
1317*4882a593Smuzhiyun 	mutex_lock(&dev_priv->psr.lock);
1318*4882a593Smuzhiyun 	return err == 0 && dev_priv->psr.enabled;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun 
intel_psr_fastset_force(struct drm_i915_private * dev_priv)1321*4882a593Smuzhiyun static int intel_psr_fastset_force(struct drm_i915_private *dev_priv)
1322*4882a593Smuzhiyun {
1323*4882a593Smuzhiyun 	struct drm_device *dev = &dev_priv->drm;
1324*4882a593Smuzhiyun 	struct drm_modeset_acquire_ctx ctx;
1325*4882a593Smuzhiyun 	struct drm_atomic_state *state;
1326*4882a593Smuzhiyun 	struct intel_crtc *crtc;
1327*4882a593Smuzhiyun 	int err;
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	state = drm_atomic_state_alloc(dev);
1330*4882a593Smuzhiyun 	if (!state)
1331*4882a593Smuzhiyun 		return -ENOMEM;
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
1334*4882a593Smuzhiyun 	state->acquire_ctx = &ctx;
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun retry:
1337*4882a593Smuzhiyun 	for_each_intel_crtc(dev, crtc) {
1338*4882a593Smuzhiyun 		struct intel_crtc_state *crtc_state =
1339*4882a593Smuzhiyun 			intel_atomic_get_crtc_state(state, crtc);
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 		if (IS_ERR(crtc_state)) {
1342*4882a593Smuzhiyun 			err = PTR_ERR(crtc_state);
1343*4882a593Smuzhiyun 			goto error;
1344*4882a593Smuzhiyun 		}
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 		if (crtc_state->hw.active && crtc_state->has_psr) {
1347*4882a593Smuzhiyun 			/* Mark mode as changed to trigger a pipe->update() */
1348*4882a593Smuzhiyun 			crtc_state->uapi.mode_changed = true;
1349*4882a593Smuzhiyun 			break;
1350*4882a593Smuzhiyun 		}
1351*4882a593Smuzhiyun 	}
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	err = drm_atomic_commit(state);
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun error:
1356*4882a593Smuzhiyun 	if (err == -EDEADLK) {
1357*4882a593Smuzhiyun 		drm_atomic_state_clear(state);
1358*4882a593Smuzhiyun 		err = drm_modeset_backoff(&ctx);
1359*4882a593Smuzhiyun 		if (!err)
1360*4882a593Smuzhiyun 			goto retry;
1361*4882a593Smuzhiyun 	}
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	drm_modeset_drop_locks(&ctx);
1364*4882a593Smuzhiyun 	drm_modeset_acquire_fini(&ctx);
1365*4882a593Smuzhiyun 	drm_atomic_state_put(state);
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	return err;
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun 
intel_psr_debug_set(struct drm_i915_private * dev_priv,u64 val)1370*4882a593Smuzhiyun int intel_psr_debug_set(struct drm_i915_private *dev_priv, u64 val)
1371*4882a593Smuzhiyun {
1372*4882a593Smuzhiyun 	const u32 mode = val & I915_PSR_DEBUG_MODE_MASK;
1373*4882a593Smuzhiyun 	u32 old_mode;
1374*4882a593Smuzhiyun 	int ret;
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	if (val & ~(I915_PSR_DEBUG_IRQ | I915_PSR_DEBUG_MODE_MASK) ||
1377*4882a593Smuzhiyun 	    mode > I915_PSR_DEBUG_FORCE_PSR1) {
1378*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm, "Invalid debug mask %llx\n", val);
1379*4882a593Smuzhiyun 		return -EINVAL;
1380*4882a593Smuzhiyun 	}
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	ret = mutex_lock_interruptible(&dev_priv->psr.lock);
1383*4882a593Smuzhiyun 	if (ret)
1384*4882a593Smuzhiyun 		return ret;
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 	old_mode = dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK;
1387*4882a593Smuzhiyun 	dev_priv->psr.debug = val;
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	/*
1390*4882a593Smuzhiyun 	 * Do it right away if it's already enabled, otherwise it will be done
1391*4882a593Smuzhiyun 	 * when enabling the source.
1392*4882a593Smuzhiyun 	 */
1393*4882a593Smuzhiyun 	if (dev_priv->psr.enabled)
1394*4882a593Smuzhiyun 		psr_irq_control(dev_priv);
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	mutex_unlock(&dev_priv->psr.lock);
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 	if (old_mode != mode)
1399*4882a593Smuzhiyun 		ret = intel_psr_fastset_force(dev_priv);
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 	return ret;
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun 
intel_psr_handle_irq(struct drm_i915_private * dev_priv)1404*4882a593Smuzhiyun static void intel_psr_handle_irq(struct drm_i915_private *dev_priv)
1405*4882a593Smuzhiyun {
1406*4882a593Smuzhiyun 	struct i915_psr *psr = &dev_priv->psr;
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	intel_psr_disable_locked(psr->dp);
1409*4882a593Smuzhiyun 	psr->sink_not_reliable = true;
1410*4882a593Smuzhiyun 	/* let's make sure that sink is awaken */
1411*4882a593Smuzhiyun 	drm_dp_dpcd_writeb(&psr->dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun 
intel_psr_work(struct work_struct * work)1414*4882a593Smuzhiyun static void intel_psr_work(struct work_struct *work)
1415*4882a593Smuzhiyun {
1416*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv =
1417*4882a593Smuzhiyun 		container_of(work, typeof(*dev_priv), psr.work);
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	mutex_lock(&dev_priv->psr.lock);
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	if (!dev_priv->psr.enabled)
1422*4882a593Smuzhiyun 		goto unlock;
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	if (READ_ONCE(dev_priv->psr.irq_aux_error))
1425*4882a593Smuzhiyun 		intel_psr_handle_irq(dev_priv);
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	/*
1428*4882a593Smuzhiyun 	 * We have to make sure PSR is ready for re-enable
1429*4882a593Smuzhiyun 	 * otherwise it keeps disabled until next full enable/disable cycle.
1430*4882a593Smuzhiyun 	 * PSR might take some time to get fully disabled
1431*4882a593Smuzhiyun 	 * and be ready for re-enable.
1432*4882a593Smuzhiyun 	 */
1433*4882a593Smuzhiyun 	if (!__psr_wait_for_idle_locked(dev_priv))
1434*4882a593Smuzhiyun 		goto unlock;
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	/*
1437*4882a593Smuzhiyun 	 * The delayed work can race with an invalidate hence we need to
1438*4882a593Smuzhiyun 	 * recheck. Since psr_flush first clears this and then reschedules we
1439*4882a593Smuzhiyun 	 * won't ever miss a flush when bailing out here.
1440*4882a593Smuzhiyun 	 */
1441*4882a593Smuzhiyun 	if (dev_priv->psr.busy_frontbuffer_bits || dev_priv->psr.active)
1442*4882a593Smuzhiyun 		goto unlock;
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	intel_psr_activate(dev_priv->psr.dp);
1445*4882a593Smuzhiyun unlock:
1446*4882a593Smuzhiyun 	mutex_unlock(&dev_priv->psr.lock);
1447*4882a593Smuzhiyun }
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun /**
1450*4882a593Smuzhiyun  * intel_psr_invalidate - Invalidade PSR
1451*4882a593Smuzhiyun  * @dev_priv: i915 device
1452*4882a593Smuzhiyun  * @frontbuffer_bits: frontbuffer plane tracking bits
1453*4882a593Smuzhiyun  * @origin: which operation caused the invalidate
1454*4882a593Smuzhiyun  *
1455*4882a593Smuzhiyun  * Since the hardware frontbuffer tracking has gaps we need to integrate
1456*4882a593Smuzhiyun  * with the software frontbuffer tracking. This function gets called every
1457*4882a593Smuzhiyun  * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
1458*4882a593Smuzhiyun  * disabled if the frontbuffer mask contains a buffer relevant to PSR.
1459*4882a593Smuzhiyun  *
1460*4882a593Smuzhiyun  * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
1461*4882a593Smuzhiyun  */
intel_psr_invalidate(struct drm_i915_private * dev_priv,unsigned frontbuffer_bits,enum fb_op_origin origin)1462*4882a593Smuzhiyun void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1463*4882a593Smuzhiyun 			  unsigned frontbuffer_bits, enum fb_op_origin origin)
1464*4882a593Smuzhiyun {
1465*4882a593Smuzhiyun 	if (!CAN_PSR(dev_priv))
1466*4882a593Smuzhiyun 		return;
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 	if (origin == ORIGIN_FLIP)
1469*4882a593Smuzhiyun 		return;
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	mutex_lock(&dev_priv->psr.lock);
1472*4882a593Smuzhiyun 	if (!dev_priv->psr.enabled) {
1473*4882a593Smuzhiyun 		mutex_unlock(&dev_priv->psr.lock);
1474*4882a593Smuzhiyun 		return;
1475*4882a593Smuzhiyun 	}
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun 	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
1478*4882a593Smuzhiyun 	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	if (frontbuffer_bits)
1481*4882a593Smuzhiyun 		intel_psr_exit(dev_priv);
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	mutex_unlock(&dev_priv->psr.lock);
1484*4882a593Smuzhiyun }
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun /*
1487*4882a593Smuzhiyun  * When we will be completely rely on PSR2 S/W tracking in future,
1488*4882a593Smuzhiyun  * intel_psr_flush() will invalidate and flush the PSR for ORIGIN_FLIP
1489*4882a593Smuzhiyun  * event also therefore tgl_dc3co_flush() require to be changed
1490*4882a593Smuzhiyun  * accordingly in future.
1491*4882a593Smuzhiyun  */
1492*4882a593Smuzhiyun static void
tgl_dc3co_flush(struct drm_i915_private * dev_priv,unsigned int frontbuffer_bits,enum fb_op_origin origin)1493*4882a593Smuzhiyun tgl_dc3co_flush(struct drm_i915_private *dev_priv,
1494*4882a593Smuzhiyun 		unsigned int frontbuffer_bits, enum fb_op_origin origin)
1495*4882a593Smuzhiyun {
1496*4882a593Smuzhiyun 	mutex_lock(&dev_priv->psr.lock);
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	if (!dev_priv->psr.dc3co_enabled)
1499*4882a593Smuzhiyun 		goto unlock;
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 	if (!dev_priv->psr.psr2_enabled || !dev_priv->psr.active)
1502*4882a593Smuzhiyun 		goto unlock;
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	/*
1505*4882a593Smuzhiyun 	 * At every frontbuffer flush flip event modified delay of delayed work,
1506*4882a593Smuzhiyun 	 * when delayed work schedules that means display has been idle.
1507*4882a593Smuzhiyun 	 */
1508*4882a593Smuzhiyun 	if (!(frontbuffer_bits &
1509*4882a593Smuzhiyun 	    INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe)))
1510*4882a593Smuzhiyun 		goto unlock;
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	tgl_psr2_enable_dc3co(dev_priv);
1513*4882a593Smuzhiyun 	mod_delayed_work(system_wq, &dev_priv->psr.dc3co_work,
1514*4882a593Smuzhiyun 			 dev_priv->psr.dc3co_exit_delay);
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun unlock:
1517*4882a593Smuzhiyun 	mutex_unlock(&dev_priv->psr.lock);
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun /**
1521*4882a593Smuzhiyun  * intel_psr_flush - Flush PSR
1522*4882a593Smuzhiyun  * @dev_priv: i915 device
1523*4882a593Smuzhiyun  * @frontbuffer_bits: frontbuffer plane tracking bits
1524*4882a593Smuzhiyun  * @origin: which operation caused the flush
1525*4882a593Smuzhiyun  *
1526*4882a593Smuzhiyun  * Since the hardware frontbuffer tracking has gaps we need to integrate
1527*4882a593Smuzhiyun  * with the software frontbuffer tracking. This function gets called every
1528*4882a593Smuzhiyun  * time frontbuffer rendering has completed and flushed out to memory. PSR
1529*4882a593Smuzhiyun  * can be enabled again if no other frontbuffer relevant to PSR is dirty.
1530*4882a593Smuzhiyun  *
1531*4882a593Smuzhiyun  * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
1532*4882a593Smuzhiyun  */
intel_psr_flush(struct drm_i915_private * dev_priv,unsigned frontbuffer_bits,enum fb_op_origin origin)1533*4882a593Smuzhiyun void intel_psr_flush(struct drm_i915_private *dev_priv,
1534*4882a593Smuzhiyun 		     unsigned frontbuffer_bits, enum fb_op_origin origin)
1535*4882a593Smuzhiyun {
1536*4882a593Smuzhiyun 	if (!CAN_PSR(dev_priv))
1537*4882a593Smuzhiyun 		return;
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	if (origin == ORIGIN_FLIP) {
1540*4882a593Smuzhiyun 		tgl_dc3co_flush(dev_priv, frontbuffer_bits, origin);
1541*4882a593Smuzhiyun 		return;
1542*4882a593Smuzhiyun 	}
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	mutex_lock(&dev_priv->psr.lock);
1545*4882a593Smuzhiyun 	if (!dev_priv->psr.enabled) {
1546*4882a593Smuzhiyun 		mutex_unlock(&dev_priv->psr.lock);
1547*4882a593Smuzhiyun 		return;
1548*4882a593Smuzhiyun 	}
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
1551*4882a593Smuzhiyun 	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun 	/* By definition flush = invalidate + flush */
1554*4882a593Smuzhiyun 	if (frontbuffer_bits)
1555*4882a593Smuzhiyun 		psr_force_hw_tracking_exit(dev_priv);
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
1558*4882a593Smuzhiyun 		schedule_work(&dev_priv->psr.work);
1559*4882a593Smuzhiyun 	mutex_unlock(&dev_priv->psr.lock);
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun /**
1563*4882a593Smuzhiyun  * intel_psr_init - Init basic PSR work and mutex.
1564*4882a593Smuzhiyun  * @dev_priv: i915 device private
1565*4882a593Smuzhiyun  *
1566*4882a593Smuzhiyun  * This function is  called only once at driver load to initialize basic
1567*4882a593Smuzhiyun  * PSR stuff.
1568*4882a593Smuzhiyun  */
intel_psr_init(struct drm_i915_private * dev_priv)1569*4882a593Smuzhiyun void intel_psr_init(struct drm_i915_private *dev_priv)
1570*4882a593Smuzhiyun {
1571*4882a593Smuzhiyun 	if (!HAS_PSR(dev_priv))
1572*4882a593Smuzhiyun 		return;
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	if (!dev_priv->psr.sink_support)
1575*4882a593Smuzhiyun 		return;
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	if (IS_HASWELL(dev_priv))
1578*4882a593Smuzhiyun 		/*
1579*4882a593Smuzhiyun 		 * HSW don't have PSR registers on the same space as transcoder
1580*4882a593Smuzhiyun 		 * so set this to a value that when subtract to the register
1581*4882a593Smuzhiyun 		 * in transcoder space results in the right offset for HSW
1582*4882a593Smuzhiyun 		 */
1583*4882a593Smuzhiyun 		dev_priv->hsw_psr_mmio_adjust = _SRD_CTL_EDP - _HSW_EDP_PSR_BASE;
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	if (dev_priv->params.enable_psr == -1)
1586*4882a593Smuzhiyun 		if (INTEL_GEN(dev_priv) < 9 || !dev_priv->vbt.psr.enable)
1587*4882a593Smuzhiyun 			dev_priv->params.enable_psr = 0;
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 	/* Set link_standby x link_off defaults */
1590*4882a593Smuzhiyun 	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1591*4882a593Smuzhiyun 		/* HSW and BDW require workarounds that we don't implement. */
1592*4882a593Smuzhiyun 		dev_priv->psr.link_standby = false;
1593*4882a593Smuzhiyun 	else if (INTEL_GEN(dev_priv) < 12)
1594*4882a593Smuzhiyun 		/* For new platforms up to TGL let's respect VBT back again */
1595*4882a593Smuzhiyun 		dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun 	INIT_WORK(&dev_priv->psr.work, intel_psr_work);
1598*4882a593Smuzhiyun 	INIT_DELAYED_WORK(&dev_priv->psr.dc3co_work, tgl_dc3co_disable_work);
1599*4882a593Smuzhiyun 	mutex_init(&dev_priv->psr.lock);
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun 
psr_get_status_and_error_status(struct intel_dp * intel_dp,u8 * status,u8 * error_status)1602*4882a593Smuzhiyun static int psr_get_status_and_error_status(struct intel_dp *intel_dp,
1603*4882a593Smuzhiyun 					   u8 *status, u8 *error_status)
1604*4882a593Smuzhiyun {
1605*4882a593Smuzhiyun 	struct drm_dp_aux *aux = &intel_dp->aux;
1606*4882a593Smuzhiyun 	int ret;
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	ret = drm_dp_dpcd_readb(aux, DP_PSR_STATUS, status);
1609*4882a593Smuzhiyun 	if (ret != 1)
1610*4882a593Smuzhiyun 		return ret;
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 	ret = drm_dp_dpcd_readb(aux, DP_PSR_ERROR_STATUS, error_status);
1613*4882a593Smuzhiyun 	if (ret != 1)
1614*4882a593Smuzhiyun 		return ret;
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	*status = *status & DP_PSR_SINK_STATE_MASK;
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun 	return 0;
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun 
psr_alpm_check(struct intel_dp * intel_dp)1621*4882a593Smuzhiyun static void psr_alpm_check(struct intel_dp *intel_dp)
1622*4882a593Smuzhiyun {
1623*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1624*4882a593Smuzhiyun 	struct drm_dp_aux *aux = &intel_dp->aux;
1625*4882a593Smuzhiyun 	struct i915_psr *psr = &dev_priv->psr;
1626*4882a593Smuzhiyun 	u8 val;
1627*4882a593Smuzhiyun 	int r;
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 	if (!psr->psr2_enabled)
1630*4882a593Smuzhiyun 		return;
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	r = drm_dp_dpcd_readb(aux, DP_RECEIVER_ALPM_STATUS, &val);
1633*4882a593Smuzhiyun 	if (r != 1) {
1634*4882a593Smuzhiyun 		drm_err(&dev_priv->drm, "Error reading ALPM status\n");
1635*4882a593Smuzhiyun 		return;
1636*4882a593Smuzhiyun 	}
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 	if (val & DP_ALPM_LOCK_TIMEOUT_ERROR) {
1639*4882a593Smuzhiyun 		intel_psr_disable_locked(intel_dp);
1640*4882a593Smuzhiyun 		psr->sink_not_reliable = true;
1641*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
1642*4882a593Smuzhiyun 			    "ALPM lock timeout error, disabling PSR\n");
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 		/* Clearing error */
1645*4882a593Smuzhiyun 		drm_dp_dpcd_writeb(aux, DP_RECEIVER_ALPM_STATUS, val);
1646*4882a593Smuzhiyun 	}
1647*4882a593Smuzhiyun }
1648*4882a593Smuzhiyun 
psr_capability_changed_check(struct intel_dp * intel_dp)1649*4882a593Smuzhiyun static void psr_capability_changed_check(struct intel_dp *intel_dp)
1650*4882a593Smuzhiyun {
1651*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1652*4882a593Smuzhiyun 	struct i915_psr *psr = &dev_priv->psr;
1653*4882a593Smuzhiyun 	u8 val;
1654*4882a593Smuzhiyun 	int r;
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	r = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_ESI, &val);
1657*4882a593Smuzhiyun 	if (r != 1) {
1658*4882a593Smuzhiyun 		drm_err(&dev_priv->drm, "Error reading DP_PSR_ESI\n");
1659*4882a593Smuzhiyun 		return;
1660*4882a593Smuzhiyun 	}
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun 	if (val & DP_PSR_CAPS_CHANGE) {
1663*4882a593Smuzhiyun 		intel_psr_disable_locked(intel_dp);
1664*4882a593Smuzhiyun 		psr->sink_not_reliable = true;
1665*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
1666*4882a593Smuzhiyun 			    "Sink PSR capability changed, disabling PSR\n");
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun 		/* Clearing it */
1669*4882a593Smuzhiyun 		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ESI, val);
1670*4882a593Smuzhiyun 	}
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun 
intel_psr_short_pulse(struct intel_dp * intel_dp)1673*4882a593Smuzhiyun void intel_psr_short_pulse(struct intel_dp *intel_dp)
1674*4882a593Smuzhiyun {
1675*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1676*4882a593Smuzhiyun 	struct i915_psr *psr = &dev_priv->psr;
1677*4882a593Smuzhiyun 	u8 status, error_status;
1678*4882a593Smuzhiyun 	const u8 errors = DP_PSR_RFB_STORAGE_ERROR |
1679*4882a593Smuzhiyun 			  DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR |
1680*4882a593Smuzhiyun 			  DP_PSR_LINK_CRC_ERROR;
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
1683*4882a593Smuzhiyun 		return;
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	mutex_lock(&psr->lock);
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun 	if (!psr->enabled || psr->dp != intel_dp)
1688*4882a593Smuzhiyun 		goto exit;
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	if (psr_get_status_and_error_status(intel_dp, &status, &error_status)) {
1691*4882a593Smuzhiyun 		drm_err(&dev_priv->drm,
1692*4882a593Smuzhiyun 			"Error reading PSR status or error status\n");
1693*4882a593Smuzhiyun 		goto exit;
1694*4882a593Smuzhiyun 	}
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 	if (status == DP_PSR_SINK_INTERNAL_ERROR || (error_status & errors)) {
1697*4882a593Smuzhiyun 		intel_psr_disable_locked(intel_dp);
1698*4882a593Smuzhiyun 		psr->sink_not_reliable = true;
1699*4882a593Smuzhiyun 	}
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	if (status == DP_PSR_SINK_INTERNAL_ERROR && !error_status)
1702*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
1703*4882a593Smuzhiyun 			    "PSR sink internal error, disabling PSR\n");
1704*4882a593Smuzhiyun 	if (error_status & DP_PSR_RFB_STORAGE_ERROR)
1705*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
1706*4882a593Smuzhiyun 			    "PSR RFB storage error, disabling PSR\n");
1707*4882a593Smuzhiyun 	if (error_status & DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR)
1708*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
1709*4882a593Smuzhiyun 			    "PSR VSC SDP uncorrectable error, disabling PSR\n");
1710*4882a593Smuzhiyun 	if (error_status & DP_PSR_LINK_CRC_ERROR)
1711*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
1712*4882a593Smuzhiyun 			    "PSR Link CRC error, disabling PSR\n");
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun 	if (error_status & ~errors)
1715*4882a593Smuzhiyun 		drm_err(&dev_priv->drm,
1716*4882a593Smuzhiyun 			"PSR_ERROR_STATUS unhandled errors %x\n",
1717*4882a593Smuzhiyun 			error_status & ~errors);
1718*4882a593Smuzhiyun 	/* clear status register */
1719*4882a593Smuzhiyun 	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ERROR_STATUS, error_status);
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 	psr_alpm_check(intel_dp);
1722*4882a593Smuzhiyun 	psr_capability_changed_check(intel_dp);
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun exit:
1725*4882a593Smuzhiyun 	mutex_unlock(&psr->lock);
1726*4882a593Smuzhiyun }
1727*4882a593Smuzhiyun 
intel_psr_enabled(struct intel_dp * intel_dp)1728*4882a593Smuzhiyun bool intel_psr_enabled(struct intel_dp *intel_dp)
1729*4882a593Smuzhiyun {
1730*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1731*4882a593Smuzhiyun 	bool ret;
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
1734*4882a593Smuzhiyun 		return false;
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 	mutex_lock(&dev_priv->psr.lock);
1737*4882a593Smuzhiyun 	ret = (dev_priv->psr.dp == intel_dp && dev_priv->psr.enabled);
1738*4882a593Smuzhiyun 	mutex_unlock(&dev_priv->psr.lock);
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 	return ret;
1741*4882a593Smuzhiyun }
1742*4882a593Smuzhiyun 
intel_psr_atomic_check(struct drm_connector * connector,struct drm_connector_state * old_state,struct drm_connector_state * new_state)1743*4882a593Smuzhiyun void intel_psr_atomic_check(struct drm_connector *connector,
1744*4882a593Smuzhiyun 			    struct drm_connector_state *old_state,
1745*4882a593Smuzhiyun 			    struct drm_connector_state *new_state)
1746*4882a593Smuzhiyun {
1747*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = to_i915(connector->dev);
1748*4882a593Smuzhiyun 	struct intel_connector *intel_connector;
1749*4882a593Smuzhiyun 	struct intel_digital_port *dig_port;
1750*4882a593Smuzhiyun 	struct drm_crtc_state *crtc_state;
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 	if (!CAN_PSR(dev_priv) || !new_state->crtc ||
1753*4882a593Smuzhiyun 	    !dev_priv->psr.force_mode_changed)
1754*4882a593Smuzhiyun 		return;
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 	intel_connector = to_intel_connector(connector);
1757*4882a593Smuzhiyun 	dig_port = enc_to_dig_port(to_intel_encoder(new_state->best_encoder));
1758*4882a593Smuzhiyun 	if (dev_priv->psr.dp != &dig_port->dp)
1759*4882a593Smuzhiyun 		return;
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 	crtc_state = drm_atomic_get_new_crtc_state(new_state->state,
1762*4882a593Smuzhiyun 						   new_state->crtc);
1763*4882a593Smuzhiyun 	crtc_state->mode_changed = true;
1764*4882a593Smuzhiyun }
1765*4882a593Smuzhiyun 
intel_psr_set_force_mode_changed(struct intel_dp * intel_dp)1766*4882a593Smuzhiyun void intel_psr_set_force_mode_changed(struct intel_dp *intel_dp)
1767*4882a593Smuzhiyun {
1768*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv;
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun 	if (!intel_dp)
1771*4882a593Smuzhiyun 		return;
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun 	dev_priv = dp_to_i915(intel_dp);
1774*4882a593Smuzhiyun 	if (!CAN_PSR(dev_priv) || intel_dp != dev_priv->psr.dp)
1775*4882a593Smuzhiyun 		return;
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 	dev_priv->psr.force_mode_changed = true;
1778*4882a593Smuzhiyun }
1779