xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/i915/display/intel_gmbus.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3*4882a593Smuzhiyun  * Copyright © 2006-2008,2010 Intel Corporation
4*4882a593Smuzhiyun  *   Jesse Barnes <jesse.barnes@intel.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the next
14*4882a593Smuzhiyun  * paragraph) shall be included in all copies or substantial portions of the
15*4882a593Smuzhiyun  * Software.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
20*4882a593Smuzhiyun  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21*4882a593Smuzhiyun  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22*4882a593Smuzhiyun  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23*4882a593Smuzhiyun  * DEALINGS IN THE SOFTWARE.
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  * Authors:
26*4882a593Smuzhiyun  *	Eric Anholt <eric@anholt.net>
27*4882a593Smuzhiyun  *	Chris Wilson <chris@chris-wilson.co.uk>
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include <linux/export.h>
31*4882a593Smuzhiyun #include <linux/i2c-algo-bit.h>
32*4882a593Smuzhiyun #include <linux/i2c.h>
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #include <drm/drm_hdcp.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include "i915_drv.h"
37*4882a593Smuzhiyun #include "intel_display_types.h"
38*4882a593Smuzhiyun #include "intel_gmbus.h"
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun struct gmbus_pin {
41*4882a593Smuzhiyun 	const char *name;
42*4882a593Smuzhiyun 	enum i915_gpio gpio;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* Map gmbus pin pairs to names and registers. */
46*4882a593Smuzhiyun static const struct gmbus_pin gmbus_pins[] = {
47*4882a593Smuzhiyun 	[GMBUS_PIN_SSC] = { "ssc", GPIOB },
48*4882a593Smuzhiyun 	[GMBUS_PIN_VGADDC] = { "vga", GPIOA },
49*4882a593Smuzhiyun 	[GMBUS_PIN_PANEL] = { "panel", GPIOC },
50*4882a593Smuzhiyun 	[GMBUS_PIN_DPC] = { "dpc", GPIOD },
51*4882a593Smuzhiyun 	[GMBUS_PIN_DPB] = { "dpb", GPIOE },
52*4882a593Smuzhiyun 	[GMBUS_PIN_DPD] = { "dpd", GPIOF },
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun static const struct gmbus_pin gmbus_pins_bdw[] = {
56*4882a593Smuzhiyun 	[GMBUS_PIN_VGADDC] = { "vga", GPIOA },
57*4882a593Smuzhiyun 	[GMBUS_PIN_DPC] = { "dpc", GPIOD },
58*4882a593Smuzhiyun 	[GMBUS_PIN_DPB] = { "dpb", GPIOE },
59*4882a593Smuzhiyun 	[GMBUS_PIN_DPD] = { "dpd", GPIOF },
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun static const struct gmbus_pin gmbus_pins_skl[] = {
63*4882a593Smuzhiyun 	[GMBUS_PIN_DPC] = { "dpc", GPIOD },
64*4882a593Smuzhiyun 	[GMBUS_PIN_DPB] = { "dpb", GPIOE },
65*4882a593Smuzhiyun 	[GMBUS_PIN_DPD] = { "dpd", GPIOF },
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun static const struct gmbus_pin gmbus_pins_bxt[] = {
69*4882a593Smuzhiyun 	[GMBUS_PIN_1_BXT] = { "dpb", GPIOB },
70*4882a593Smuzhiyun 	[GMBUS_PIN_2_BXT] = { "dpc", GPIOC },
71*4882a593Smuzhiyun 	[GMBUS_PIN_3_BXT] = { "misc", GPIOD },
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun static const struct gmbus_pin gmbus_pins_cnp[] = {
75*4882a593Smuzhiyun 	[GMBUS_PIN_1_BXT] = { "dpb", GPIOB },
76*4882a593Smuzhiyun 	[GMBUS_PIN_2_BXT] = { "dpc", GPIOC },
77*4882a593Smuzhiyun 	[GMBUS_PIN_3_BXT] = { "misc", GPIOD },
78*4882a593Smuzhiyun 	[GMBUS_PIN_4_CNP] = { "dpd", GPIOE },
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun static const struct gmbus_pin gmbus_pins_icp[] = {
82*4882a593Smuzhiyun 	[GMBUS_PIN_1_BXT] = { "dpa", GPIOB },
83*4882a593Smuzhiyun 	[GMBUS_PIN_2_BXT] = { "dpb", GPIOC },
84*4882a593Smuzhiyun 	[GMBUS_PIN_3_BXT] = { "dpc", GPIOD },
85*4882a593Smuzhiyun 	[GMBUS_PIN_9_TC1_ICP] = { "tc1", GPIOJ },
86*4882a593Smuzhiyun 	[GMBUS_PIN_10_TC2_ICP] = { "tc2", GPIOK },
87*4882a593Smuzhiyun 	[GMBUS_PIN_11_TC3_ICP] = { "tc3", GPIOL },
88*4882a593Smuzhiyun 	[GMBUS_PIN_12_TC4_ICP] = { "tc4", GPIOM },
89*4882a593Smuzhiyun 	[GMBUS_PIN_13_TC5_TGP] = { "tc5", GPION },
90*4882a593Smuzhiyun 	[GMBUS_PIN_14_TC6_TGP] = { "tc6", GPIOO },
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* pin is expected to be valid */
get_gmbus_pin(struct drm_i915_private * dev_priv,unsigned int pin)94*4882a593Smuzhiyun static const struct gmbus_pin *get_gmbus_pin(struct drm_i915_private *dev_priv,
95*4882a593Smuzhiyun 					     unsigned int pin)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
98*4882a593Smuzhiyun 		return &gmbus_pins_icp[pin];
99*4882a593Smuzhiyun 	else if (HAS_PCH_CNP(dev_priv))
100*4882a593Smuzhiyun 		return &gmbus_pins_cnp[pin];
101*4882a593Smuzhiyun 	else if (IS_GEN9_LP(dev_priv))
102*4882a593Smuzhiyun 		return &gmbus_pins_bxt[pin];
103*4882a593Smuzhiyun 	else if (IS_GEN9_BC(dev_priv))
104*4882a593Smuzhiyun 		return &gmbus_pins_skl[pin];
105*4882a593Smuzhiyun 	else if (IS_BROADWELL(dev_priv))
106*4882a593Smuzhiyun 		return &gmbus_pins_bdw[pin];
107*4882a593Smuzhiyun 	else
108*4882a593Smuzhiyun 		return &gmbus_pins[pin];
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
intel_gmbus_is_valid_pin(struct drm_i915_private * dev_priv,unsigned int pin)111*4882a593Smuzhiyun bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
112*4882a593Smuzhiyun 			      unsigned int pin)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	unsigned int size;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
117*4882a593Smuzhiyun 		size = ARRAY_SIZE(gmbus_pins_icp);
118*4882a593Smuzhiyun 	else if (HAS_PCH_CNP(dev_priv))
119*4882a593Smuzhiyun 		size = ARRAY_SIZE(gmbus_pins_cnp);
120*4882a593Smuzhiyun 	else if (IS_GEN9_LP(dev_priv))
121*4882a593Smuzhiyun 		size = ARRAY_SIZE(gmbus_pins_bxt);
122*4882a593Smuzhiyun 	else if (IS_GEN9_BC(dev_priv))
123*4882a593Smuzhiyun 		size = ARRAY_SIZE(gmbus_pins_skl);
124*4882a593Smuzhiyun 	else if (IS_BROADWELL(dev_priv))
125*4882a593Smuzhiyun 		size = ARRAY_SIZE(gmbus_pins_bdw);
126*4882a593Smuzhiyun 	else
127*4882a593Smuzhiyun 		size = ARRAY_SIZE(gmbus_pins);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	return pin < size && get_gmbus_pin(dev_priv, pin)->name;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* Intel GPIO access functions */
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define I2C_RISEFALL_TIME 10
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun static inline struct intel_gmbus *
to_intel_gmbus(struct i2c_adapter * i2c)137*4882a593Smuzhiyun to_intel_gmbus(struct i2c_adapter *i2c)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	return container_of(i2c, struct intel_gmbus, adapter);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun void
intel_gmbus_reset(struct drm_i915_private * dev_priv)143*4882a593Smuzhiyun intel_gmbus_reset(struct drm_i915_private *dev_priv)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	intel_de_write(dev_priv, GMBUS0, 0);
146*4882a593Smuzhiyun 	intel_de_write(dev_priv, GMBUS4, 0);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
pnv_gmbus_clock_gating(struct drm_i915_private * dev_priv,bool enable)149*4882a593Smuzhiyun static void pnv_gmbus_clock_gating(struct drm_i915_private *dev_priv,
150*4882a593Smuzhiyun 				   bool enable)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	u32 val;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* When using bit bashing for I2C, this bit needs to be set to 1 */
155*4882a593Smuzhiyun 	val = intel_de_read(dev_priv, DSPCLK_GATE_D);
156*4882a593Smuzhiyun 	if (!enable)
157*4882a593Smuzhiyun 		val |= PNV_GMBUSUNIT_CLOCK_GATE_DISABLE;
158*4882a593Smuzhiyun 	else
159*4882a593Smuzhiyun 		val &= ~PNV_GMBUSUNIT_CLOCK_GATE_DISABLE;
160*4882a593Smuzhiyun 	intel_de_write(dev_priv, DSPCLK_GATE_D, val);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
pch_gmbus_clock_gating(struct drm_i915_private * dev_priv,bool enable)163*4882a593Smuzhiyun static void pch_gmbus_clock_gating(struct drm_i915_private *dev_priv,
164*4882a593Smuzhiyun 				   bool enable)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	u32 val;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	val = intel_de_read(dev_priv, SOUTH_DSPCLK_GATE_D);
169*4882a593Smuzhiyun 	if (!enable)
170*4882a593Smuzhiyun 		val |= PCH_GMBUSUNIT_CLOCK_GATE_DISABLE;
171*4882a593Smuzhiyun 	else
172*4882a593Smuzhiyun 		val &= ~PCH_GMBUSUNIT_CLOCK_GATE_DISABLE;
173*4882a593Smuzhiyun 	intel_de_write(dev_priv, SOUTH_DSPCLK_GATE_D, val);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
bxt_gmbus_clock_gating(struct drm_i915_private * dev_priv,bool enable)176*4882a593Smuzhiyun static void bxt_gmbus_clock_gating(struct drm_i915_private *dev_priv,
177*4882a593Smuzhiyun 				   bool enable)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	u32 val;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	val = intel_de_read(dev_priv, GEN9_CLKGATE_DIS_4);
182*4882a593Smuzhiyun 	if (!enable)
183*4882a593Smuzhiyun 		val |= BXT_GMBUS_GATING_DIS;
184*4882a593Smuzhiyun 	else
185*4882a593Smuzhiyun 		val &= ~BXT_GMBUS_GATING_DIS;
186*4882a593Smuzhiyun 	intel_de_write(dev_priv, GEN9_CLKGATE_DIS_4, val);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
get_reserved(struct intel_gmbus * bus)189*4882a593Smuzhiyun static u32 get_reserved(struct intel_gmbus *bus)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	struct drm_i915_private *i915 = bus->dev_priv;
192*4882a593Smuzhiyun 	struct intel_uncore *uncore = &i915->uncore;
193*4882a593Smuzhiyun 	u32 reserved = 0;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* On most chips, these bits must be preserved in software. */
196*4882a593Smuzhiyun 	if (!IS_I830(i915) && !IS_I845G(i915))
197*4882a593Smuzhiyun 		reserved = intel_uncore_read_notrace(uncore, bus->gpio_reg) &
198*4882a593Smuzhiyun 			   (GPIO_DATA_PULLUP_DISABLE |
199*4882a593Smuzhiyun 			    GPIO_CLOCK_PULLUP_DISABLE);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	return reserved;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
get_clock(void * data)204*4882a593Smuzhiyun static int get_clock(void *data)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	struct intel_gmbus *bus = data;
207*4882a593Smuzhiyun 	struct intel_uncore *uncore = &bus->dev_priv->uncore;
208*4882a593Smuzhiyun 	u32 reserved = get_reserved(bus);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	intel_uncore_write_notrace(uncore,
211*4882a593Smuzhiyun 				   bus->gpio_reg,
212*4882a593Smuzhiyun 				   reserved | GPIO_CLOCK_DIR_MASK);
213*4882a593Smuzhiyun 	intel_uncore_write_notrace(uncore, bus->gpio_reg, reserved);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	return (intel_uncore_read_notrace(uncore, bus->gpio_reg) &
216*4882a593Smuzhiyun 		GPIO_CLOCK_VAL_IN) != 0;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
get_data(void * data)219*4882a593Smuzhiyun static int get_data(void *data)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	struct intel_gmbus *bus = data;
222*4882a593Smuzhiyun 	struct intel_uncore *uncore = &bus->dev_priv->uncore;
223*4882a593Smuzhiyun 	u32 reserved = get_reserved(bus);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	intel_uncore_write_notrace(uncore,
226*4882a593Smuzhiyun 				   bus->gpio_reg,
227*4882a593Smuzhiyun 				   reserved | GPIO_DATA_DIR_MASK);
228*4882a593Smuzhiyun 	intel_uncore_write_notrace(uncore, bus->gpio_reg, reserved);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	return (intel_uncore_read_notrace(uncore, bus->gpio_reg) &
231*4882a593Smuzhiyun 		GPIO_DATA_VAL_IN) != 0;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
set_clock(void * data,int state_high)234*4882a593Smuzhiyun static void set_clock(void *data, int state_high)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	struct intel_gmbus *bus = data;
237*4882a593Smuzhiyun 	struct intel_uncore *uncore = &bus->dev_priv->uncore;
238*4882a593Smuzhiyun 	u32 reserved = get_reserved(bus);
239*4882a593Smuzhiyun 	u32 clock_bits;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	if (state_high)
242*4882a593Smuzhiyun 		clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
243*4882a593Smuzhiyun 	else
244*4882a593Smuzhiyun 		clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
245*4882a593Smuzhiyun 			     GPIO_CLOCK_VAL_MASK;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	intel_uncore_write_notrace(uncore,
248*4882a593Smuzhiyun 				   bus->gpio_reg,
249*4882a593Smuzhiyun 				   reserved | clock_bits);
250*4882a593Smuzhiyun 	intel_uncore_posting_read(uncore, bus->gpio_reg);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
set_data(void * data,int state_high)253*4882a593Smuzhiyun static void set_data(void *data, int state_high)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	struct intel_gmbus *bus = data;
256*4882a593Smuzhiyun 	struct intel_uncore *uncore = &bus->dev_priv->uncore;
257*4882a593Smuzhiyun 	u32 reserved = get_reserved(bus);
258*4882a593Smuzhiyun 	u32 data_bits;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	if (state_high)
261*4882a593Smuzhiyun 		data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
262*4882a593Smuzhiyun 	else
263*4882a593Smuzhiyun 		data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
264*4882a593Smuzhiyun 			GPIO_DATA_VAL_MASK;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	intel_uncore_write_notrace(uncore, bus->gpio_reg, reserved | data_bits);
267*4882a593Smuzhiyun 	intel_uncore_posting_read(uncore, bus->gpio_reg);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun static int
intel_gpio_pre_xfer(struct i2c_adapter * adapter)271*4882a593Smuzhiyun intel_gpio_pre_xfer(struct i2c_adapter *adapter)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	struct intel_gmbus *bus = container_of(adapter,
274*4882a593Smuzhiyun 					       struct intel_gmbus,
275*4882a593Smuzhiyun 					       adapter);
276*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = bus->dev_priv;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	intel_gmbus_reset(dev_priv);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	if (IS_PINEVIEW(dev_priv))
281*4882a593Smuzhiyun 		pnv_gmbus_clock_gating(dev_priv, false);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	set_data(bus, 1);
284*4882a593Smuzhiyun 	set_clock(bus, 1);
285*4882a593Smuzhiyun 	udelay(I2C_RISEFALL_TIME);
286*4882a593Smuzhiyun 	return 0;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun static void
intel_gpio_post_xfer(struct i2c_adapter * adapter)290*4882a593Smuzhiyun intel_gpio_post_xfer(struct i2c_adapter *adapter)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	struct intel_gmbus *bus = container_of(adapter,
293*4882a593Smuzhiyun 					       struct intel_gmbus,
294*4882a593Smuzhiyun 					       adapter);
295*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = bus->dev_priv;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	set_data(bus, 1);
298*4882a593Smuzhiyun 	set_clock(bus, 1);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	if (IS_PINEVIEW(dev_priv))
301*4882a593Smuzhiyun 		pnv_gmbus_clock_gating(dev_priv, true);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun static void
intel_gpio_setup(struct intel_gmbus * bus,unsigned int pin)305*4882a593Smuzhiyun intel_gpio_setup(struct intel_gmbus *bus, unsigned int pin)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = bus->dev_priv;
308*4882a593Smuzhiyun 	struct i2c_algo_bit_data *algo;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	algo = &bus->bit_algo;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	bus->gpio_reg = GPIO(get_gmbus_pin(dev_priv, pin)->gpio);
313*4882a593Smuzhiyun 	bus->adapter.algo_data = algo;
314*4882a593Smuzhiyun 	algo->setsda = set_data;
315*4882a593Smuzhiyun 	algo->setscl = set_clock;
316*4882a593Smuzhiyun 	algo->getsda = get_data;
317*4882a593Smuzhiyun 	algo->getscl = get_clock;
318*4882a593Smuzhiyun 	algo->pre_xfer = intel_gpio_pre_xfer;
319*4882a593Smuzhiyun 	algo->post_xfer = intel_gpio_post_xfer;
320*4882a593Smuzhiyun 	algo->udelay = I2C_RISEFALL_TIME;
321*4882a593Smuzhiyun 	algo->timeout = usecs_to_jiffies(2200);
322*4882a593Smuzhiyun 	algo->data = bus;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
gmbus_wait(struct drm_i915_private * dev_priv,u32 status,u32 irq_en)325*4882a593Smuzhiyun static int gmbus_wait(struct drm_i915_private *dev_priv, u32 status, u32 irq_en)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	DEFINE_WAIT(wait);
328*4882a593Smuzhiyun 	u32 gmbus2;
329*4882a593Smuzhiyun 	int ret;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	/* Important: The hw handles only the first bit, so set only one! Since
332*4882a593Smuzhiyun 	 * we also need to check for NAKs besides the hw ready/idle signal, we
333*4882a593Smuzhiyun 	 * need to wake up periodically and check that ourselves.
334*4882a593Smuzhiyun 	 */
335*4882a593Smuzhiyun 	if (!HAS_GMBUS_IRQ(dev_priv))
336*4882a593Smuzhiyun 		irq_en = 0;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	add_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
339*4882a593Smuzhiyun 	intel_de_write_fw(dev_priv, GMBUS4, irq_en);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	status |= GMBUS_SATOER;
342*4882a593Smuzhiyun 	ret = wait_for_us((gmbus2 = intel_de_read_fw(dev_priv, GMBUS2)) & status,
343*4882a593Smuzhiyun 			  2);
344*4882a593Smuzhiyun 	if (ret)
345*4882a593Smuzhiyun 		ret = wait_for((gmbus2 = intel_de_read_fw(dev_priv, GMBUS2)) & status,
346*4882a593Smuzhiyun 			       50);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	intel_de_write_fw(dev_priv, GMBUS4, 0);
349*4882a593Smuzhiyun 	remove_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	if (gmbus2 & GMBUS_SATOER)
352*4882a593Smuzhiyun 		return -ENXIO;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	return ret;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun static int
gmbus_wait_idle(struct drm_i915_private * dev_priv)358*4882a593Smuzhiyun gmbus_wait_idle(struct drm_i915_private *dev_priv)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	DEFINE_WAIT(wait);
361*4882a593Smuzhiyun 	u32 irq_enable;
362*4882a593Smuzhiyun 	int ret;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	/* Important: The hw handles only the first bit, so set only one! */
365*4882a593Smuzhiyun 	irq_enable = 0;
366*4882a593Smuzhiyun 	if (HAS_GMBUS_IRQ(dev_priv))
367*4882a593Smuzhiyun 		irq_enable = GMBUS_IDLE_EN;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	add_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
370*4882a593Smuzhiyun 	intel_de_write_fw(dev_priv, GMBUS4, irq_enable);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	ret = intel_wait_for_register_fw(&dev_priv->uncore,
373*4882a593Smuzhiyun 					 GMBUS2, GMBUS_ACTIVE, 0,
374*4882a593Smuzhiyun 					 10);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	intel_de_write_fw(dev_priv, GMBUS4, 0);
377*4882a593Smuzhiyun 	remove_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	return ret;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
gmbus_max_xfer_size(struct drm_i915_private * dev_priv)382*4882a593Smuzhiyun static unsigned int gmbus_max_xfer_size(struct drm_i915_private *dev_priv)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	return INTEL_GEN(dev_priv) >= 9 ? GEN9_GMBUS_BYTE_COUNT_MAX :
385*4882a593Smuzhiyun 	       GMBUS_BYTE_COUNT_MAX;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun static int
gmbus_xfer_read_chunk(struct drm_i915_private * dev_priv,unsigned short addr,u8 * buf,unsigned int len,u32 gmbus0_reg,u32 gmbus1_index)389*4882a593Smuzhiyun gmbus_xfer_read_chunk(struct drm_i915_private *dev_priv,
390*4882a593Smuzhiyun 		      unsigned short addr, u8 *buf, unsigned int len,
391*4882a593Smuzhiyun 		      u32 gmbus0_reg, u32 gmbus1_index)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	unsigned int size = len;
394*4882a593Smuzhiyun 	bool burst_read = len > gmbus_max_xfer_size(dev_priv);
395*4882a593Smuzhiyun 	bool extra_byte_added = false;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	if (burst_read) {
398*4882a593Smuzhiyun 		/*
399*4882a593Smuzhiyun 		 * As per HW Spec, for 512Bytes need to read extra Byte and
400*4882a593Smuzhiyun 		 * Ignore the extra byte read.
401*4882a593Smuzhiyun 		 */
402*4882a593Smuzhiyun 		if (len == 512) {
403*4882a593Smuzhiyun 			extra_byte_added = true;
404*4882a593Smuzhiyun 			len++;
405*4882a593Smuzhiyun 		}
406*4882a593Smuzhiyun 		size = len % 256 + 256;
407*4882a593Smuzhiyun 		intel_de_write_fw(dev_priv, GMBUS0,
408*4882a593Smuzhiyun 				  gmbus0_reg | GMBUS_BYTE_CNT_OVERRIDE);
409*4882a593Smuzhiyun 	}
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	intel_de_write_fw(dev_priv, GMBUS1,
412*4882a593Smuzhiyun 			  gmbus1_index | GMBUS_CYCLE_WAIT | (size << GMBUS_BYTE_COUNT_SHIFT) | (addr << GMBUS_SLAVE_ADDR_SHIFT) | GMBUS_SLAVE_READ | GMBUS_SW_RDY);
413*4882a593Smuzhiyun 	while (len) {
414*4882a593Smuzhiyun 		int ret;
415*4882a593Smuzhiyun 		u32 val, loop = 0;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 		ret = gmbus_wait(dev_priv, GMBUS_HW_RDY, GMBUS_HW_RDY_EN);
418*4882a593Smuzhiyun 		if (ret)
419*4882a593Smuzhiyun 			return ret;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 		val = intel_de_read_fw(dev_priv, GMBUS3);
422*4882a593Smuzhiyun 		do {
423*4882a593Smuzhiyun 			if (extra_byte_added && len == 1)
424*4882a593Smuzhiyun 				break;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 			*buf++ = val & 0xff;
427*4882a593Smuzhiyun 			val >>= 8;
428*4882a593Smuzhiyun 		} while (--len && ++loop < 4);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 		if (burst_read && len == size - 4)
431*4882a593Smuzhiyun 			/* Reset the override bit */
432*4882a593Smuzhiyun 			intel_de_write_fw(dev_priv, GMBUS0, gmbus0_reg);
433*4882a593Smuzhiyun 	}
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	return 0;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun /*
439*4882a593Smuzhiyun  * HW spec says that 512Bytes in Burst read need special treatment.
440*4882a593Smuzhiyun  * But it doesn't talk about other multiple of 256Bytes. And couldn't locate
441*4882a593Smuzhiyun  * an I2C slave, which supports such a lengthy burst read too for experiments.
442*4882a593Smuzhiyun  *
443*4882a593Smuzhiyun  * So until things get clarified on HW support, to avoid the burst read length
444*4882a593Smuzhiyun  * in fold of 256Bytes except 512, max burst read length is fixed at 767Bytes.
445*4882a593Smuzhiyun  */
446*4882a593Smuzhiyun #define INTEL_GMBUS_BURST_READ_MAX_LEN		767U
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun static int
gmbus_xfer_read(struct drm_i915_private * dev_priv,struct i2c_msg * msg,u32 gmbus0_reg,u32 gmbus1_index)449*4882a593Smuzhiyun gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
450*4882a593Smuzhiyun 		u32 gmbus0_reg, u32 gmbus1_index)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun 	u8 *buf = msg->buf;
453*4882a593Smuzhiyun 	unsigned int rx_size = msg->len;
454*4882a593Smuzhiyun 	unsigned int len;
455*4882a593Smuzhiyun 	int ret;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	do {
458*4882a593Smuzhiyun 		if (HAS_GMBUS_BURST_READ(dev_priv))
459*4882a593Smuzhiyun 			len = min(rx_size, INTEL_GMBUS_BURST_READ_MAX_LEN);
460*4882a593Smuzhiyun 		else
461*4882a593Smuzhiyun 			len = min(rx_size, gmbus_max_xfer_size(dev_priv));
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 		ret = gmbus_xfer_read_chunk(dev_priv, msg->addr, buf, len,
464*4882a593Smuzhiyun 					    gmbus0_reg, gmbus1_index);
465*4882a593Smuzhiyun 		if (ret)
466*4882a593Smuzhiyun 			return ret;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 		rx_size -= len;
469*4882a593Smuzhiyun 		buf += len;
470*4882a593Smuzhiyun 	} while (rx_size != 0);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	return 0;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun static int
gmbus_xfer_write_chunk(struct drm_i915_private * dev_priv,unsigned short addr,u8 * buf,unsigned int len,u32 gmbus1_index)476*4882a593Smuzhiyun gmbus_xfer_write_chunk(struct drm_i915_private *dev_priv,
477*4882a593Smuzhiyun 		       unsigned short addr, u8 *buf, unsigned int len,
478*4882a593Smuzhiyun 		       u32 gmbus1_index)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	unsigned int chunk_size = len;
481*4882a593Smuzhiyun 	u32 val, loop;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	val = loop = 0;
484*4882a593Smuzhiyun 	while (len && loop < 4) {
485*4882a593Smuzhiyun 		val |= *buf++ << (8 * loop++);
486*4882a593Smuzhiyun 		len -= 1;
487*4882a593Smuzhiyun 	}
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	intel_de_write_fw(dev_priv, GMBUS3, val);
490*4882a593Smuzhiyun 	intel_de_write_fw(dev_priv, GMBUS1,
491*4882a593Smuzhiyun 			  gmbus1_index | GMBUS_CYCLE_WAIT | (chunk_size << GMBUS_BYTE_COUNT_SHIFT) | (addr << GMBUS_SLAVE_ADDR_SHIFT) | GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
492*4882a593Smuzhiyun 	while (len) {
493*4882a593Smuzhiyun 		int ret;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 		val = loop = 0;
496*4882a593Smuzhiyun 		do {
497*4882a593Smuzhiyun 			val |= *buf++ << (8 * loop);
498*4882a593Smuzhiyun 		} while (--len && ++loop < 4);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 		intel_de_write_fw(dev_priv, GMBUS3, val);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 		ret = gmbus_wait(dev_priv, GMBUS_HW_RDY, GMBUS_HW_RDY_EN);
503*4882a593Smuzhiyun 		if (ret)
504*4882a593Smuzhiyun 			return ret;
505*4882a593Smuzhiyun 	}
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	return 0;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun static int
gmbus_xfer_write(struct drm_i915_private * dev_priv,struct i2c_msg * msg,u32 gmbus1_index)511*4882a593Smuzhiyun gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
512*4882a593Smuzhiyun 		 u32 gmbus1_index)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	u8 *buf = msg->buf;
515*4882a593Smuzhiyun 	unsigned int tx_size = msg->len;
516*4882a593Smuzhiyun 	unsigned int len;
517*4882a593Smuzhiyun 	int ret;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	do {
520*4882a593Smuzhiyun 		len = min(tx_size, gmbus_max_xfer_size(dev_priv));
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 		ret = gmbus_xfer_write_chunk(dev_priv, msg->addr, buf, len,
523*4882a593Smuzhiyun 					     gmbus1_index);
524*4882a593Smuzhiyun 		if (ret)
525*4882a593Smuzhiyun 			return ret;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 		buf += len;
528*4882a593Smuzhiyun 		tx_size -= len;
529*4882a593Smuzhiyun 	} while (tx_size != 0);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	return 0;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun /*
535*4882a593Smuzhiyun  * The gmbus controller can combine a 1 or 2 byte write with another read/write
536*4882a593Smuzhiyun  * that immediately follows it by using an "INDEX" cycle.
537*4882a593Smuzhiyun  */
538*4882a593Smuzhiyun static bool
gmbus_is_index_xfer(struct i2c_msg * msgs,int i,int num)539*4882a593Smuzhiyun gmbus_is_index_xfer(struct i2c_msg *msgs, int i, int num)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun 	return (i + 1 < num &&
542*4882a593Smuzhiyun 		msgs[i].addr == msgs[i + 1].addr &&
543*4882a593Smuzhiyun 		!(msgs[i].flags & I2C_M_RD) &&
544*4882a593Smuzhiyun 		(msgs[i].len == 1 || msgs[i].len == 2) &&
545*4882a593Smuzhiyun 		msgs[i + 1].len > 0);
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun static int
gmbus_index_xfer(struct drm_i915_private * dev_priv,struct i2c_msg * msgs,u32 gmbus0_reg)549*4882a593Smuzhiyun gmbus_index_xfer(struct drm_i915_private *dev_priv, struct i2c_msg *msgs,
550*4882a593Smuzhiyun 		 u32 gmbus0_reg)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun 	u32 gmbus1_index = 0;
553*4882a593Smuzhiyun 	u32 gmbus5 = 0;
554*4882a593Smuzhiyun 	int ret;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	if (msgs[0].len == 2)
557*4882a593Smuzhiyun 		gmbus5 = GMBUS_2BYTE_INDEX_EN |
558*4882a593Smuzhiyun 			 msgs[0].buf[1] | (msgs[0].buf[0] << 8);
559*4882a593Smuzhiyun 	if (msgs[0].len == 1)
560*4882a593Smuzhiyun 		gmbus1_index = GMBUS_CYCLE_INDEX |
561*4882a593Smuzhiyun 			       (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	/* GMBUS5 holds 16-bit index */
564*4882a593Smuzhiyun 	if (gmbus5)
565*4882a593Smuzhiyun 		intel_de_write_fw(dev_priv, GMBUS5, gmbus5);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	if (msgs[1].flags & I2C_M_RD)
568*4882a593Smuzhiyun 		ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus0_reg,
569*4882a593Smuzhiyun 				      gmbus1_index);
570*4882a593Smuzhiyun 	else
571*4882a593Smuzhiyun 		ret = gmbus_xfer_write(dev_priv, &msgs[1], gmbus1_index);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	/* Clear GMBUS5 after each index transfer */
574*4882a593Smuzhiyun 	if (gmbus5)
575*4882a593Smuzhiyun 		intel_de_write_fw(dev_priv, GMBUS5, 0);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	return ret;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun static int
do_gmbus_xfer(struct i2c_adapter * adapter,struct i2c_msg * msgs,int num,u32 gmbus0_source)581*4882a593Smuzhiyun do_gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num,
582*4882a593Smuzhiyun 	      u32 gmbus0_source)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun 	struct intel_gmbus *bus = container_of(adapter,
585*4882a593Smuzhiyun 					       struct intel_gmbus,
586*4882a593Smuzhiyun 					       adapter);
587*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = bus->dev_priv;
588*4882a593Smuzhiyun 	int i = 0, inc, try = 0;
589*4882a593Smuzhiyun 	int ret = 0;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	/* Display WA #0868: skl,bxt,kbl,cfl,glk,cnl */
592*4882a593Smuzhiyun 	if (IS_GEN9_LP(dev_priv))
593*4882a593Smuzhiyun 		bxt_gmbus_clock_gating(dev_priv, false);
594*4882a593Smuzhiyun 	else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_CNP(dev_priv))
595*4882a593Smuzhiyun 		pch_gmbus_clock_gating(dev_priv, false);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun retry:
598*4882a593Smuzhiyun 	intel_de_write_fw(dev_priv, GMBUS0, gmbus0_source | bus->reg0);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	for (; i < num; i += inc) {
601*4882a593Smuzhiyun 		inc = 1;
602*4882a593Smuzhiyun 		if (gmbus_is_index_xfer(msgs, i, num)) {
603*4882a593Smuzhiyun 			ret = gmbus_index_xfer(dev_priv, &msgs[i],
604*4882a593Smuzhiyun 					       gmbus0_source | bus->reg0);
605*4882a593Smuzhiyun 			inc = 2; /* an index transmission is two msgs */
606*4882a593Smuzhiyun 		} else if (msgs[i].flags & I2C_M_RD) {
607*4882a593Smuzhiyun 			ret = gmbus_xfer_read(dev_priv, &msgs[i],
608*4882a593Smuzhiyun 					      gmbus0_source | bus->reg0, 0);
609*4882a593Smuzhiyun 		} else {
610*4882a593Smuzhiyun 			ret = gmbus_xfer_write(dev_priv, &msgs[i], 0);
611*4882a593Smuzhiyun 		}
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 		if (!ret)
614*4882a593Smuzhiyun 			ret = gmbus_wait(dev_priv,
615*4882a593Smuzhiyun 					 GMBUS_HW_WAIT_PHASE, GMBUS_HW_WAIT_EN);
616*4882a593Smuzhiyun 		if (ret == -ETIMEDOUT)
617*4882a593Smuzhiyun 			goto timeout;
618*4882a593Smuzhiyun 		else if (ret)
619*4882a593Smuzhiyun 			goto clear_err;
620*4882a593Smuzhiyun 	}
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	/* Generate a STOP condition on the bus. Note that gmbus can't generata
623*4882a593Smuzhiyun 	 * a STOP on the very first cycle. To simplify the code we
624*4882a593Smuzhiyun 	 * unconditionally generate the STOP condition with an additional gmbus
625*4882a593Smuzhiyun 	 * cycle. */
626*4882a593Smuzhiyun 	intel_de_write_fw(dev_priv, GMBUS1, GMBUS_CYCLE_STOP | GMBUS_SW_RDY);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	/* Mark the GMBUS interface as disabled after waiting for idle.
629*4882a593Smuzhiyun 	 * We will re-enable it at the start of the next xfer,
630*4882a593Smuzhiyun 	 * till then let it sleep.
631*4882a593Smuzhiyun 	 */
632*4882a593Smuzhiyun 	if (gmbus_wait_idle(dev_priv)) {
633*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
634*4882a593Smuzhiyun 			    "GMBUS [%s] timed out waiting for idle\n",
635*4882a593Smuzhiyun 			    adapter->name);
636*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
637*4882a593Smuzhiyun 	}
638*4882a593Smuzhiyun 	intel_de_write_fw(dev_priv, GMBUS0, 0);
639*4882a593Smuzhiyun 	ret = ret ?: i;
640*4882a593Smuzhiyun 	goto out;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun clear_err:
643*4882a593Smuzhiyun 	/*
644*4882a593Smuzhiyun 	 * Wait for bus to IDLE before clearing NAK.
645*4882a593Smuzhiyun 	 * If we clear the NAK while bus is still active, then it will stay
646*4882a593Smuzhiyun 	 * active and the next transaction may fail.
647*4882a593Smuzhiyun 	 *
648*4882a593Smuzhiyun 	 * If no ACK is received during the address phase of a transaction, the
649*4882a593Smuzhiyun 	 * adapter must report -ENXIO. It is not clear what to return if no ACK
650*4882a593Smuzhiyun 	 * is received at other times. But we have to be careful to not return
651*4882a593Smuzhiyun 	 * spurious -ENXIO because that will prevent i2c and drm edid functions
652*4882a593Smuzhiyun 	 * from retrying. So return -ENXIO only when gmbus properly quiescents -
653*4882a593Smuzhiyun 	 * timing out seems to happen when there _is_ a ddc chip present, but
654*4882a593Smuzhiyun 	 * it's slow responding and only answers on the 2nd retry.
655*4882a593Smuzhiyun 	 */
656*4882a593Smuzhiyun 	ret = -ENXIO;
657*4882a593Smuzhiyun 	if (gmbus_wait_idle(dev_priv)) {
658*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
659*4882a593Smuzhiyun 			    "GMBUS [%s] timed out after NAK\n",
660*4882a593Smuzhiyun 			    adapter->name);
661*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
662*4882a593Smuzhiyun 	}
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	/* Toggle the Software Clear Interrupt bit. This has the effect
665*4882a593Smuzhiyun 	 * of resetting the GMBUS controller and so clearing the
666*4882a593Smuzhiyun 	 * BUS_ERROR raised by the slave's NAK.
667*4882a593Smuzhiyun 	 */
668*4882a593Smuzhiyun 	intel_de_write_fw(dev_priv, GMBUS1, GMBUS_SW_CLR_INT);
669*4882a593Smuzhiyun 	intel_de_write_fw(dev_priv, GMBUS1, 0);
670*4882a593Smuzhiyun 	intel_de_write_fw(dev_priv, GMBUS0, 0);
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	drm_dbg_kms(&dev_priv->drm, "GMBUS [%s] NAK for addr: %04x %c(%d)\n",
673*4882a593Smuzhiyun 		    adapter->name, msgs[i].addr,
674*4882a593Smuzhiyun 		    (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	/*
677*4882a593Smuzhiyun 	 * Passive adapters sometimes NAK the first probe. Retry the first
678*4882a593Smuzhiyun 	 * message once on -ENXIO for GMBUS transfers; the bit banging algorithm
679*4882a593Smuzhiyun 	 * has retries internally. See also the retry loop in
680*4882a593Smuzhiyun 	 * drm_do_probe_ddc_edid, which bails out on the first -ENXIO.
681*4882a593Smuzhiyun 	 */
682*4882a593Smuzhiyun 	if (ret == -ENXIO && i == 0 && try++ == 0) {
683*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
684*4882a593Smuzhiyun 			    "GMBUS [%s] NAK on first message, retry\n",
685*4882a593Smuzhiyun 			    adapter->name);
686*4882a593Smuzhiyun 		goto retry;
687*4882a593Smuzhiyun 	}
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	goto out;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun timeout:
692*4882a593Smuzhiyun 	drm_dbg_kms(&dev_priv->drm,
693*4882a593Smuzhiyun 		    "GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
694*4882a593Smuzhiyun 		    bus->adapter.name, bus->reg0 & 0xff);
695*4882a593Smuzhiyun 	intel_de_write_fw(dev_priv, GMBUS0, 0);
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	/*
698*4882a593Smuzhiyun 	 * Hardware may not support GMBUS over these pins? Try GPIO bitbanging
699*4882a593Smuzhiyun 	 * instead. Use EAGAIN to have i2c core retry.
700*4882a593Smuzhiyun 	 */
701*4882a593Smuzhiyun 	ret = -EAGAIN;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun out:
704*4882a593Smuzhiyun 	/* Display WA #0868: skl,bxt,kbl,cfl,glk,cnl */
705*4882a593Smuzhiyun 	if (IS_GEN9_LP(dev_priv))
706*4882a593Smuzhiyun 		bxt_gmbus_clock_gating(dev_priv, true);
707*4882a593Smuzhiyun 	else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_CNP(dev_priv))
708*4882a593Smuzhiyun 		pch_gmbus_clock_gating(dev_priv, true);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	return ret;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun static int
gmbus_xfer(struct i2c_adapter * adapter,struct i2c_msg * msgs,int num)714*4882a593Smuzhiyun gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun 	struct intel_gmbus *bus =
717*4882a593Smuzhiyun 		container_of(adapter, struct intel_gmbus, adapter);
718*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = bus->dev_priv;
719*4882a593Smuzhiyun 	intel_wakeref_t wakeref;
720*4882a593Smuzhiyun 	int ret;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	if (bus->force_bit) {
725*4882a593Smuzhiyun 		ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
726*4882a593Smuzhiyun 		if (ret < 0)
727*4882a593Smuzhiyun 			bus->force_bit &= ~GMBUS_FORCE_BIT_RETRY;
728*4882a593Smuzhiyun 	} else {
729*4882a593Smuzhiyun 		ret = do_gmbus_xfer(adapter, msgs, num, 0);
730*4882a593Smuzhiyun 		if (ret == -EAGAIN)
731*4882a593Smuzhiyun 			bus->force_bit |= GMBUS_FORCE_BIT_RETRY;
732*4882a593Smuzhiyun 	}
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS, wakeref);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	return ret;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun 
intel_gmbus_output_aksv(struct i2c_adapter * adapter)739*4882a593Smuzhiyun int intel_gmbus_output_aksv(struct i2c_adapter *adapter)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun 	struct intel_gmbus *bus =
742*4882a593Smuzhiyun 		container_of(adapter, struct intel_gmbus, adapter);
743*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = bus->dev_priv;
744*4882a593Smuzhiyun 	u8 cmd = DRM_HDCP_DDC_AKSV;
745*4882a593Smuzhiyun 	u8 buf[DRM_HDCP_KSV_LEN] = { 0 };
746*4882a593Smuzhiyun 	struct i2c_msg msgs[] = {
747*4882a593Smuzhiyun 		{
748*4882a593Smuzhiyun 			.addr = DRM_HDCP_DDC_ADDR,
749*4882a593Smuzhiyun 			.flags = 0,
750*4882a593Smuzhiyun 			.len = sizeof(cmd),
751*4882a593Smuzhiyun 			.buf = &cmd,
752*4882a593Smuzhiyun 		},
753*4882a593Smuzhiyun 		{
754*4882a593Smuzhiyun 			.addr = DRM_HDCP_DDC_ADDR,
755*4882a593Smuzhiyun 			.flags = 0,
756*4882a593Smuzhiyun 			.len = sizeof(buf),
757*4882a593Smuzhiyun 			.buf = buf,
758*4882a593Smuzhiyun 		}
759*4882a593Smuzhiyun 	};
760*4882a593Smuzhiyun 	intel_wakeref_t wakeref;
761*4882a593Smuzhiyun 	int ret;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
764*4882a593Smuzhiyun 	mutex_lock(&dev_priv->gmbus_mutex);
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	/*
767*4882a593Smuzhiyun 	 * In order to output Aksv to the receiver, use an indexed write to
768*4882a593Smuzhiyun 	 * pass the i2c command, and tell GMBUS to use the HW-provided value
769*4882a593Smuzhiyun 	 * instead of sourcing GMBUS3 for the data.
770*4882a593Smuzhiyun 	 */
771*4882a593Smuzhiyun 	ret = do_gmbus_xfer(adapter, msgs, ARRAY_SIZE(msgs), GMBUS_AKSV_SELECT);
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	mutex_unlock(&dev_priv->gmbus_mutex);
774*4882a593Smuzhiyun 	intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS, wakeref);
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	return ret;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun 
gmbus_func(struct i2c_adapter * adapter)779*4882a593Smuzhiyun static u32 gmbus_func(struct i2c_adapter *adapter)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun 	return i2c_bit_algo.functionality(adapter) &
782*4882a593Smuzhiyun 		(I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
783*4882a593Smuzhiyun 		/* I2C_FUNC_10BIT_ADDR | */
784*4882a593Smuzhiyun 		I2C_FUNC_SMBUS_READ_BLOCK_DATA |
785*4882a593Smuzhiyun 		I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun static const struct i2c_algorithm gmbus_algorithm = {
789*4882a593Smuzhiyun 	.master_xfer	= gmbus_xfer,
790*4882a593Smuzhiyun 	.functionality	= gmbus_func
791*4882a593Smuzhiyun };
792*4882a593Smuzhiyun 
gmbus_lock_bus(struct i2c_adapter * adapter,unsigned int flags)793*4882a593Smuzhiyun static void gmbus_lock_bus(struct i2c_adapter *adapter,
794*4882a593Smuzhiyun 			   unsigned int flags)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	struct intel_gmbus *bus = to_intel_gmbus(adapter);
797*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = bus->dev_priv;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	mutex_lock(&dev_priv->gmbus_mutex);
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun 
gmbus_trylock_bus(struct i2c_adapter * adapter,unsigned int flags)802*4882a593Smuzhiyun static int gmbus_trylock_bus(struct i2c_adapter *adapter,
803*4882a593Smuzhiyun 			     unsigned int flags)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun 	struct intel_gmbus *bus = to_intel_gmbus(adapter);
806*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = bus->dev_priv;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	return mutex_trylock(&dev_priv->gmbus_mutex);
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun 
gmbus_unlock_bus(struct i2c_adapter * adapter,unsigned int flags)811*4882a593Smuzhiyun static void gmbus_unlock_bus(struct i2c_adapter *adapter,
812*4882a593Smuzhiyun 			     unsigned int flags)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun 	struct intel_gmbus *bus = to_intel_gmbus(adapter);
815*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = bus->dev_priv;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	mutex_unlock(&dev_priv->gmbus_mutex);
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun static const struct i2c_lock_operations gmbus_lock_ops = {
821*4882a593Smuzhiyun 	.lock_bus =    gmbus_lock_bus,
822*4882a593Smuzhiyun 	.trylock_bus = gmbus_trylock_bus,
823*4882a593Smuzhiyun 	.unlock_bus =  gmbus_unlock_bus,
824*4882a593Smuzhiyun };
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun /**
827*4882a593Smuzhiyun  * intel_gmbus_setup - instantiate all Intel i2c GMBuses
828*4882a593Smuzhiyun  * @dev_priv: i915 device private
829*4882a593Smuzhiyun  */
intel_gmbus_setup(struct drm_i915_private * dev_priv)830*4882a593Smuzhiyun int intel_gmbus_setup(struct drm_i915_private *dev_priv)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun 	struct pci_dev *pdev = dev_priv->drm.pdev;
833*4882a593Smuzhiyun 	struct intel_gmbus *bus;
834*4882a593Smuzhiyun 	unsigned int pin;
835*4882a593Smuzhiyun 	int ret;
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	if (!HAS_DISPLAY(dev_priv))
838*4882a593Smuzhiyun 		return 0;
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
841*4882a593Smuzhiyun 		dev_priv->gpio_mmio_base = VLV_DISPLAY_BASE;
842*4882a593Smuzhiyun 	else if (!HAS_GMCH(dev_priv))
843*4882a593Smuzhiyun 		/*
844*4882a593Smuzhiyun 		 * Broxton uses the same PCH offsets for South Display Engine,
845*4882a593Smuzhiyun 		 * even though it doesn't have a PCH.
846*4882a593Smuzhiyun 		 */
847*4882a593Smuzhiyun 		dev_priv->gpio_mmio_base = PCH_DISPLAY_BASE;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	mutex_init(&dev_priv->gmbus_mutex);
850*4882a593Smuzhiyun 	init_waitqueue_head(&dev_priv->gmbus_wait_queue);
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
853*4882a593Smuzhiyun 		if (!intel_gmbus_is_valid_pin(dev_priv, pin))
854*4882a593Smuzhiyun 			continue;
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 		bus = &dev_priv->gmbus[pin];
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 		bus->adapter.owner = THIS_MODULE;
859*4882a593Smuzhiyun 		bus->adapter.class = I2C_CLASS_DDC;
860*4882a593Smuzhiyun 		snprintf(bus->adapter.name,
861*4882a593Smuzhiyun 			 sizeof(bus->adapter.name),
862*4882a593Smuzhiyun 			 "i915 gmbus %s",
863*4882a593Smuzhiyun 			 get_gmbus_pin(dev_priv, pin)->name);
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 		bus->adapter.dev.parent = &pdev->dev;
866*4882a593Smuzhiyun 		bus->dev_priv = dev_priv;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 		bus->adapter.algo = &gmbus_algorithm;
869*4882a593Smuzhiyun 		bus->adapter.lock_ops = &gmbus_lock_ops;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 		/*
872*4882a593Smuzhiyun 		 * We wish to retry with bit banging
873*4882a593Smuzhiyun 		 * after a timed out GMBUS attempt.
874*4882a593Smuzhiyun 		 */
875*4882a593Smuzhiyun 		bus->adapter.retries = 1;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 		/* By default use a conservative clock rate */
878*4882a593Smuzhiyun 		bus->reg0 = pin | GMBUS_RATE_100KHZ;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 		/* gmbus seems to be broken on i830 */
881*4882a593Smuzhiyun 		if (IS_I830(dev_priv))
882*4882a593Smuzhiyun 			bus->force_bit = 1;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 		intel_gpio_setup(bus, pin);
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 		ret = i2c_add_adapter(&bus->adapter);
887*4882a593Smuzhiyun 		if (ret)
888*4882a593Smuzhiyun 			goto err;
889*4882a593Smuzhiyun 	}
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	intel_gmbus_reset(dev_priv);
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	return 0;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun err:
896*4882a593Smuzhiyun 	while (pin--) {
897*4882a593Smuzhiyun 		if (!intel_gmbus_is_valid_pin(dev_priv, pin))
898*4882a593Smuzhiyun 			continue;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 		bus = &dev_priv->gmbus[pin];
901*4882a593Smuzhiyun 		i2c_del_adapter(&bus->adapter);
902*4882a593Smuzhiyun 	}
903*4882a593Smuzhiyun 	return ret;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun 
intel_gmbus_get_adapter(struct drm_i915_private * dev_priv,unsigned int pin)906*4882a593Smuzhiyun struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
907*4882a593Smuzhiyun 					    unsigned int pin)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun 	if (drm_WARN_ON(&dev_priv->drm,
910*4882a593Smuzhiyun 			!intel_gmbus_is_valid_pin(dev_priv, pin)))
911*4882a593Smuzhiyun 		return NULL;
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	return &dev_priv->gmbus[pin].adapter;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun 
intel_gmbus_set_speed(struct i2c_adapter * adapter,int speed)916*4882a593Smuzhiyun void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun 	struct intel_gmbus *bus = to_intel_gmbus(adapter);
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun 
intel_gmbus_force_bit(struct i2c_adapter * adapter,bool force_bit)923*4882a593Smuzhiyun void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun 	struct intel_gmbus *bus = to_intel_gmbus(adapter);
926*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = bus->dev_priv;
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	mutex_lock(&dev_priv->gmbus_mutex);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	bus->force_bit += force_bit ? 1 : -1;
931*4882a593Smuzhiyun 	drm_dbg_kms(&dev_priv->drm,
932*4882a593Smuzhiyun 		    "%sabling bit-banging on %s. force bit now %d\n",
933*4882a593Smuzhiyun 		    force_bit ? "en" : "dis", adapter->name,
934*4882a593Smuzhiyun 		    bus->force_bit);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	mutex_unlock(&dev_priv->gmbus_mutex);
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun 
intel_gmbus_is_forced_bit(struct i2c_adapter * adapter)939*4882a593Smuzhiyun bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun 	struct intel_gmbus *bus = to_intel_gmbus(adapter);
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	return bus->force_bit;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun 
intel_gmbus_teardown(struct drm_i915_private * dev_priv)946*4882a593Smuzhiyun void intel_gmbus_teardown(struct drm_i915_private *dev_priv)
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun 	struct intel_gmbus *bus;
949*4882a593Smuzhiyun 	unsigned int pin;
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
952*4882a593Smuzhiyun 		if (!intel_gmbus_is_valid_pin(dev_priv, pin))
953*4882a593Smuzhiyun 			continue;
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 		bus = &dev_priv->gmbus[pin];
956*4882a593Smuzhiyun 		i2c_del_adapter(&bus->adapter);
957*4882a593Smuzhiyun 	}
958*4882a593Smuzhiyun }
959