xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/i915/display/intel_fbc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright © 2014 Intel Corporation
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the next
12*4882a593Smuzhiyun  * paragraph) shall be included in all copies or substantial portions of the
13*4882a593Smuzhiyun  * Software.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18*4882a593Smuzhiyun  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19*4882a593Smuzhiyun  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20*4882a593Smuzhiyun  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21*4882a593Smuzhiyun  * DEALINGS IN THE SOFTWARE.
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /**
25*4882a593Smuzhiyun  * DOC: Frame Buffer Compression (FBC)
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  * FBC tries to save memory bandwidth (and so power consumption) by
28*4882a593Smuzhiyun  * compressing the amount of memory used by the display. It is total
29*4882a593Smuzhiyun  * transparent to user space and completely handled in the kernel.
30*4882a593Smuzhiyun  *
31*4882a593Smuzhiyun  * The benefits of FBC are mostly visible with solid backgrounds and
32*4882a593Smuzhiyun  * variation-less patterns. It comes from keeping the memory footprint small
33*4882a593Smuzhiyun  * and having fewer memory pages opened and accessed for refreshing the display.
34*4882a593Smuzhiyun  *
35*4882a593Smuzhiyun  * i915 is responsible to reserve stolen memory for FBC and configure its
36*4882a593Smuzhiyun  * offset on proper registers. The hardware takes care of all
37*4882a593Smuzhiyun  * compress/decompress. However there are many known cases where we have to
38*4882a593Smuzhiyun  * forcibly disable it to allow proper screen updates.
39*4882a593Smuzhiyun  */
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #include "i915_drv.h"
44*4882a593Smuzhiyun #include "i915_trace.h"
45*4882a593Smuzhiyun #include "i915_vgpu.h"
46*4882a593Smuzhiyun #include "intel_display_types.h"
47*4882a593Smuzhiyun #include "intel_fbc.h"
48*4882a593Smuzhiyun #include "intel_frontbuffer.h"
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun  * For SKL+, the plane source size used by the hardware is based on the value we
52*4882a593Smuzhiyun  * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
53*4882a593Smuzhiyun  * we wrote to PIPESRC.
54*4882a593Smuzhiyun  */
intel_fbc_get_plane_source_size(const struct intel_fbc_state_cache * cache,int * width,int * height)55*4882a593Smuzhiyun static void intel_fbc_get_plane_source_size(const struct intel_fbc_state_cache *cache,
56*4882a593Smuzhiyun 					    int *width, int *height)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	if (width)
59*4882a593Smuzhiyun 		*width = cache->plane.src_w;
60*4882a593Smuzhiyun 	if (height)
61*4882a593Smuzhiyun 		*height = cache->plane.src_h;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
intel_fbc_calculate_cfb_size(struct drm_i915_private * dev_priv,const struct intel_fbc_state_cache * cache)64*4882a593Smuzhiyun static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
65*4882a593Smuzhiyun 					const struct intel_fbc_state_cache *cache)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	int lines;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	intel_fbc_get_plane_source_size(cache, NULL, &lines);
70*4882a593Smuzhiyun 	if (IS_GEN(dev_priv, 7))
71*4882a593Smuzhiyun 		lines = min(lines, 2048);
72*4882a593Smuzhiyun 	else if (INTEL_GEN(dev_priv) >= 8)
73*4882a593Smuzhiyun 		lines = min(lines, 2560);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	/* Hardware needs the full buffer stride, not just the active area. */
76*4882a593Smuzhiyun 	return lines * cache->fb.stride;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
i8xx_fbc_deactivate(struct drm_i915_private * dev_priv)79*4882a593Smuzhiyun static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	u32 fbc_ctl;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	/* Disable compression */
84*4882a593Smuzhiyun 	fbc_ctl = intel_de_read(dev_priv, FBC_CONTROL);
85*4882a593Smuzhiyun 	if ((fbc_ctl & FBC_CTL_EN) == 0)
86*4882a593Smuzhiyun 		return;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	fbc_ctl &= ~FBC_CTL_EN;
89*4882a593Smuzhiyun 	intel_de_write(dev_priv, FBC_CONTROL, fbc_ctl);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* Wait for compressing bit to clear */
92*4882a593Smuzhiyun 	if (intel_de_wait_for_clear(dev_priv, FBC_STATUS,
93*4882a593Smuzhiyun 				    FBC_STAT_COMPRESSING, 10)) {
94*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm, "FBC idle timed out\n");
95*4882a593Smuzhiyun 		return;
96*4882a593Smuzhiyun 	}
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
i8xx_fbc_activate(struct drm_i915_private * dev_priv)99*4882a593Smuzhiyun static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
102*4882a593Smuzhiyun 	int cfb_pitch;
103*4882a593Smuzhiyun 	int i;
104*4882a593Smuzhiyun 	u32 fbc_ctl;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/* Note: fbc.threshold == 1 for i8xx */
107*4882a593Smuzhiyun 	cfb_pitch = params->cfb_size / FBC_LL_SIZE;
108*4882a593Smuzhiyun 	if (params->fb.stride < cfb_pitch)
109*4882a593Smuzhiyun 		cfb_pitch = params->fb.stride;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	/* FBC_CTL wants 32B or 64B units */
112*4882a593Smuzhiyun 	if (IS_GEN(dev_priv, 2))
113*4882a593Smuzhiyun 		cfb_pitch = (cfb_pitch / 32) - 1;
114*4882a593Smuzhiyun 	else
115*4882a593Smuzhiyun 		cfb_pitch = (cfb_pitch / 64) - 1;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	/* Clear old tags */
118*4882a593Smuzhiyun 	for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
119*4882a593Smuzhiyun 		intel_de_write(dev_priv, FBC_TAG(i), 0);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	if (IS_GEN(dev_priv, 4)) {
122*4882a593Smuzhiyun 		u32 fbc_ctl2;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 		/* Set it up... */
125*4882a593Smuzhiyun 		fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM;
126*4882a593Smuzhiyun 		fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.i9xx_plane);
127*4882a593Smuzhiyun 		if (params->fence_id >= 0)
128*4882a593Smuzhiyun 			fbc_ctl2 |= FBC_CTL_CPU_FENCE;
129*4882a593Smuzhiyun 		intel_de_write(dev_priv, FBC_CONTROL2, fbc_ctl2);
130*4882a593Smuzhiyun 		intel_de_write(dev_priv, FBC_FENCE_OFF,
131*4882a593Smuzhiyun 			       params->fence_y_offset);
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* enable it... */
135*4882a593Smuzhiyun 	fbc_ctl = FBC_CTL_INTERVAL(params->interval);
136*4882a593Smuzhiyun 	fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
137*4882a593Smuzhiyun 	if (IS_I945GM(dev_priv))
138*4882a593Smuzhiyun 		fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
139*4882a593Smuzhiyun 	fbc_ctl |= FBC_CTL_STRIDE(cfb_pitch & 0xff);
140*4882a593Smuzhiyun 	if (params->fence_id >= 0)
141*4882a593Smuzhiyun 		fbc_ctl |= FBC_CTL_FENCENO(params->fence_id);
142*4882a593Smuzhiyun 	intel_de_write(dev_priv, FBC_CONTROL, fbc_ctl);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
i8xx_fbc_is_active(struct drm_i915_private * dev_priv)145*4882a593Smuzhiyun static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	return intel_de_read(dev_priv, FBC_CONTROL) & FBC_CTL_EN;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
g4x_fbc_activate(struct drm_i915_private * dev_priv)150*4882a593Smuzhiyun static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
153*4882a593Smuzhiyun 	u32 dpfc_ctl;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.i9xx_plane) | DPFC_SR_EN;
156*4882a593Smuzhiyun 	if (params->fb.format->cpp[0] == 2)
157*4882a593Smuzhiyun 		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
158*4882a593Smuzhiyun 	else
159*4882a593Smuzhiyun 		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	if (params->fence_id >= 0) {
162*4882a593Smuzhiyun 		dpfc_ctl |= DPFC_CTL_FENCE_EN | params->fence_id;
163*4882a593Smuzhiyun 		intel_de_write(dev_priv, DPFC_FENCE_YOFF,
164*4882a593Smuzhiyun 			       params->fence_y_offset);
165*4882a593Smuzhiyun 	} else {
166*4882a593Smuzhiyun 		intel_de_write(dev_priv, DPFC_FENCE_YOFF, 0);
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	/* enable it... */
170*4882a593Smuzhiyun 	intel_de_write(dev_priv, DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
g4x_fbc_deactivate(struct drm_i915_private * dev_priv)173*4882a593Smuzhiyun static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	u32 dpfc_ctl;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/* Disable compression */
178*4882a593Smuzhiyun 	dpfc_ctl = intel_de_read(dev_priv, DPFC_CONTROL);
179*4882a593Smuzhiyun 	if (dpfc_ctl & DPFC_CTL_EN) {
180*4882a593Smuzhiyun 		dpfc_ctl &= ~DPFC_CTL_EN;
181*4882a593Smuzhiyun 		intel_de_write(dev_priv, DPFC_CONTROL, dpfc_ctl);
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
g4x_fbc_is_active(struct drm_i915_private * dev_priv)185*4882a593Smuzhiyun static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	return intel_de_read(dev_priv, DPFC_CONTROL) & DPFC_CTL_EN;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
i8xx_fbc_recompress(struct drm_i915_private * dev_priv)190*4882a593Smuzhiyun static void i8xx_fbc_recompress(struct drm_i915_private *dev_priv)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
193*4882a593Smuzhiyun 	enum i9xx_plane_id i9xx_plane = params->crtc.i9xx_plane;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	spin_lock_irq(&dev_priv->uncore.lock);
196*4882a593Smuzhiyun 	intel_de_write_fw(dev_priv, DSPADDR(i9xx_plane),
197*4882a593Smuzhiyun 			  intel_de_read_fw(dev_priv, DSPADDR(i9xx_plane)));
198*4882a593Smuzhiyun 	spin_unlock_irq(&dev_priv->uncore.lock);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
i965_fbc_recompress(struct drm_i915_private * dev_priv)201*4882a593Smuzhiyun static void i965_fbc_recompress(struct drm_i915_private *dev_priv)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
204*4882a593Smuzhiyun 	enum i9xx_plane_id i9xx_plane = params->crtc.i9xx_plane;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	spin_lock_irq(&dev_priv->uncore.lock);
207*4882a593Smuzhiyun 	intel_de_write_fw(dev_priv, DSPSURF(i9xx_plane),
208*4882a593Smuzhiyun 			  intel_de_read_fw(dev_priv, DSPSURF(i9xx_plane)));
209*4882a593Smuzhiyun 	spin_unlock_irq(&dev_priv->uncore.lock);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun /* This function forces a CFB recompression through the nuke operation. */
snb_fbc_recompress(struct drm_i915_private * dev_priv)213*4882a593Smuzhiyun static void snb_fbc_recompress(struct drm_i915_private *dev_priv)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	trace_intel_fbc_nuke(fbc->crtc);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	intel_de_write(dev_priv, MSG_FBC_REND_STATE, FBC_REND_NUKE);
220*4882a593Smuzhiyun 	intel_de_posting_read(dev_priv, MSG_FBC_REND_STATE);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
intel_fbc_recompress(struct drm_i915_private * dev_priv)223*4882a593Smuzhiyun static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) >= 6)
226*4882a593Smuzhiyun 		snb_fbc_recompress(dev_priv);
227*4882a593Smuzhiyun 	else if (INTEL_GEN(dev_priv) >= 4)
228*4882a593Smuzhiyun 		i965_fbc_recompress(dev_priv);
229*4882a593Smuzhiyun 	else
230*4882a593Smuzhiyun 		i8xx_fbc_recompress(dev_priv);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
ilk_fbc_activate(struct drm_i915_private * dev_priv)233*4882a593Smuzhiyun static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
236*4882a593Smuzhiyun 	u32 dpfc_ctl;
237*4882a593Smuzhiyun 	int threshold = dev_priv->fbc.threshold;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.i9xx_plane);
240*4882a593Smuzhiyun 	if (params->fb.format->cpp[0] == 2)
241*4882a593Smuzhiyun 		threshold++;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	switch (threshold) {
244*4882a593Smuzhiyun 	case 4:
245*4882a593Smuzhiyun 	case 3:
246*4882a593Smuzhiyun 		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
247*4882a593Smuzhiyun 		break;
248*4882a593Smuzhiyun 	case 2:
249*4882a593Smuzhiyun 		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
250*4882a593Smuzhiyun 		break;
251*4882a593Smuzhiyun 	case 1:
252*4882a593Smuzhiyun 		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
253*4882a593Smuzhiyun 		break;
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	if (params->fence_id >= 0) {
257*4882a593Smuzhiyun 		dpfc_ctl |= DPFC_CTL_FENCE_EN;
258*4882a593Smuzhiyun 		if (IS_GEN(dev_priv, 5))
259*4882a593Smuzhiyun 			dpfc_ctl |= params->fence_id;
260*4882a593Smuzhiyun 		if (IS_GEN(dev_priv, 6)) {
261*4882a593Smuzhiyun 			intel_de_write(dev_priv, SNB_DPFC_CTL_SA,
262*4882a593Smuzhiyun 				       SNB_CPU_FENCE_ENABLE | params->fence_id);
263*4882a593Smuzhiyun 			intel_de_write(dev_priv, DPFC_CPU_FENCE_OFFSET,
264*4882a593Smuzhiyun 				       params->fence_y_offset);
265*4882a593Smuzhiyun 		}
266*4882a593Smuzhiyun 	} else {
267*4882a593Smuzhiyun 		if (IS_GEN(dev_priv, 6)) {
268*4882a593Smuzhiyun 			intel_de_write(dev_priv, SNB_DPFC_CTL_SA, 0);
269*4882a593Smuzhiyun 			intel_de_write(dev_priv, DPFC_CPU_FENCE_OFFSET, 0);
270*4882a593Smuzhiyun 		}
271*4882a593Smuzhiyun 	}
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	intel_de_write(dev_priv, ILK_DPFC_FENCE_YOFF,
274*4882a593Smuzhiyun 		       params->fence_y_offset);
275*4882a593Smuzhiyun 	/* enable it... */
276*4882a593Smuzhiyun 	intel_de_write(dev_priv, ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	intel_fbc_recompress(dev_priv);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
ilk_fbc_deactivate(struct drm_i915_private * dev_priv)281*4882a593Smuzhiyun static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	u32 dpfc_ctl;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	/* Disable compression */
286*4882a593Smuzhiyun 	dpfc_ctl = intel_de_read(dev_priv, ILK_DPFC_CONTROL);
287*4882a593Smuzhiyun 	if (dpfc_ctl & DPFC_CTL_EN) {
288*4882a593Smuzhiyun 		dpfc_ctl &= ~DPFC_CTL_EN;
289*4882a593Smuzhiyun 		intel_de_write(dev_priv, ILK_DPFC_CONTROL, dpfc_ctl);
290*4882a593Smuzhiyun 	}
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
ilk_fbc_is_active(struct drm_i915_private * dev_priv)293*4882a593Smuzhiyun static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	return intel_de_read(dev_priv, ILK_DPFC_CONTROL) & DPFC_CTL_EN;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
gen7_fbc_activate(struct drm_i915_private * dev_priv)298*4882a593Smuzhiyun static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
301*4882a593Smuzhiyun 	u32 dpfc_ctl;
302*4882a593Smuzhiyun 	int threshold = dev_priv->fbc.threshold;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	/* Display WA #0529: skl, kbl, bxt. */
305*4882a593Smuzhiyun 	if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv)) {
306*4882a593Smuzhiyun 		u32 val = intel_de_read(dev_priv, CHICKEN_MISC_4);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 		val &= ~(FBC_STRIDE_OVERRIDE | FBC_STRIDE_MASK);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 		if (params->gen9_wa_cfb_stride)
311*4882a593Smuzhiyun 			val |= FBC_STRIDE_OVERRIDE | params->gen9_wa_cfb_stride;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 		intel_de_write(dev_priv, CHICKEN_MISC_4, val);
314*4882a593Smuzhiyun 	}
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	dpfc_ctl = 0;
317*4882a593Smuzhiyun 	if (IS_IVYBRIDGE(dev_priv))
318*4882a593Smuzhiyun 		dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.i9xx_plane);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	if (params->fb.format->cpp[0] == 2)
321*4882a593Smuzhiyun 		threshold++;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	switch (threshold) {
324*4882a593Smuzhiyun 	case 4:
325*4882a593Smuzhiyun 	case 3:
326*4882a593Smuzhiyun 		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
327*4882a593Smuzhiyun 		break;
328*4882a593Smuzhiyun 	case 2:
329*4882a593Smuzhiyun 		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
330*4882a593Smuzhiyun 		break;
331*4882a593Smuzhiyun 	case 1:
332*4882a593Smuzhiyun 		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
333*4882a593Smuzhiyun 		break;
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	if (params->fence_id >= 0) {
337*4882a593Smuzhiyun 		dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
338*4882a593Smuzhiyun 		intel_de_write(dev_priv, SNB_DPFC_CTL_SA,
339*4882a593Smuzhiyun 			       SNB_CPU_FENCE_ENABLE | params->fence_id);
340*4882a593Smuzhiyun 		intel_de_write(dev_priv, DPFC_CPU_FENCE_OFFSET,
341*4882a593Smuzhiyun 			       params->fence_y_offset);
342*4882a593Smuzhiyun 	} else if (dev_priv->ggtt.num_fences) {
343*4882a593Smuzhiyun 		intel_de_write(dev_priv, SNB_DPFC_CTL_SA, 0);
344*4882a593Smuzhiyun 		intel_de_write(dev_priv, DPFC_CPU_FENCE_OFFSET, 0);
345*4882a593Smuzhiyun 	}
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	if (dev_priv->fbc.false_color)
348*4882a593Smuzhiyun 		dpfc_ctl |= FBC_CTL_FALSE_COLOR;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	intel_de_write(dev_priv, ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	intel_fbc_recompress(dev_priv);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
intel_fbc_hw_is_active(struct drm_i915_private * dev_priv)355*4882a593Smuzhiyun static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) >= 5)
358*4882a593Smuzhiyun 		return ilk_fbc_is_active(dev_priv);
359*4882a593Smuzhiyun 	else if (IS_GM45(dev_priv))
360*4882a593Smuzhiyun 		return g4x_fbc_is_active(dev_priv);
361*4882a593Smuzhiyun 	else
362*4882a593Smuzhiyun 		return i8xx_fbc_is_active(dev_priv);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
intel_fbc_hw_activate(struct drm_i915_private * dev_priv)365*4882a593Smuzhiyun static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	trace_intel_fbc_activate(fbc->crtc);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	fbc->active = true;
372*4882a593Smuzhiyun 	fbc->activated = true;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) >= 7)
375*4882a593Smuzhiyun 		gen7_fbc_activate(dev_priv);
376*4882a593Smuzhiyun 	else if (INTEL_GEN(dev_priv) >= 5)
377*4882a593Smuzhiyun 		ilk_fbc_activate(dev_priv);
378*4882a593Smuzhiyun 	else if (IS_GM45(dev_priv))
379*4882a593Smuzhiyun 		g4x_fbc_activate(dev_priv);
380*4882a593Smuzhiyun 	else
381*4882a593Smuzhiyun 		i8xx_fbc_activate(dev_priv);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun 
intel_fbc_hw_deactivate(struct drm_i915_private * dev_priv)384*4882a593Smuzhiyun static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	trace_intel_fbc_deactivate(fbc->crtc);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	fbc->active = false;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) >= 5)
393*4882a593Smuzhiyun 		ilk_fbc_deactivate(dev_priv);
394*4882a593Smuzhiyun 	else if (IS_GM45(dev_priv))
395*4882a593Smuzhiyun 		g4x_fbc_deactivate(dev_priv);
396*4882a593Smuzhiyun 	else
397*4882a593Smuzhiyun 		i8xx_fbc_deactivate(dev_priv);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun /**
401*4882a593Smuzhiyun  * intel_fbc_is_active - Is FBC active?
402*4882a593Smuzhiyun  * @dev_priv: i915 device instance
403*4882a593Smuzhiyun  *
404*4882a593Smuzhiyun  * This function is used to verify the current state of FBC.
405*4882a593Smuzhiyun  *
406*4882a593Smuzhiyun  * FIXME: This should be tracked in the plane config eventually
407*4882a593Smuzhiyun  * instead of queried at runtime for most callers.
408*4882a593Smuzhiyun  */
intel_fbc_is_active(struct drm_i915_private * dev_priv)409*4882a593Smuzhiyun bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun 	return dev_priv->fbc.active;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
intel_fbc_deactivate(struct drm_i915_private * dev_priv,const char * reason)414*4882a593Smuzhiyun static void intel_fbc_deactivate(struct drm_i915_private *dev_priv,
415*4882a593Smuzhiyun 				 const char *reason)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	drm_WARN_ON(&dev_priv->drm, !mutex_is_locked(&fbc->lock));
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	if (fbc->active)
422*4882a593Smuzhiyun 		intel_fbc_hw_deactivate(dev_priv);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	fbc->no_fbc_reason = reason;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
intel_fbc_cfb_base_max(struct drm_i915_private * i915)427*4882a593Smuzhiyun static u64 intel_fbc_cfb_base_max(struct drm_i915_private *i915)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun 	if (INTEL_GEN(i915) >= 5 || IS_G4X(i915))
430*4882a593Smuzhiyun 		return BIT_ULL(28);
431*4882a593Smuzhiyun 	else
432*4882a593Smuzhiyun 		return BIT_ULL(32);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
find_compression_threshold(struct drm_i915_private * dev_priv,struct drm_mm_node * node,unsigned int size,unsigned int fb_cpp)435*4882a593Smuzhiyun static int find_compression_threshold(struct drm_i915_private *dev_priv,
436*4882a593Smuzhiyun 				      struct drm_mm_node *node,
437*4882a593Smuzhiyun 				      unsigned int size,
438*4882a593Smuzhiyun 				      unsigned int fb_cpp)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	int compression_threshold = 1;
441*4882a593Smuzhiyun 	int ret;
442*4882a593Smuzhiyun 	u64 end;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	/* The FBC hardware for BDW/SKL doesn't have access to the stolen
445*4882a593Smuzhiyun 	 * reserved range size, so it always assumes the maximum (8mb) is used.
446*4882a593Smuzhiyun 	 * If we enable FBC using a CFB on that memory range we'll get FIFO
447*4882a593Smuzhiyun 	 * underruns, even if that range is not reserved by the BIOS. */
448*4882a593Smuzhiyun 	if (IS_BROADWELL(dev_priv) || IS_GEN9_BC(dev_priv))
449*4882a593Smuzhiyun 		end = resource_size(&dev_priv->dsm) - 8 * 1024 * 1024;
450*4882a593Smuzhiyun 	else
451*4882a593Smuzhiyun 		end = U64_MAX;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	end = min(end, intel_fbc_cfb_base_max(dev_priv));
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	/* HACK: This code depends on what we will do in *_enable_fbc. If that
456*4882a593Smuzhiyun 	 * code changes, this code needs to change as well.
457*4882a593Smuzhiyun 	 *
458*4882a593Smuzhiyun 	 * The enable_fbc code will attempt to use one of our 2 compression
459*4882a593Smuzhiyun 	 * thresholds, therefore, in that case, we only have 1 resort.
460*4882a593Smuzhiyun 	 */
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	/* Try to over-allocate to reduce reallocations and fragmentation. */
463*4882a593Smuzhiyun 	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
464*4882a593Smuzhiyun 						   4096, 0, end);
465*4882a593Smuzhiyun 	if (ret == 0)
466*4882a593Smuzhiyun 		return compression_threshold;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun again:
469*4882a593Smuzhiyun 	/* HW's ability to limit the CFB is 1:4 */
470*4882a593Smuzhiyun 	if (compression_threshold > 4 ||
471*4882a593Smuzhiyun 	    (fb_cpp == 2 && compression_threshold == 2))
472*4882a593Smuzhiyun 		return 0;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
475*4882a593Smuzhiyun 						   4096, 0, end);
476*4882a593Smuzhiyun 	if (ret && INTEL_GEN(dev_priv) <= 4) {
477*4882a593Smuzhiyun 		return 0;
478*4882a593Smuzhiyun 	} else if (ret) {
479*4882a593Smuzhiyun 		compression_threshold <<= 1;
480*4882a593Smuzhiyun 		goto again;
481*4882a593Smuzhiyun 	} else {
482*4882a593Smuzhiyun 		return compression_threshold;
483*4882a593Smuzhiyun 	}
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun 
intel_fbc_alloc_cfb(struct drm_i915_private * dev_priv,unsigned int size,unsigned int fb_cpp)486*4882a593Smuzhiyun static int intel_fbc_alloc_cfb(struct drm_i915_private *dev_priv,
487*4882a593Smuzhiyun 			       unsigned int size, unsigned int fb_cpp)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
490*4882a593Smuzhiyun 	struct drm_mm_node *compressed_llb;
491*4882a593Smuzhiyun 	int ret;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	drm_WARN_ON(&dev_priv->drm,
494*4882a593Smuzhiyun 		    drm_mm_node_allocated(&fbc->compressed_fb));
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
497*4882a593Smuzhiyun 					 size, fb_cpp);
498*4882a593Smuzhiyun 	if (!ret)
499*4882a593Smuzhiyun 		goto err_llb;
500*4882a593Smuzhiyun 	else if (ret > 1) {
501*4882a593Smuzhiyun 		drm_info_once(&dev_priv->drm,
502*4882a593Smuzhiyun 			      "Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");
503*4882a593Smuzhiyun 	}
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	fbc->threshold = ret;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) >= 5)
508*4882a593Smuzhiyun 		intel_de_write(dev_priv, ILK_DPFC_CB_BASE,
509*4882a593Smuzhiyun 			       fbc->compressed_fb.start);
510*4882a593Smuzhiyun 	else if (IS_GM45(dev_priv)) {
511*4882a593Smuzhiyun 		intel_de_write(dev_priv, DPFC_CB_BASE,
512*4882a593Smuzhiyun 			       fbc->compressed_fb.start);
513*4882a593Smuzhiyun 	} else {
514*4882a593Smuzhiyun 		compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
515*4882a593Smuzhiyun 		if (!compressed_llb)
516*4882a593Smuzhiyun 			goto err_fb;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 		ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
519*4882a593Smuzhiyun 						  4096, 4096);
520*4882a593Smuzhiyun 		if (ret)
521*4882a593Smuzhiyun 			goto err_fb;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 		fbc->compressed_llb = compressed_llb;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 		GEM_BUG_ON(range_overflows_end_t(u64, dev_priv->dsm.start,
526*4882a593Smuzhiyun 						 fbc->compressed_fb.start,
527*4882a593Smuzhiyun 						 U32_MAX));
528*4882a593Smuzhiyun 		GEM_BUG_ON(range_overflows_end_t(u64, dev_priv->dsm.start,
529*4882a593Smuzhiyun 						 fbc->compressed_llb->start,
530*4882a593Smuzhiyun 						 U32_MAX));
531*4882a593Smuzhiyun 		intel_de_write(dev_priv, FBC_CFB_BASE,
532*4882a593Smuzhiyun 			       dev_priv->dsm.start + fbc->compressed_fb.start);
533*4882a593Smuzhiyun 		intel_de_write(dev_priv, FBC_LL_BASE,
534*4882a593Smuzhiyun 			       dev_priv->dsm.start + compressed_llb->start);
535*4882a593Smuzhiyun 	}
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	drm_dbg_kms(&dev_priv->drm,
538*4882a593Smuzhiyun 		    "reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
539*4882a593Smuzhiyun 		    fbc->compressed_fb.size, fbc->threshold);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	return 0;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun err_fb:
544*4882a593Smuzhiyun 	kfree(compressed_llb);
545*4882a593Smuzhiyun 	i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
546*4882a593Smuzhiyun err_llb:
547*4882a593Smuzhiyun 	if (drm_mm_initialized(&dev_priv->mm.stolen))
548*4882a593Smuzhiyun 		drm_info_once(&dev_priv->drm, "not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
549*4882a593Smuzhiyun 	return -ENOSPC;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
__intel_fbc_cleanup_cfb(struct drm_i915_private * dev_priv)552*4882a593Smuzhiyun static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	if (WARN_ON(intel_fbc_hw_is_active(dev_priv)))
557*4882a593Smuzhiyun 		return;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	if (!drm_mm_node_allocated(&fbc->compressed_fb))
560*4882a593Smuzhiyun 		return;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	if (fbc->compressed_llb) {
563*4882a593Smuzhiyun 		i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
564*4882a593Smuzhiyun 		kfree(fbc->compressed_llb);
565*4882a593Smuzhiyun 	}
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun 
intel_fbc_cleanup_cfb(struct drm_i915_private * dev_priv)570*4882a593Smuzhiyun void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	if (!HAS_FBC(dev_priv))
575*4882a593Smuzhiyun 		return;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	mutex_lock(&fbc->lock);
578*4882a593Smuzhiyun 	__intel_fbc_cleanup_cfb(dev_priv);
579*4882a593Smuzhiyun 	mutex_unlock(&fbc->lock);
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun 
stride_is_valid(struct drm_i915_private * dev_priv,u64 modifier,unsigned int stride)582*4882a593Smuzhiyun static bool stride_is_valid(struct drm_i915_private *dev_priv,
583*4882a593Smuzhiyun 			    u64 modifier, unsigned int stride)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	/* This should have been caught earlier. */
586*4882a593Smuzhiyun 	if (drm_WARN_ON_ONCE(&dev_priv->drm, (stride & (64 - 1)) != 0))
587*4882a593Smuzhiyun 		return false;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	/* Below are the additional FBC restrictions. */
590*4882a593Smuzhiyun 	if (stride < 512)
591*4882a593Smuzhiyun 		return false;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	if (IS_GEN(dev_priv, 2) || IS_GEN(dev_priv, 3))
594*4882a593Smuzhiyun 		return stride == 4096 || stride == 8192;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	if (IS_GEN(dev_priv, 4) && !IS_G4X(dev_priv) && stride < 2048)
597*4882a593Smuzhiyun 		return false;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	/* Display WA #1105: skl,bxt,kbl,cfl,glk */
600*4882a593Smuzhiyun 	if (IS_GEN(dev_priv, 9) &&
601*4882a593Smuzhiyun 	    modifier == DRM_FORMAT_MOD_LINEAR && stride & 511)
602*4882a593Smuzhiyun 		return false;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	if (stride > 16384)
605*4882a593Smuzhiyun 		return false;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	return true;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
pixel_format_is_valid(struct drm_i915_private * dev_priv,u32 pixel_format)610*4882a593Smuzhiyun static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
611*4882a593Smuzhiyun 				  u32 pixel_format)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun 	switch (pixel_format) {
614*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB8888:
615*4882a593Smuzhiyun 	case DRM_FORMAT_XBGR8888:
616*4882a593Smuzhiyun 		return true;
617*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB1555:
618*4882a593Smuzhiyun 	case DRM_FORMAT_RGB565:
619*4882a593Smuzhiyun 		/* 16bpp not supported on gen2 */
620*4882a593Smuzhiyun 		if (IS_GEN(dev_priv, 2))
621*4882a593Smuzhiyun 			return false;
622*4882a593Smuzhiyun 		/* WaFbcOnly1to1Ratio:ctg */
623*4882a593Smuzhiyun 		if (IS_G4X(dev_priv))
624*4882a593Smuzhiyun 			return false;
625*4882a593Smuzhiyun 		return true;
626*4882a593Smuzhiyun 	default:
627*4882a593Smuzhiyun 		return false;
628*4882a593Smuzhiyun 	}
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun 
rotation_is_valid(struct drm_i915_private * dev_priv,u32 pixel_format,unsigned int rotation)631*4882a593Smuzhiyun static bool rotation_is_valid(struct drm_i915_private *dev_priv,
632*4882a593Smuzhiyun 			      u32 pixel_format, unsigned int rotation)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) >= 9 && pixel_format == DRM_FORMAT_RGB565 &&
635*4882a593Smuzhiyun 	    drm_rotation_90_or_270(rotation))
636*4882a593Smuzhiyun 		return false;
637*4882a593Smuzhiyun 	else if (INTEL_GEN(dev_priv) <= 4 && !IS_G4X(dev_priv) &&
638*4882a593Smuzhiyun 		 rotation != DRM_MODE_ROTATE_0)
639*4882a593Smuzhiyun 		return false;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	return true;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun /*
645*4882a593Smuzhiyun  * For some reason, the hardware tracking starts looking at whatever we
646*4882a593Smuzhiyun  * programmed as the display plane base address register. It does not look at
647*4882a593Smuzhiyun  * the X and Y offset registers. That's why we include the src x/y offsets
648*4882a593Smuzhiyun  * instead of just looking at the plane size.
649*4882a593Smuzhiyun  */
intel_fbc_hw_tracking_covers_screen(struct intel_crtc * crtc)650*4882a593Smuzhiyun static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
653*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
654*4882a593Smuzhiyun 	unsigned int effective_w, effective_h, max_w, max_h;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
657*4882a593Smuzhiyun 		max_w = 5120;
658*4882a593Smuzhiyun 		max_h = 4096;
659*4882a593Smuzhiyun 	} else if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv)) {
660*4882a593Smuzhiyun 		max_w = 4096;
661*4882a593Smuzhiyun 		max_h = 4096;
662*4882a593Smuzhiyun 	} else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
663*4882a593Smuzhiyun 		max_w = 4096;
664*4882a593Smuzhiyun 		max_h = 2048;
665*4882a593Smuzhiyun 	} else {
666*4882a593Smuzhiyun 		max_w = 2048;
667*4882a593Smuzhiyun 		max_h = 1536;
668*4882a593Smuzhiyun 	}
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
671*4882a593Smuzhiyun 					&effective_h);
672*4882a593Smuzhiyun 	effective_w += fbc->state_cache.plane.adjusted_x;
673*4882a593Smuzhiyun 	effective_h += fbc->state_cache.plane.adjusted_y;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	return effective_w <= max_w && effective_h <= max_h;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun 
tiling_is_valid(struct drm_i915_private * dev_priv,uint64_t modifier)678*4882a593Smuzhiyun static bool tiling_is_valid(struct drm_i915_private *dev_priv,
679*4882a593Smuzhiyun 			    uint64_t modifier)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun 	switch (modifier) {
682*4882a593Smuzhiyun 	case DRM_FORMAT_MOD_LINEAR:
683*4882a593Smuzhiyun 		if (INTEL_GEN(dev_priv) >= 9)
684*4882a593Smuzhiyun 			return true;
685*4882a593Smuzhiyun 		return false;
686*4882a593Smuzhiyun 	case I915_FORMAT_MOD_X_TILED:
687*4882a593Smuzhiyun 	case I915_FORMAT_MOD_Y_TILED:
688*4882a593Smuzhiyun 		return true;
689*4882a593Smuzhiyun 	default:
690*4882a593Smuzhiyun 		return false;
691*4882a593Smuzhiyun 	}
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun 
intel_fbc_update_state_cache(struct intel_crtc * crtc,const struct intel_crtc_state * crtc_state,const struct intel_plane_state * plane_state)694*4882a593Smuzhiyun static void intel_fbc_update_state_cache(struct intel_crtc *crtc,
695*4882a593Smuzhiyun 					 const struct intel_crtc_state *crtc_state,
696*4882a593Smuzhiyun 					 const struct intel_plane_state *plane_state)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
699*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
700*4882a593Smuzhiyun 	struct intel_fbc_state_cache *cache = &fbc->state_cache;
701*4882a593Smuzhiyun 	struct drm_framebuffer *fb = plane_state->hw.fb;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	cache->plane.visible = plane_state->uapi.visible;
704*4882a593Smuzhiyun 	if (!cache->plane.visible)
705*4882a593Smuzhiyun 		return;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	cache->crtc.mode_flags = crtc_state->hw.adjusted_mode.flags;
708*4882a593Smuzhiyun 	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
709*4882a593Smuzhiyun 		cache->crtc.hsw_bdw_pixel_rate = crtc_state->pixel_rate;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	cache->plane.rotation = plane_state->hw.rotation;
712*4882a593Smuzhiyun 	/*
713*4882a593Smuzhiyun 	 * Src coordinates are already rotated by 270 degrees for
714*4882a593Smuzhiyun 	 * the 90/270 degree plane rotation cases (to match the
715*4882a593Smuzhiyun 	 * GTT mapping), hence no need to account for rotation here.
716*4882a593Smuzhiyun 	 */
717*4882a593Smuzhiyun 	cache->plane.src_w = drm_rect_width(&plane_state->uapi.src) >> 16;
718*4882a593Smuzhiyun 	cache->plane.src_h = drm_rect_height(&plane_state->uapi.src) >> 16;
719*4882a593Smuzhiyun 	cache->plane.adjusted_x = plane_state->color_plane[0].x;
720*4882a593Smuzhiyun 	cache->plane.adjusted_y = plane_state->color_plane[0].y;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	cache->plane.pixel_blend_mode = plane_state->hw.pixel_blend_mode;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	cache->fb.format = fb->format;
725*4882a593Smuzhiyun 	cache->fb.modifier = fb->modifier;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	/* FIXME is this correct? */
728*4882a593Smuzhiyun 	cache->fb.stride = plane_state->color_plane[0].stride;
729*4882a593Smuzhiyun 	if (drm_rotation_90_or_270(plane_state->hw.rotation))
730*4882a593Smuzhiyun 		cache->fb.stride *= fb->format->cpp[0];
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	/* FBC1 compression interval: arbitrary choice of 1 second */
733*4882a593Smuzhiyun 	cache->interval = drm_mode_vrefresh(&crtc_state->hw.adjusted_mode);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	cache->fence_y_offset = intel_plane_fence_y_offset(plane_state);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	drm_WARN_ON(&dev_priv->drm, plane_state->flags & PLANE_HAS_FENCE &&
738*4882a593Smuzhiyun 		    !plane_state->vma->fence);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	if (plane_state->flags & PLANE_HAS_FENCE &&
741*4882a593Smuzhiyun 	    plane_state->vma->fence)
742*4882a593Smuzhiyun 		cache->fence_id = plane_state->vma->fence->id;
743*4882a593Smuzhiyun 	else
744*4882a593Smuzhiyun 		cache->fence_id = -1;
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun 
intel_fbc_cfb_size_changed(struct drm_i915_private * dev_priv)747*4882a593Smuzhiyun static bool intel_fbc_cfb_size_changed(struct drm_i915_private *dev_priv)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	return intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
752*4882a593Smuzhiyun 		fbc->compressed_fb.size * fbc->threshold;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun 
intel_fbc_gen9_wa_cfb_stride(struct drm_i915_private * dev_priv)755*4882a593Smuzhiyun static u16 intel_fbc_gen9_wa_cfb_stride(struct drm_i915_private *dev_priv)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
758*4882a593Smuzhiyun 	struct intel_fbc_state_cache *cache = &fbc->state_cache;
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	if ((IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv)) &&
761*4882a593Smuzhiyun 	    cache->fb.modifier != I915_FORMAT_MOD_X_TILED)
762*4882a593Smuzhiyun 		return DIV_ROUND_UP(cache->plane.src_w, 32 * fbc->threshold) * 8;
763*4882a593Smuzhiyun 	else
764*4882a593Smuzhiyun 		return 0;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun 
intel_fbc_gen9_wa_cfb_stride_changed(struct drm_i915_private * dev_priv)767*4882a593Smuzhiyun static bool intel_fbc_gen9_wa_cfb_stride_changed(struct drm_i915_private *dev_priv)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	return fbc->params.gen9_wa_cfb_stride != intel_fbc_gen9_wa_cfb_stride(dev_priv);
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun 
intel_fbc_can_enable(struct drm_i915_private * dev_priv)774*4882a593Smuzhiyun static bool intel_fbc_can_enable(struct drm_i915_private *dev_priv)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	if (intel_vgpu_active(dev_priv)) {
779*4882a593Smuzhiyun 		fbc->no_fbc_reason = "VGPU is active";
780*4882a593Smuzhiyun 		return false;
781*4882a593Smuzhiyun 	}
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	if (!dev_priv->params.enable_fbc) {
784*4882a593Smuzhiyun 		fbc->no_fbc_reason = "disabled per module param or by default";
785*4882a593Smuzhiyun 		return false;
786*4882a593Smuzhiyun 	}
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	if (fbc->underrun_detected) {
789*4882a593Smuzhiyun 		fbc->no_fbc_reason = "underrun detected";
790*4882a593Smuzhiyun 		return false;
791*4882a593Smuzhiyun 	}
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	return true;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun 
intel_fbc_can_activate(struct intel_crtc * crtc)796*4882a593Smuzhiyun static bool intel_fbc_can_activate(struct intel_crtc *crtc)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
799*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
800*4882a593Smuzhiyun 	struct intel_fbc_state_cache *cache = &fbc->state_cache;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	if (!intel_fbc_can_enable(dev_priv))
803*4882a593Smuzhiyun 		return false;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	if (!cache->plane.visible) {
806*4882a593Smuzhiyun 		fbc->no_fbc_reason = "primary plane not visible";
807*4882a593Smuzhiyun 		return false;
808*4882a593Smuzhiyun 	}
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	/* We don't need to use a state cache here since this information is
811*4882a593Smuzhiyun 	 * global for all CRTC.
812*4882a593Smuzhiyun 	 */
813*4882a593Smuzhiyun 	if (fbc->underrun_detected) {
814*4882a593Smuzhiyun 		fbc->no_fbc_reason = "underrun detected";
815*4882a593Smuzhiyun 		return false;
816*4882a593Smuzhiyun 	}
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	if (cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) {
819*4882a593Smuzhiyun 		fbc->no_fbc_reason = "incompatible mode";
820*4882a593Smuzhiyun 		return false;
821*4882a593Smuzhiyun 	}
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
824*4882a593Smuzhiyun 		fbc->no_fbc_reason = "mode too large for compression";
825*4882a593Smuzhiyun 		return false;
826*4882a593Smuzhiyun 	}
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	/* The use of a CPU fence is one of two ways to detect writes by the
829*4882a593Smuzhiyun 	 * CPU to the scanout and trigger updates to the FBC.
830*4882a593Smuzhiyun 	 *
831*4882a593Smuzhiyun 	 * The other method is by software tracking (see
832*4882a593Smuzhiyun 	 * intel_fbc_invalidate/flush()), it will manually notify FBC and nuke
833*4882a593Smuzhiyun 	 * the current compressed buffer and recompress it.
834*4882a593Smuzhiyun 	 *
835*4882a593Smuzhiyun 	 * Note that is possible for a tiled surface to be unmappable (and
836*4882a593Smuzhiyun 	 * so have no fence associated with it) due to aperture constraints
837*4882a593Smuzhiyun 	 * at the time of pinning.
838*4882a593Smuzhiyun 	 *
839*4882a593Smuzhiyun 	 * FIXME with 90/270 degree rotation we should use the fence on
840*4882a593Smuzhiyun 	 * the normal GTT view (the rotated view doesn't even have a
841*4882a593Smuzhiyun 	 * fence). Would need changes to the FBC fence Y offset as well.
842*4882a593Smuzhiyun 	 * For now this will effectively disable FBC with 90/270 degree
843*4882a593Smuzhiyun 	 * rotation.
844*4882a593Smuzhiyun 	 */
845*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) < 9 && cache->fence_id < 0) {
846*4882a593Smuzhiyun 		fbc->no_fbc_reason = "framebuffer not tiled or fenced";
847*4882a593Smuzhiyun 		return false;
848*4882a593Smuzhiyun 	}
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	if (!pixel_format_is_valid(dev_priv, cache->fb.format->format)) {
851*4882a593Smuzhiyun 		fbc->no_fbc_reason = "pixel format is invalid";
852*4882a593Smuzhiyun 		return false;
853*4882a593Smuzhiyun 	}
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	if (!rotation_is_valid(dev_priv, cache->fb.format->format,
856*4882a593Smuzhiyun 			       cache->plane.rotation)) {
857*4882a593Smuzhiyun 		fbc->no_fbc_reason = "rotation unsupported";
858*4882a593Smuzhiyun 		return false;
859*4882a593Smuzhiyun 	}
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	if (!tiling_is_valid(dev_priv, cache->fb.modifier)) {
862*4882a593Smuzhiyun 		fbc->no_fbc_reason = "tiling unsupported";
863*4882a593Smuzhiyun 		return false;
864*4882a593Smuzhiyun 	}
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	if (!stride_is_valid(dev_priv, cache->fb.modifier, cache->fb.stride)) {
867*4882a593Smuzhiyun 		fbc->no_fbc_reason = "framebuffer stride not supported";
868*4882a593Smuzhiyun 		return false;
869*4882a593Smuzhiyun 	}
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	if (cache->plane.pixel_blend_mode != DRM_MODE_BLEND_PIXEL_NONE &&
872*4882a593Smuzhiyun 	    cache->fb.format->has_alpha) {
873*4882a593Smuzhiyun 		fbc->no_fbc_reason = "per-pixel alpha blending is incompatible with FBC";
874*4882a593Smuzhiyun 		return false;
875*4882a593Smuzhiyun 	}
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	/* WaFbcExceedCdClockThreshold:hsw,bdw */
878*4882a593Smuzhiyun 	if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
879*4882a593Smuzhiyun 	    cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk.hw.cdclk * 95 / 100) {
880*4882a593Smuzhiyun 		fbc->no_fbc_reason = "pixel rate is too big";
881*4882a593Smuzhiyun 		return false;
882*4882a593Smuzhiyun 	}
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	/* It is possible for the required CFB size change without a
885*4882a593Smuzhiyun 	 * crtc->disable + crtc->enable since it is possible to change the
886*4882a593Smuzhiyun 	 * stride without triggering a full modeset. Since we try to
887*4882a593Smuzhiyun 	 * over-allocate the CFB, there's a chance we may keep FBC enabled even
888*4882a593Smuzhiyun 	 * if this happens, but if we exceed the current CFB size we'll have to
889*4882a593Smuzhiyun 	 * disable FBC. Notice that it would be possible to disable FBC, wait
890*4882a593Smuzhiyun 	 * for a frame, free the stolen node, then try to reenable FBC in case
891*4882a593Smuzhiyun 	 * we didn't get any invalidate/deactivate calls, but this would require
892*4882a593Smuzhiyun 	 * a lot of tracking just for a specific case. If we conclude it's an
893*4882a593Smuzhiyun 	 * important case, we can implement it later. */
894*4882a593Smuzhiyun 	if (intel_fbc_cfb_size_changed(dev_priv)) {
895*4882a593Smuzhiyun 		fbc->no_fbc_reason = "CFB requirements changed";
896*4882a593Smuzhiyun 		return false;
897*4882a593Smuzhiyun 	}
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	/*
900*4882a593Smuzhiyun 	 * Work around a problem on GEN9+ HW, where enabling FBC on a plane
901*4882a593Smuzhiyun 	 * having a Y offset that isn't divisible by 4 causes FIFO underrun
902*4882a593Smuzhiyun 	 * and screen flicker.
903*4882a593Smuzhiyun 	 */
904*4882a593Smuzhiyun 	if (INTEL_GEN(dev_priv) >= 9 &&
905*4882a593Smuzhiyun 	    (fbc->state_cache.plane.adjusted_y & 3)) {
906*4882a593Smuzhiyun 		fbc->no_fbc_reason = "plane Y offset is misaligned";
907*4882a593Smuzhiyun 		return false;
908*4882a593Smuzhiyun 	}
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	return true;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun 
intel_fbc_get_reg_params(struct intel_crtc * crtc,struct intel_fbc_reg_params * params)913*4882a593Smuzhiyun static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
914*4882a593Smuzhiyun 				     struct intel_fbc_reg_params *params)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
917*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
918*4882a593Smuzhiyun 	struct intel_fbc_state_cache *cache = &fbc->state_cache;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	/* Since all our fields are integer types, use memset here so the
921*4882a593Smuzhiyun 	 * comparison function can rely on memcmp because the padding will be
922*4882a593Smuzhiyun 	 * zero. */
923*4882a593Smuzhiyun 	memset(params, 0, sizeof(*params));
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	params->fence_id = cache->fence_id;
926*4882a593Smuzhiyun 	params->fence_y_offset = cache->fence_y_offset;
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	params->interval = cache->interval;
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	params->crtc.pipe = crtc->pipe;
931*4882a593Smuzhiyun 	params->crtc.i9xx_plane = to_intel_plane(crtc->base.primary)->i9xx_plane;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	params->fb.format = cache->fb.format;
934*4882a593Smuzhiyun 	params->fb.modifier = cache->fb.modifier;
935*4882a593Smuzhiyun 	params->fb.stride = cache->fb.stride;
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	params->gen9_wa_cfb_stride = cache->gen9_wa_cfb_stride;
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	params->plane_visible = cache->plane.visible;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun 
intel_fbc_can_flip_nuke(const struct intel_crtc_state * crtc_state)944*4882a593Smuzhiyun static bool intel_fbc_can_flip_nuke(const struct intel_crtc_state *crtc_state)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
947*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
948*4882a593Smuzhiyun 	const struct intel_fbc *fbc = &dev_priv->fbc;
949*4882a593Smuzhiyun 	const struct intel_fbc_state_cache *cache = &fbc->state_cache;
950*4882a593Smuzhiyun 	const struct intel_fbc_reg_params *params = &fbc->params;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	if (drm_atomic_crtc_needs_modeset(&crtc_state->uapi))
953*4882a593Smuzhiyun 		return false;
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	if (!params->plane_visible)
956*4882a593Smuzhiyun 		return false;
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	if (!intel_fbc_can_activate(crtc))
959*4882a593Smuzhiyun 		return false;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	if (params->fb.format != cache->fb.format)
962*4882a593Smuzhiyun 		return false;
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	if (params->fb.modifier != cache->fb.modifier)
965*4882a593Smuzhiyun 		return false;
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	if (params->fb.stride != cache->fb.stride)
968*4882a593Smuzhiyun 		return false;
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	if (params->cfb_size != intel_fbc_calculate_cfb_size(dev_priv, cache))
971*4882a593Smuzhiyun 		return false;
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	if (params->gen9_wa_cfb_stride != cache->gen9_wa_cfb_stride)
974*4882a593Smuzhiyun 		return false;
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	return true;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun 
intel_fbc_pre_update(struct intel_atomic_state * state,struct intel_crtc * crtc)979*4882a593Smuzhiyun bool intel_fbc_pre_update(struct intel_atomic_state *state,
980*4882a593Smuzhiyun 			  struct intel_crtc *crtc)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun 	struct intel_plane *plane = to_intel_plane(crtc->base.primary);
983*4882a593Smuzhiyun 	const struct intel_crtc_state *crtc_state =
984*4882a593Smuzhiyun 		intel_atomic_get_new_crtc_state(state, crtc);
985*4882a593Smuzhiyun 	const struct intel_plane_state *plane_state =
986*4882a593Smuzhiyun 		intel_atomic_get_new_plane_state(state, plane);
987*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
988*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
989*4882a593Smuzhiyun 	const char *reason = "update pending";
990*4882a593Smuzhiyun 	bool need_vblank_wait = false;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	if (!plane->has_fbc || !plane_state)
993*4882a593Smuzhiyun 		return need_vblank_wait;
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	mutex_lock(&fbc->lock);
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	if (fbc->crtc != crtc)
998*4882a593Smuzhiyun 		goto unlock;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
1001*4882a593Smuzhiyun 	fbc->flip_pending = true;
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	if (!intel_fbc_can_flip_nuke(crtc_state)) {
1004*4882a593Smuzhiyun 		intel_fbc_deactivate(dev_priv, reason);
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 		/*
1007*4882a593Smuzhiyun 		 * Display WA #1198: glk+
1008*4882a593Smuzhiyun 		 * Need an extra vblank wait between FBC disable and most plane
1009*4882a593Smuzhiyun 		 * updates. Bspec says this is only needed for plane disable, but
1010*4882a593Smuzhiyun 		 * that is not true. Touching most plane registers will cause the
1011*4882a593Smuzhiyun 		 * corruption to appear. Also SKL/derivatives do not seem to be
1012*4882a593Smuzhiyun 		 * affected.
1013*4882a593Smuzhiyun 		 *
1014*4882a593Smuzhiyun 		 * TODO: could optimize this a bit by sampling the frame
1015*4882a593Smuzhiyun 		 * counter when we disable FBC (if it was already done earlier)
1016*4882a593Smuzhiyun 		 * and skipping the extra vblank wait before the plane update
1017*4882a593Smuzhiyun 		 * if at least one frame has already passed.
1018*4882a593Smuzhiyun 		 */
1019*4882a593Smuzhiyun 		if (fbc->activated &&
1020*4882a593Smuzhiyun 		    (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)))
1021*4882a593Smuzhiyun 			need_vblank_wait = true;
1022*4882a593Smuzhiyun 		fbc->activated = false;
1023*4882a593Smuzhiyun 	}
1024*4882a593Smuzhiyun unlock:
1025*4882a593Smuzhiyun 	mutex_unlock(&fbc->lock);
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	return need_vblank_wait;
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun /**
1031*4882a593Smuzhiyun  * __intel_fbc_disable - disable FBC
1032*4882a593Smuzhiyun  * @dev_priv: i915 device instance
1033*4882a593Smuzhiyun  *
1034*4882a593Smuzhiyun  * This is the low level function that actually disables FBC. Callers should
1035*4882a593Smuzhiyun  * grab the FBC lock.
1036*4882a593Smuzhiyun  */
__intel_fbc_disable(struct drm_i915_private * dev_priv)1037*4882a593Smuzhiyun static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
1040*4882a593Smuzhiyun 	struct intel_crtc *crtc = fbc->crtc;
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	drm_WARN_ON(&dev_priv->drm, !mutex_is_locked(&fbc->lock));
1043*4882a593Smuzhiyun 	drm_WARN_ON(&dev_priv->drm, !fbc->crtc);
1044*4882a593Smuzhiyun 	drm_WARN_ON(&dev_priv->drm, fbc->active);
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	drm_dbg_kms(&dev_priv->drm, "Disabling FBC on pipe %c\n",
1047*4882a593Smuzhiyun 		    pipe_name(crtc->pipe));
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	__intel_fbc_cleanup_cfb(dev_priv);
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	fbc->crtc = NULL;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun 
__intel_fbc_post_update(struct intel_crtc * crtc)1054*4882a593Smuzhiyun static void __intel_fbc_post_update(struct intel_crtc *crtc)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1057*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	drm_WARN_ON(&dev_priv->drm, !mutex_is_locked(&fbc->lock));
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	if (fbc->crtc != crtc)
1062*4882a593Smuzhiyun 		return;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	fbc->flip_pending = false;
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	if (!dev_priv->params.enable_fbc) {
1067*4882a593Smuzhiyun 		intel_fbc_deactivate(dev_priv, "disabled at runtime per module param");
1068*4882a593Smuzhiyun 		__intel_fbc_disable(dev_priv);
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 		return;
1071*4882a593Smuzhiyun 	}
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	intel_fbc_get_reg_params(crtc, &fbc->params);
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	if (!intel_fbc_can_activate(crtc))
1076*4882a593Smuzhiyun 		return;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	if (!fbc->busy_bits)
1079*4882a593Smuzhiyun 		intel_fbc_hw_activate(dev_priv);
1080*4882a593Smuzhiyun 	else
1081*4882a593Smuzhiyun 		intel_fbc_deactivate(dev_priv, "frontbuffer write");
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun 
intel_fbc_post_update(struct intel_atomic_state * state,struct intel_crtc * crtc)1084*4882a593Smuzhiyun void intel_fbc_post_update(struct intel_atomic_state *state,
1085*4882a593Smuzhiyun 			   struct intel_crtc *crtc)
1086*4882a593Smuzhiyun {
1087*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1088*4882a593Smuzhiyun 	struct intel_plane *plane = to_intel_plane(crtc->base.primary);
1089*4882a593Smuzhiyun 	const struct intel_plane_state *plane_state =
1090*4882a593Smuzhiyun 		intel_atomic_get_new_plane_state(state, plane);
1091*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	if (!plane->has_fbc || !plane_state)
1094*4882a593Smuzhiyun 		return;
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	mutex_lock(&fbc->lock);
1097*4882a593Smuzhiyun 	__intel_fbc_post_update(crtc);
1098*4882a593Smuzhiyun 	mutex_unlock(&fbc->lock);
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun 
intel_fbc_get_frontbuffer_bit(struct intel_fbc * fbc)1101*4882a593Smuzhiyun static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
1102*4882a593Smuzhiyun {
1103*4882a593Smuzhiyun 	if (fbc->crtc)
1104*4882a593Smuzhiyun 		return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
1105*4882a593Smuzhiyun 	else
1106*4882a593Smuzhiyun 		return fbc->possible_framebuffer_bits;
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun 
intel_fbc_invalidate(struct drm_i915_private * dev_priv,unsigned int frontbuffer_bits,enum fb_op_origin origin)1109*4882a593Smuzhiyun void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1110*4882a593Smuzhiyun 			  unsigned int frontbuffer_bits,
1111*4882a593Smuzhiyun 			  enum fb_op_origin origin)
1112*4882a593Smuzhiyun {
1113*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	if (!HAS_FBC(dev_priv))
1116*4882a593Smuzhiyun 		return;
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
1119*4882a593Smuzhiyun 		return;
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	mutex_lock(&fbc->lock);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	if (fbc->crtc && fbc->busy_bits)
1126*4882a593Smuzhiyun 		intel_fbc_deactivate(dev_priv, "frontbuffer write");
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	mutex_unlock(&fbc->lock);
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun 
intel_fbc_flush(struct drm_i915_private * dev_priv,unsigned int frontbuffer_bits,enum fb_op_origin origin)1131*4882a593Smuzhiyun void intel_fbc_flush(struct drm_i915_private *dev_priv,
1132*4882a593Smuzhiyun 		     unsigned int frontbuffer_bits, enum fb_op_origin origin)
1133*4882a593Smuzhiyun {
1134*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	if (!HAS_FBC(dev_priv))
1137*4882a593Smuzhiyun 		return;
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	/*
1140*4882a593Smuzhiyun 	 * GTT tracking does not nuke the entire cfb
1141*4882a593Smuzhiyun 	 * so don't clear busy_bits set for some other
1142*4882a593Smuzhiyun 	 * reason.
1143*4882a593Smuzhiyun 	 */
1144*4882a593Smuzhiyun 	if (origin == ORIGIN_GTT)
1145*4882a593Smuzhiyun 		return;
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	mutex_lock(&fbc->lock);
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	fbc->busy_bits &= ~frontbuffer_bits;
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	if (origin == ORIGIN_FLIP)
1152*4882a593Smuzhiyun 		goto out;
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	if (!fbc->busy_bits && fbc->crtc &&
1155*4882a593Smuzhiyun 	    (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
1156*4882a593Smuzhiyun 		if (fbc->active)
1157*4882a593Smuzhiyun 			intel_fbc_recompress(dev_priv);
1158*4882a593Smuzhiyun 		else if (!fbc->flip_pending)
1159*4882a593Smuzhiyun 			__intel_fbc_post_update(fbc->crtc);
1160*4882a593Smuzhiyun 	}
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun out:
1163*4882a593Smuzhiyun 	mutex_unlock(&fbc->lock);
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun /**
1167*4882a593Smuzhiyun  * intel_fbc_choose_crtc - select a CRTC to enable FBC on
1168*4882a593Smuzhiyun  * @dev_priv: i915 device instance
1169*4882a593Smuzhiyun  * @state: the atomic state structure
1170*4882a593Smuzhiyun  *
1171*4882a593Smuzhiyun  * This function looks at the proposed state for CRTCs and planes, then chooses
1172*4882a593Smuzhiyun  * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
1173*4882a593Smuzhiyun  * true.
1174*4882a593Smuzhiyun  *
1175*4882a593Smuzhiyun  * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
1176*4882a593Smuzhiyun  * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
1177*4882a593Smuzhiyun  */
intel_fbc_choose_crtc(struct drm_i915_private * dev_priv,struct intel_atomic_state * state)1178*4882a593Smuzhiyun void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1179*4882a593Smuzhiyun 			   struct intel_atomic_state *state)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
1182*4882a593Smuzhiyun 	struct intel_plane *plane;
1183*4882a593Smuzhiyun 	struct intel_plane_state *plane_state;
1184*4882a593Smuzhiyun 	bool crtc_chosen = false;
1185*4882a593Smuzhiyun 	int i;
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	mutex_lock(&fbc->lock);
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	/* Does this atomic commit involve the CRTC currently tied to FBC? */
1190*4882a593Smuzhiyun 	if (fbc->crtc &&
1191*4882a593Smuzhiyun 	    !intel_atomic_get_new_crtc_state(state, fbc->crtc))
1192*4882a593Smuzhiyun 		goto out;
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	if (!intel_fbc_can_enable(dev_priv))
1195*4882a593Smuzhiyun 		goto out;
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	/* Simply choose the first CRTC that is compatible and has a visible
1198*4882a593Smuzhiyun 	 * plane. We could go for fancier schemes such as checking the plane
1199*4882a593Smuzhiyun 	 * size, but this would just affect the few platforms that don't tie FBC
1200*4882a593Smuzhiyun 	 * to pipe or plane A. */
1201*4882a593Smuzhiyun 	for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
1202*4882a593Smuzhiyun 		struct intel_crtc_state *crtc_state;
1203*4882a593Smuzhiyun 		struct intel_crtc *crtc = to_intel_crtc(plane_state->hw.crtc);
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 		if (!plane->has_fbc)
1206*4882a593Smuzhiyun 			continue;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 		if (!plane_state->uapi.visible)
1209*4882a593Smuzhiyun 			continue;
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 		crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 		crtc_state->enable_fbc = true;
1214*4882a593Smuzhiyun 		crtc_chosen = true;
1215*4882a593Smuzhiyun 		break;
1216*4882a593Smuzhiyun 	}
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	if (!crtc_chosen)
1219*4882a593Smuzhiyun 		fbc->no_fbc_reason = "no suitable CRTC for FBC";
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun out:
1222*4882a593Smuzhiyun 	mutex_unlock(&fbc->lock);
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun /**
1226*4882a593Smuzhiyun  * intel_fbc_enable: tries to enable FBC on the CRTC
1227*4882a593Smuzhiyun  * @crtc: the CRTC
1228*4882a593Smuzhiyun  * @state: corresponding &drm_crtc_state for @crtc
1229*4882a593Smuzhiyun  *
1230*4882a593Smuzhiyun  * This function checks if the given CRTC was chosen for FBC, then enables it if
1231*4882a593Smuzhiyun  * possible. Notice that it doesn't activate FBC. It is valid to call
1232*4882a593Smuzhiyun  * intel_fbc_enable multiple times for the same pipe without an
1233*4882a593Smuzhiyun  * intel_fbc_disable in the middle, as long as it is deactivated.
1234*4882a593Smuzhiyun  */
intel_fbc_enable(struct intel_atomic_state * state,struct intel_crtc * crtc)1235*4882a593Smuzhiyun void intel_fbc_enable(struct intel_atomic_state *state,
1236*4882a593Smuzhiyun 		      struct intel_crtc *crtc)
1237*4882a593Smuzhiyun {
1238*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1239*4882a593Smuzhiyun 	struct intel_plane *plane = to_intel_plane(crtc->base.primary);
1240*4882a593Smuzhiyun 	const struct intel_crtc_state *crtc_state =
1241*4882a593Smuzhiyun 		intel_atomic_get_new_crtc_state(state, crtc);
1242*4882a593Smuzhiyun 	const struct intel_plane_state *plane_state =
1243*4882a593Smuzhiyun 		intel_atomic_get_new_plane_state(state, plane);
1244*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
1245*4882a593Smuzhiyun 	struct intel_fbc_state_cache *cache = &fbc->state_cache;
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	if (!plane->has_fbc || !plane_state)
1248*4882a593Smuzhiyun 		return;
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	mutex_lock(&fbc->lock);
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	if (fbc->crtc) {
1253*4882a593Smuzhiyun 		if (fbc->crtc != crtc ||
1254*4882a593Smuzhiyun 		    (!intel_fbc_cfb_size_changed(dev_priv) &&
1255*4882a593Smuzhiyun 		     !intel_fbc_gen9_wa_cfb_stride_changed(dev_priv)))
1256*4882a593Smuzhiyun 			goto out;
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 		__intel_fbc_disable(dev_priv);
1259*4882a593Smuzhiyun 	}
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	drm_WARN_ON(&dev_priv->drm, fbc->active);
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	/* FIXME crtc_state->enable_fbc lies :( */
1266*4882a593Smuzhiyun 	if (!cache->plane.visible)
1267*4882a593Smuzhiyun 		goto out;
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	if (intel_fbc_alloc_cfb(dev_priv,
1270*4882a593Smuzhiyun 				intel_fbc_calculate_cfb_size(dev_priv, cache),
1271*4882a593Smuzhiyun 				plane_state->hw.fb->format->cpp[0])) {
1272*4882a593Smuzhiyun 		cache->plane.visible = false;
1273*4882a593Smuzhiyun 		fbc->no_fbc_reason = "not enough stolen memory";
1274*4882a593Smuzhiyun 		goto out;
1275*4882a593Smuzhiyun 	}
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	cache->gen9_wa_cfb_stride = intel_fbc_gen9_wa_cfb_stride(dev_priv);
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	drm_dbg_kms(&dev_priv->drm, "Enabling FBC on pipe %c\n",
1280*4882a593Smuzhiyun 		    pipe_name(crtc->pipe));
1281*4882a593Smuzhiyun 	fbc->no_fbc_reason = "FBC enabled but not active yet\n";
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	fbc->crtc = crtc;
1284*4882a593Smuzhiyun out:
1285*4882a593Smuzhiyun 	mutex_unlock(&fbc->lock);
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun /**
1289*4882a593Smuzhiyun  * intel_fbc_disable - disable FBC if it's associated with crtc
1290*4882a593Smuzhiyun  * @crtc: the CRTC
1291*4882a593Smuzhiyun  *
1292*4882a593Smuzhiyun  * This function disables FBC if it's associated with the provided CRTC.
1293*4882a593Smuzhiyun  */
intel_fbc_disable(struct intel_crtc * crtc)1294*4882a593Smuzhiyun void intel_fbc_disable(struct intel_crtc *crtc)
1295*4882a593Smuzhiyun {
1296*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1297*4882a593Smuzhiyun 	struct intel_plane *plane = to_intel_plane(crtc->base.primary);
1298*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	if (!plane->has_fbc)
1301*4882a593Smuzhiyun 		return;
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	mutex_lock(&fbc->lock);
1304*4882a593Smuzhiyun 	if (fbc->crtc == crtc)
1305*4882a593Smuzhiyun 		__intel_fbc_disable(dev_priv);
1306*4882a593Smuzhiyun 	mutex_unlock(&fbc->lock);
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun /**
1310*4882a593Smuzhiyun  * intel_fbc_global_disable - globally disable FBC
1311*4882a593Smuzhiyun  * @dev_priv: i915 device instance
1312*4882a593Smuzhiyun  *
1313*4882a593Smuzhiyun  * This function disables FBC regardless of which CRTC is associated with it.
1314*4882a593Smuzhiyun  */
intel_fbc_global_disable(struct drm_i915_private * dev_priv)1315*4882a593Smuzhiyun void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
1316*4882a593Smuzhiyun {
1317*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	if (!HAS_FBC(dev_priv))
1320*4882a593Smuzhiyun 		return;
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	mutex_lock(&fbc->lock);
1323*4882a593Smuzhiyun 	if (fbc->crtc) {
1324*4882a593Smuzhiyun 		drm_WARN_ON(&dev_priv->drm, fbc->crtc->active);
1325*4882a593Smuzhiyun 		__intel_fbc_disable(dev_priv);
1326*4882a593Smuzhiyun 	}
1327*4882a593Smuzhiyun 	mutex_unlock(&fbc->lock);
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun 
intel_fbc_underrun_work_fn(struct work_struct * work)1330*4882a593Smuzhiyun static void intel_fbc_underrun_work_fn(struct work_struct *work)
1331*4882a593Smuzhiyun {
1332*4882a593Smuzhiyun 	struct drm_i915_private *dev_priv =
1333*4882a593Smuzhiyun 		container_of(work, struct drm_i915_private, fbc.underrun_work);
1334*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	mutex_lock(&fbc->lock);
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	/* Maybe we were scheduled twice. */
1339*4882a593Smuzhiyun 	if (fbc->underrun_detected || !fbc->crtc)
1340*4882a593Smuzhiyun 		goto out;
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	drm_dbg_kms(&dev_priv->drm, "Disabling FBC due to FIFO underrun.\n");
1343*4882a593Smuzhiyun 	fbc->underrun_detected = true;
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	intel_fbc_deactivate(dev_priv, "FIFO underrun");
1346*4882a593Smuzhiyun out:
1347*4882a593Smuzhiyun 	mutex_unlock(&fbc->lock);
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun /*
1351*4882a593Smuzhiyun  * intel_fbc_reset_underrun - reset FBC fifo underrun status.
1352*4882a593Smuzhiyun  * @dev_priv: i915 device instance
1353*4882a593Smuzhiyun  *
1354*4882a593Smuzhiyun  * See intel_fbc_handle_fifo_underrun_irq(). For automated testing we
1355*4882a593Smuzhiyun  * want to re-enable FBC after an underrun to increase test coverage.
1356*4882a593Smuzhiyun  */
intel_fbc_reset_underrun(struct drm_i915_private * dev_priv)1357*4882a593Smuzhiyun int intel_fbc_reset_underrun(struct drm_i915_private *dev_priv)
1358*4882a593Smuzhiyun {
1359*4882a593Smuzhiyun 	int ret;
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	cancel_work_sync(&dev_priv->fbc.underrun_work);
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	ret = mutex_lock_interruptible(&dev_priv->fbc.lock);
1364*4882a593Smuzhiyun 	if (ret)
1365*4882a593Smuzhiyun 		return ret;
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	if (dev_priv->fbc.underrun_detected) {
1368*4882a593Smuzhiyun 		drm_dbg_kms(&dev_priv->drm,
1369*4882a593Smuzhiyun 			    "Re-allowing FBC after fifo underrun\n");
1370*4882a593Smuzhiyun 		dev_priv->fbc.no_fbc_reason = "FIFO underrun cleared";
1371*4882a593Smuzhiyun 	}
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	dev_priv->fbc.underrun_detected = false;
1374*4882a593Smuzhiyun 	mutex_unlock(&dev_priv->fbc.lock);
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	return 0;
1377*4882a593Smuzhiyun }
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun /**
1380*4882a593Smuzhiyun  * intel_fbc_handle_fifo_underrun_irq - disable FBC when we get a FIFO underrun
1381*4882a593Smuzhiyun  * @dev_priv: i915 device instance
1382*4882a593Smuzhiyun  *
1383*4882a593Smuzhiyun  * Without FBC, most underruns are harmless and don't really cause too many
1384*4882a593Smuzhiyun  * problems, except for an annoying message on dmesg. With FBC, underruns can
1385*4882a593Smuzhiyun  * become black screens or even worse, especially when paired with bad
1386*4882a593Smuzhiyun  * watermarks. So in order for us to be on the safe side, completely disable FBC
1387*4882a593Smuzhiyun  * in case we ever detect a FIFO underrun on any pipe. An underrun on any pipe
1388*4882a593Smuzhiyun  * already suggests that watermarks may be bad, so try to be as safe as
1389*4882a593Smuzhiyun  * possible.
1390*4882a593Smuzhiyun  *
1391*4882a593Smuzhiyun  * This function is called from the IRQ handler.
1392*4882a593Smuzhiyun  */
intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private * dev_priv)1393*4882a593Smuzhiyun void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv)
1394*4882a593Smuzhiyun {
1395*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	if (!HAS_FBC(dev_priv))
1398*4882a593Smuzhiyun 		return;
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	/* There's no guarantee that underrun_detected won't be set to true
1401*4882a593Smuzhiyun 	 * right after this check and before the work is scheduled, but that's
1402*4882a593Smuzhiyun 	 * not a problem since we'll check it again under the work function
1403*4882a593Smuzhiyun 	 * while FBC is locked. This check here is just to prevent us from
1404*4882a593Smuzhiyun 	 * unnecessarily scheduling the work, and it relies on the fact that we
1405*4882a593Smuzhiyun 	 * never switch underrun_detect back to false after it's true. */
1406*4882a593Smuzhiyun 	if (READ_ONCE(fbc->underrun_detected))
1407*4882a593Smuzhiyun 		return;
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	schedule_work(&fbc->underrun_work);
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun /*
1413*4882a593Smuzhiyun  * The DDX driver changes its behavior depending on the value it reads from
1414*4882a593Smuzhiyun  * i915.enable_fbc, so sanitize it by translating the default value into either
1415*4882a593Smuzhiyun  * 0 or 1 in order to allow it to know what's going on.
1416*4882a593Smuzhiyun  *
1417*4882a593Smuzhiyun  * Notice that this is done at driver initialization and we still allow user
1418*4882a593Smuzhiyun  * space to change the value during runtime without sanitizing it again. IGT
1419*4882a593Smuzhiyun  * relies on being able to change i915.enable_fbc at runtime.
1420*4882a593Smuzhiyun  */
intel_sanitize_fbc_option(struct drm_i915_private * dev_priv)1421*4882a593Smuzhiyun static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv)
1422*4882a593Smuzhiyun {
1423*4882a593Smuzhiyun 	if (dev_priv->params.enable_fbc >= 0)
1424*4882a593Smuzhiyun 		return !!dev_priv->params.enable_fbc;
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	if (!HAS_FBC(dev_priv))
1427*4882a593Smuzhiyun 		return 0;
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	/*
1430*4882a593Smuzhiyun 	 * Fbc is causing random underruns in CI execution on TGL platforms.
1431*4882a593Smuzhiyun 	 * Disabling the same while the problem is being debugged and analyzed.
1432*4882a593Smuzhiyun 	 */
1433*4882a593Smuzhiyun 	if (IS_TIGERLAKE(dev_priv))
1434*4882a593Smuzhiyun 		return 0;
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9)
1437*4882a593Smuzhiyun 		return 1;
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	return 0;
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun 
need_fbc_vtd_wa(struct drm_i915_private * dev_priv)1442*4882a593Smuzhiyun static bool need_fbc_vtd_wa(struct drm_i915_private *dev_priv)
1443*4882a593Smuzhiyun {
1444*4882a593Smuzhiyun 	/* WaFbcTurnOffFbcWhenHyperVisorIsUsed:skl,bxt */
1445*4882a593Smuzhiyun 	if (intel_vtd_active() &&
1446*4882a593Smuzhiyun 	    (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))) {
1447*4882a593Smuzhiyun 		drm_info(&dev_priv->drm,
1448*4882a593Smuzhiyun 			 "Disabling framebuffer compression (FBC) to prevent screen flicker with VT-d enabled\n");
1449*4882a593Smuzhiyun 		return true;
1450*4882a593Smuzhiyun 	}
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	return false;
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun /**
1456*4882a593Smuzhiyun  * intel_fbc_init - Initialize FBC
1457*4882a593Smuzhiyun  * @dev_priv: the i915 device
1458*4882a593Smuzhiyun  *
1459*4882a593Smuzhiyun  * This function might be called during PM init process.
1460*4882a593Smuzhiyun  */
intel_fbc_init(struct drm_i915_private * dev_priv)1461*4882a593Smuzhiyun void intel_fbc_init(struct drm_i915_private *dev_priv)
1462*4882a593Smuzhiyun {
1463*4882a593Smuzhiyun 	struct intel_fbc *fbc = &dev_priv->fbc;
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	INIT_WORK(&fbc->underrun_work, intel_fbc_underrun_work_fn);
1466*4882a593Smuzhiyun 	mutex_init(&fbc->lock);
1467*4882a593Smuzhiyun 	fbc->active = false;
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	if (!drm_mm_initialized(&dev_priv->mm.stolen))
1470*4882a593Smuzhiyun 		mkwrite_device_info(dev_priv)->display.has_fbc = false;
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	if (need_fbc_vtd_wa(dev_priv))
1473*4882a593Smuzhiyun 		mkwrite_device_info(dev_priv)->display.has_fbc = false;
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	dev_priv->params.enable_fbc = intel_sanitize_fbc_option(dev_priv);
1476*4882a593Smuzhiyun 	drm_dbg_kms(&dev_priv->drm, "Sanitized enable_fbc value: %d\n",
1477*4882a593Smuzhiyun 		    dev_priv->params.enable_fbc);
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	if (!HAS_FBC(dev_priv)) {
1480*4882a593Smuzhiyun 		fbc->no_fbc_reason = "unsupported by this chipset";
1481*4882a593Smuzhiyun 		return;
1482*4882a593Smuzhiyun 	}
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	/* We still don't have any sort of hardware state readout for FBC, so
1485*4882a593Smuzhiyun 	 * deactivate it in case the BIOS activated it to make sure software
1486*4882a593Smuzhiyun 	 * matches the hardware state. */
1487*4882a593Smuzhiyun 	if (intel_fbc_hw_is_active(dev_priv))
1488*4882a593Smuzhiyun 		intel_fbc_hw_deactivate(dev_priv);
1489*4882a593Smuzhiyun }
1490