xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/i915/display/intel_display.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright © 2006-2019 Intel Corporation
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the next
12*4882a593Smuzhiyun  * paragraph) shall be included in all copies or substantial portions of the
13*4882a593Smuzhiyun  * Software.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18*4882a593Smuzhiyun  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19*4882a593Smuzhiyun  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20*4882a593Smuzhiyun  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21*4882a593Smuzhiyun  * IN THE SOFTWARE.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #ifndef _INTEL_DISPLAY_H_
26*4882a593Smuzhiyun #define _INTEL_DISPLAY_H_
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <drm/drm_util.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun enum link_m_n_set;
31*4882a593Smuzhiyun struct dpll;
32*4882a593Smuzhiyun struct drm_connector;
33*4882a593Smuzhiyun struct drm_device;
34*4882a593Smuzhiyun struct drm_display_mode;
35*4882a593Smuzhiyun struct drm_encoder;
36*4882a593Smuzhiyun struct drm_file;
37*4882a593Smuzhiyun struct drm_format_info;
38*4882a593Smuzhiyun struct drm_framebuffer;
39*4882a593Smuzhiyun struct drm_i915_error_state_buf;
40*4882a593Smuzhiyun struct drm_i915_gem_object;
41*4882a593Smuzhiyun struct drm_i915_private;
42*4882a593Smuzhiyun struct drm_mode_fb_cmd2;
43*4882a593Smuzhiyun struct drm_modeset_acquire_ctx;
44*4882a593Smuzhiyun struct drm_plane;
45*4882a593Smuzhiyun struct drm_plane_state;
46*4882a593Smuzhiyun struct i915_ggtt_view;
47*4882a593Smuzhiyun struct intel_atomic_state;
48*4882a593Smuzhiyun struct intel_crtc;
49*4882a593Smuzhiyun struct intel_crtc_state;
50*4882a593Smuzhiyun struct intel_crtc_state;
51*4882a593Smuzhiyun struct intel_digital_port;
52*4882a593Smuzhiyun struct intel_dp;
53*4882a593Smuzhiyun struct intel_encoder;
54*4882a593Smuzhiyun struct intel_load_detect_pipe;
55*4882a593Smuzhiyun struct intel_plane;
56*4882a593Smuzhiyun struct intel_plane_state;
57*4882a593Smuzhiyun struct intel_remapped_info;
58*4882a593Smuzhiyun struct intel_rotation_info;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun enum i915_gpio {
61*4882a593Smuzhiyun 	GPIOA,
62*4882a593Smuzhiyun 	GPIOB,
63*4882a593Smuzhiyun 	GPIOC,
64*4882a593Smuzhiyun 	GPIOD,
65*4882a593Smuzhiyun 	GPIOE,
66*4882a593Smuzhiyun 	GPIOF,
67*4882a593Smuzhiyun 	GPIOG,
68*4882a593Smuzhiyun 	GPIOH,
69*4882a593Smuzhiyun 	__GPIOI_UNUSED,
70*4882a593Smuzhiyun 	GPIOJ,
71*4882a593Smuzhiyun 	GPIOK,
72*4882a593Smuzhiyun 	GPIOL,
73*4882a593Smuzhiyun 	GPIOM,
74*4882a593Smuzhiyun 	GPION,
75*4882a593Smuzhiyun 	GPIOO,
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun  * Keep the pipe enum values fixed: the code assumes that PIPE_A=0, the
80*4882a593Smuzhiyun  * rest have consecutive values and match the enum values of transcoders
81*4882a593Smuzhiyun  * with a 1:1 transcoder -> pipe mapping.
82*4882a593Smuzhiyun  */
83*4882a593Smuzhiyun enum pipe {
84*4882a593Smuzhiyun 	INVALID_PIPE = -1,
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	PIPE_A = 0,
87*4882a593Smuzhiyun 	PIPE_B,
88*4882a593Smuzhiyun 	PIPE_C,
89*4882a593Smuzhiyun 	PIPE_D,
90*4882a593Smuzhiyun 	_PIPE_EDP,
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	I915_MAX_PIPES = _PIPE_EDP
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define pipe_name(p) ((p) + 'A')
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun enum transcoder {
98*4882a593Smuzhiyun 	INVALID_TRANSCODER = -1,
99*4882a593Smuzhiyun 	/*
100*4882a593Smuzhiyun 	 * The following transcoders have a 1:1 transcoder -> pipe mapping,
101*4882a593Smuzhiyun 	 * keep their values fixed: the code assumes that TRANSCODER_A=0, the
102*4882a593Smuzhiyun 	 * rest have consecutive values and match the enum values of the pipes
103*4882a593Smuzhiyun 	 * they map to.
104*4882a593Smuzhiyun 	 */
105*4882a593Smuzhiyun 	TRANSCODER_A = PIPE_A,
106*4882a593Smuzhiyun 	TRANSCODER_B = PIPE_B,
107*4882a593Smuzhiyun 	TRANSCODER_C = PIPE_C,
108*4882a593Smuzhiyun 	TRANSCODER_D = PIPE_D,
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/*
111*4882a593Smuzhiyun 	 * The following transcoders can map to any pipe, their enum value
112*4882a593Smuzhiyun 	 * doesn't need to stay fixed.
113*4882a593Smuzhiyun 	 */
114*4882a593Smuzhiyun 	TRANSCODER_EDP,
115*4882a593Smuzhiyun 	TRANSCODER_DSI_0,
116*4882a593Smuzhiyun 	TRANSCODER_DSI_1,
117*4882a593Smuzhiyun 	TRANSCODER_DSI_A = TRANSCODER_DSI_0,	/* legacy DSI */
118*4882a593Smuzhiyun 	TRANSCODER_DSI_C = TRANSCODER_DSI_1,	/* legacy DSI */
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	I915_MAX_TRANSCODERS
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
transcoder_name(enum transcoder transcoder)123*4882a593Smuzhiyun static inline const char *transcoder_name(enum transcoder transcoder)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	switch (transcoder) {
126*4882a593Smuzhiyun 	case TRANSCODER_A:
127*4882a593Smuzhiyun 		return "A";
128*4882a593Smuzhiyun 	case TRANSCODER_B:
129*4882a593Smuzhiyun 		return "B";
130*4882a593Smuzhiyun 	case TRANSCODER_C:
131*4882a593Smuzhiyun 		return "C";
132*4882a593Smuzhiyun 	case TRANSCODER_D:
133*4882a593Smuzhiyun 		return "D";
134*4882a593Smuzhiyun 	case TRANSCODER_EDP:
135*4882a593Smuzhiyun 		return "EDP";
136*4882a593Smuzhiyun 	case TRANSCODER_DSI_A:
137*4882a593Smuzhiyun 		return "DSI A";
138*4882a593Smuzhiyun 	case TRANSCODER_DSI_C:
139*4882a593Smuzhiyun 		return "DSI C";
140*4882a593Smuzhiyun 	default:
141*4882a593Smuzhiyun 		return "<invalid>";
142*4882a593Smuzhiyun 	}
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
transcoder_is_dsi(enum transcoder transcoder)145*4882a593Smuzhiyun static inline bool transcoder_is_dsi(enum transcoder transcoder)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /*
151*4882a593Smuzhiyun  * Global legacy plane identifier. Valid only for primary/sprite
152*4882a593Smuzhiyun  * planes on pre-g4x, and only for primary planes on g4x-bdw.
153*4882a593Smuzhiyun  */
154*4882a593Smuzhiyun enum i9xx_plane_id {
155*4882a593Smuzhiyun 	PLANE_A,
156*4882a593Smuzhiyun 	PLANE_B,
157*4882a593Smuzhiyun 	PLANE_C,
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define plane_name(p) ((p) + 'A')
161*4882a593Smuzhiyun #define sprite_name(p, s) ((p) * RUNTIME_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /*
164*4882a593Smuzhiyun  * Per-pipe plane identifier.
165*4882a593Smuzhiyun  * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
166*4882a593Smuzhiyun  * number of planes per CRTC.  Not all platforms really have this many planes,
167*4882a593Smuzhiyun  * which means some arrays of size I915_MAX_PLANES may have unused entries
168*4882a593Smuzhiyun  * between the topmost sprite plane and the cursor plane.
169*4882a593Smuzhiyun  *
170*4882a593Smuzhiyun  * This is expected to be passed to various register macros
171*4882a593Smuzhiyun  * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
172*4882a593Smuzhiyun  */
173*4882a593Smuzhiyun enum plane_id {
174*4882a593Smuzhiyun 	PLANE_PRIMARY,
175*4882a593Smuzhiyun 	PLANE_SPRITE0,
176*4882a593Smuzhiyun 	PLANE_SPRITE1,
177*4882a593Smuzhiyun 	PLANE_SPRITE2,
178*4882a593Smuzhiyun 	PLANE_SPRITE3,
179*4882a593Smuzhiyun 	PLANE_SPRITE4,
180*4882a593Smuzhiyun 	PLANE_SPRITE5,
181*4882a593Smuzhiyun 	PLANE_CURSOR,
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	I915_MAX_PLANES,
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define for_each_plane_id_on_crtc(__crtc, __p) \
187*4882a593Smuzhiyun 	for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
188*4882a593Smuzhiyun 		for_each_if((__crtc)->plane_ids_mask & BIT(__p))
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define for_each_dbuf_slice_in_mask(__slice, __mask) \
191*4882a593Smuzhiyun 	for ((__slice) = DBUF_S1; (__slice) < I915_MAX_DBUF_SLICES; (__slice)++) \
192*4882a593Smuzhiyun 		for_each_if((BIT(__slice)) & (__mask))
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun #define for_each_dbuf_slice(__slice) \
195*4882a593Smuzhiyun 	for_each_dbuf_slice_in_mask(__slice, BIT(I915_MAX_DBUF_SLICES) - 1)
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun enum port {
198*4882a593Smuzhiyun 	PORT_NONE = -1,
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	PORT_A = 0,
201*4882a593Smuzhiyun 	PORT_B,
202*4882a593Smuzhiyun 	PORT_C,
203*4882a593Smuzhiyun 	PORT_D,
204*4882a593Smuzhiyun 	PORT_E,
205*4882a593Smuzhiyun 	PORT_F,
206*4882a593Smuzhiyun 	PORT_G,
207*4882a593Smuzhiyun 	PORT_H,
208*4882a593Smuzhiyun 	PORT_I,
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	I915_MAX_PORTS
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #define port_name(p) ((p) + 'A')
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun /*
216*4882a593Smuzhiyun  * Ports identifier referenced from other drivers.
217*4882a593Smuzhiyun  * Expected to remain stable over time
218*4882a593Smuzhiyun  */
port_identifier(enum port port)219*4882a593Smuzhiyun static inline const char *port_identifier(enum port port)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	switch (port) {
222*4882a593Smuzhiyun 	case PORT_A:
223*4882a593Smuzhiyun 		return "Port A";
224*4882a593Smuzhiyun 	case PORT_B:
225*4882a593Smuzhiyun 		return "Port B";
226*4882a593Smuzhiyun 	case PORT_C:
227*4882a593Smuzhiyun 		return "Port C";
228*4882a593Smuzhiyun 	case PORT_D:
229*4882a593Smuzhiyun 		return "Port D";
230*4882a593Smuzhiyun 	case PORT_E:
231*4882a593Smuzhiyun 		return "Port E";
232*4882a593Smuzhiyun 	case PORT_F:
233*4882a593Smuzhiyun 		return "Port F";
234*4882a593Smuzhiyun 	case PORT_G:
235*4882a593Smuzhiyun 		return "Port G";
236*4882a593Smuzhiyun 	case PORT_H:
237*4882a593Smuzhiyun 		return "Port H";
238*4882a593Smuzhiyun 	case PORT_I:
239*4882a593Smuzhiyun 		return "Port I";
240*4882a593Smuzhiyun 	default:
241*4882a593Smuzhiyun 		return "<invalid>";
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun enum tc_port {
246*4882a593Smuzhiyun 	PORT_TC_NONE = -1,
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	PORT_TC1 = 0,
249*4882a593Smuzhiyun 	PORT_TC2,
250*4882a593Smuzhiyun 	PORT_TC3,
251*4882a593Smuzhiyun 	PORT_TC4,
252*4882a593Smuzhiyun 	PORT_TC5,
253*4882a593Smuzhiyun 	PORT_TC6,
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	I915_MAX_TC_PORTS
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun enum tc_port_mode {
259*4882a593Smuzhiyun 	TC_PORT_TBT_ALT,
260*4882a593Smuzhiyun 	TC_PORT_DP_ALT,
261*4882a593Smuzhiyun 	TC_PORT_LEGACY,
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun enum dpio_channel {
265*4882a593Smuzhiyun 	DPIO_CH0,
266*4882a593Smuzhiyun 	DPIO_CH1
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun enum dpio_phy {
270*4882a593Smuzhiyun 	DPIO_PHY0,
271*4882a593Smuzhiyun 	DPIO_PHY1,
272*4882a593Smuzhiyun 	DPIO_PHY2,
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun enum aux_ch {
276*4882a593Smuzhiyun 	AUX_CH_A,
277*4882a593Smuzhiyun 	AUX_CH_B,
278*4882a593Smuzhiyun 	AUX_CH_C,
279*4882a593Smuzhiyun 	AUX_CH_D,
280*4882a593Smuzhiyun 	AUX_CH_E, /* ICL+ */
281*4882a593Smuzhiyun 	AUX_CH_F,
282*4882a593Smuzhiyun 	AUX_CH_G,
283*4882a593Smuzhiyun 	AUX_CH_H,
284*4882a593Smuzhiyun 	AUX_CH_I,
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun #define aux_ch_name(a) ((a) + 'A')
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun /* Used by dp and fdi links */
290*4882a593Smuzhiyun struct intel_link_m_n {
291*4882a593Smuzhiyun 	u32 tu;
292*4882a593Smuzhiyun 	u32 gmch_m;
293*4882a593Smuzhiyun 	u32 gmch_n;
294*4882a593Smuzhiyun 	u32 link_m;
295*4882a593Smuzhiyun 	u32 link_n;
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun enum phy {
299*4882a593Smuzhiyun 	PHY_NONE = -1,
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	PHY_A = 0,
302*4882a593Smuzhiyun 	PHY_B,
303*4882a593Smuzhiyun 	PHY_C,
304*4882a593Smuzhiyun 	PHY_D,
305*4882a593Smuzhiyun 	PHY_E,
306*4882a593Smuzhiyun 	PHY_F,
307*4882a593Smuzhiyun 	PHY_G,
308*4882a593Smuzhiyun 	PHY_H,
309*4882a593Smuzhiyun 	PHY_I,
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	I915_MAX_PHYS
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun #define phy_name(a) ((a) + 'A')
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun enum phy_fia {
317*4882a593Smuzhiyun 	FIA1,
318*4882a593Smuzhiyun 	FIA2,
319*4882a593Smuzhiyun 	FIA3,
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun #define for_each_pipe(__dev_priv, __p) \
323*4882a593Smuzhiyun 	for ((__p) = 0; (__p) < I915_MAX_PIPES; (__p)++) \
324*4882a593Smuzhiyun 		for_each_if(INTEL_INFO(__dev_priv)->pipe_mask & BIT(__p))
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun #define for_each_pipe_masked(__dev_priv, __p, __mask) \
327*4882a593Smuzhiyun 	for_each_pipe(__dev_priv, __p) \
328*4882a593Smuzhiyun 		for_each_if((__mask) & BIT(__p))
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun #define for_each_cpu_transcoder(__dev_priv, __t) \
331*4882a593Smuzhiyun 	for ((__t) = 0; (__t) < I915_MAX_TRANSCODERS; (__t)++)	\
332*4882a593Smuzhiyun 		for_each_if (INTEL_INFO(__dev_priv)->cpu_transcoder_mask & BIT(__t))
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun #define for_each_cpu_transcoder_masked(__dev_priv, __t, __mask) \
335*4882a593Smuzhiyun 	for_each_cpu_transcoder(__dev_priv, __t) \
336*4882a593Smuzhiyun 		for_each_if ((__mask) & BIT(__t))
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun #define for_each_universal_plane(__dev_priv, __pipe, __p)		\
339*4882a593Smuzhiyun 	for ((__p) = 0;							\
340*4882a593Smuzhiyun 	     (__p) < RUNTIME_INFO(__dev_priv)->num_sprites[(__pipe)] + 1;	\
341*4882a593Smuzhiyun 	     (__p)++)
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun #define for_each_sprite(__dev_priv, __p, __s)				\
344*4882a593Smuzhiyun 	for ((__s) = 0;							\
345*4882a593Smuzhiyun 	     (__s) < RUNTIME_INFO(__dev_priv)->num_sprites[(__p)];	\
346*4882a593Smuzhiyun 	     (__s)++)
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun #define for_each_port(__port) \
349*4882a593Smuzhiyun 	for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++)
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun #define for_each_port_masked(__port, __ports_mask)			\
352*4882a593Smuzhiyun 	for_each_port(__port)						\
353*4882a593Smuzhiyun 		for_each_if((__ports_mask) & BIT(__port))
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun #define for_each_phy_masked(__phy, __phys_mask) \
356*4882a593Smuzhiyun 	for ((__phy) = PHY_A; (__phy) < I915_MAX_PHYS; (__phy)++)	\
357*4882a593Smuzhiyun 		for_each_if((__phys_mask) & BIT(__phy))
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun #define for_each_crtc(dev, crtc) \
360*4882a593Smuzhiyun 	list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun #define for_each_intel_plane(dev, intel_plane) \
363*4882a593Smuzhiyun 	list_for_each_entry(intel_plane,			\
364*4882a593Smuzhiyun 			    &(dev)->mode_config.plane_list,	\
365*4882a593Smuzhiyun 			    base.head)
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun #define for_each_intel_plane_mask(dev, intel_plane, plane_mask)		\
368*4882a593Smuzhiyun 	list_for_each_entry(intel_plane,				\
369*4882a593Smuzhiyun 			    &(dev)->mode_config.plane_list,		\
370*4882a593Smuzhiyun 			    base.head)					\
371*4882a593Smuzhiyun 		for_each_if((plane_mask) &				\
372*4882a593Smuzhiyun 			    drm_plane_mask(&intel_plane->base))
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane)	\
375*4882a593Smuzhiyun 	list_for_each_entry(intel_plane,				\
376*4882a593Smuzhiyun 			    &(dev)->mode_config.plane_list,		\
377*4882a593Smuzhiyun 			    base.head)					\
378*4882a593Smuzhiyun 		for_each_if((intel_plane)->pipe == (intel_crtc)->pipe)
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun #define for_each_intel_crtc(dev, intel_crtc)				\
381*4882a593Smuzhiyun 	list_for_each_entry(intel_crtc,					\
382*4882a593Smuzhiyun 			    &(dev)->mode_config.crtc_list,		\
383*4882a593Smuzhiyun 			    base.head)
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun #define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask)		\
386*4882a593Smuzhiyun 	list_for_each_entry(intel_crtc,					\
387*4882a593Smuzhiyun 			    &(dev)->mode_config.crtc_list,		\
388*4882a593Smuzhiyun 			    base.head)					\
389*4882a593Smuzhiyun 		for_each_if((crtc_mask) & drm_crtc_mask(&intel_crtc->base))
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun #define for_each_intel_encoder(dev, intel_encoder)		\
392*4882a593Smuzhiyun 	list_for_each_entry(intel_encoder,			\
393*4882a593Smuzhiyun 			    &(dev)->mode_config.encoder_list,	\
394*4882a593Smuzhiyun 			    base.head)
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun #define for_each_intel_encoder_mask(dev, intel_encoder, encoder_mask)	\
397*4882a593Smuzhiyun 	list_for_each_entry(intel_encoder,				\
398*4882a593Smuzhiyun 			    &(dev)->mode_config.encoder_list,		\
399*4882a593Smuzhiyun 			    base.head)					\
400*4882a593Smuzhiyun 		for_each_if((encoder_mask) &				\
401*4882a593Smuzhiyun 			    drm_encoder_mask(&intel_encoder->base))
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun #define for_each_intel_dp(dev, intel_encoder)			\
404*4882a593Smuzhiyun 	for_each_intel_encoder(dev, intel_encoder)		\
405*4882a593Smuzhiyun 		for_each_if(intel_encoder_is_dp(intel_encoder))
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun #define for_each_intel_connector_iter(intel_connector, iter) \
408*4882a593Smuzhiyun 	while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
411*4882a593Smuzhiyun 	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
412*4882a593Smuzhiyun 		for_each_if((intel_encoder)->base.crtc == (__crtc))
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
415*4882a593Smuzhiyun 	list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
416*4882a593Smuzhiyun 		for_each_if((intel_connector)->base.encoder == (__encoder))
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun #define for_each_old_intel_plane_in_state(__state, plane, old_plane_state, __i) \
419*4882a593Smuzhiyun 	for ((__i) = 0; \
420*4882a593Smuzhiyun 	     (__i) < (__state)->base.dev->mode_config.num_total_plane && \
421*4882a593Smuzhiyun 		     ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
422*4882a593Smuzhiyun 		      (old_plane_state) = to_intel_plane_state((__state)->base.planes[__i].old_state), 1); \
423*4882a593Smuzhiyun 	     (__i)++) \
424*4882a593Smuzhiyun 		for_each_if(plane)
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun #define for_each_new_intel_plane_in_state(__state, plane, new_plane_state, __i) \
427*4882a593Smuzhiyun 	for ((__i) = 0; \
428*4882a593Smuzhiyun 	     (__i) < (__state)->base.dev->mode_config.num_total_plane && \
429*4882a593Smuzhiyun 		     ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
430*4882a593Smuzhiyun 		      (new_plane_state) = to_intel_plane_state((__state)->base.planes[__i].new_state), 1); \
431*4882a593Smuzhiyun 	     (__i)++) \
432*4882a593Smuzhiyun 		for_each_if(plane)
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun #define for_each_new_intel_crtc_in_state(__state, crtc, new_crtc_state, __i) \
435*4882a593Smuzhiyun 	for ((__i) = 0; \
436*4882a593Smuzhiyun 	     (__i) < (__state)->base.dev->mode_config.num_crtc && \
437*4882a593Smuzhiyun 		     ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
438*4882a593Smuzhiyun 		      (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
439*4882a593Smuzhiyun 	     (__i)++) \
440*4882a593Smuzhiyun 		for_each_if(crtc)
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun #define for_each_oldnew_intel_plane_in_state(__state, plane, old_plane_state, new_plane_state, __i) \
443*4882a593Smuzhiyun 	for ((__i) = 0; \
444*4882a593Smuzhiyun 	     (__i) < (__state)->base.dev->mode_config.num_total_plane && \
445*4882a593Smuzhiyun 		     ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
446*4882a593Smuzhiyun 		      (old_plane_state) = to_intel_plane_state((__state)->base.planes[__i].old_state), \
447*4882a593Smuzhiyun 		      (new_plane_state) = to_intel_plane_state((__state)->base.planes[__i].new_state), 1); \
448*4882a593Smuzhiyun 	     (__i)++) \
449*4882a593Smuzhiyun 		for_each_if(plane)
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun #define for_each_oldnew_intel_crtc_in_state(__state, crtc, old_crtc_state, new_crtc_state, __i) \
452*4882a593Smuzhiyun 	for ((__i) = 0; \
453*4882a593Smuzhiyun 	     (__i) < (__state)->base.dev->mode_config.num_crtc && \
454*4882a593Smuzhiyun 		     ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
455*4882a593Smuzhiyun 		      (old_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].old_state), \
456*4882a593Smuzhiyun 		      (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
457*4882a593Smuzhiyun 	     (__i)++) \
458*4882a593Smuzhiyun 		for_each_if(crtc)
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun #define for_each_oldnew_intel_crtc_in_state_reverse(__state, crtc, old_crtc_state, new_crtc_state, __i) \
461*4882a593Smuzhiyun 	for ((__i) = (__state)->base.dev->mode_config.num_crtc - 1; \
462*4882a593Smuzhiyun 	     (__i) >= 0  && \
463*4882a593Smuzhiyun 	     ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
464*4882a593Smuzhiyun 	      (old_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].old_state), \
465*4882a593Smuzhiyun 	      (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
466*4882a593Smuzhiyun 	     (__i)--) \
467*4882a593Smuzhiyun 		for_each_if(crtc)
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun #define intel_atomic_crtc_state_for_each_plane_state( \
470*4882a593Smuzhiyun 		  plane, plane_state, \
471*4882a593Smuzhiyun 		  crtc_state) \
472*4882a593Smuzhiyun 	for_each_intel_plane_mask(((crtc_state)->uapi.state->dev), (plane), \
473*4882a593Smuzhiyun 				((crtc_state)->uapi.plane_mask)) \
474*4882a593Smuzhiyun 		for_each_if ((plane_state = \
475*4882a593Smuzhiyun 			      to_intel_plane_state(__drm_atomic_get_current_plane_state((crtc_state)->uapi.state, &plane->base))))
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun #define for_each_new_intel_connector_in_state(__state, connector, new_connector_state, __i) \
478*4882a593Smuzhiyun 	for ((__i) = 0; \
479*4882a593Smuzhiyun 	     (__i) < (__state)->base.num_connector; \
480*4882a593Smuzhiyun 	     (__i)++) \
481*4882a593Smuzhiyun 		for_each_if ((__state)->base.connectors[__i].ptr && \
482*4882a593Smuzhiyun 			     ((connector) = to_intel_connector((__state)->base.connectors[__i].ptr), \
483*4882a593Smuzhiyun 			     (new_connector_state) = to_intel_digital_connector_state((__state)->base.connectors[__i].new_state), 1))
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun u8 intel_calc_active_pipes(struct intel_atomic_state *state,
486*4882a593Smuzhiyun 			   u8 active_pipes);
487*4882a593Smuzhiyun void intel_link_compute_m_n(u16 bpp, int nlanes,
488*4882a593Smuzhiyun 			    int pixel_clock, int link_clock,
489*4882a593Smuzhiyun 			    struct intel_link_m_n *m_n,
490*4882a593Smuzhiyun 			    bool constant_n, bool fec_enable);
491*4882a593Smuzhiyun bool is_ccs_modifier(u64 modifier);
492*4882a593Smuzhiyun int intel_main_to_aux_plane(const struct drm_framebuffer *fb, int main_plane);
493*4882a593Smuzhiyun void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv);
494*4882a593Smuzhiyun u32 intel_plane_fb_max_stride(struct drm_i915_private *dev_priv,
495*4882a593Smuzhiyun 			      u32 pixel_format, u64 modifier);
496*4882a593Smuzhiyun bool intel_plane_can_remap(const struct intel_plane_state *plane_state);
497*4882a593Smuzhiyun enum drm_mode_status
498*4882a593Smuzhiyun intel_mode_valid_max_plane_size(struct drm_i915_private *dev_priv,
499*4882a593Smuzhiyun 				const struct drm_display_mode *mode);
500*4882a593Smuzhiyun enum phy intel_port_to_phy(struct drm_i915_private *i915, enum port port);
501*4882a593Smuzhiyun bool is_trans_port_sync_mode(const struct intel_crtc_state *state);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun void intel_plane_destroy(struct drm_plane *plane);
504*4882a593Smuzhiyun void intel_enable_pipe(const struct intel_crtc_state *new_crtc_state);
505*4882a593Smuzhiyun void intel_disable_pipe(const struct intel_crtc_state *old_crtc_state);
506*4882a593Smuzhiyun void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
507*4882a593Smuzhiyun void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
508*4882a593Smuzhiyun enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
509*4882a593Smuzhiyun int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
510*4882a593Smuzhiyun int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
511*4882a593Smuzhiyun 		      const char *name, u32 reg, int ref_freq);
512*4882a593Smuzhiyun int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
513*4882a593Smuzhiyun 			   const char *name, u32 reg);
514*4882a593Smuzhiyun void lpt_pch_enable(const struct intel_crtc_state *crtc_state);
515*4882a593Smuzhiyun void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
516*4882a593Smuzhiyun void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
517*4882a593Smuzhiyun void intel_init_display_hooks(struct drm_i915_private *dev_priv);
518*4882a593Smuzhiyun unsigned int intel_fb_xy_to_linear(int x, int y,
519*4882a593Smuzhiyun 				   const struct intel_plane_state *state,
520*4882a593Smuzhiyun 				   int plane);
521*4882a593Smuzhiyun unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
522*4882a593Smuzhiyun 				   int color_plane, unsigned int height);
523*4882a593Smuzhiyun void intel_add_fb_offsets(int *x, int *y,
524*4882a593Smuzhiyun 			  const struct intel_plane_state *state, int plane);
525*4882a593Smuzhiyun unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
526*4882a593Smuzhiyun unsigned int intel_remapped_info_size(const struct intel_remapped_info *rem_info);
527*4882a593Smuzhiyun bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
528*4882a593Smuzhiyun int intel_display_suspend(struct drm_device *dev);
529*4882a593Smuzhiyun void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
530*4882a593Smuzhiyun void intel_encoder_destroy(struct drm_encoder *encoder);
531*4882a593Smuzhiyun struct drm_display_mode *
532*4882a593Smuzhiyun intel_encoder_current_mode(struct intel_encoder *encoder);
533*4882a593Smuzhiyun bool intel_phy_is_combo(struct drm_i915_private *dev_priv, enum phy phy);
534*4882a593Smuzhiyun bool intel_phy_is_tc(struct drm_i915_private *dev_priv, enum phy phy);
535*4882a593Smuzhiyun enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv,
536*4882a593Smuzhiyun 			      enum port port);
537*4882a593Smuzhiyun int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
538*4882a593Smuzhiyun 				      struct drm_file *file_priv);
539*4882a593Smuzhiyun u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
540*4882a593Smuzhiyun void intel_crtc_vblank_on(const struct intel_crtc_state *crtc_state);
541*4882a593Smuzhiyun void intel_crtc_vblank_off(const struct intel_crtc_state *crtc_state);
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun int ilk_get_lanes_required(int target_clock, int link_bw, int bpp);
544*4882a593Smuzhiyun void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
545*4882a593Smuzhiyun 			 struct intel_digital_port *dig_port,
546*4882a593Smuzhiyun 			 unsigned int expected_mask);
547*4882a593Smuzhiyun int intel_get_load_detect_pipe(struct drm_connector *connector,
548*4882a593Smuzhiyun 			       struct intel_load_detect_pipe *old,
549*4882a593Smuzhiyun 			       struct drm_modeset_acquire_ctx *ctx);
550*4882a593Smuzhiyun void intel_release_load_detect_pipe(struct drm_connector *connector,
551*4882a593Smuzhiyun 				    struct intel_load_detect_pipe *old,
552*4882a593Smuzhiyun 				    struct drm_modeset_acquire_ctx *ctx);
553*4882a593Smuzhiyun struct i915_vma *
554*4882a593Smuzhiyun intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
555*4882a593Smuzhiyun 			   const struct i915_ggtt_view *view,
556*4882a593Smuzhiyun 			   bool uses_fence,
557*4882a593Smuzhiyun 			   unsigned long *out_flags);
558*4882a593Smuzhiyun void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags);
559*4882a593Smuzhiyun struct drm_framebuffer *
560*4882a593Smuzhiyun intel_framebuffer_create(struct drm_i915_gem_object *obj,
561*4882a593Smuzhiyun 			 struct drm_mode_fb_cmd2 *mode_cmd);
562*4882a593Smuzhiyun int intel_prepare_plane_fb(struct drm_plane *plane,
563*4882a593Smuzhiyun 			   struct drm_plane_state *new_state);
564*4882a593Smuzhiyun void intel_cleanup_plane_fb(struct drm_plane *plane,
565*4882a593Smuzhiyun 			    struct drm_plane_state *old_state);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
568*4882a593Smuzhiyun 				    enum pipe pipe);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
571*4882a593Smuzhiyun 		     const struct dpll *dpll);
572*4882a593Smuzhiyun void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
573*4882a593Smuzhiyun int lpt_get_iclkip(struct drm_i915_private *dev_priv);
574*4882a593Smuzhiyun bool intel_fuzzy_clock_check(int clock1, int clock2);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun void intel_prepare_reset(struct drm_i915_private *dev_priv);
577*4882a593Smuzhiyun void intel_finish_reset(struct drm_i915_private *dev_priv);
578*4882a593Smuzhiyun void intel_dp_get_m_n(struct intel_crtc *crtc,
579*4882a593Smuzhiyun 		      struct intel_crtc_state *pipe_config);
580*4882a593Smuzhiyun void intel_dp_set_m_n(const struct intel_crtc_state *crtc_state,
581*4882a593Smuzhiyun 		      enum link_m_n_set m_n);
582*4882a593Smuzhiyun int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
583*4882a593Smuzhiyun bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state,
584*4882a593Smuzhiyun 			struct dpll *best_clock);
585*4882a593Smuzhiyun int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
588*4882a593Smuzhiyun void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
589*4882a593Smuzhiyun void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
590*4882a593Smuzhiyun enum intel_display_power_domain intel_port_to_power_domain(enum port port);
591*4882a593Smuzhiyun enum intel_display_power_domain
592*4882a593Smuzhiyun intel_aux_power_domain(struct intel_digital_port *dig_port);
593*4882a593Smuzhiyun enum intel_display_power_domain
594*4882a593Smuzhiyun intel_legacy_aux_to_power_domain(enum aux_ch aux_ch);
595*4882a593Smuzhiyun void intel_mode_from_pipe_config(struct drm_display_mode *mode,
596*4882a593Smuzhiyun 				 struct intel_crtc_state *pipe_config);
597*4882a593Smuzhiyun void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
598*4882a593Smuzhiyun 				  struct intel_crtc_state *crtc_state);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun u16 skl_scaler_calc_phase(int sub, int scale, bool chroma_center);
601*4882a593Smuzhiyun void skl_scaler_disable(const struct intel_crtc_state *old_crtc_state);
602*4882a593Smuzhiyun void ilk_pfit_disable(const struct intel_crtc_state *old_crtc_state);
603*4882a593Smuzhiyun u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
604*4882a593Smuzhiyun 			const struct intel_plane_state *plane_state);
605*4882a593Smuzhiyun u32 glk_plane_color_ctl_crtc(const struct intel_crtc_state *crtc_state);
606*4882a593Smuzhiyun u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
607*4882a593Smuzhiyun 		  const struct intel_plane_state *plane_state);
608*4882a593Smuzhiyun u32 skl_plane_ctl_crtc(const struct intel_crtc_state *crtc_state);
609*4882a593Smuzhiyun u32 skl_plane_stride(const struct intel_plane_state *plane_state,
610*4882a593Smuzhiyun 		     int plane);
611*4882a593Smuzhiyun int skl_check_plane_surface(struct intel_plane_state *plane_state);
612*4882a593Smuzhiyun int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
613*4882a593Smuzhiyun int skl_format_to_fourcc(int format, bool rgb_order, bool alpha);
614*4882a593Smuzhiyun unsigned int i9xx_plane_max_stride(struct intel_plane *plane,
615*4882a593Smuzhiyun 				   u32 pixel_format, u64 modifier,
616*4882a593Smuzhiyun 				   unsigned int rotation);
617*4882a593Smuzhiyun int bdw_get_pipemisc_bpp(struct intel_crtc *crtc);
618*4882a593Smuzhiyun unsigned int intel_plane_fence_y_offset(const struct intel_plane_state *plane_state);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun struct intel_display_error_state *
621*4882a593Smuzhiyun intel_display_capture_error_state(struct drm_i915_private *dev_priv);
622*4882a593Smuzhiyun void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
623*4882a593Smuzhiyun 				     struct intel_display_error_state *error);
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun bool
626*4882a593Smuzhiyun intel_format_info_is_yuv_semiplanar(const struct drm_format_info *info,
627*4882a593Smuzhiyun 				    uint64_t modifier);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun /* modesetting */
630*4882a593Smuzhiyun void intel_modeset_init_hw(struct drm_i915_private *i915);
631*4882a593Smuzhiyun int intel_modeset_init_noirq(struct drm_i915_private *i915);
632*4882a593Smuzhiyun int intel_modeset_init_nogem(struct drm_i915_private *i915);
633*4882a593Smuzhiyun int intel_modeset_init(struct drm_i915_private *i915);
634*4882a593Smuzhiyun void intel_modeset_driver_remove(struct drm_i915_private *i915);
635*4882a593Smuzhiyun void intel_modeset_driver_remove_noirq(struct drm_i915_private *i915);
636*4882a593Smuzhiyun void intel_modeset_driver_remove_nogem(struct drm_i915_private *i915);
637*4882a593Smuzhiyun void intel_display_resume(struct drm_device *dev);
638*4882a593Smuzhiyun void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun /* modesetting asserts */
641*4882a593Smuzhiyun void assert_panel_unlocked(struct drm_i915_private *dev_priv,
642*4882a593Smuzhiyun 			   enum pipe pipe);
643*4882a593Smuzhiyun void assert_pll(struct drm_i915_private *dev_priv,
644*4882a593Smuzhiyun 		enum pipe pipe, bool state);
645*4882a593Smuzhiyun #define assert_pll_enabled(d, p) assert_pll(d, p, true)
646*4882a593Smuzhiyun #define assert_pll_disabled(d, p) assert_pll(d, p, false)
647*4882a593Smuzhiyun void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
648*4882a593Smuzhiyun #define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
649*4882a593Smuzhiyun #define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
650*4882a593Smuzhiyun void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
651*4882a593Smuzhiyun 		       enum pipe pipe, bool state);
652*4882a593Smuzhiyun #define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
653*4882a593Smuzhiyun #define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
654*4882a593Smuzhiyun void assert_pipe(struct drm_i915_private *dev_priv,
655*4882a593Smuzhiyun 		 enum transcoder cpu_transcoder, bool state);
656*4882a593Smuzhiyun #define assert_pipe_enabled(d, t) assert_pipe(d, t, true)
657*4882a593Smuzhiyun #define assert_pipe_disabled(d, t) assert_pipe(d, t, false)
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
660*4882a593Smuzhiyun  * WARN_ON()) for hw state sanity checks to check for unexpected conditions
661*4882a593Smuzhiyun  * which may not necessarily be a user visible problem.  This will either
662*4882a593Smuzhiyun  * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
663*4882a593Smuzhiyun  * enable distros and users to tailor their preferred amount of i915 abrt
664*4882a593Smuzhiyun  * spam.
665*4882a593Smuzhiyun  */
666*4882a593Smuzhiyun #define I915_STATE_WARN(condition, format...) ({			\
667*4882a593Smuzhiyun 	int __ret_warn_on = !!(condition);				\
668*4882a593Smuzhiyun 	if (unlikely(__ret_warn_on))					\
669*4882a593Smuzhiyun 		if (!WARN(i915_modparams.verbose_state_checks, format))	\
670*4882a593Smuzhiyun 			DRM_ERROR(format);				\
671*4882a593Smuzhiyun 	unlikely(__ret_warn_on);					\
672*4882a593Smuzhiyun })
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun #define I915_STATE_WARN_ON(x)						\
675*4882a593Smuzhiyun 	I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun #endif
678