1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright © 2012 Intel Corporation
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the next
12*4882a593Smuzhiyun * paragraph) shall be included in all copies or substantial portions of the
13*4882a593Smuzhiyun * Software.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18*4882a593Smuzhiyun * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19*4882a593Smuzhiyun * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21*4882a593Smuzhiyun * IN THE SOFTWARE.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * Authors:
24*4882a593Smuzhiyun * Eugeni Dodonov <eugeni.dodonov@intel.com>
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <drm/drm_scdc_helper.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include "i915_drv.h"
31*4882a593Smuzhiyun #include "intel_audio.h"
32*4882a593Smuzhiyun #include "intel_combo_phy.h"
33*4882a593Smuzhiyun #include "intel_connector.h"
34*4882a593Smuzhiyun #include "intel_ddi.h"
35*4882a593Smuzhiyun #include "intel_display_types.h"
36*4882a593Smuzhiyun #include "intel_dp.h"
37*4882a593Smuzhiyun #include "intel_dp_mst.h"
38*4882a593Smuzhiyun #include "intel_dp_link_training.h"
39*4882a593Smuzhiyun #include "intel_dpio_phy.h"
40*4882a593Smuzhiyun #include "intel_dsi.h"
41*4882a593Smuzhiyun #include "intel_fifo_underrun.h"
42*4882a593Smuzhiyun #include "intel_gmbus.h"
43*4882a593Smuzhiyun #include "intel_hdcp.h"
44*4882a593Smuzhiyun #include "intel_hdmi.h"
45*4882a593Smuzhiyun #include "intel_hotplug.h"
46*4882a593Smuzhiyun #include "intel_lspcon.h"
47*4882a593Smuzhiyun #include "intel_panel.h"
48*4882a593Smuzhiyun #include "intel_psr.h"
49*4882a593Smuzhiyun #include "intel_sprite.h"
50*4882a593Smuzhiyun #include "intel_tc.h"
51*4882a593Smuzhiyun #include "intel_vdsc.h"
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun struct ddi_buf_trans {
54*4882a593Smuzhiyun u32 trans1; /* balance leg enable, de-emph level */
55*4882a593Smuzhiyun u32 trans2; /* vref sel, vswing */
56*4882a593Smuzhiyun u8 i_boost; /* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static const u8 index_to_dp_signal_levels[] = {
60*4882a593Smuzhiyun [0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
61*4882a593Smuzhiyun [1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
62*4882a593Smuzhiyun [2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
63*4882a593Smuzhiyun [3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
64*4882a593Smuzhiyun [4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
65*4882a593Smuzhiyun [5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
66*4882a593Smuzhiyun [6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
67*4882a593Smuzhiyun [7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
68*4882a593Smuzhiyun [8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
69*4882a593Smuzhiyun [9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* HDMI/DVI modes ignore everything but the last 2 items. So we share
73*4882a593Smuzhiyun * them for both DP and FDI transports, allowing those ports to
74*4882a593Smuzhiyun * automatically adapt to HDMI connections as well
75*4882a593Smuzhiyun */
76*4882a593Smuzhiyun static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
77*4882a593Smuzhiyun { 0x00FFFFFF, 0x0006000E, 0x0 },
78*4882a593Smuzhiyun { 0x00D75FFF, 0x0005000A, 0x0 },
79*4882a593Smuzhiyun { 0x00C30FFF, 0x00040006, 0x0 },
80*4882a593Smuzhiyun { 0x80AAAFFF, 0x000B0000, 0x0 },
81*4882a593Smuzhiyun { 0x00FFFFFF, 0x0005000A, 0x0 },
82*4882a593Smuzhiyun { 0x00D75FFF, 0x000C0004, 0x0 },
83*4882a593Smuzhiyun { 0x80C30FFF, 0x000B0000, 0x0 },
84*4882a593Smuzhiyun { 0x00FFFFFF, 0x00040006, 0x0 },
85*4882a593Smuzhiyun { 0x80D75FFF, 0x000B0000, 0x0 },
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
89*4882a593Smuzhiyun { 0x00FFFFFF, 0x0007000E, 0x0 },
90*4882a593Smuzhiyun { 0x00D75FFF, 0x000F000A, 0x0 },
91*4882a593Smuzhiyun { 0x00C30FFF, 0x00060006, 0x0 },
92*4882a593Smuzhiyun { 0x00AAAFFF, 0x001E0000, 0x0 },
93*4882a593Smuzhiyun { 0x00FFFFFF, 0x000F000A, 0x0 },
94*4882a593Smuzhiyun { 0x00D75FFF, 0x00160004, 0x0 },
95*4882a593Smuzhiyun { 0x00C30FFF, 0x001E0000, 0x0 },
96*4882a593Smuzhiyun { 0x00FFFFFF, 0x00060006, 0x0 },
97*4882a593Smuzhiyun { 0x00D75FFF, 0x001E0000, 0x0 },
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
101*4882a593Smuzhiyun /* Idx NT mV d T mV d db */
102*4882a593Smuzhiyun { 0x00FFFFFF, 0x0006000E, 0x0 },/* 0: 400 400 0 */
103*4882a593Smuzhiyun { 0x00E79FFF, 0x000E000C, 0x0 },/* 1: 400 500 2 */
104*4882a593Smuzhiyun { 0x00D75FFF, 0x0005000A, 0x0 },/* 2: 400 600 3.5 */
105*4882a593Smuzhiyun { 0x00FFFFFF, 0x0005000A, 0x0 },/* 3: 600 600 0 */
106*4882a593Smuzhiyun { 0x00E79FFF, 0x001D0007, 0x0 },/* 4: 600 750 2 */
107*4882a593Smuzhiyun { 0x00D75FFF, 0x000C0004, 0x0 },/* 5: 600 900 3.5 */
108*4882a593Smuzhiyun { 0x00FFFFFF, 0x00040006, 0x0 },/* 6: 800 800 0 */
109*4882a593Smuzhiyun { 0x80E79FFF, 0x00030002, 0x0 },/* 7: 800 1000 2 */
110*4882a593Smuzhiyun { 0x00FFFFFF, 0x00140005, 0x0 },/* 8: 850 850 0 */
111*4882a593Smuzhiyun { 0x00FFFFFF, 0x000C0004, 0x0 },/* 9: 900 900 0 */
112*4882a593Smuzhiyun { 0x00FFFFFF, 0x001C0003, 0x0 },/* 10: 950 950 0 */
113*4882a593Smuzhiyun { 0x80FFFFFF, 0x00030002, 0x0 },/* 11: 1000 1000 0 */
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
117*4882a593Smuzhiyun { 0x00FFFFFF, 0x00000012, 0x0 },
118*4882a593Smuzhiyun { 0x00EBAFFF, 0x00020011, 0x0 },
119*4882a593Smuzhiyun { 0x00C71FFF, 0x0006000F, 0x0 },
120*4882a593Smuzhiyun { 0x00AAAFFF, 0x000E000A, 0x0 },
121*4882a593Smuzhiyun { 0x00FFFFFF, 0x00020011, 0x0 },
122*4882a593Smuzhiyun { 0x00DB6FFF, 0x0005000F, 0x0 },
123*4882a593Smuzhiyun { 0x00BEEFFF, 0x000A000C, 0x0 },
124*4882a593Smuzhiyun { 0x00FFFFFF, 0x0005000F, 0x0 },
125*4882a593Smuzhiyun { 0x00DB6FFF, 0x000A000C, 0x0 },
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
129*4882a593Smuzhiyun { 0x00FFFFFF, 0x0007000E, 0x0 },
130*4882a593Smuzhiyun { 0x00D75FFF, 0x000E000A, 0x0 },
131*4882a593Smuzhiyun { 0x00BEFFFF, 0x00140006, 0x0 },
132*4882a593Smuzhiyun { 0x80B2CFFF, 0x001B0002, 0x0 },
133*4882a593Smuzhiyun { 0x00FFFFFF, 0x000E000A, 0x0 },
134*4882a593Smuzhiyun { 0x00DB6FFF, 0x00160005, 0x0 },
135*4882a593Smuzhiyun { 0x80C71FFF, 0x001A0002, 0x0 },
136*4882a593Smuzhiyun { 0x00F7DFFF, 0x00180004, 0x0 },
137*4882a593Smuzhiyun { 0x80D75FFF, 0x001B0002, 0x0 },
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
141*4882a593Smuzhiyun { 0x00FFFFFF, 0x0001000E, 0x0 },
142*4882a593Smuzhiyun { 0x00D75FFF, 0x0004000A, 0x0 },
143*4882a593Smuzhiyun { 0x00C30FFF, 0x00070006, 0x0 },
144*4882a593Smuzhiyun { 0x00AAAFFF, 0x000C0000, 0x0 },
145*4882a593Smuzhiyun { 0x00FFFFFF, 0x0004000A, 0x0 },
146*4882a593Smuzhiyun { 0x00D75FFF, 0x00090004, 0x0 },
147*4882a593Smuzhiyun { 0x00C30FFF, 0x000C0000, 0x0 },
148*4882a593Smuzhiyun { 0x00FFFFFF, 0x00070006, 0x0 },
149*4882a593Smuzhiyun { 0x00D75FFF, 0x000C0000, 0x0 },
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
153*4882a593Smuzhiyun /* Idx NT mV d T mV df db */
154*4882a593Smuzhiyun { 0x00FFFFFF, 0x0007000E, 0x0 },/* 0: 400 400 0 */
155*4882a593Smuzhiyun { 0x00D75FFF, 0x000E000A, 0x0 },/* 1: 400 600 3.5 */
156*4882a593Smuzhiyun { 0x00BEFFFF, 0x00140006, 0x0 },/* 2: 400 800 6 */
157*4882a593Smuzhiyun { 0x00FFFFFF, 0x0009000D, 0x0 },/* 3: 450 450 0 */
158*4882a593Smuzhiyun { 0x00FFFFFF, 0x000E000A, 0x0 },/* 4: 600 600 0 */
159*4882a593Smuzhiyun { 0x00D7FFFF, 0x00140006, 0x0 },/* 5: 600 800 2.5 */
160*4882a593Smuzhiyun { 0x80CB2FFF, 0x001B0002, 0x0 },/* 6: 600 1000 4.5 */
161*4882a593Smuzhiyun { 0x00FFFFFF, 0x00140006, 0x0 },/* 7: 800 800 0 */
162*4882a593Smuzhiyun { 0x80E79FFF, 0x001B0002, 0x0 },/* 8: 800 1000 2 */
163*4882a593Smuzhiyun { 0x80FFFFFF, 0x001B0002, 0x0 },/* 9: 1000 1000 0 */
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* Skylake H and S */
167*4882a593Smuzhiyun static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
168*4882a593Smuzhiyun { 0x00002016, 0x000000A0, 0x0 },
169*4882a593Smuzhiyun { 0x00005012, 0x0000009B, 0x0 },
170*4882a593Smuzhiyun { 0x00007011, 0x00000088, 0x0 },
171*4882a593Smuzhiyun { 0x80009010, 0x000000C0, 0x1 },
172*4882a593Smuzhiyun { 0x00002016, 0x0000009B, 0x0 },
173*4882a593Smuzhiyun { 0x00005012, 0x00000088, 0x0 },
174*4882a593Smuzhiyun { 0x80007011, 0x000000C0, 0x1 },
175*4882a593Smuzhiyun { 0x00002016, 0x000000DF, 0x0 },
176*4882a593Smuzhiyun { 0x80005012, 0x000000C0, 0x1 },
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* Skylake U */
180*4882a593Smuzhiyun static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
181*4882a593Smuzhiyun { 0x0000201B, 0x000000A2, 0x0 },
182*4882a593Smuzhiyun { 0x00005012, 0x00000088, 0x0 },
183*4882a593Smuzhiyun { 0x80007011, 0x000000CD, 0x1 },
184*4882a593Smuzhiyun { 0x80009010, 0x000000C0, 0x1 },
185*4882a593Smuzhiyun { 0x0000201B, 0x0000009D, 0x0 },
186*4882a593Smuzhiyun { 0x80005012, 0x000000C0, 0x1 },
187*4882a593Smuzhiyun { 0x80007011, 0x000000C0, 0x1 },
188*4882a593Smuzhiyun { 0x00002016, 0x00000088, 0x0 },
189*4882a593Smuzhiyun { 0x80005012, 0x000000C0, 0x1 },
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* Skylake Y */
193*4882a593Smuzhiyun static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
194*4882a593Smuzhiyun { 0x00000018, 0x000000A2, 0x0 },
195*4882a593Smuzhiyun { 0x00005012, 0x00000088, 0x0 },
196*4882a593Smuzhiyun { 0x80007011, 0x000000CD, 0x3 },
197*4882a593Smuzhiyun { 0x80009010, 0x000000C0, 0x3 },
198*4882a593Smuzhiyun { 0x00000018, 0x0000009D, 0x0 },
199*4882a593Smuzhiyun { 0x80005012, 0x000000C0, 0x3 },
200*4882a593Smuzhiyun { 0x80007011, 0x000000C0, 0x3 },
201*4882a593Smuzhiyun { 0x00000018, 0x00000088, 0x0 },
202*4882a593Smuzhiyun { 0x80005012, 0x000000C0, 0x3 },
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* Kabylake H and S */
206*4882a593Smuzhiyun static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
207*4882a593Smuzhiyun { 0x00002016, 0x000000A0, 0x0 },
208*4882a593Smuzhiyun { 0x00005012, 0x0000009B, 0x0 },
209*4882a593Smuzhiyun { 0x00007011, 0x00000088, 0x0 },
210*4882a593Smuzhiyun { 0x80009010, 0x000000C0, 0x1 },
211*4882a593Smuzhiyun { 0x00002016, 0x0000009B, 0x0 },
212*4882a593Smuzhiyun { 0x00005012, 0x00000088, 0x0 },
213*4882a593Smuzhiyun { 0x80007011, 0x000000C0, 0x1 },
214*4882a593Smuzhiyun { 0x00002016, 0x00000097, 0x0 },
215*4882a593Smuzhiyun { 0x80005012, 0x000000C0, 0x1 },
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* Kabylake U */
219*4882a593Smuzhiyun static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
220*4882a593Smuzhiyun { 0x0000201B, 0x000000A1, 0x0 },
221*4882a593Smuzhiyun { 0x00005012, 0x00000088, 0x0 },
222*4882a593Smuzhiyun { 0x80007011, 0x000000CD, 0x3 },
223*4882a593Smuzhiyun { 0x80009010, 0x000000C0, 0x3 },
224*4882a593Smuzhiyun { 0x0000201B, 0x0000009D, 0x0 },
225*4882a593Smuzhiyun { 0x80005012, 0x000000C0, 0x3 },
226*4882a593Smuzhiyun { 0x80007011, 0x000000C0, 0x3 },
227*4882a593Smuzhiyun { 0x00002016, 0x0000004F, 0x0 },
228*4882a593Smuzhiyun { 0x80005012, 0x000000C0, 0x3 },
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* Kabylake Y */
232*4882a593Smuzhiyun static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
233*4882a593Smuzhiyun { 0x00001017, 0x000000A1, 0x0 },
234*4882a593Smuzhiyun { 0x00005012, 0x00000088, 0x0 },
235*4882a593Smuzhiyun { 0x80007011, 0x000000CD, 0x3 },
236*4882a593Smuzhiyun { 0x8000800F, 0x000000C0, 0x3 },
237*4882a593Smuzhiyun { 0x00001017, 0x0000009D, 0x0 },
238*4882a593Smuzhiyun { 0x80005012, 0x000000C0, 0x3 },
239*4882a593Smuzhiyun { 0x80007011, 0x000000C0, 0x3 },
240*4882a593Smuzhiyun { 0x00001017, 0x0000004C, 0x0 },
241*4882a593Smuzhiyun { 0x80005012, 0x000000C0, 0x3 },
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /*
245*4882a593Smuzhiyun * Skylake/Kabylake H and S
246*4882a593Smuzhiyun * eDP 1.4 low vswing translation parameters
247*4882a593Smuzhiyun */
248*4882a593Smuzhiyun static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
249*4882a593Smuzhiyun { 0x00000018, 0x000000A8, 0x0 },
250*4882a593Smuzhiyun { 0x00004013, 0x000000A9, 0x0 },
251*4882a593Smuzhiyun { 0x00007011, 0x000000A2, 0x0 },
252*4882a593Smuzhiyun { 0x00009010, 0x0000009C, 0x0 },
253*4882a593Smuzhiyun { 0x00000018, 0x000000A9, 0x0 },
254*4882a593Smuzhiyun { 0x00006013, 0x000000A2, 0x0 },
255*4882a593Smuzhiyun { 0x00007011, 0x000000A6, 0x0 },
256*4882a593Smuzhiyun { 0x00000018, 0x000000AB, 0x0 },
257*4882a593Smuzhiyun { 0x00007013, 0x0000009F, 0x0 },
258*4882a593Smuzhiyun { 0x00000018, 0x000000DF, 0x0 },
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /*
262*4882a593Smuzhiyun * Skylake/Kabylake U
263*4882a593Smuzhiyun * eDP 1.4 low vswing translation parameters
264*4882a593Smuzhiyun */
265*4882a593Smuzhiyun static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
266*4882a593Smuzhiyun { 0x00000018, 0x000000A8, 0x0 },
267*4882a593Smuzhiyun { 0x00004013, 0x000000A9, 0x0 },
268*4882a593Smuzhiyun { 0x00007011, 0x000000A2, 0x0 },
269*4882a593Smuzhiyun { 0x00009010, 0x0000009C, 0x0 },
270*4882a593Smuzhiyun { 0x00000018, 0x000000A9, 0x0 },
271*4882a593Smuzhiyun { 0x00006013, 0x000000A2, 0x0 },
272*4882a593Smuzhiyun { 0x00007011, 0x000000A6, 0x0 },
273*4882a593Smuzhiyun { 0x00002016, 0x000000AB, 0x0 },
274*4882a593Smuzhiyun { 0x00005013, 0x0000009F, 0x0 },
275*4882a593Smuzhiyun { 0x00000018, 0x000000DF, 0x0 },
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /*
279*4882a593Smuzhiyun * Skylake/Kabylake Y
280*4882a593Smuzhiyun * eDP 1.4 low vswing translation parameters
281*4882a593Smuzhiyun */
282*4882a593Smuzhiyun static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
283*4882a593Smuzhiyun { 0x00000018, 0x000000A8, 0x0 },
284*4882a593Smuzhiyun { 0x00004013, 0x000000AB, 0x0 },
285*4882a593Smuzhiyun { 0x00007011, 0x000000A4, 0x0 },
286*4882a593Smuzhiyun { 0x00009010, 0x000000DF, 0x0 },
287*4882a593Smuzhiyun { 0x00000018, 0x000000AA, 0x0 },
288*4882a593Smuzhiyun { 0x00006013, 0x000000A4, 0x0 },
289*4882a593Smuzhiyun { 0x00007011, 0x0000009D, 0x0 },
290*4882a593Smuzhiyun { 0x00000018, 0x000000A0, 0x0 },
291*4882a593Smuzhiyun { 0x00006012, 0x000000DF, 0x0 },
292*4882a593Smuzhiyun { 0x00000018, 0x0000008A, 0x0 },
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* Skylake/Kabylake U, H and S */
296*4882a593Smuzhiyun static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
297*4882a593Smuzhiyun { 0x00000018, 0x000000AC, 0x0 },
298*4882a593Smuzhiyun { 0x00005012, 0x0000009D, 0x0 },
299*4882a593Smuzhiyun { 0x00007011, 0x00000088, 0x0 },
300*4882a593Smuzhiyun { 0x00000018, 0x000000A1, 0x0 },
301*4882a593Smuzhiyun { 0x00000018, 0x00000098, 0x0 },
302*4882a593Smuzhiyun { 0x00004013, 0x00000088, 0x0 },
303*4882a593Smuzhiyun { 0x80006012, 0x000000CD, 0x1 },
304*4882a593Smuzhiyun { 0x00000018, 0x000000DF, 0x0 },
305*4882a593Smuzhiyun { 0x80003015, 0x000000CD, 0x1 }, /* Default */
306*4882a593Smuzhiyun { 0x80003015, 0x000000C0, 0x1 },
307*4882a593Smuzhiyun { 0x80000018, 0x000000C0, 0x1 },
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /* Skylake/Kabylake Y */
311*4882a593Smuzhiyun static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
312*4882a593Smuzhiyun { 0x00000018, 0x000000A1, 0x0 },
313*4882a593Smuzhiyun { 0x00005012, 0x000000DF, 0x0 },
314*4882a593Smuzhiyun { 0x80007011, 0x000000CB, 0x3 },
315*4882a593Smuzhiyun { 0x00000018, 0x000000A4, 0x0 },
316*4882a593Smuzhiyun { 0x00000018, 0x0000009D, 0x0 },
317*4882a593Smuzhiyun { 0x00004013, 0x00000080, 0x0 },
318*4882a593Smuzhiyun { 0x80006013, 0x000000C0, 0x3 },
319*4882a593Smuzhiyun { 0x00000018, 0x0000008A, 0x0 },
320*4882a593Smuzhiyun { 0x80003015, 0x000000C0, 0x3 }, /* Default */
321*4882a593Smuzhiyun { 0x80003015, 0x000000C0, 0x3 },
322*4882a593Smuzhiyun { 0x80000018, 0x000000C0, 0x3 },
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun struct bxt_ddi_buf_trans {
326*4882a593Smuzhiyun u8 margin; /* swing value */
327*4882a593Smuzhiyun u8 scale; /* scale value */
328*4882a593Smuzhiyun u8 enable; /* scale enable */
329*4882a593Smuzhiyun u8 deemphasis;
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
333*4882a593Smuzhiyun /* Idx NT mV diff db */
334*4882a593Smuzhiyun { 52, 0x9A, 0, 128, }, /* 0: 400 0 */
335*4882a593Smuzhiyun { 78, 0x9A, 0, 85, }, /* 1: 400 3.5 */
336*4882a593Smuzhiyun { 104, 0x9A, 0, 64, }, /* 2: 400 6 */
337*4882a593Smuzhiyun { 154, 0x9A, 0, 43, }, /* 3: 400 9.5 */
338*4882a593Smuzhiyun { 77, 0x9A, 0, 128, }, /* 4: 600 0 */
339*4882a593Smuzhiyun { 116, 0x9A, 0, 85, }, /* 5: 600 3.5 */
340*4882a593Smuzhiyun { 154, 0x9A, 0, 64, }, /* 6: 600 6 */
341*4882a593Smuzhiyun { 102, 0x9A, 0, 128, }, /* 7: 800 0 */
342*4882a593Smuzhiyun { 154, 0x9A, 0, 85, }, /* 8: 800 3.5 */
343*4882a593Smuzhiyun { 154, 0x9A, 1, 128, }, /* 9: 1200 0 */
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
347*4882a593Smuzhiyun /* Idx NT mV diff db */
348*4882a593Smuzhiyun { 26, 0, 0, 128, }, /* 0: 200 0 */
349*4882a593Smuzhiyun { 38, 0, 0, 112, }, /* 1: 200 1.5 */
350*4882a593Smuzhiyun { 48, 0, 0, 96, }, /* 2: 200 4 */
351*4882a593Smuzhiyun { 54, 0, 0, 69, }, /* 3: 200 6 */
352*4882a593Smuzhiyun { 32, 0, 0, 128, }, /* 4: 250 0 */
353*4882a593Smuzhiyun { 48, 0, 0, 104, }, /* 5: 250 1.5 */
354*4882a593Smuzhiyun { 54, 0, 0, 85, }, /* 6: 250 4 */
355*4882a593Smuzhiyun { 43, 0, 0, 128, }, /* 7: 300 0 */
356*4882a593Smuzhiyun { 54, 0, 0, 101, }, /* 8: 300 1.5 */
357*4882a593Smuzhiyun { 48, 0, 0, 128, }, /* 9: 300 0 */
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /* BSpec has 2 recommended values - entries 0 and 8.
361*4882a593Smuzhiyun * Using the entry with higher vswing.
362*4882a593Smuzhiyun */
363*4882a593Smuzhiyun static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
364*4882a593Smuzhiyun /* Idx NT mV diff db */
365*4882a593Smuzhiyun { 52, 0x9A, 0, 128, }, /* 0: 400 0 */
366*4882a593Smuzhiyun { 52, 0x9A, 0, 85, }, /* 1: 400 3.5 */
367*4882a593Smuzhiyun { 52, 0x9A, 0, 64, }, /* 2: 400 6 */
368*4882a593Smuzhiyun { 42, 0x9A, 0, 43, }, /* 3: 400 9.5 */
369*4882a593Smuzhiyun { 77, 0x9A, 0, 128, }, /* 4: 600 0 */
370*4882a593Smuzhiyun { 77, 0x9A, 0, 85, }, /* 5: 600 3.5 */
371*4882a593Smuzhiyun { 77, 0x9A, 0, 64, }, /* 6: 600 6 */
372*4882a593Smuzhiyun { 102, 0x9A, 0, 128, }, /* 7: 800 0 */
373*4882a593Smuzhiyun { 102, 0x9A, 0, 85, }, /* 8: 800 3.5 */
374*4882a593Smuzhiyun { 154, 0x9A, 1, 128, }, /* 9: 1200 0 */
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun struct cnl_ddi_buf_trans {
378*4882a593Smuzhiyun u8 dw2_swing_sel;
379*4882a593Smuzhiyun u8 dw7_n_scalar;
380*4882a593Smuzhiyun u8 dw4_cursor_coeff;
381*4882a593Smuzhiyun u8 dw4_post_cursor_2;
382*4882a593Smuzhiyun u8 dw4_post_cursor_1;
383*4882a593Smuzhiyun };
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* Voltage Swing Programming for VccIO 0.85V for DP */
386*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_85V[] = {
387*4882a593Smuzhiyun /* NT mV Trans mV db */
388*4882a593Smuzhiyun { 0xA, 0x5D, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */
389*4882a593Smuzhiyun { 0xA, 0x6A, 0x38, 0x00, 0x07 }, /* 350 500 3.1 */
390*4882a593Smuzhiyun { 0xB, 0x7A, 0x32, 0x00, 0x0D }, /* 350 700 6.0 */
391*4882a593Smuzhiyun { 0x6, 0x7C, 0x2D, 0x00, 0x12 }, /* 350 900 8.2 */
392*4882a593Smuzhiyun { 0xA, 0x69, 0x3F, 0x00, 0x00 }, /* 500 500 0.0 */
393*4882a593Smuzhiyun { 0xB, 0x7A, 0x36, 0x00, 0x09 }, /* 500 700 2.9 */
394*4882a593Smuzhiyun { 0x6, 0x7C, 0x30, 0x00, 0x0F }, /* 500 900 5.1 */
395*4882a593Smuzhiyun { 0xB, 0x7D, 0x3C, 0x00, 0x03 }, /* 650 725 0.9 */
396*4882a593Smuzhiyun { 0x6, 0x7C, 0x34, 0x00, 0x0B }, /* 600 900 3.5 */
397*4882a593Smuzhiyun { 0x6, 0x7B, 0x3F, 0x00, 0x00 }, /* 900 900 0.0 */
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /* Voltage Swing Programming for VccIO 0.85V for HDMI */
401*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_85V[] = {
402*4882a593Smuzhiyun /* NT mV Trans mV db */
403*4882a593Smuzhiyun { 0xA, 0x60, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */
404*4882a593Smuzhiyun { 0xB, 0x73, 0x36, 0x00, 0x09 }, /* 450 650 3.2 */
405*4882a593Smuzhiyun { 0x6, 0x7F, 0x31, 0x00, 0x0E }, /* 450 850 5.5 */
406*4882a593Smuzhiyun { 0xB, 0x73, 0x3F, 0x00, 0x00 }, /* 650 650 0.0 */
407*4882a593Smuzhiyun { 0x6, 0x7F, 0x37, 0x00, 0x08 }, /* 650 850 2.3 */
408*4882a593Smuzhiyun { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 850 850 0.0 */
409*4882a593Smuzhiyun { 0x6, 0x7F, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
410*4882a593Smuzhiyun };
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* Voltage Swing Programming for VccIO 0.85V for eDP */
413*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_85V[] = {
414*4882a593Smuzhiyun /* NT mV Trans mV db */
415*4882a593Smuzhiyun { 0xA, 0x66, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */
416*4882a593Smuzhiyun { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */
417*4882a593Smuzhiyun { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */
418*4882a593Smuzhiyun { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */
419*4882a593Smuzhiyun { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */
420*4882a593Smuzhiyun { 0xA, 0x66, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */
421*4882a593Smuzhiyun { 0xB, 0x70, 0x3C, 0x00, 0x03 }, /* 460 600 2.3 */
422*4882a593Smuzhiyun { 0xC, 0x75, 0x3C, 0x00, 0x03 }, /* 537 700 2.3 */
423*4882a593Smuzhiyun { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* Voltage Swing Programming for VccIO 0.95V for DP */
427*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_95V[] = {
428*4882a593Smuzhiyun /* NT mV Trans mV db */
429*4882a593Smuzhiyun { 0xA, 0x5D, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */
430*4882a593Smuzhiyun { 0xA, 0x6A, 0x38, 0x00, 0x07 }, /* 350 500 3.1 */
431*4882a593Smuzhiyun { 0xB, 0x7A, 0x32, 0x00, 0x0D }, /* 350 700 6.0 */
432*4882a593Smuzhiyun { 0x6, 0x7C, 0x2D, 0x00, 0x12 }, /* 350 900 8.2 */
433*4882a593Smuzhiyun { 0xA, 0x69, 0x3F, 0x00, 0x00 }, /* 500 500 0.0 */
434*4882a593Smuzhiyun { 0xB, 0x7A, 0x36, 0x00, 0x09 }, /* 500 700 2.9 */
435*4882a593Smuzhiyun { 0x6, 0x7C, 0x30, 0x00, 0x0F }, /* 500 900 5.1 */
436*4882a593Smuzhiyun { 0xB, 0x7D, 0x3C, 0x00, 0x03 }, /* 650 725 0.9 */
437*4882a593Smuzhiyun { 0x6, 0x7C, 0x34, 0x00, 0x0B }, /* 600 900 3.5 */
438*4882a593Smuzhiyun { 0x6, 0x7B, 0x3F, 0x00, 0x00 }, /* 900 900 0.0 */
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /* Voltage Swing Programming for VccIO 0.95V for HDMI */
442*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_95V[] = {
443*4882a593Smuzhiyun /* NT mV Trans mV db */
444*4882a593Smuzhiyun { 0xA, 0x5C, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
445*4882a593Smuzhiyun { 0xB, 0x69, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */
446*4882a593Smuzhiyun { 0x5, 0x76, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */
447*4882a593Smuzhiyun { 0xA, 0x5E, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */
448*4882a593Smuzhiyun { 0xB, 0x69, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */
449*4882a593Smuzhiyun { 0xB, 0x79, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
450*4882a593Smuzhiyun { 0x6, 0x7D, 0x32, 0x00, 0x0D }, /* 600 1000 4.4 */
451*4882a593Smuzhiyun { 0x5, 0x76, 0x3F, 0x00, 0x00 }, /* 800 800 0.0 */
452*4882a593Smuzhiyun { 0x6, 0x7D, 0x39, 0x00, 0x06 }, /* 800 1000 1.9 */
453*4882a593Smuzhiyun { 0x6, 0x7F, 0x39, 0x00, 0x06 }, /* 850 1050 1.8 */
454*4882a593Smuzhiyun { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /* Voltage Swing Programming for VccIO 0.95V for eDP */
458*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_95V[] = {
459*4882a593Smuzhiyun /* NT mV Trans mV db */
460*4882a593Smuzhiyun { 0xA, 0x61, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */
461*4882a593Smuzhiyun { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */
462*4882a593Smuzhiyun { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */
463*4882a593Smuzhiyun { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */
464*4882a593Smuzhiyun { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */
465*4882a593Smuzhiyun { 0xA, 0x61, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */
466*4882a593Smuzhiyun { 0xB, 0x68, 0x39, 0x00, 0x06 }, /* 460 600 2.3 */
467*4882a593Smuzhiyun { 0xC, 0x6E, 0x39, 0x00, 0x06 }, /* 537 700 2.3 */
468*4882a593Smuzhiyun { 0x4, 0x7F, 0x3A, 0x00, 0x05 }, /* 460 600 2.3 */
469*4882a593Smuzhiyun { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /* Voltage Swing Programming for VccIO 1.05V for DP */
473*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_1_05V[] = {
474*4882a593Smuzhiyun /* NT mV Trans mV db */
475*4882a593Smuzhiyun { 0xA, 0x58, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
476*4882a593Smuzhiyun { 0xB, 0x64, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */
477*4882a593Smuzhiyun { 0x5, 0x70, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */
478*4882a593Smuzhiyun { 0x6, 0x7F, 0x2C, 0x00, 0x13 }, /* 400 1050 8.4 */
479*4882a593Smuzhiyun { 0xB, 0x64, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */
480*4882a593Smuzhiyun { 0x5, 0x73, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
481*4882a593Smuzhiyun { 0x6, 0x7F, 0x30, 0x00, 0x0F }, /* 550 1050 5.6 */
482*4882a593Smuzhiyun { 0x5, 0x76, 0x3E, 0x00, 0x01 }, /* 850 900 0.5 */
483*4882a593Smuzhiyun { 0x6, 0x7F, 0x36, 0x00, 0x09 }, /* 750 1050 2.9 */
484*4882a593Smuzhiyun { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /* Voltage Swing Programming for VccIO 1.05V for HDMI */
488*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_1_05V[] = {
489*4882a593Smuzhiyun /* NT mV Trans mV db */
490*4882a593Smuzhiyun { 0xA, 0x58, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
491*4882a593Smuzhiyun { 0xB, 0x64, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */
492*4882a593Smuzhiyun { 0x5, 0x70, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */
493*4882a593Smuzhiyun { 0xA, 0x5B, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */
494*4882a593Smuzhiyun { 0xB, 0x64, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */
495*4882a593Smuzhiyun { 0x5, 0x73, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
496*4882a593Smuzhiyun { 0x6, 0x7C, 0x32, 0x00, 0x0D }, /* 600 1000 4.4 */
497*4882a593Smuzhiyun { 0x5, 0x70, 0x3F, 0x00, 0x00 }, /* 800 800 0.0 */
498*4882a593Smuzhiyun { 0x6, 0x7C, 0x39, 0x00, 0x06 }, /* 800 1000 1.9 */
499*4882a593Smuzhiyun { 0x6, 0x7F, 0x39, 0x00, 0x06 }, /* 850 1050 1.8 */
500*4882a593Smuzhiyun { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /* Voltage Swing Programming for VccIO 1.05V for eDP */
504*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_1_05V[] = {
505*4882a593Smuzhiyun /* NT mV Trans mV db */
506*4882a593Smuzhiyun { 0xA, 0x5E, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */
507*4882a593Smuzhiyun { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */
508*4882a593Smuzhiyun { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */
509*4882a593Smuzhiyun { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */
510*4882a593Smuzhiyun { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */
511*4882a593Smuzhiyun { 0xA, 0x5E, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */
512*4882a593Smuzhiyun { 0xB, 0x64, 0x39, 0x00, 0x06 }, /* 460 600 2.3 */
513*4882a593Smuzhiyun { 0xE, 0x6A, 0x39, 0x00, 0x06 }, /* 537 700 2.3 */
514*4882a593Smuzhiyun { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
515*4882a593Smuzhiyun };
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun /* icl_combo_phy_ddi_translations */
518*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_dp_hbr2[] = {
519*4882a593Smuzhiyun /* NT mV Trans mV db */
520*4882a593Smuzhiyun { 0xA, 0x35, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */
521*4882a593Smuzhiyun { 0xA, 0x4F, 0x37, 0x00, 0x08 }, /* 350 500 3.1 */
522*4882a593Smuzhiyun { 0xC, 0x71, 0x2F, 0x00, 0x10 }, /* 350 700 6.0 */
523*4882a593Smuzhiyun { 0x6, 0x7F, 0x2B, 0x00, 0x14 }, /* 350 900 8.2 */
524*4882a593Smuzhiyun { 0xA, 0x4C, 0x3F, 0x00, 0x00 }, /* 500 500 0.0 */
525*4882a593Smuzhiyun { 0xC, 0x73, 0x34, 0x00, 0x0B }, /* 500 700 2.9 */
526*4882a593Smuzhiyun { 0x6, 0x7F, 0x2F, 0x00, 0x10 }, /* 500 900 5.1 */
527*4882a593Smuzhiyun { 0xC, 0x6C, 0x3C, 0x00, 0x03 }, /* 650 700 0.6 */
528*4882a593Smuzhiyun { 0x6, 0x7F, 0x35, 0x00, 0x0A }, /* 600 900 3.5 */
529*4882a593Smuzhiyun { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 900 900 0.0 */
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr2[] = {
533*4882a593Smuzhiyun /* NT mV Trans mV db */
534*4882a593Smuzhiyun { 0x0, 0x7F, 0x3F, 0x00, 0x00 }, /* 200 200 0.0 */
535*4882a593Smuzhiyun { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 200 250 1.9 */
536*4882a593Smuzhiyun { 0x1, 0x7F, 0x33, 0x00, 0x0C }, /* 200 300 3.5 */
537*4882a593Smuzhiyun { 0x9, 0x7F, 0x31, 0x00, 0x0E }, /* 200 350 4.9 */
538*4882a593Smuzhiyun { 0x8, 0x7F, 0x3F, 0x00, 0x00 }, /* 250 250 0.0 */
539*4882a593Smuzhiyun { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 250 300 1.6 */
540*4882a593Smuzhiyun { 0x9, 0x7F, 0x35, 0x00, 0x0A }, /* 250 350 2.9 */
541*4882a593Smuzhiyun { 0x1, 0x7F, 0x3F, 0x00, 0x00 }, /* 300 300 0.0 */
542*4882a593Smuzhiyun { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 300 350 1.3 */
543*4882a593Smuzhiyun { 0x9, 0x7F, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */
544*4882a593Smuzhiyun };
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr3[] = {
547*4882a593Smuzhiyun /* NT mV Trans mV db */
548*4882a593Smuzhiyun { 0xA, 0x35, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */
549*4882a593Smuzhiyun { 0xA, 0x4F, 0x37, 0x00, 0x08 }, /* 350 500 3.1 */
550*4882a593Smuzhiyun { 0xC, 0x71, 0x2F, 0x00, 0x10 }, /* 350 700 6.0 */
551*4882a593Smuzhiyun { 0x6, 0x7F, 0x2B, 0x00, 0x14 }, /* 350 900 8.2 */
552*4882a593Smuzhiyun { 0xA, 0x4C, 0x3F, 0x00, 0x00 }, /* 500 500 0.0 */
553*4882a593Smuzhiyun { 0xC, 0x73, 0x34, 0x00, 0x0B }, /* 500 700 2.9 */
554*4882a593Smuzhiyun { 0x6, 0x7F, 0x2F, 0x00, 0x10 }, /* 500 900 5.1 */
555*4882a593Smuzhiyun { 0xC, 0x6C, 0x3C, 0x00, 0x03 }, /* 650 700 0.6 */
556*4882a593Smuzhiyun { 0x6, 0x7F, 0x35, 0x00, 0x0A }, /* 600 900 3.5 */
557*4882a593Smuzhiyun { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 900 900 0.0 */
558*4882a593Smuzhiyun };
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_hdmi[] = {
561*4882a593Smuzhiyun /* NT mV Trans mV db */
562*4882a593Smuzhiyun { 0xA, 0x60, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */
563*4882a593Smuzhiyun { 0xB, 0x73, 0x36, 0x00, 0x09 }, /* 450 650 3.2 */
564*4882a593Smuzhiyun { 0x6, 0x7F, 0x31, 0x00, 0x0E }, /* 450 850 5.5 */
565*4882a593Smuzhiyun { 0xB, 0x73, 0x3F, 0x00, 0x00 }, /* 650 650 0.0 ALS */
566*4882a593Smuzhiyun { 0x6, 0x7F, 0x37, 0x00, 0x08 }, /* 650 850 2.3 */
567*4882a593Smuzhiyun { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 850 850 0.0 */
568*4882a593Smuzhiyun { 0x6, 0x7F, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
569*4882a593Smuzhiyun };
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans ehl_combo_phy_ddi_translations_dp[] = {
572*4882a593Smuzhiyun /* NT mV Trans mV db */
573*4882a593Smuzhiyun { 0xA, 0x33, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */
574*4882a593Smuzhiyun { 0xA, 0x47, 0x36, 0x00, 0x09 }, /* 350 500 3.1 */
575*4882a593Smuzhiyun { 0xC, 0x64, 0x34, 0x00, 0x0B }, /* 350 700 6.0 */
576*4882a593Smuzhiyun { 0x6, 0x7F, 0x30, 0x00, 0x0F }, /* 350 900 8.2 */
577*4882a593Smuzhiyun { 0xA, 0x46, 0x3F, 0x00, 0x00 }, /* 500 500 0.0 */
578*4882a593Smuzhiyun { 0xC, 0x64, 0x38, 0x00, 0x07 }, /* 500 700 2.9 */
579*4882a593Smuzhiyun { 0x6, 0x7F, 0x32, 0x00, 0x0D }, /* 500 900 5.1 */
580*4882a593Smuzhiyun { 0xC, 0x61, 0x3F, 0x00, 0x00 }, /* 650 700 0.6 */
581*4882a593Smuzhiyun { 0x6, 0x7F, 0x38, 0x00, 0x07 }, /* 600 900 3.5 */
582*4882a593Smuzhiyun { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 900 900 0.0 */
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun struct icl_mg_phy_ddi_buf_trans {
586*4882a593Smuzhiyun u32 cri_txdeemph_override_11_6;
587*4882a593Smuzhiyun u32 cri_txdeemph_override_5_0;
588*4882a593Smuzhiyun u32 cri_txdeemph_override_17_12;
589*4882a593Smuzhiyun };
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_rbr_hbr[] = {
592*4882a593Smuzhiyun /* Voltage swing pre-emphasis */
593*4882a593Smuzhiyun { 0x18, 0x00, 0x00 }, /* 0 0 */
594*4882a593Smuzhiyun { 0x1D, 0x00, 0x05 }, /* 0 1 */
595*4882a593Smuzhiyun { 0x24, 0x00, 0x0C }, /* 0 2 */
596*4882a593Smuzhiyun { 0x2B, 0x00, 0x14 }, /* 0 3 */
597*4882a593Smuzhiyun { 0x21, 0x00, 0x00 }, /* 1 0 */
598*4882a593Smuzhiyun { 0x2B, 0x00, 0x08 }, /* 1 1 */
599*4882a593Smuzhiyun { 0x30, 0x00, 0x0F }, /* 1 2 */
600*4882a593Smuzhiyun { 0x31, 0x00, 0x03 }, /* 2 0 */
601*4882a593Smuzhiyun { 0x34, 0x00, 0x0B }, /* 2 1 */
602*4882a593Smuzhiyun { 0x3F, 0x00, 0x00 }, /* 3 0 */
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_hbr2_hbr3[] = {
606*4882a593Smuzhiyun /* Voltage swing pre-emphasis */
607*4882a593Smuzhiyun { 0x18, 0x00, 0x00 }, /* 0 0 */
608*4882a593Smuzhiyun { 0x1D, 0x00, 0x05 }, /* 0 1 */
609*4882a593Smuzhiyun { 0x24, 0x00, 0x0C }, /* 0 2 */
610*4882a593Smuzhiyun { 0x2B, 0x00, 0x14 }, /* 0 3 */
611*4882a593Smuzhiyun { 0x26, 0x00, 0x00 }, /* 1 0 */
612*4882a593Smuzhiyun { 0x2C, 0x00, 0x07 }, /* 1 1 */
613*4882a593Smuzhiyun { 0x33, 0x00, 0x0C }, /* 1 2 */
614*4882a593Smuzhiyun { 0x2E, 0x00, 0x00 }, /* 2 0 */
615*4882a593Smuzhiyun { 0x36, 0x00, 0x09 }, /* 2 1 */
616*4882a593Smuzhiyun { 0x3F, 0x00, 0x00 }, /* 3 0 */
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_hdmi[] = {
620*4882a593Smuzhiyun /* HDMI Preset VS Pre-emph */
621*4882a593Smuzhiyun { 0x1A, 0x0, 0x0 }, /* 1 400mV 0dB */
622*4882a593Smuzhiyun { 0x20, 0x0, 0x0 }, /* 2 500mV 0dB */
623*4882a593Smuzhiyun { 0x29, 0x0, 0x0 }, /* 3 650mV 0dB */
624*4882a593Smuzhiyun { 0x32, 0x0, 0x0 }, /* 4 800mV 0dB */
625*4882a593Smuzhiyun { 0x3F, 0x0, 0x0 }, /* 5 1000mV 0dB */
626*4882a593Smuzhiyun { 0x3A, 0x0, 0x5 }, /* 6 Full -1.5 dB */
627*4882a593Smuzhiyun { 0x39, 0x0, 0x6 }, /* 7 Full -1.8 dB */
628*4882a593Smuzhiyun { 0x38, 0x0, 0x7 }, /* 8 Full -2 dB */
629*4882a593Smuzhiyun { 0x37, 0x0, 0x8 }, /* 9 Full -2.5 dB */
630*4882a593Smuzhiyun { 0x36, 0x0, 0x9 }, /* 10 Full -3 dB */
631*4882a593Smuzhiyun };
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun struct tgl_dkl_phy_ddi_buf_trans {
634*4882a593Smuzhiyun u32 dkl_vswing_control;
635*4882a593Smuzhiyun u32 dkl_preshoot_control;
636*4882a593Smuzhiyun u32 dkl_de_emphasis_control;
637*4882a593Smuzhiyun };
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_dp_ddi_trans[] = {
640*4882a593Smuzhiyun /* VS pre-emp Non-trans mV Pre-emph dB */
641*4882a593Smuzhiyun { 0x7, 0x0, 0x00 }, /* 0 0 400mV 0 dB */
642*4882a593Smuzhiyun { 0x5, 0x0, 0x05 }, /* 0 1 400mV 3.5 dB */
643*4882a593Smuzhiyun { 0x2, 0x0, 0x0B }, /* 0 2 400mV 6 dB */
644*4882a593Smuzhiyun { 0x0, 0x0, 0x18 }, /* 0 3 400mV 9.5 dB */
645*4882a593Smuzhiyun { 0x5, 0x0, 0x00 }, /* 1 0 600mV 0 dB */
646*4882a593Smuzhiyun { 0x2, 0x0, 0x08 }, /* 1 1 600mV 3.5 dB */
647*4882a593Smuzhiyun { 0x0, 0x0, 0x14 }, /* 1 2 600mV 6 dB */
648*4882a593Smuzhiyun { 0x2, 0x0, 0x00 }, /* 2 0 800mV 0 dB */
649*4882a593Smuzhiyun { 0x0, 0x0, 0x0B }, /* 2 1 800mV 3.5 dB */
650*4882a593Smuzhiyun { 0x0, 0x0, 0x00 }, /* 3 0 1200mV 0 dB HDMI default */
651*4882a593Smuzhiyun };
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_dp_ddi_trans_hbr2[] = {
654*4882a593Smuzhiyun /* VS pre-emp Non-trans mV Pre-emph dB */
655*4882a593Smuzhiyun { 0x7, 0x0, 0x00 }, /* 0 0 400mV 0 dB */
656*4882a593Smuzhiyun { 0x5, 0x0, 0x05 }, /* 0 1 400mV 3.5 dB */
657*4882a593Smuzhiyun { 0x2, 0x0, 0x0B }, /* 0 2 400mV 6 dB */
658*4882a593Smuzhiyun { 0x0, 0x0, 0x19 }, /* 0 3 400mV 9.5 dB */
659*4882a593Smuzhiyun { 0x5, 0x0, 0x00 }, /* 1 0 600mV 0 dB */
660*4882a593Smuzhiyun { 0x2, 0x0, 0x08 }, /* 1 1 600mV 3.5 dB */
661*4882a593Smuzhiyun { 0x0, 0x0, 0x14 }, /* 1 2 600mV 6 dB */
662*4882a593Smuzhiyun { 0x2, 0x0, 0x00 }, /* 2 0 800mV 0 dB */
663*4882a593Smuzhiyun { 0x0, 0x0, 0x0B }, /* 2 1 800mV 3.5 dB */
664*4882a593Smuzhiyun { 0x0, 0x0, 0x00 }, /* 3 0 1200mV 0 dB HDMI default */
665*4882a593Smuzhiyun };
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_hdmi_ddi_trans[] = {
668*4882a593Smuzhiyun /* HDMI Preset VS Pre-emph */
669*4882a593Smuzhiyun { 0x7, 0x0, 0x0 }, /* 1 400mV 0dB */
670*4882a593Smuzhiyun { 0x6, 0x0, 0x0 }, /* 2 500mV 0dB */
671*4882a593Smuzhiyun { 0x4, 0x0, 0x0 }, /* 3 650mV 0dB */
672*4882a593Smuzhiyun { 0x2, 0x0, 0x0 }, /* 4 800mV 0dB */
673*4882a593Smuzhiyun { 0x0, 0x0, 0x0 }, /* 5 1000mV 0dB */
674*4882a593Smuzhiyun { 0x0, 0x0, 0x5 }, /* 6 Full -1.5 dB */
675*4882a593Smuzhiyun { 0x0, 0x0, 0x6 }, /* 7 Full -1.8 dB */
676*4882a593Smuzhiyun { 0x0, 0x0, 0x7 }, /* 8 Full -2 dB */
677*4882a593Smuzhiyun { 0x0, 0x0, 0x8 }, /* 9 Full -2.5 dB */
678*4882a593Smuzhiyun { 0x0, 0x0, 0xA }, /* 10 Full -3 dB */
679*4882a593Smuzhiyun };
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_dp_hbr[] = {
682*4882a593Smuzhiyun /* NT mV Trans mV db */
683*4882a593Smuzhiyun { 0xA, 0x32, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */
684*4882a593Smuzhiyun { 0xA, 0x4F, 0x37, 0x00, 0x08 }, /* 350 500 3.1 */
685*4882a593Smuzhiyun { 0xC, 0x71, 0x2F, 0x00, 0x10 }, /* 350 700 6.0 */
686*4882a593Smuzhiyun { 0x6, 0x7D, 0x2B, 0x00, 0x14 }, /* 350 900 8.2 */
687*4882a593Smuzhiyun { 0xA, 0x4C, 0x3F, 0x00, 0x00 }, /* 500 500 0.0 */
688*4882a593Smuzhiyun { 0xC, 0x73, 0x34, 0x00, 0x0B }, /* 500 700 2.9 */
689*4882a593Smuzhiyun { 0x6, 0x7F, 0x2F, 0x00, 0x10 }, /* 500 900 5.1 */
690*4882a593Smuzhiyun { 0xC, 0x6C, 0x3C, 0x00, 0x03 }, /* 650 700 0.6 */
691*4882a593Smuzhiyun { 0x6, 0x7F, 0x35, 0x00, 0x0A }, /* 600 900 3.5 */
692*4882a593Smuzhiyun { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 900 900 0.0 */
693*4882a593Smuzhiyun };
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_dp_hbr2[] = {
696*4882a593Smuzhiyun /* NT mV Trans mV db */
697*4882a593Smuzhiyun { 0xA, 0x35, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */
698*4882a593Smuzhiyun { 0xA, 0x4F, 0x37, 0x00, 0x08 }, /* 350 500 3.1 */
699*4882a593Smuzhiyun { 0xC, 0x63, 0x2F, 0x00, 0x10 }, /* 350 700 6.0 */
700*4882a593Smuzhiyun { 0x6, 0x7F, 0x2B, 0x00, 0x14 }, /* 350 900 8.2 */
701*4882a593Smuzhiyun { 0xA, 0x47, 0x3F, 0x00, 0x00 }, /* 500 500 0.0 */
702*4882a593Smuzhiyun { 0xC, 0x63, 0x34, 0x00, 0x0B }, /* 500 700 2.9 */
703*4882a593Smuzhiyun { 0x6, 0x7F, 0x2F, 0x00, 0x10 }, /* 500 900 5.1 */
704*4882a593Smuzhiyun { 0xC, 0x61, 0x3C, 0x00, 0x03 }, /* 650 700 0.6 */
705*4882a593Smuzhiyun { 0x6, 0x7B, 0x35, 0x00, 0x0A }, /* 600 900 3.5 */
706*4882a593Smuzhiyun { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 900 900 0.0 */
707*4882a593Smuzhiyun };
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans tgl_uy_combo_phy_ddi_translations_dp_hbr2[] = {
710*4882a593Smuzhiyun /* NT mV Trans mV db */
711*4882a593Smuzhiyun { 0xA, 0x35, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */
712*4882a593Smuzhiyun { 0xA, 0x4F, 0x36, 0x00, 0x09 }, /* 350 500 3.1 */
713*4882a593Smuzhiyun { 0xC, 0x60, 0x32, 0x00, 0x0D }, /* 350 700 6.0 */
714*4882a593Smuzhiyun { 0xC, 0x7F, 0x2D, 0x00, 0x12 }, /* 350 900 8.2 */
715*4882a593Smuzhiyun { 0xC, 0x47, 0x3F, 0x00, 0x00 }, /* 500 500 0.0 */
716*4882a593Smuzhiyun { 0xC, 0x6F, 0x36, 0x00, 0x09 }, /* 500 700 2.9 */
717*4882a593Smuzhiyun { 0x6, 0x7D, 0x32, 0x00, 0x0D }, /* 500 900 5.1 */
718*4882a593Smuzhiyun { 0x6, 0x60, 0x3C, 0x00, 0x03 }, /* 650 700 0.6 */
719*4882a593Smuzhiyun { 0x6, 0x7F, 0x34, 0x00, 0x0B }, /* 600 900 3.5 */
720*4882a593Smuzhiyun { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 900 900 0.0 */
721*4882a593Smuzhiyun };
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun /*
724*4882a593Smuzhiyun * Cloned the HOBL entry to comply with the voltage and pre-emphasis entries
725*4882a593Smuzhiyun * that DisplayPort specification requires
726*4882a593Smuzhiyun */
727*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_edp_hbr2_hobl[] = {
728*4882a593Smuzhiyun /* VS pre-emp */
729*4882a593Smuzhiyun { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 0 0 */
730*4882a593Smuzhiyun { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 0 1 */
731*4882a593Smuzhiyun { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 0 2 */
732*4882a593Smuzhiyun { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 0 3 */
733*4882a593Smuzhiyun { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1 0 */
734*4882a593Smuzhiyun { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1 1 */
735*4882a593Smuzhiyun { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1 2 */
736*4882a593Smuzhiyun { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 2 0 */
737*4882a593Smuzhiyun { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 2 1 */
738*4882a593Smuzhiyun };
739*4882a593Smuzhiyun
is_hobl_buf_trans(const struct cnl_ddi_buf_trans * table)740*4882a593Smuzhiyun static bool is_hobl_buf_trans(const struct cnl_ddi_buf_trans *table)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun return table == tgl_combo_phy_ddi_translations_edp_hbr2_hobl;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun static const struct ddi_buf_trans *
bdw_get_buf_trans_edp(struct intel_encoder * encoder,int * n_entries)746*4882a593Smuzhiyun bdw_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun if (dev_priv->vbt.edp.low_vswing) {
751*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
752*4882a593Smuzhiyun return bdw_ddi_translations_edp;
753*4882a593Smuzhiyun } else {
754*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
755*4882a593Smuzhiyun return bdw_ddi_translations_dp;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun static const struct ddi_buf_trans *
skl_get_buf_trans_dp(struct intel_encoder * encoder,int * n_entries)760*4882a593Smuzhiyun skl_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun if (IS_SKL_ULX(dev_priv)) {
765*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
766*4882a593Smuzhiyun return skl_y_ddi_translations_dp;
767*4882a593Smuzhiyun } else if (IS_SKL_ULT(dev_priv)) {
768*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
769*4882a593Smuzhiyun return skl_u_ddi_translations_dp;
770*4882a593Smuzhiyun } else {
771*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
772*4882a593Smuzhiyun return skl_ddi_translations_dp;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun static const struct ddi_buf_trans *
kbl_get_buf_trans_dp(struct intel_encoder * encoder,int * n_entries)777*4882a593Smuzhiyun kbl_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun if (IS_KBL_ULX(dev_priv) ||
782*4882a593Smuzhiyun IS_CFL_ULX(dev_priv) ||
783*4882a593Smuzhiyun IS_CML_ULX(dev_priv)) {
784*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
785*4882a593Smuzhiyun return kbl_y_ddi_translations_dp;
786*4882a593Smuzhiyun } else if (IS_KBL_ULT(dev_priv) ||
787*4882a593Smuzhiyun IS_CFL_ULT(dev_priv) ||
788*4882a593Smuzhiyun IS_CML_ULT(dev_priv)) {
789*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
790*4882a593Smuzhiyun return kbl_u_ddi_translations_dp;
791*4882a593Smuzhiyun } else {
792*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
793*4882a593Smuzhiyun return kbl_ddi_translations_dp;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun static const struct ddi_buf_trans *
skl_get_buf_trans_edp(struct intel_encoder * encoder,int * n_entries)798*4882a593Smuzhiyun skl_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun if (dev_priv->vbt.edp.low_vswing) {
803*4882a593Smuzhiyun if (IS_SKL_ULX(dev_priv) ||
804*4882a593Smuzhiyun IS_KBL_ULX(dev_priv) ||
805*4882a593Smuzhiyun IS_CFL_ULX(dev_priv) ||
806*4882a593Smuzhiyun IS_CML_ULX(dev_priv)) {
807*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
808*4882a593Smuzhiyun return skl_y_ddi_translations_edp;
809*4882a593Smuzhiyun } else if (IS_SKL_ULT(dev_priv) ||
810*4882a593Smuzhiyun IS_KBL_ULT(dev_priv) ||
811*4882a593Smuzhiyun IS_CFL_ULT(dev_priv) ||
812*4882a593Smuzhiyun IS_CML_ULT(dev_priv)) {
813*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
814*4882a593Smuzhiyun return skl_u_ddi_translations_edp;
815*4882a593Smuzhiyun } else {
816*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
817*4882a593Smuzhiyun return skl_ddi_translations_edp;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun if (IS_KABYLAKE(dev_priv) ||
822*4882a593Smuzhiyun IS_COFFEELAKE(dev_priv) ||
823*4882a593Smuzhiyun IS_COMETLAKE(dev_priv))
824*4882a593Smuzhiyun return kbl_get_buf_trans_dp(encoder, n_entries);
825*4882a593Smuzhiyun else
826*4882a593Smuzhiyun return skl_get_buf_trans_dp(encoder, n_entries);
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun static const struct ddi_buf_trans *
skl_get_buf_trans_hdmi(struct drm_i915_private * dev_priv,int * n_entries)830*4882a593Smuzhiyun skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun if (IS_SKL_ULX(dev_priv) ||
833*4882a593Smuzhiyun IS_KBL_ULX(dev_priv) ||
834*4882a593Smuzhiyun IS_CFL_ULX(dev_priv) ||
835*4882a593Smuzhiyun IS_CML_ULX(dev_priv)) {
836*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
837*4882a593Smuzhiyun return skl_y_ddi_translations_hdmi;
838*4882a593Smuzhiyun } else {
839*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
840*4882a593Smuzhiyun return skl_ddi_translations_hdmi;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
skl_buf_trans_num_entries(enum port port,int n_entries)844*4882a593Smuzhiyun static int skl_buf_trans_num_entries(enum port port, int n_entries)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun /* Only DDIA and DDIE can select the 10th register with DP */
847*4882a593Smuzhiyun if (port == PORT_A || port == PORT_E)
848*4882a593Smuzhiyun return min(n_entries, 10);
849*4882a593Smuzhiyun else
850*4882a593Smuzhiyun return min(n_entries, 9);
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_dp(struct intel_encoder * encoder,int * n_entries)854*4882a593Smuzhiyun intel_ddi_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun if (IS_KABYLAKE(dev_priv) ||
859*4882a593Smuzhiyun IS_COFFEELAKE(dev_priv) ||
860*4882a593Smuzhiyun IS_COMETLAKE(dev_priv)) {
861*4882a593Smuzhiyun const struct ddi_buf_trans *ddi_translations =
862*4882a593Smuzhiyun kbl_get_buf_trans_dp(encoder, n_entries);
863*4882a593Smuzhiyun *n_entries = skl_buf_trans_num_entries(encoder->port, *n_entries);
864*4882a593Smuzhiyun return ddi_translations;
865*4882a593Smuzhiyun } else if (IS_SKYLAKE(dev_priv)) {
866*4882a593Smuzhiyun const struct ddi_buf_trans *ddi_translations =
867*4882a593Smuzhiyun skl_get_buf_trans_dp(encoder, n_entries);
868*4882a593Smuzhiyun *n_entries = skl_buf_trans_num_entries(encoder->port, *n_entries);
869*4882a593Smuzhiyun return ddi_translations;
870*4882a593Smuzhiyun } else if (IS_BROADWELL(dev_priv)) {
871*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
872*4882a593Smuzhiyun return bdw_ddi_translations_dp;
873*4882a593Smuzhiyun } else if (IS_HASWELL(dev_priv)) {
874*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
875*4882a593Smuzhiyun return hsw_ddi_translations_dp;
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun *n_entries = 0;
879*4882a593Smuzhiyun return NULL;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_edp(struct intel_encoder * encoder,int * n_entries)883*4882a593Smuzhiyun intel_ddi_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun if (IS_GEN9_BC(dev_priv)) {
888*4882a593Smuzhiyun const struct ddi_buf_trans *ddi_translations =
889*4882a593Smuzhiyun skl_get_buf_trans_edp(encoder, n_entries);
890*4882a593Smuzhiyun *n_entries = skl_buf_trans_num_entries(encoder->port, *n_entries);
891*4882a593Smuzhiyun return ddi_translations;
892*4882a593Smuzhiyun } else if (IS_BROADWELL(dev_priv)) {
893*4882a593Smuzhiyun return bdw_get_buf_trans_edp(encoder, n_entries);
894*4882a593Smuzhiyun } else if (IS_HASWELL(dev_priv)) {
895*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
896*4882a593Smuzhiyun return hsw_ddi_translations_dp;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun *n_entries = 0;
900*4882a593Smuzhiyun return NULL;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_fdi(struct drm_i915_private * dev_priv,int * n_entries)904*4882a593Smuzhiyun intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv,
905*4882a593Smuzhiyun int *n_entries)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun if (IS_BROADWELL(dev_priv)) {
908*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(bdw_ddi_translations_fdi);
909*4882a593Smuzhiyun return bdw_ddi_translations_fdi;
910*4882a593Smuzhiyun } else if (IS_HASWELL(dev_priv)) {
911*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
912*4882a593Smuzhiyun return hsw_ddi_translations_fdi;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun *n_entries = 0;
916*4882a593Smuzhiyun return NULL;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_hdmi(struct intel_encoder * encoder,int * n_entries)920*4882a593Smuzhiyun intel_ddi_get_buf_trans_hdmi(struct intel_encoder *encoder,
921*4882a593Smuzhiyun int *n_entries)
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun if (IS_GEN9_BC(dev_priv)) {
926*4882a593Smuzhiyun return skl_get_buf_trans_hdmi(dev_priv, n_entries);
927*4882a593Smuzhiyun } else if (IS_BROADWELL(dev_priv)) {
928*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
929*4882a593Smuzhiyun return bdw_ddi_translations_hdmi;
930*4882a593Smuzhiyun } else if (IS_HASWELL(dev_priv)) {
931*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
932*4882a593Smuzhiyun return hsw_ddi_translations_hdmi;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun *n_entries = 0;
936*4882a593Smuzhiyun return NULL;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_dp(struct intel_encoder * encoder,int * n_entries)940*4882a593Smuzhiyun bxt_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
943*4882a593Smuzhiyun return bxt_ddi_translations_dp;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_edp(struct intel_encoder * encoder,int * n_entries)947*4882a593Smuzhiyun bxt_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun if (dev_priv->vbt.edp.low_vswing) {
952*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
953*4882a593Smuzhiyun return bxt_ddi_translations_edp;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun return bxt_get_buf_trans_dp(encoder, n_entries);
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_hdmi(struct intel_encoder * encoder,int * n_entries)960*4882a593Smuzhiyun bxt_get_buf_trans_hdmi(struct intel_encoder *encoder, int *n_entries)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
963*4882a593Smuzhiyun return bxt_ddi_translations_hdmi;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_hdmi(struct intel_encoder * encoder,int * n_entries)967*4882a593Smuzhiyun cnl_get_buf_trans_hdmi(struct intel_encoder *encoder, int *n_entries)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
970*4882a593Smuzhiyun u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun if (voltage == VOLTAGE_INFO_0_85V) {
973*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_85V);
974*4882a593Smuzhiyun return cnl_ddi_translations_hdmi_0_85V;
975*4882a593Smuzhiyun } else if (voltage == VOLTAGE_INFO_0_95V) {
976*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_95V);
977*4882a593Smuzhiyun return cnl_ddi_translations_hdmi_0_95V;
978*4882a593Smuzhiyun } else if (voltage == VOLTAGE_INFO_1_05V) {
979*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_1_05V);
980*4882a593Smuzhiyun return cnl_ddi_translations_hdmi_1_05V;
981*4882a593Smuzhiyun } else {
982*4882a593Smuzhiyun *n_entries = 1; /* shut up gcc */
983*4882a593Smuzhiyun MISSING_CASE(voltage);
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun return NULL;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_dp(struct intel_encoder * encoder,int * n_entries)989*4882a593Smuzhiyun cnl_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
990*4882a593Smuzhiyun {
991*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
992*4882a593Smuzhiyun u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun if (voltage == VOLTAGE_INFO_0_85V) {
995*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_85V);
996*4882a593Smuzhiyun return cnl_ddi_translations_dp_0_85V;
997*4882a593Smuzhiyun } else if (voltage == VOLTAGE_INFO_0_95V) {
998*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_95V);
999*4882a593Smuzhiyun return cnl_ddi_translations_dp_0_95V;
1000*4882a593Smuzhiyun } else if (voltage == VOLTAGE_INFO_1_05V) {
1001*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_1_05V);
1002*4882a593Smuzhiyun return cnl_ddi_translations_dp_1_05V;
1003*4882a593Smuzhiyun } else {
1004*4882a593Smuzhiyun *n_entries = 1; /* shut up gcc */
1005*4882a593Smuzhiyun MISSING_CASE(voltage);
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun return NULL;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_edp(struct intel_encoder * encoder,int * n_entries)1011*4882a593Smuzhiyun cnl_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1014*4882a593Smuzhiyun u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun if (dev_priv->vbt.edp.low_vswing) {
1017*4882a593Smuzhiyun if (voltage == VOLTAGE_INFO_0_85V) {
1018*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_85V);
1019*4882a593Smuzhiyun return cnl_ddi_translations_edp_0_85V;
1020*4882a593Smuzhiyun } else if (voltage == VOLTAGE_INFO_0_95V) {
1021*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_95V);
1022*4882a593Smuzhiyun return cnl_ddi_translations_edp_0_95V;
1023*4882a593Smuzhiyun } else if (voltage == VOLTAGE_INFO_1_05V) {
1024*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_1_05V);
1025*4882a593Smuzhiyun return cnl_ddi_translations_edp_1_05V;
1026*4882a593Smuzhiyun } else {
1027*4882a593Smuzhiyun *n_entries = 1; /* shut up gcc */
1028*4882a593Smuzhiyun MISSING_CASE(voltage);
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun return NULL;
1031*4882a593Smuzhiyun } else {
1032*4882a593Smuzhiyun return cnl_get_buf_trans_dp(encoder, n_entries);
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans *
icl_get_combo_buf_trans(struct intel_encoder * encoder,int type,int rate,int * n_entries)1037*4882a593Smuzhiyun icl_get_combo_buf_trans(struct intel_encoder *encoder, int type, int rate,
1038*4882a593Smuzhiyun int *n_entries)
1039*4882a593Smuzhiyun {
1040*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun if (type == INTEL_OUTPUT_HDMI) {
1043*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
1044*4882a593Smuzhiyun return icl_combo_phy_ddi_translations_hdmi;
1045*4882a593Smuzhiyun } else if (rate > 540000 && type == INTEL_OUTPUT_EDP) {
1046*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr3);
1047*4882a593Smuzhiyun return icl_combo_phy_ddi_translations_edp_hbr3;
1048*4882a593Smuzhiyun } else if (type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.low_vswing) {
1049*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
1050*4882a593Smuzhiyun return icl_combo_phy_ddi_translations_edp_hbr2;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_dp_hbr2);
1054*4882a593Smuzhiyun return icl_combo_phy_ddi_translations_dp_hbr2;
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun static const struct icl_mg_phy_ddi_buf_trans *
icl_get_mg_buf_trans(struct intel_encoder * encoder,int type,int rate,int * n_entries)1058*4882a593Smuzhiyun icl_get_mg_buf_trans(struct intel_encoder *encoder, int type, int rate,
1059*4882a593Smuzhiyun int *n_entries)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun if (type == INTEL_OUTPUT_HDMI) {
1062*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_hdmi);
1063*4882a593Smuzhiyun return icl_mg_phy_ddi_translations_hdmi;
1064*4882a593Smuzhiyun } else if (rate > 270000) {
1065*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_hbr2_hbr3);
1066*4882a593Smuzhiyun return icl_mg_phy_ddi_translations_hbr2_hbr3;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_rbr_hbr);
1070*4882a593Smuzhiyun return icl_mg_phy_ddi_translations_rbr_hbr;
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans *
ehl_get_combo_buf_trans(struct intel_encoder * encoder,int type,int rate,int * n_entries)1074*4882a593Smuzhiyun ehl_get_combo_buf_trans(struct intel_encoder *encoder, int type, int rate,
1075*4882a593Smuzhiyun int *n_entries)
1076*4882a593Smuzhiyun {
1077*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun switch (type) {
1080*4882a593Smuzhiyun case INTEL_OUTPUT_HDMI:
1081*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
1082*4882a593Smuzhiyun return icl_combo_phy_ddi_translations_hdmi;
1083*4882a593Smuzhiyun case INTEL_OUTPUT_EDP:
1084*4882a593Smuzhiyun if (dev_priv->vbt.edp.low_vswing) {
1085*4882a593Smuzhiyun if (rate > 540000) {
1086*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr3);
1087*4882a593Smuzhiyun return icl_combo_phy_ddi_translations_edp_hbr3;
1088*4882a593Smuzhiyun } else {
1089*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
1090*4882a593Smuzhiyun return icl_combo_phy_ddi_translations_edp_hbr2;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun /* fall through */
1094*4882a593Smuzhiyun default:
1095*4882a593Smuzhiyun /* All combo DP and eDP ports that do not support low_vswing */
1096*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(ehl_combo_phy_ddi_translations_dp);
1097*4882a593Smuzhiyun return ehl_combo_phy_ddi_translations_dp;
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun static const struct cnl_ddi_buf_trans *
tgl_get_combo_buf_trans(struct intel_encoder * encoder,int type,int rate,int * n_entries)1102*4882a593Smuzhiyun tgl_get_combo_buf_trans(struct intel_encoder *encoder, int type, int rate,
1103*4882a593Smuzhiyun int *n_entries)
1104*4882a593Smuzhiyun {
1105*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun switch (type) {
1108*4882a593Smuzhiyun case INTEL_OUTPUT_HDMI:
1109*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
1110*4882a593Smuzhiyun return icl_combo_phy_ddi_translations_hdmi;
1111*4882a593Smuzhiyun case INTEL_OUTPUT_EDP:
1112*4882a593Smuzhiyun if (dev_priv->vbt.edp.hobl) {
1113*4882a593Smuzhiyun struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun if (!intel_dp->hobl_failed && rate <= 540000) {
1116*4882a593Smuzhiyun /* Same table applies to TGL, RKL and DG1 */
1117*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_edp_hbr2_hobl);
1118*4882a593Smuzhiyun return tgl_combo_phy_ddi_translations_edp_hbr2_hobl;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun if (rate > 540000) {
1123*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr3);
1124*4882a593Smuzhiyun return icl_combo_phy_ddi_translations_edp_hbr3;
1125*4882a593Smuzhiyun } else if (dev_priv->vbt.edp.low_vswing) {
1126*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
1127*4882a593Smuzhiyun return icl_combo_phy_ddi_translations_edp_hbr2;
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun /* fall through */
1130*4882a593Smuzhiyun default:
1131*4882a593Smuzhiyun /* All combo DP and eDP ports that do not support low_vswing */
1132*4882a593Smuzhiyun if (rate > 270000) {
1133*4882a593Smuzhiyun if (IS_TGL_U(dev_priv) || IS_TGL_Y(dev_priv)) {
1134*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(tgl_uy_combo_phy_ddi_translations_dp_hbr2);
1135*4882a593Smuzhiyun return tgl_uy_combo_phy_ddi_translations_dp_hbr2;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_dp_hbr2);
1139*4882a593Smuzhiyun return tgl_combo_phy_ddi_translations_dp_hbr2;
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_dp_hbr);
1143*4882a593Smuzhiyun return tgl_combo_phy_ddi_translations_dp_hbr;
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun static const struct tgl_dkl_phy_ddi_buf_trans *
tgl_get_dkl_buf_trans(struct intel_encoder * encoder,int type,int rate,int * n_entries)1148*4882a593Smuzhiyun tgl_get_dkl_buf_trans(struct intel_encoder *encoder, int type, int rate,
1149*4882a593Smuzhiyun int *n_entries)
1150*4882a593Smuzhiyun {
1151*4882a593Smuzhiyun if (type == INTEL_OUTPUT_HDMI) {
1152*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(tgl_dkl_phy_hdmi_ddi_trans);
1153*4882a593Smuzhiyun return tgl_dkl_phy_hdmi_ddi_trans;
1154*4882a593Smuzhiyun } else if (rate > 270000) {
1155*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans_hbr2);
1156*4882a593Smuzhiyun return tgl_dkl_phy_dp_ddi_trans_hbr2;
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun *n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans);
1160*4882a593Smuzhiyun return tgl_dkl_phy_dp_ddi_trans;
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun
intel_ddi_hdmi_level(struct intel_encoder * encoder)1163*4882a593Smuzhiyun static int intel_ddi_hdmi_level(struct intel_encoder *encoder)
1164*4882a593Smuzhiyun {
1165*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1166*4882a593Smuzhiyun int n_entries, level, default_entry;
1167*4882a593Smuzhiyun enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12) {
1170*4882a593Smuzhiyun if (intel_phy_is_combo(dev_priv, phy))
1171*4882a593Smuzhiyun tgl_get_combo_buf_trans(encoder, INTEL_OUTPUT_HDMI,
1172*4882a593Smuzhiyun 0, &n_entries);
1173*4882a593Smuzhiyun else
1174*4882a593Smuzhiyun tgl_get_dkl_buf_trans(encoder, INTEL_OUTPUT_HDMI, 0,
1175*4882a593Smuzhiyun &n_entries);
1176*4882a593Smuzhiyun default_entry = n_entries - 1;
1177*4882a593Smuzhiyun } else if (INTEL_GEN(dev_priv) == 11) {
1178*4882a593Smuzhiyun if (intel_phy_is_combo(dev_priv, phy))
1179*4882a593Smuzhiyun icl_get_combo_buf_trans(encoder, INTEL_OUTPUT_HDMI,
1180*4882a593Smuzhiyun 0, &n_entries);
1181*4882a593Smuzhiyun else
1182*4882a593Smuzhiyun icl_get_mg_buf_trans(encoder, INTEL_OUTPUT_HDMI, 0,
1183*4882a593Smuzhiyun &n_entries);
1184*4882a593Smuzhiyun default_entry = n_entries - 1;
1185*4882a593Smuzhiyun } else if (IS_CANNONLAKE(dev_priv)) {
1186*4882a593Smuzhiyun cnl_get_buf_trans_hdmi(encoder, &n_entries);
1187*4882a593Smuzhiyun default_entry = n_entries - 1;
1188*4882a593Smuzhiyun } else if (IS_GEN9_LP(dev_priv)) {
1189*4882a593Smuzhiyun bxt_get_buf_trans_hdmi(encoder, &n_entries);
1190*4882a593Smuzhiyun default_entry = n_entries - 1;
1191*4882a593Smuzhiyun } else if (IS_GEN9_BC(dev_priv)) {
1192*4882a593Smuzhiyun intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1193*4882a593Smuzhiyun default_entry = 8;
1194*4882a593Smuzhiyun } else if (IS_BROADWELL(dev_priv)) {
1195*4882a593Smuzhiyun intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1196*4882a593Smuzhiyun default_entry = 7;
1197*4882a593Smuzhiyun } else if (IS_HASWELL(dev_priv)) {
1198*4882a593Smuzhiyun intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1199*4882a593Smuzhiyun default_entry = 6;
1200*4882a593Smuzhiyun } else {
1201*4882a593Smuzhiyun drm_WARN(&dev_priv->drm, 1, "ddi translation table missing\n");
1202*4882a593Smuzhiyun return 0;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun if (drm_WARN_ON_ONCE(&dev_priv->drm, n_entries == 0))
1206*4882a593Smuzhiyun return 0;
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun level = intel_bios_hdmi_level_shift(encoder);
1209*4882a593Smuzhiyun if (level < 0)
1210*4882a593Smuzhiyun level = default_entry;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1213*4882a593Smuzhiyun level = n_entries - 1;
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun return level;
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun /*
1219*4882a593Smuzhiyun * Starting with Haswell, DDI port buffers must be programmed with correct
1220*4882a593Smuzhiyun * values in advance. This function programs the correct values for
1221*4882a593Smuzhiyun * DP/eDP/FDI use cases.
1222*4882a593Smuzhiyun */
intel_prepare_dp_ddi_buffers(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)1223*4882a593Smuzhiyun static void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
1224*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
1225*4882a593Smuzhiyun {
1226*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1227*4882a593Smuzhiyun u32 iboost_bit = 0;
1228*4882a593Smuzhiyun int i, n_entries;
1229*4882a593Smuzhiyun enum port port = encoder->port;
1230*4882a593Smuzhiyun const struct ddi_buf_trans *ddi_translations;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
1233*4882a593Smuzhiyun ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
1234*4882a593Smuzhiyun &n_entries);
1235*4882a593Smuzhiyun else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
1236*4882a593Smuzhiyun ddi_translations = intel_ddi_get_buf_trans_edp(encoder,
1237*4882a593Smuzhiyun &n_entries);
1238*4882a593Smuzhiyun else
1239*4882a593Smuzhiyun ddi_translations = intel_ddi_get_buf_trans_dp(encoder,
1240*4882a593Smuzhiyun &n_entries);
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun /* If we're boosting the current, set bit 31 of trans1 */
1243*4882a593Smuzhiyun if (IS_GEN9_BC(dev_priv) && intel_bios_dp_boost_level(encoder))
1244*4882a593Smuzhiyun iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun for (i = 0; i < n_entries; i++) {
1247*4882a593Smuzhiyun intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, i),
1248*4882a593Smuzhiyun ddi_translations[i].trans1 | iboost_bit);
1249*4882a593Smuzhiyun intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, i),
1250*4882a593Smuzhiyun ddi_translations[i].trans2);
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun /*
1255*4882a593Smuzhiyun * Starting with Haswell, DDI port buffers must be programmed with correct
1256*4882a593Smuzhiyun * values in advance. This function programs the correct values for
1257*4882a593Smuzhiyun * HDMI/DVI use cases.
1258*4882a593Smuzhiyun */
intel_prepare_hdmi_ddi_buffers(struct intel_encoder * encoder,int level)1259*4882a593Smuzhiyun static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
1260*4882a593Smuzhiyun int level)
1261*4882a593Smuzhiyun {
1262*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1263*4882a593Smuzhiyun u32 iboost_bit = 0;
1264*4882a593Smuzhiyun int n_entries;
1265*4882a593Smuzhiyun enum port port = encoder->port;
1266*4882a593Smuzhiyun const struct ddi_buf_trans *ddi_translations;
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun ddi_translations = intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
1271*4882a593Smuzhiyun return;
1272*4882a593Smuzhiyun if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1273*4882a593Smuzhiyun level = n_entries - 1;
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun /* If we're boosting the current, set bit 31 of trans1 */
1276*4882a593Smuzhiyun if (IS_GEN9_BC(dev_priv) && intel_bios_hdmi_boost_level(encoder))
1277*4882a593Smuzhiyun iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun /* Entry 9 is for HDMI: */
1280*4882a593Smuzhiyun intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, 9),
1281*4882a593Smuzhiyun ddi_translations[level].trans1 | iboost_bit);
1282*4882a593Smuzhiyun intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, 9),
1283*4882a593Smuzhiyun ddi_translations[level].trans2);
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun
intel_wait_ddi_buf_idle(struct drm_i915_private * dev_priv,enum port port)1286*4882a593Smuzhiyun static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
1287*4882a593Smuzhiyun enum port port)
1288*4882a593Smuzhiyun {
1289*4882a593Smuzhiyun if (IS_BROXTON(dev_priv)) {
1290*4882a593Smuzhiyun udelay(16);
1291*4882a593Smuzhiyun return;
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun if (wait_for_us((intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
1295*4882a593Smuzhiyun DDI_BUF_IS_IDLE), 8))
1296*4882a593Smuzhiyun drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get idle\n",
1297*4882a593Smuzhiyun port_name(port));
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun
intel_wait_ddi_buf_active(struct drm_i915_private * dev_priv,enum port port)1300*4882a593Smuzhiyun static void intel_wait_ddi_buf_active(struct drm_i915_private *dev_priv,
1301*4882a593Smuzhiyun enum port port)
1302*4882a593Smuzhiyun {
1303*4882a593Smuzhiyun /* Wait > 518 usecs for DDI_BUF_CTL to be non idle */
1304*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
1305*4882a593Smuzhiyun usleep_range(518, 1000);
1306*4882a593Smuzhiyun return;
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun if (wait_for_us(!(intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
1310*4882a593Smuzhiyun DDI_BUF_IS_IDLE), 500))
1311*4882a593Smuzhiyun drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get active\n",
1312*4882a593Smuzhiyun port_name(port));
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun
hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll * pll)1315*4882a593Smuzhiyun static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
1316*4882a593Smuzhiyun {
1317*4882a593Smuzhiyun switch (pll->info->id) {
1318*4882a593Smuzhiyun case DPLL_ID_WRPLL1:
1319*4882a593Smuzhiyun return PORT_CLK_SEL_WRPLL1;
1320*4882a593Smuzhiyun case DPLL_ID_WRPLL2:
1321*4882a593Smuzhiyun return PORT_CLK_SEL_WRPLL2;
1322*4882a593Smuzhiyun case DPLL_ID_SPLL:
1323*4882a593Smuzhiyun return PORT_CLK_SEL_SPLL;
1324*4882a593Smuzhiyun case DPLL_ID_LCPLL_810:
1325*4882a593Smuzhiyun return PORT_CLK_SEL_LCPLL_810;
1326*4882a593Smuzhiyun case DPLL_ID_LCPLL_1350:
1327*4882a593Smuzhiyun return PORT_CLK_SEL_LCPLL_1350;
1328*4882a593Smuzhiyun case DPLL_ID_LCPLL_2700:
1329*4882a593Smuzhiyun return PORT_CLK_SEL_LCPLL_2700;
1330*4882a593Smuzhiyun default:
1331*4882a593Smuzhiyun MISSING_CASE(pll->info->id);
1332*4882a593Smuzhiyun return PORT_CLK_SEL_NONE;
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun }
1335*4882a593Smuzhiyun
icl_pll_to_ddi_clk_sel(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)1336*4882a593Smuzhiyun static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
1337*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
1338*4882a593Smuzhiyun {
1339*4882a593Smuzhiyun const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1340*4882a593Smuzhiyun int clock = crtc_state->port_clock;
1341*4882a593Smuzhiyun const enum intel_dpll_id id = pll->info->id;
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun switch (id) {
1344*4882a593Smuzhiyun default:
1345*4882a593Smuzhiyun /*
1346*4882a593Smuzhiyun * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
1347*4882a593Smuzhiyun * here, so do warn if this get passed in
1348*4882a593Smuzhiyun */
1349*4882a593Smuzhiyun MISSING_CASE(id);
1350*4882a593Smuzhiyun return DDI_CLK_SEL_NONE;
1351*4882a593Smuzhiyun case DPLL_ID_ICL_TBTPLL:
1352*4882a593Smuzhiyun switch (clock) {
1353*4882a593Smuzhiyun case 162000:
1354*4882a593Smuzhiyun return DDI_CLK_SEL_TBT_162;
1355*4882a593Smuzhiyun case 270000:
1356*4882a593Smuzhiyun return DDI_CLK_SEL_TBT_270;
1357*4882a593Smuzhiyun case 540000:
1358*4882a593Smuzhiyun return DDI_CLK_SEL_TBT_540;
1359*4882a593Smuzhiyun case 810000:
1360*4882a593Smuzhiyun return DDI_CLK_SEL_TBT_810;
1361*4882a593Smuzhiyun default:
1362*4882a593Smuzhiyun MISSING_CASE(clock);
1363*4882a593Smuzhiyun return DDI_CLK_SEL_NONE;
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun case DPLL_ID_ICL_MGPLL1:
1366*4882a593Smuzhiyun case DPLL_ID_ICL_MGPLL2:
1367*4882a593Smuzhiyun case DPLL_ID_ICL_MGPLL3:
1368*4882a593Smuzhiyun case DPLL_ID_ICL_MGPLL4:
1369*4882a593Smuzhiyun case DPLL_ID_TGL_MGPLL5:
1370*4882a593Smuzhiyun case DPLL_ID_TGL_MGPLL6:
1371*4882a593Smuzhiyun return DDI_CLK_SEL_MG;
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun /* Starting with Haswell, different DDI ports can work in FDI mode for
1376*4882a593Smuzhiyun * connection to the PCH-located connectors. For this, it is necessary to train
1377*4882a593Smuzhiyun * both the DDI port and PCH receiver for the desired DDI buffer settings.
1378*4882a593Smuzhiyun *
1379*4882a593Smuzhiyun * The recommended port to work in FDI mode is DDI E, which we use here. Also,
1380*4882a593Smuzhiyun * please note that when FDI mode is active on DDI E, it shares 2 lines with
1381*4882a593Smuzhiyun * DDI A (which is used for eDP)
1382*4882a593Smuzhiyun */
1383*4882a593Smuzhiyun
hsw_fdi_link_train(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)1384*4882a593Smuzhiyun void hsw_fdi_link_train(struct intel_encoder *encoder,
1385*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
1386*4882a593Smuzhiyun {
1387*4882a593Smuzhiyun struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1388*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1389*4882a593Smuzhiyun u32 temp, i, rx_ctl_val, ddi_pll_sel;
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun intel_prepare_dp_ddi_buffers(encoder, crtc_state);
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
1394*4882a593Smuzhiyun * mode set "sequence for CRT port" document:
1395*4882a593Smuzhiyun * - TP1 to TP2 time with the default value
1396*4882a593Smuzhiyun * - FDI delay to 90h
1397*4882a593Smuzhiyun *
1398*4882a593Smuzhiyun * WaFDIAutoLinkSetTimingOverrride:hsw
1399*4882a593Smuzhiyun */
1400*4882a593Smuzhiyun intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A),
1401*4882a593Smuzhiyun FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2) | FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun /* Enable the PCH Receiver FDI PLL */
1404*4882a593Smuzhiyun rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
1405*4882a593Smuzhiyun FDI_RX_PLL_ENABLE |
1406*4882a593Smuzhiyun FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
1407*4882a593Smuzhiyun intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
1408*4882a593Smuzhiyun intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1409*4882a593Smuzhiyun udelay(220);
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun /* Switch from Rawclk to PCDclk */
1412*4882a593Smuzhiyun rx_ctl_val |= FDI_PCDCLK;
1413*4882a593Smuzhiyun intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun /* Configure Port Clock Select */
1416*4882a593Smuzhiyun ddi_pll_sel = hsw_pll_to_ddi_pll_sel(crtc_state->shared_dpll);
1417*4882a593Smuzhiyun intel_de_write(dev_priv, PORT_CLK_SEL(PORT_E), ddi_pll_sel);
1418*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, ddi_pll_sel != PORT_CLK_SEL_SPLL);
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun /* Start the training iterating through available voltages and emphasis,
1421*4882a593Smuzhiyun * testing each value twice. */
1422*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
1423*4882a593Smuzhiyun /* Configure DP_TP_CTL with auto-training */
1424*4882a593Smuzhiyun intel_de_write(dev_priv, DP_TP_CTL(PORT_E),
1425*4882a593Smuzhiyun DP_TP_CTL_FDI_AUTOTRAIN |
1426*4882a593Smuzhiyun DP_TP_CTL_ENHANCED_FRAME_ENABLE |
1427*4882a593Smuzhiyun DP_TP_CTL_LINK_TRAIN_PAT1 |
1428*4882a593Smuzhiyun DP_TP_CTL_ENABLE);
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
1431*4882a593Smuzhiyun * DDI E does not support port reversal, the functionality is
1432*4882a593Smuzhiyun * achieved on the PCH side in FDI_RX_CTL, so no need to set the
1433*4882a593Smuzhiyun * port reversal bit */
1434*4882a593Smuzhiyun intel_de_write(dev_priv, DDI_BUF_CTL(PORT_E),
1435*4882a593Smuzhiyun DDI_BUF_CTL_ENABLE | ((crtc_state->fdi_lanes - 1) << 1) | DDI_BUF_TRANS_SELECT(i / 2));
1436*4882a593Smuzhiyun intel_de_posting_read(dev_priv, DDI_BUF_CTL(PORT_E));
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun udelay(600);
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun /* Program PCH FDI Receiver TU */
1441*4882a593Smuzhiyun intel_de_write(dev_priv, FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun /* Enable PCH FDI Receiver with auto-training */
1444*4882a593Smuzhiyun rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
1445*4882a593Smuzhiyun intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
1446*4882a593Smuzhiyun intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun /* Wait for FDI receiver lane calibration */
1449*4882a593Smuzhiyun udelay(30);
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun /* Unset FDI_RX_MISC pwrdn lanes */
1452*4882a593Smuzhiyun temp = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
1453*4882a593Smuzhiyun temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1454*4882a593Smuzhiyun intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), temp);
1455*4882a593Smuzhiyun intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A));
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun /* Wait for FDI auto training time */
1458*4882a593Smuzhiyun udelay(5);
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun temp = intel_de_read(dev_priv, DP_TP_STATUS(PORT_E));
1461*4882a593Smuzhiyun if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
1462*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
1463*4882a593Smuzhiyun "FDI link training done on step %d\n", i);
1464*4882a593Smuzhiyun break;
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun /*
1468*4882a593Smuzhiyun * Leave things enabled even if we failed to train FDI.
1469*4882a593Smuzhiyun * Results in less fireworks from the state checker.
1470*4882a593Smuzhiyun */
1471*4882a593Smuzhiyun if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
1472*4882a593Smuzhiyun drm_err(&dev_priv->drm, "FDI link training failed!\n");
1473*4882a593Smuzhiyun break;
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun rx_ctl_val &= ~FDI_RX_ENABLE;
1477*4882a593Smuzhiyun intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
1478*4882a593Smuzhiyun intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun temp = intel_de_read(dev_priv, DDI_BUF_CTL(PORT_E));
1481*4882a593Smuzhiyun temp &= ~DDI_BUF_CTL_ENABLE;
1482*4882a593Smuzhiyun intel_de_write(dev_priv, DDI_BUF_CTL(PORT_E), temp);
1483*4882a593Smuzhiyun intel_de_posting_read(dev_priv, DDI_BUF_CTL(PORT_E));
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
1486*4882a593Smuzhiyun temp = intel_de_read(dev_priv, DP_TP_CTL(PORT_E));
1487*4882a593Smuzhiyun temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1488*4882a593Smuzhiyun temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1489*4882a593Smuzhiyun intel_de_write(dev_priv, DP_TP_CTL(PORT_E), temp);
1490*4882a593Smuzhiyun intel_de_posting_read(dev_priv, DP_TP_CTL(PORT_E));
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun intel_wait_ddi_buf_idle(dev_priv, PORT_E);
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun /* Reset FDI_RX_MISC pwrdn lanes */
1495*4882a593Smuzhiyun temp = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
1496*4882a593Smuzhiyun temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1497*4882a593Smuzhiyun temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1498*4882a593Smuzhiyun intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), temp);
1499*4882a593Smuzhiyun intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A));
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun /* Enable normal pixel sending for FDI */
1503*4882a593Smuzhiyun intel_de_write(dev_priv, DP_TP_CTL(PORT_E),
1504*4882a593Smuzhiyun DP_TP_CTL_FDI_AUTOTRAIN |
1505*4882a593Smuzhiyun DP_TP_CTL_LINK_TRAIN_NORMAL |
1506*4882a593Smuzhiyun DP_TP_CTL_ENHANCED_FRAME_ENABLE |
1507*4882a593Smuzhiyun DP_TP_CTL_ENABLE);
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun
intel_ddi_init_dp_buf_reg(struct intel_encoder * encoder)1510*4882a593Smuzhiyun static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
1511*4882a593Smuzhiyun {
1512*4882a593Smuzhiyun struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1513*4882a593Smuzhiyun struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun intel_dp->DP = dig_port->saved_port_bits |
1516*4882a593Smuzhiyun DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
1517*4882a593Smuzhiyun intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun
icl_calc_tbt_pll_link(struct drm_i915_private * dev_priv,enum port port)1520*4882a593Smuzhiyun static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
1521*4882a593Smuzhiyun enum port port)
1522*4882a593Smuzhiyun {
1523*4882a593Smuzhiyun u32 val = intel_de_read(dev_priv, DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun switch (val) {
1526*4882a593Smuzhiyun case DDI_CLK_SEL_NONE:
1527*4882a593Smuzhiyun return 0;
1528*4882a593Smuzhiyun case DDI_CLK_SEL_TBT_162:
1529*4882a593Smuzhiyun return 162000;
1530*4882a593Smuzhiyun case DDI_CLK_SEL_TBT_270:
1531*4882a593Smuzhiyun return 270000;
1532*4882a593Smuzhiyun case DDI_CLK_SEL_TBT_540:
1533*4882a593Smuzhiyun return 540000;
1534*4882a593Smuzhiyun case DDI_CLK_SEL_TBT_810:
1535*4882a593Smuzhiyun return 810000;
1536*4882a593Smuzhiyun default:
1537*4882a593Smuzhiyun MISSING_CASE(val);
1538*4882a593Smuzhiyun return 0;
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun
ddi_dotclock_get(struct intel_crtc_state * pipe_config)1542*4882a593Smuzhiyun static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
1543*4882a593Smuzhiyun {
1544*4882a593Smuzhiyun int dotclock;
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun if (pipe_config->has_pch_encoder)
1547*4882a593Smuzhiyun dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1548*4882a593Smuzhiyun &pipe_config->fdi_m_n);
1549*4882a593Smuzhiyun else if (intel_crtc_has_dp_encoder(pipe_config))
1550*4882a593Smuzhiyun dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1551*4882a593Smuzhiyun &pipe_config->dp_m_n);
1552*4882a593Smuzhiyun else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp > 24)
1553*4882a593Smuzhiyun dotclock = pipe_config->port_clock * 24 / pipe_config->pipe_bpp;
1554*4882a593Smuzhiyun else
1555*4882a593Smuzhiyun dotclock = pipe_config->port_clock;
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 &&
1558*4882a593Smuzhiyun !intel_crtc_has_dp_encoder(pipe_config))
1559*4882a593Smuzhiyun dotclock *= 2;
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun if (pipe_config->pixel_multiplier)
1562*4882a593Smuzhiyun dotclock /= pipe_config->pixel_multiplier;
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun pipe_config->hw.adjusted_mode.crtc_clock = dotclock;
1565*4882a593Smuzhiyun }
1566*4882a593Smuzhiyun
intel_ddi_clock_get(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config)1567*4882a593Smuzhiyun static void intel_ddi_clock_get(struct intel_encoder *encoder,
1568*4882a593Smuzhiyun struct intel_crtc_state *pipe_config)
1569*4882a593Smuzhiyun {
1570*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1571*4882a593Smuzhiyun enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun if (intel_phy_is_tc(dev_priv, phy) &&
1574*4882a593Smuzhiyun intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll) ==
1575*4882a593Smuzhiyun DPLL_ID_ICL_TBTPLL)
1576*4882a593Smuzhiyun pipe_config->port_clock = icl_calc_tbt_pll_link(dev_priv,
1577*4882a593Smuzhiyun encoder->port);
1578*4882a593Smuzhiyun else
1579*4882a593Smuzhiyun pipe_config->port_clock =
1580*4882a593Smuzhiyun intel_dpll_get_freq(dev_priv, pipe_config->shared_dpll);
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun ddi_dotclock_get(pipe_config);
1583*4882a593Smuzhiyun }
1584*4882a593Smuzhiyun
intel_ddi_set_dp_msa(const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)1585*4882a593Smuzhiyun void intel_ddi_set_dp_msa(const struct intel_crtc_state *crtc_state,
1586*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
1587*4882a593Smuzhiyun {
1588*4882a593Smuzhiyun struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1589*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1590*4882a593Smuzhiyun enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1591*4882a593Smuzhiyun u32 temp;
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun if (!intel_crtc_has_dp_encoder(crtc_state))
1594*4882a593Smuzhiyun return;
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder));
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun temp = DP_MSA_MISC_SYNC_CLOCK;
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun switch (crtc_state->pipe_bpp) {
1601*4882a593Smuzhiyun case 18:
1602*4882a593Smuzhiyun temp |= DP_MSA_MISC_6_BPC;
1603*4882a593Smuzhiyun break;
1604*4882a593Smuzhiyun case 24:
1605*4882a593Smuzhiyun temp |= DP_MSA_MISC_8_BPC;
1606*4882a593Smuzhiyun break;
1607*4882a593Smuzhiyun case 30:
1608*4882a593Smuzhiyun temp |= DP_MSA_MISC_10_BPC;
1609*4882a593Smuzhiyun break;
1610*4882a593Smuzhiyun case 36:
1611*4882a593Smuzhiyun temp |= DP_MSA_MISC_12_BPC;
1612*4882a593Smuzhiyun break;
1613*4882a593Smuzhiyun default:
1614*4882a593Smuzhiyun MISSING_CASE(crtc_state->pipe_bpp);
1615*4882a593Smuzhiyun break;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun /* nonsense combination */
1619*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, crtc_state->limited_color_range &&
1620*4882a593Smuzhiyun crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun if (crtc_state->limited_color_range)
1623*4882a593Smuzhiyun temp |= DP_MSA_MISC_COLOR_CEA_RGB;
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun /*
1626*4882a593Smuzhiyun * As per DP 1.2 spec section 2.3.4.3 while sending
1627*4882a593Smuzhiyun * YCBCR 444 signals we should program MSA MISC1/0 fields with
1628*4882a593Smuzhiyun * colorspace information.
1629*4882a593Smuzhiyun */
1630*4882a593Smuzhiyun if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
1631*4882a593Smuzhiyun temp |= DP_MSA_MISC_COLOR_YCBCR_444_BT709;
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun /*
1634*4882a593Smuzhiyun * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
1635*4882a593Smuzhiyun * of Color Encoding Format and Content Color Gamut] while sending
1636*4882a593Smuzhiyun * YCBCR 420, HDR BT.2020 signals we should program MSA MISC1 fields
1637*4882a593Smuzhiyun * which indicate VSC SDP for the Pixel Encoding/Colorimetry Format.
1638*4882a593Smuzhiyun */
1639*4882a593Smuzhiyun if (intel_dp_needs_vsc_sdp(crtc_state, conn_state))
1640*4882a593Smuzhiyun temp |= DP_MSA_MISC_COLOR_VSC_SDP;
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun intel_de_write(dev_priv, TRANS_MSA_MISC(cpu_transcoder), temp);
1643*4882a593Smuzhiyun }
1644*4882a593Smuzhiyun
bdw_trans_port_sync_master_select(enum transcoder master_transcoder)1645*4882a593Smuzhiyun static u32 bdw_trans_port_sync_master_select(enum transcoder master_transcoder)
1646*4882a593Smuzhiyun {
1647*4882a593Smuzhiyun if (master_transcoder == TRANSCODER_EDP)
1648*4882a593Smuzhiyun return 0;
1649*4882a593Smuzhiyun else
1650*4882a593Smuzhiyun return master_transcoder + 1;
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun /*
1654*4882a593Smuzhiyun * Returns the TRANS_DDI_FUNC_CTL value based on CRTC state.
1655*4882a593Smuzhiyun *
1656*4882a593Smuzhiyun * Only intended to be used by intel_ddi_enable_transcoder_func() and
1657*4882a593Smuzhiyun * intel_ddi_config_transcoder_func().
1658*4882a593Smuzhiyun */
1659*4882a593Smuzhiyun static u32
intel_ddi_transcoder_func_reg_val_get(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)1660*4882a593Smuzhiyun intel_ddi_transcoder_func_reg_val_get(struct intel_encoder *encoder,
1661*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
1662*4882a593Smuzhiyun {
1663*4882a593Smuzhiyun struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1664*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1665*4882a593Smuzhiyun enum pipe pipe = crtc->pipe;
1666*4882a593Smuzhiyun enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1667*4882a593Smuzhiyun enum port port = encoder->port;
1668*4882a593Smuzhiyun u32 temp;
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
1671*4882a593Smuzhiyun temp = TRANS_DDI_FUNC_ENABLE;
1672*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12)
1673*4882a593Smuzhiyun temp |= TGL_TRANS_DDI_SELECT_PORT(port);
1674*4882a593Smuzhiyun else
1675*4882a593Smuzhiyun temp |= TRANS_DDI_SELECT_PORT(port);
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun switch (crtc_state->pipe_bpp) {
1678*4882a593Smuzhiyun case 18:
1679*4882a593Smuzhiyun temp |= TRANS_DDI_BPC_6;
1680*4882a593Smuzhiyun break;
1681*4882a593Smuzhiyun case 24:
1682*4882a593Smuzhiyun temp |= TRANS_DDI_BPC_8;
1683*4882a593Smuzhiyun break;
1684*4882a593Smuzhiyun case 30:
1685*4882a593Smuzhiyun temp |= TRANS_DDI_BPC_10;
1686*4882a593Smuzhiyun break;
1687*4882a593Smuzhiyun case 36:
1688*4882a593Smuzhiyun temp |= TRANS_DDI_BPC_12;
1689*4882a593Smuzhiyun break;
1690*4882a593Smuzhiyun default:
1691*4882a593Smuzhiyun BUG();
1692*4882a593Smuzhiyun }
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
1695*4882a593Smuzhiyun temp |= TRANS_DDI_PVSYNC;
1696*4882a593Smuzhiyun if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
1697*4882a593Smuzhiyun temp |= TRANS_DDI_PHSYNC;
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun if (cpu_transcoder == TRANSCODER_EDP) {
1700*4882a593Smuzhiyun switch (pipe) {
1701*4882a593Smuzhiyun case PIPE_A:
1702*4882a593Smuzhiyun /* On Haswell, can only use the always-on power well for
1703*4882a593Smuzhiyun * eDP when not using the panel fitter, and when not
1704*4882a593Smuzhiyun * using motion blur mitigation (which we don't
1705*4882a593Smuzhiyun * support). */
1706*4882a593Smuzhiyun if (crtc_state->pch_pfit.force_thru)
1707*4882a593Smuzhiyun temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
1708*4882a593Smuzhiyun else
1709*4882a593Smuzhiyun temp |= TRANS_DDI_EDP_INPUT_A_ON;
1710*4882a593Smuzhiyun break;
1711*4882a593Smuzhiyun case PIPE_B:
1712*4882a593Smuzhiyun temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
1713*4882a593Smuzhiyun break;
1714*4882a593Smuzhiyun case PIPE_C:
1715*4882a593Smuzhiyun temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
1716*4882a593Smuzhiyun break;
1717*4882a593Smuzhiyun default:
1718*4882a593Smuzhiyun BUG();
1719*4882a593Smuzhiyun break;
1720*4882a593Smuzhiyun }
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
1724*4882a593Smuzhiyun if (crtc_state->has_hdmi_sink)
1725*4882a593Smuzhiyun temp |= TRANS_DDI_MODE_SELECT_HDMI;
1726*4882a593Smuzhiyun else
1727*4882a593Smuzhiyun temp |= TRANS_DDI_MODE_SELECT_DVI;
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun if (crtc_state->hdmi_scrambling)
1730*4882a593Smuzhiyun temp |= TRANS_DDI_HDMI_SCRAMBLING;
1731*4882a593Smuzhiyun if (crtc_state->hdmi_high_tmds_clock_ratio)
1732*4882a593Smuzhiyun temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
1733*4882a593Smuzhiyun } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
1734*4882a593Smuzhiyun temp |= TRANS_DDI_MODE_SELECT_FDI;
1735*4882a593Smuzhiyun temp |= (crtc_state->fdi_lanes - 1) << 1;
1736*4882a593Smuzhiyun } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
1737*4882a593Smuzhiyun temp |= TRANS_DDI_MODE_SELECT_DP_MST;
1738*4882a593Smuzhiyun temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12) {
1741*4882a593Smuzhiyun enum transcoder master;
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun master = crtc_state->mst_master_transcoder;
1744*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm,
1745*4882a593Smuzhiyun master == INVALID_TRANSCODER);
1746*4882a593Smuzhiyun temp |= TRANS_DDI_MST_TRANSPORT_SELECT(master);
1747*4882a593Smuzhiyun }
1748*4882a593Smuzhiyun } else {
1749*4882a593Smuzhiyun temp |= TRANS_DDI_MODE_SELECT_DP_SST;
1750*4882a593Smuzhiyun temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1751*4882a593Smuzhiyun }
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun if (IS_GEN_RANGE(dev_priv, 8, 10) &&
1754*4882a593Smuzhiyun crtc_state->master_transcoder != INVALID_TRANSCODER) {
1755*4882a593Smuzhiyun u8 master_select =
1756*4882a593Smuzhiyun bdw_trans_port_sync_master_select(crtc_state->master_transcoder);
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun temp |= TRANS_DDI_PORT_SYNC_ENABLE |
1759*4882a593Smuzhiyun TRANS_DDI_PORT_SYNC_MASTER_SELECT(master_select);
1760*4882a593Smuzhiyun }
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun return temp;
1763*4882a593Smuzhiyun }
1764*4882a593Smuzhiyun
intel_ddi_enable_transcoder_func(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)1765*4882a593Smuzhiyun void intel_ddi_enable_transcoder_func(struct intel_encoder *encoder,
1766*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
1767*4882a593Smuzhiyun {
1768*4882a593Smuzhiyun struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1769*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1770*4882a593Smuzhiyun enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 11) {
1773*4882a593Smuzhiyun enum transcoder master_transcoder = crtc_state->master_transcoder;
1774*4882a593Smuzhiyun u32 ctl2 = 0;
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun if (master_transcoder != INVALID_TRANSCODER) {
1777*4882a593Smuzhiyun u8 master_select =
1778*4882a593Smuzhiyun bdw_trans_port_sync_master_select(master_transcoder);
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun ctl2 |= PORT_SYNC_MODE_ENABLE |
1781*4882a593Smuzhiyun PORT_SYNC_MODE_MASTER_SELECT(master_select);
1782*4882a593Smuzhiyun }
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun intel_de_write(dev_priv,
1785*4882a593Smuzhiyun TRANS_DDI_FUNC_CTL2(cpu_transcoder), ctl2);
1786*4882a593Smuzhiyun }
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder),
1789*4882a593Smuzhiyun intel_ddi_transcoder_func_reg_val_get(encoder,
1790*4882a593Smuzhiyun crtc_state));
1791*4882a593Smuzhiyun }
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun /*
1794*4882a593Smuzhiyun * Same as intel_ddi_enable_transcoder_func(), but it does not set the enable
1795*4882a593Smuzhiyun * bit.
1796*4882a593Smuzhiyun */
1797*4882a593Smuzhiyun static void
intel_ddi_config_transcoder_func(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)1798*4882a593Smuzhiyun intel_ddi_config_transcoder_func(struct intel_encoder *encoder,
1799*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
1800*4882a593Smuzhiyun {
1801*4882a593Smuzhiyun struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1802*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1803*4882a593Smuzhiyun enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1804*4882a593Smuzhiyun u32 ctl;
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun ctl = intel_ddi_transcoder_func_reg_val_get(encoder, crtc_state);
1807*4882a593Smuzhiyun ctl &= ~TRANS_DDI_FUNC_ENABLE;
1808*4882a593Smuzhiyun intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
1809*4882a593Smuzhiyun }
1810*4882a593Smuzhiyun
intel_ddi_disable_transcoder_func(const struct intel_crtc_state * crtc_state)1811*4882a593Smuzhiyun void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
1812*4882a593Smuzhiyun {
1813*4882a593Smuzhiyun struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1814*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1815*4882a593Smuzhiyun enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1816*4882a593Smuzhiyun u32 ctl;
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 11)
1819*4882a593Smuzhiyun intel_de_write(dev_priv,
1820*4882a593Smuzhiyun TRANS_DDI_FUNC_CTL2(cpu_transcoder), 0);
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun drm_WARN_ON(crtc->base.dev, ctl & TRANS_DDI_HDCP_SIGNALLING);
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun ctl &= ~TRANS_DDI_FUNC_ENABLE;
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun if (IS_GEN_RANGE(dev_priv, 8, 10))
1829*4882a593Smuzhiyun ctl &= ~(TRANS_DDI_PORT_SYNC_ENABLE |
1830*4882a593Smuzhiyun TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK);
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12) {
1833*4882a593Smuzhiyun if (!intel_dp_mst_is_master_trans(crtc_state)) {
1834*4882a593Smuzhiyun ctl &= ~(TGL_TRANS_DDI_PORT_MASK |
1835*4882a593Smuzhiyun TRANS_DDI_MODE_SELECT_MASK);
1836*4882a593Smuzhiyun }
1837*4882a593Smuzhiyun } else {
1838*4882a593Smuzhiyun ctl &= ~(TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK);
1839*4882a593Smuzhiyun }
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun if (dev_priv->quirks & QUIRK_INCREASE_DDI_DISABLED_TIME &&
1844*4882a593Smuzhiyun intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
1845*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
1846*4882a593Smuzhiyun "Quirk Increase DDI disabled time\n");
1847*4882a593Smuzhiyun /* Quirk time at 100ms for reliable operation */
1848*4882a593Smuzhiyun msleep(100);
1849*4882a593Smuzhiyun }
1850*4882a593Smuzhiyun }
1851*4882a593Smuzhiyun
intel_ddi_toggle_hdcp_signalling(struct intel_encoder * intel_encoder,enum transcoder cpu_transcoder,bool enable)1852*4882a593Smuzhiyun int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
1853*4882a593Smuzhiyun enum transcoder cpu_transcoder,
1854*4882a593Smuzhiyun bool enable)
1855*4882a593Smuzhiyun {
1856*4882a593Smuzhiyun struct drm_device *dev = intel_encoder->base.dev;
1857*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dev);
1858*4882a593Smuzhiyun intel_wakeref_t wakeref;
1859*4882a593Smuzhiyun int ret = 0;
1860*4882a593Smuzhiyun u32 tmp;
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun wakeref = intel_display_power_get_if_enabled(dev_priv,
1863*4882a593Smuzhiyun intel_encoder->power_domain);
1864*4882a593Smuzhiyun if (drm_WARN_ON(dev, !wakeref))
1865*4882a593Smuzhiyun return -ENXIO;
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
1868*4882a593Smuzhiyun if (enable)
1869*4882a593Smuzhiyun tmp |= TRANS_DDI_HDCP_SIGNALLING;
1870*4882a593Smuzhiyun else
1871*4882a593Smuzhiyun tmp &= ~TRANS_DDI_HDCP_SIGNALLING;
1872*4882a593Smuzhiyun intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), tmp);
1873*4882a593Smuzhiyun intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
1874*4882a593Smuzhiyun return ret;
1875*4882a593Smuzhiyun }
1876*4882a593Smuzhiyun
intel_ddi_connector_get_hw_state(struct intel_connector * intel_connector)1877*4882a593Smuzhiyun bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
1878*4882a593Smuzhiyun {
1879*4882a593Smuzhiyun struct drm_device *dev = intel_connector->base.dev;
1880*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dev);
1881*4882a593Smuzhiyun struct intel_encoder *encoder = intel_attached_encoder(intel_connector);
1882*4882a593Smuzhiyun int type = intel_connector->base.connector_type;
1883*4882a593Smuzhiyun enum port port = encoder->port;
1884*4882a593Smuzhiyun enum transcoder cpu_transcoder;
1885*4882a593Smuzhiyun intel_wakeref_t wakeref;
1886*4882a593Smuzhiyun enum pipe pipe = 0;
1887*4882a593Smuzhiyun u32 tmp;
1888*4882a593Smuzhiyun bool ret;
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun wakeref = intel_display_power_get_if_enabled(dev_priv,
1891*4882a593Smuzhiyun encoder->power_domain);
1892*4882a593Smuzhiyun if (!wakeref)
1893*4882a593Smuzhiyun return false;
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun if (!encoder->get_hw_state(encoder, &pipe)) {
1896*4882a593Smuzhiyun ret = false;
1897*4882a593Smuzhiyun goto out;
1898*4882a593Smuzhiyun }
1899*4882a593Smuzhiyun
1900*4882a593Smuzhiyun if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
1901*4882a593Smuzhiyun cpu_transcoder = TRANSCODER_EDP;
1902*4882a593Smuzhiyun else
1903*4882a593Smuzhiyun cpu_transcoder = (enum transcoder) pipe;
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
1908*4882a593Smuzhiyun case TRANS_DDI_MODE_SELECT_HDMI:
1909*4882a593Smuzhiyun case TRANS_DDI_MODE_SELECT_DVI:
1910*4882a593Smuzhiyun ret = type == DRM_MODE_CONNECTOR_HDMIA;
1911*4882a593Smuzhiyun break;
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun case TRANS_DDI_MODE_SELECT_DP_SST:
1914*4882a593Smuzhiyun ret = type == DRM_MODE_CONNECTOR_eDP ||
1915*4882a593Smuzhiyun type == DRM_MODE_CONNECTOR_DisplayPort;
1916*4882a593Smuzhiyun break;
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun case TRANS_DDI_MODE_SELECT_DP_MST:
1919*4882a593Smuzhiyun /* if the transcoder is in MST state then
1920*4882a593Smuzhiyun * connector isn't connected */
1921*4882a593Smuzhiyun ret = false;
1922*4882a593Smuzhiyun break;
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun case TRANS_DDI_MODE_SELECT_FDI:
1925*4882a593Smuzhiyun ret = type == DRM_MODE_CONNECTOR_VGA;
1926*4882a593Smuzhiyun break;
1927*4882a593Smuzhiyun
1928*4882a593Smuzhiyun default:
1929*4882a593Smuzhiyun ret = false;
1930*4882a593Smuzhiyun break;
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun out:
1934*4882a593Smuzhiyun intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
1935*4882a593Smuzhiyun
1936*4882a593Smuzhiyun return ret;
1937*4882a593Smuzhiyun }
1938*4882a593Smuzhiyun
intel_ddi_get_encoder_pipes(struct intel_encoder * encoder,u8 * pipe_mask,bool * is_dp_mst)1939*4882a593Smuzhiyun static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
1940*4882a593Smuzhiyun u8 *pipe_mask, bool *is_dp_mst)
1941*4882a593Smuzhiyun {
1942*4882a593Smuzhiyun struct drm_device *dev = encoder->base.dev;
1943*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dev);
1944*4882a593Smuzhiyun enum port port = encoder->port;
1945*4882a593Smuzhiyun intel_wakeref_t wakeref;
1946*4882a593Smuzhiyun enum pipe p;
1947*4882a593Smuzhiyun u32 tmp;
1948*4882a593Smuzhiyun u8 mst_pipe_mask;
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun *pipe_mask = 0;
1951*4882a593Smuzhiyun *is_dp_mst = false;
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun wakeref = intel_display_power_get_if_enabled(dev_priv,
1954*4882a593Smuzhiyun encoder->power_domain);
1955*4882a593Smuzhiyun if (!wakeref)
1956*4882a593Smuzhiyun return;
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
1959*4882a593Smuzhiyun if (!(tmp & DDI_BUF_CTL_ENABLE))
1960*4882a593Smuzhiyun goto out;
1961*4882a593Smuzhiyun
1962*4882a593Smuzhiyun if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A) {
1963*4882a593Smuzhiyun tmp = intel_de_read(dev_priv,
1964*4882a593Smuzhiyun TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1967*4882a593Smuzhiyun default:
1968*4882a593Smuzhiyun MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
1969*4882a593Smuzhiyun fallthrough;
1970*4882a593Smuzhiyun case TRANS_DDI_EDP_INPUT_A_ON:
1971*4882a593Smuzhiyun case TRANS_DDI_EDP_INPUT_A_ONOFF:
1972*4882a593Smuzhiyun *pipe_mask = BIT(PIPE_A);
1973*4882a593Smuzhiyun break;
1974*4882a593Smuzhiyun case TRANS_DDI_EDP_INPUT_B_ONOFF:
1975*4882a593Smuzhiyun *pipe_mask = BIT(PIPE_B);
1976*4882a593Smuzhiyun break;
1977*4882a593Smuzhiyun case TRANS_DDI_EDP_INPUT_C_ONOFF:
1978*4882a593Smuzhiyun *pipe_mask = BIT(PIPE_C);
1979*4882a593Smuzhiyun break;
1980*4882a593Smuzhiyun }
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun goto out;
1983*4882a593Smuzhiyun }
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun mst_pipe_mask = 0;
1986*4882a593Smuzhiyun for_each_pipe(dev_priv, p) {
1987*4882a593Smuzhiyun enum transcoder cpu_transcoder = (enum transcoder)p;
1988*4882a593Smuzhiyun unsigned int port_mask, ddi_select;
1989*4882a593Smuzhiyun intel_wakeref_t trans_wakeref;
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
1992*4882a593Smuzhiyun POWER_DOMAIN_TRANSCODER(cpu_transcoder));
1993*4882a593Smuzhiyun if (!trans_wakeref)
1994*4882a593Smuzhiyun continue;
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12) {
1997*4882a593Smuzhiyun port_mask = TGL_TRANS_DDI_PORT_MASK;
1998*4882a593Smuzhiyun ddi_select = TGL_TRANS_DDI_SELECT_PORT(port);
1999*4882a593Smuzhiyun } else {
2000*4882a593Smuzhiyun port_mask = TRANS_DDI_PORT_MASK;
2001*4882a593Smuzhiyun ddi_select = TRANS_DDI_SELECT_PORT(port);
2002*4882a593Smuzhiyun }
2003*4882a593Smuzhiyun
2004*4882a593Smuzhiyun tmp = intel_de_read(dev_priv,
2005*4882a593Smuzhiyun TRANS_DDI_FUNC_CTL(cpu_transcoder));
2006*4882a593Smuzhiyun intel_display_power_put(dev_priv, POWER_DOMAIN_TRANSCODER(cpu_transcoder),
2007*4882a593Smuzhiyun trans_wakeref);
2008*4882a593Smuzhiyun
2009*4882a593Smuzhiyun if ((tmp & port_mask) != ddi_select)
2010*4882a593Smuzhiyun continue;
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
2013*4882a593Smuzhiyun TRANS_DDI_MODE_SELECT_DP_MST)
2014*4882a593Smuzhiyun mst_pipe_mask |= BIT(p);
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun *pipe_mask |= BIT(p);
2017*4882a593Smuzhiyun }
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun if (!*pipe_mask)
2020*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
2021*4882a593Smuzhiyun "No pipe for [ENCODER:%d:%s] found\n",
2022*4882a593Smuzhiyun encoder->base.base.id, encoder->base.name);
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
2025*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
2026*4882a593Smuzhiyun "Multiple pipes for [ENCODER:%d:%s] (pipe_mask %02x)\n",
2027*4882a593Smuzhiyun encoder->base.base.id, encoder->base.name,
2028*4882a593Smuzhiyun *pipe_mask);
2029*4882a593Smuzhiyun *pipe_mask = BIT(ffs(*pipe_mask) - 1);
2030*4882a593Smuzhiyun }
2031*4882a593Smuzhiyun
2032*4882a593Smuzhiyun if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
2033*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
2034*4882a593Smuzhiyun "Conflicting MST and non-MST state for [ENCODER:%d:%s] (pipe_mask %02x mst_pipe_mask %02x)\n",
2035*4882a593Smuzhiyun encoder->base.base.id, encoder->base.name,
2036*4882a593Smuzhiyun *pipe_mask, mst_pipe_mask);
2037*4882a593Smuzhiyun else
2038*4882a593Smuzhiyun *is_dp_mst = mst_pipe_mask;
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun out:
2041*4882a593Smuzhiyun if (*pipe_mask && IS_GEN9_LP(dev_priv)) {
2042*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, BXT_PHY_CTL(port));
2043*4882a593Smuzhiyun if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
2044*4882a593Smuzhiyun BXT_PHY_LANE_POWERDOWN_ACK |
2045*4882a593Smuzhiyun BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
2046*4882a593Smuzhiyun drm_err(&dev_priv->drm,
2047*4882a593Smuzhiyun "[ENCODER:%d:%s] enabled but PHY powered down? (PHY_CTL %08x)\n",
2048*4882a593Smuzhiyun encoder->base.base.id, encoder->base.name, tmp);
2049*4882a593Smuzhiyun }
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
2052*4882a593Smuzhiyun }
2053*4882a593Smuzhiyun
intel_ddi_get_hw_state(struct intel_encoder * encoder,enum pipe * pipe)2054*4882a593Smuzhiyun bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
2055*4882a593Smuzhiyun enum pipe *pipe)
2056*4882a593Smuzhiyun {
2057*4882a593Smuzhiyun u8 pipe_mask;
2058*4882a593Smuzhiyun bool is_mst;
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
2061*4882a593Smuzhiyun
2062*4882a593Smuzhiyun if (is_mst || !pipe_mask)
2063*4882a593Smuzhiyun return false;
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun *pipe = ffs(pipe_mask) - 1;
2066*4882a593Smuzhiyun
2067*4882a593Smuzhiyun return true;
2068*4882a593Smuzhiyun }
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun static enum intel_display_power_domain
intel_ddi_main_link_aux_domain(struct intel_digital_port * dig_port)2071*4882a593Smuzhiyun intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port)
2072*4882a593Smuzhiyun {
2073*4882a593Smuzhiyun /* CNL+ HW requires corresponding AUX IOs to be powered up for PSR with
2074*4882a593Smuzhiyun * DC states enabled at the same time, while for driver initiated AUX
2075*4882a593Smuzhiyun * transfers we need the same AUX IOs to be powered but with DC states
2076*4882a593Smuzhiyun * disabled. Accordingly use the AUX power domain here which leaves DC
2077*4882a593Smuzhiyun * states enabled.
2078*4882a593Smuzhiyun * However, for non-A AUX ports the corresponding non-EDP transcoders
2079*4882a593Smuzhiyun * would have already enabled power well 2 and DC_OFF. This means we can
2080*4882a593Smuzhiyun * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
2081*4882a593Smuzhiyun * specific AUX_IO reference without powering up any extra wells.
2082*4882a593Smuzhiyun * Note that PSR is enabled only on Port A even though this function
2083*4882a593Smuzhiyun * returns the correct domain for other ports too.
2084*4882a593Smuzhiyun */
2085*4882a593Smuzhiyun return dig_port->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
2086*4882a593Smuzhiyun intel_aux_power_domain(dig_port);
2087*4882a593Smuzhiyun }
2088*4882a593Smuzhiyun
intel_ddi_get_power_domains(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)2089*4882a593Smuzhiyun static void intel_ddi_get_power_domains(struct intel_encoder *encoder,
2090*4882a593Smuzhiyun struct intel_crtc_state *crtc_state)
2091*4882a593Smuzhiyun {
2092*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2093*4882a593Smuzhiyun struct intel_digital_port *dig_port;
2094*4882a593Smuzhiyun enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2095*4882a593Smuzhiyun
2096*4882a593Smuzhiyun /*
2097*4882a593Smuzhiyun * TODO: Add support for MST encoders. Atm, the following should never
2098*4882a593Smuzhiyun * happen since fake-MST encoders don't set their get_power_domains()
2099*4882a593Smuzhiyun * hook.
2100*4882a593Smuzhiyun */
2101*4882a593Smuzhiyun if (drm_WARN_ON(&dev_priv->drm,
2102*4882a593Smuzhiyun intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
2103*4882a593Smuzhiyun return;
2104*4882a593Smuzhiyun
2105*4882a593Smuzhiyun dig_port = enc_to_dig_port(encoder);
2106*4882a593Smuzhiyun
2107*4882a593Smuzhiyun if (!intel_phy_is_tc(dev_priv, phy) ||
2108*4882a593Smuzhiyun dig_port->tc_mode != TC_PORT_TBT_ALT)
2109*4882a593Smuzhiyun intel_display_power_get(dev_priv,
2110*4882a593Smuzhiyun dig_port->ddi_io_power_domain);
2111*4882a593Smuzhiyun
2112*4882a593Smuzhiyun /*
2113*4882a593Smuzhiyun * AUX power is only needed for (e)DP mode, and for HDMI mode on TC
2114*4882a593Smuzhiyun * ports.
2115*4882a593Smuzhiyun */
2116*4882a593Smuzhiyun if (intel_crtc_has_dp_encoder(crtc_state) ||
2117*4882a593Smuzhiyun intel_phy_is_tc(dev_priv, phy))
2118*4882a593Smuzhiyun intel_display_power_get(dev_priv,
2119*4882a593Smuzhiyun intel_ddi_main_link_aux_domain(dig_port));
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun /*
2122*4882a593Smuzhiyun * VDSC power is needed when DSC is enabled
2123*4882a593Smuzhiyun */
2124*4882a593Smuzhiyun if (crtc_state->dsc.compression_enable)
2125*4882a593Smuzhiyun intel_display_power_get(dev_priv,
2126*4882a593Smuzhiyun intel_dsc_power_domain(crtc_state));
2127*4882a593Smuzhiyun }
2128*4882a593Smuzhiyun
intel_ddi_enable_pipe_clock(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)2129*4882a593Smuzhiyun void intel_ddi_enable_pipe_clock(struct intel_encoder *encoder,
2130*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
2131*4882a593Smuzhiyun {
2132*4882a593Smuzhiyun struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2133*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2134*4882a593Smuzhiyun enum port port = encoder->port;
2135*4882a593Smuzhiyun enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2136*4882a593Smuzhiyun
2137*4882a593Smuzhiyun if (cpu_transcoder != TRANSCODER_EDP) {
2138*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12)
2139*4882a593Smuzhiyun intel_de_write(dev_priv,
2140*4882a593Smuzhiyun TRANS_CLK_SEL(cpu_transcoder),
2141*4882a593Smuzhiyun TGL_TRANS_CLK_SEL_PORT(port));
2142*4882a593Smuzhiyun else
2143*4882a593Smuzhiyun intel_de_write(dev_priv,
2144*4882a593Smuzhiyun TRANS_CLK_SEL(cpu_transcoder),
2145*4882a593Smuzhiyun TRANS_CLK_SEL_PORT(port));
2146*4882a593Smuzhiyun }
2147*4882a593Smuzhiyun }
2148*4882a593Smuzhiyun
intel_ddi_disable_pipe_clock(const struct intel_crtc_state * crtc_state)2149*4882a593Smuzhiyun void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
2150*4882a593Smuzhiyun {
2151*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
2152*4882a593Smuzhiyun enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun if (cpu_transcoder != TRANSCODER_EDP) {
2155*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12)
2156*4882a593Smuzhiyun intel_de_write(dev_priv,
2157*4882a593Smuzhiyun TRANS_CLK_SEL(cpu_transcoder),
2158*4882a593Smuzhiyun TGL_TRANS_CLK_SEL_DISABLED);
2159*4882a593Smuzhiyun else
2160*4882a593Smuzhiyun intel_de_write(dev_priv,
2161*4882a593Smuzhiyun TRANS_CLK_SEL(cpu_transcoder),
2162*4882a593Smuzhiyun TRANS_CLK_SEL_DISABLED);
2163*4882a593Smuzhiyun }
2164*4882a593Smuzhiyun }
2165*4882a593Smuzhiyun
_skl_ddi_set_iboost(struct drm_i915_private * dev_priv,enum port port,u8 iboost)2166*4882a593Smuzhiyun static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
2167*4882a593Smuzhiyun enum port port, u8 iboost)
2168*4882a593Smuzhiyun {
2169*4882a593Smuzhiyun u32 tmp;
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, DISPIO_CR_TX_BMU_CR0);
2172*4882a593Smuzhiyun tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
2173*4882a593Smuzhiyun if (iboost)
2174*4882a593Smuzhiyun tmp |= iboost << BALANCE_LEG_SHIFT(port);
2175*4882a593Smuzhiyun else
2176*4882a593Smuzhiyun tmp |= BALANCE_LEG_DISABLE(port);
2177*4882a593Smuzhiyun intel_de_write(dev_priv, DISPIO_CR_TX_BMU_CR0, tmp);
2178*4882a593Smuzhiyun }
2179*4882a593Smuzhiyun
skl_ddi_set_iboost(struct intel_encoder * encoder,int level,enum intel_output_type type)2180*4882a593Smuzhiyun static void skl_ddi_set_iboost(struct intel_encoder *encoder,
2181*4882a593Smuzhiyun int level, enum intel_output_type type)
2182*4882a593Smuzhiyun {
2183*4882a593Smuzhiyun struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2184*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2185*4882a593Smuzhiyun u8 iboost;
2186*4882a593Smuzhiyun
2187*4882a593Smuzhiyun if (type == INTEL_OUTPUT_HDMI)
2188*4882a593Smuzhiyun iboost = intel_bios_hdmi_boost_level(encoder);
2189*4882a593Smuzhiyun else
2190*4882a593Smuzhiyun iboost = intel_bios_dp_boost_level(encoder);
2191*4882a593Smuzhiyun
2192*4882a593Smuzhiyun if (iboost == 0) {
2193*4882a593Smuzhiyun const struct ddi_buf_trans *ddi_translations;
2194*4882a593Smuzhiyun int n_entries;
2195*4882a593Smuzhiyun
2196*4882a593Smuzhiyun if (type == INTEL_OUTPUT_HDMI)
2197*4882a593Smuzhiyun ddi_translations = intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
2198*4882a593Smuzhiyun else if (type == INTEL_OUTPUT_EDP)
2199*4882a593Smuzhiyun ddi_translations = intel_ddi_get_buf_trans_edp(encoder,
2200*4882a593Smuzhiyun &n_entries);
2201*4882a593Smuzhiyun else
2202*4882a593Smuzhiyun ddi_translations = intel_ddi_get_buf_trans_dp(encoder,
2203*4882a593Smuzhiyun &n_entries);
2204*4882a593Smuzhiyun
2205*4882a593Smuzhiyun if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2206*4882a593Smuzhiyun return;
2207*4882a593Smuzhiyun if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2208*4882a593Smuzhiyun level = n_entries - 1;
2209*4882a593Smuzhiyun
2210*4882a593Smuzhiyun iboost = ddi_translations[level].i_boost;
2211*4882a593Smuzhiyun }
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun /* Make sure that the requested I_boost is valid */
2214*4882a593Smuzhiyun if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
2215*4882a593Smuzhiyun drm_err(&dev_priv->drm, "Invalid I_boost value %u\n", iboost);
2216*4882a593Smuzhiyun return;
2217*4882a593Smuzhiyun }
2218*4882a593Smuzhiyun
2219*4882a593Smuzhiyun _skl_ddi_set_iboost(dev_priv, encoder->port, iboost);
2220*4882a593Smuzhiyun
2221*4882a593Smuzhiyun if (encoder->port == PORT_A && dig_port->max_lanes == 4)
2222*4882a593Smuzhiyun _skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
2223*4882a593Smuzhiyun }
2224*4882a593Smuzhiyun
bxt_ddi_vswing_sequence(struct intel_encoder * encoder,int level,enum intel_output_type type)2225*4882a593Smuzhiyun static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
2226*4882a593Smuzhiyun int level, enum intel_output_type type)
2227*4882a593Smuzhiyun {
2228*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2229*4882a593Smuzhiyun const struct bxt_ddi_buf_trans *ddi_translations;
2230*4882a593Smuzhiyun enum port port = encoder->port;
2231*4882a593Smuzhiyun int n_entries;
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun if (type == INTEL_OUTPUT_HDMI)
2234*4882a593Smuzhiyun ddi_translations = bxt_get_buf_trans_hdmi(encoder, &n_entries);
2235*4882a593Smuzhiyun else if (type == INTEL_OUTPUT_EDP)
2236*4882a593Smuzhiyun ddi_translations = bxt_get_buf_trans_edp(encoder, &n_entries);
2237*4882a593Smuzhiyun else
2238*4882a593Smuzhiyun ddi_translations = bxt_get_buf_trans_dp(encoder, &n_entries);
2239*4882a593Smuzhiyun
2240*4882a593Smuzhiyun if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2241*4882a593Smuzhiyun return;
2242*4882a593Smuzhiyun if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2243*4882a593Smuzhiyun level = n_entries - 1;
2244*4882a593Smuzhiyun
2245*4882a593Smuzhiyun bxt_ddi_phy_set_signal_level(dev_priv, port,
2246*4882a593Smuzhiyun ddi_translations[level].margin,
2247*4882a593Smuzhiyun ddi_translations[level].scale,
2248*4882a593Smuzhiyun ddi_translations[level].enable,
2249*4882a593Smuzhiyun ddi_translations[level].deemphasis);
2250*4882a593Smuzhiyun }
2251*4882a593Smuzhiyun
intel_ddi_dp_voltage_max(struct intel_dp * intel_dp)2252*4882a593Smuzhiyun static u8 intel_ddi_dp_voltage_max(struct intel_dp *intel_dp)
2253*4882a593Smuzhiyun {
2254*4882a593Smuzhiyun struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2255*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2256*4882a593Smuzhiyun enum port port = encoder->port;
2257*4882a593Smuzhiyun enum phy phy = intel_port_to_phy(dev_priv, port);
2258*4882a593Smuzhiyun int n_entries;
2259*4882a593Smuzhiyun
2260*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12) {
2261*4882a593Smuzhiyun if (intel_phy_is_combo(dev_priv, phy))
2262*4882a593Smuzhiyun tgl_get_combo_buf_trans(encoder, encoder->type,
2263*4882a593Smuzhiyun intel_dp->link_rate, &n_entries);
2264*4882a593Smuzhiyun else
2265*4882a593Smuzhiyun tgl_get_dkl_buf_trans(encoder, encoder->type,
2266*4882a593Smuzhiyun intel_dp->link_rate, &n_entries);
2267*4882a593Smuzhiyun } else if (INTEL_GEN(dev_priv) == 11) {
2268*4882a593Smuzhiyun if (IS_ELKHARTLAKE(dev_priv))
2269*4882a593Smuzhiyun ehl_get_combo_buf_trans(encoder, encoder->type,
2270*4882a593Smuzhiyun intel_dp->link_rate, &n_entries);
2271*4882a593Smuzhiyun else if (intel_phy_is_combo(dev_priv, phy))
2272*4882a593Smuzhiyun icl_get_combo_buf_trans(encoder, encoder->type,
2273*4882a593Smuzhiyun intel_dp->link_rate, &n_entries);
2274*4882a593Smuzhiyun else
2275*4882a593Smuzhiyun icl_get_mg_buf_trans(encoder, encoder->type,
2276*4882a593Smuzhiyun intel_dp->link_rate, &n_entries);
2277*4882a593Smuzhiyun } else if (IS_CANNONLAKE(dev_priv)) {
2278*4882a593Smuzhiyun if (encoder->type == INTEL_OUTPUT_EDP)
2279*4882a593Smuzhiyun cnl_get_buf_trans_edp(encoder, &n_entries);
2280*4882a593Smuzhiyun else
2281*4882a593Smuzhiyun cnl_get_buf_trans_dp(encoder, &n_entries);
2282*4882a593Smuzhiyun } else if (IS_GEN9_LP(dev_priv)) {
2283*4882a593Smuzhiyun if (encoder->type == INTEL_OUTPUT_EDP)
2284*4882a593Smuzhiyun bxt_get_buf_trans_edp(encoder, &n_entries);
2285*4882a593Smuzhiyun else
2286*4882a593Smuzhiyun bxt_get_buf_trans_dp(encoder, &n_entries);
2287*4882a593Smuzhiyun } else {
2288*4882a593Smuzhiyun if (encoder->type == INTEL_OUTPUT_EDP)
2289*4882a593Smuzhiyun intel_ddi_get_buf_trans_edp(encoder, &n_entries);
2290*4882a593Smuzhiyun else
2291*4882a593Smuzhiyun intel_ddi_get_buf_trans_dp(encoder, &n_entries);
2292*4882a593Smuzhiyun }
2293*4882a593Smuzhiyun
2294*4882a593Smuzhiyun if (drm_WARN_ON(&dev_priv->drm, n_entries < 1))
2295*4882a593Smuzhiyun n_entries = 1;
2296*4882a593Smuzhiyun if (drm_WARN_ON(&dev_priv->drm,
2297*4882a593Smuzhiyun n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
2298*4882a593Smuzhiyun n_entries = ARRAY_SIZE(index_to_dp_signal_levels);
2299*4882a593Smuzhiyun
2300*4882a593Smuzhiyun return index_to_dp_signal_levels[n_entries - 1] &
2301*4882a593Smuzhiyun DP_TRAIN_VOLTAGE_SWING_MASK;
2302*4882a593Smuzhiyun }
2303*4882a593Smuzhiyun
2304*4882a593Smuzhiyun /*
2305*4882a593Smuzhiyun * We assume that the full set of pre-emphasis values can be
2306*4882a593Smuzhiyun * used on all DDI platforms. Should that change we need to
2307*4882a593Smuzhiyun * rethink this code.
2308*4882a593Smuzhiyun */
intel_ddi_dp_preemph_max(struct intel_dp * intel_dp)2309*4882a593Smuzhiyun static u8 intel_ddi_dp_preemph_max(struct intel_dp *intel_dp)
2310*4882a593Smuzhiyun {
2311*4882a593Smuzhiyun return DP_TRAIN_PRE_EMPH_LEVEL_3;
2312*4882a593Smuzhiyun }
2313*4882a593Smuzhiyun
cnl_ddi_vswing_program(struct intel_encoder * encoder,int level,enum intel_output_type type)2314*4882a593Smuzhiyun static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
2315*4882a593Smuzhiyun int level, enum intel_output_type type)
2316*4882a593Smuzhiyun {
2317*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2318*4882a593Smuzhiyun const struct cnl_ddi_buf_trans *ddi_translations;
2319*4882a593Smuzhiyun enum port port = encoder->port;
2320*4882a593Smuzhiyun int n_entries, ln;
2321*4882a593Smuzhiyun u32 val;
2322*4882a593Smuzhiyun
2323*4882a593Smuzhiyun if (type == INTEL_OUTPUT_HDMI)
2324*4882a593Smuzhiyun ddi_translations = cnl_get_buf_trans_hdmi(encoder, &n_entries);
2325*4882a593Smuzhiyun else if (type == INTEL_OUTPUT_EDP)
2326*4882a593Smuzhiyun ddi_translations = cnl_get_buf_trans_edp(encoder, &n_entries);
2327*4882a593Smuzhiyun else
2328*4882a593Smuzhiyun ddi_translations = cnl_get_buf_trans_dp(encoder, &n_entries);
2329*4882a593Smuzhiyun
2330*4882a593Smuzhiyun if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2331*4882a593Smuzhiyun return;
2332*4882a593Smuzhiyun if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2333*4882a593Smuzhiyun level = n_entries - 1;
2334*4882a593Smuzhiyun
2335*4882a593Smuzhiyun /* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
2336*4882a593Smuzhiyun val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2337*4882a593Smuzhiyun val &= ~SCALING_MODE_SEL_MASK;
2338*4882a593Smuzhiyun val |= SCALING_MODE_SEL(2);
2339*4882a593Smuzhiyun intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2340*4882a593Smuzhiyun
2341*4882a593Smuzhiyun /* Program PORT_TX_DW2 */
2342*4882a593Smuzhiyun val = intel_de_read(dev_priv, CNL_PORT_TX_DW2_LN0(port));
2343*4882a593Smuzhiyun val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
2344*4882a593Smuzhiyun RCOMP_SCALAR_MASK);
2345*4882a593Smuzhiyun val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
2346*4882a593Smuzhiyun val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
2347*4882a593Smuzhiyun /* Rcomp scalar is fixed as 0x98 for every table entry */
2348*4882a593Smuzhiyun val |= RCOMP_SCALAR(0x98);
2349*4882a593Smuzhiyun intel_de_write(dev_priv, CNL_PORT_TX_DW2_GRP(port), val);
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun /* Program PORT_TX_DW4 */
2352*4882a593Smuzhiyun /* We cannot write to GRP. It would overrite individual loadgen */
2353*4882a593Smuzhiyun for (ln = 0; ln < 4; ln++) {
2354*4882a593Smuzhiyun val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
2355*4882a593Smuzhiyun val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
2356*4882a593Smuzhiyun CURSOR_COEFF_MASK);
2357*4882a593Smuzhiyun val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
2358*4882a593Smuzhiyun val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
2359*4882a593Smuzhiyun val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2360*4882a593Smuzhiyun intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
2361*4882a593Smuzhiyun }
2362*4882a593Smuzhiyun
2363*4882a593Smuzhiyun /* Program PORT_TX_DW5 */
2364*4882a593Smuzhiyun /* All DW5 values are fixed for every table entry */
2365*4882a593Smuzhiyun val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2366*4882a593Smuzhiyun val &= ~RTERM_SELECT_MASK;
2367*4882a593Smuzhiyun val |= RTERM_SELECT(6);
2368*4882a593Smuzhiyun val |= TAP3_DISABLE;
2369*4882a593Smuzhiyun intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2370*4882a593Smuzhiyun
2371*4882a593Smuzhiyun /* Program PORT_TX_DW7 */
2372*4882a593Smuzhiyun val = intel_de_read(dev_priv, CNL_PORT_TX_DW7_LN0(port));
2373*4882a593Smuzhiyun val &= ~N_SCALAR_MASK;
2374*4882a593Smuzhiyun val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2375*4882a593Smuzhiyun intel_de_write(dev_priv, CNL_PORT_TX_DW7_GRP(port), val);
2376*4882a593Smuzhiyun }
2377*4882a593Smuzhiyun
cnl_ddi_vswing_sequence(struct intel_encoder * encoder,int level,enum intel_output_type type)2378*4882a593Smuzhiyun static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
2379*4882a593Smuzhiyun int level, enum intel_output_type type)
2380*4882a593Smuzhiyun {
2381*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2382*4882a593Smuzhiyun enum port port = encoder->port;
2383*4882a593Smuzhiyun int width, rate, ln;
2384*4882a593Smuzhiyun u32 val;
2385*4882a593Smuzhiyun
2386*4882a593Smuzhiyun if (type == INTEL_OUTPUT_HDMI) {
2387*4882a593Smuzhiyun width = 4;
2388*4882a593Smuzhiyun rate = 0; /* Rate is always < than 6GHz for HDMI */
2389*4882a593Smuzhiyun } else {
2390*4882a593Smuzhiyun struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2391*4882a593Smuzhiyun
2392*4882a593Smuzhiyun width = intel_dp->lane_count;
2393*4882a593Smuzhiyun rate = intel_dp->link_rate;
2394*4882a593Smuzhiyun }
2395*4882a593Smuzhiyun
2396*4882a593Smuzhiyun /*
2397*4882a593Smuzhiyun * 1. If port type is eDP or DP,
2398*4882a593Smuzhiyun * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
2399*4882a593Smuzhiyun * else clear to 0b.
2400*4882a593Smuzhiyun */
2401*4882a593Smuzhiyun val = intel_de_read(dev_priv, CNL_PORT_PCS_DW1_LN0(port));
2402*4882a593Smuzhiyun if (type != INTEL_OUTPUT_HDMI)
2403*4882a593Smuzhiyun val |= COMMON_KEEPER_EN;
2404*4882a593Smuzhiyun else
2405*4882a593Smuzhiyun val &= ~COMMON_KEEPER_EN;
2406*4882a593Smuzhiyun intel_de_write(dev_priv, CNL_PORT_PCS_DW1_GRP(port), val);
2407*4882a593Smuzhiyun
2408*4882a593Smuzhiyun /* 2. Program loadgen select */
2409*4882a593Smuzhiyun /*
2410*4882a593Smuzhiyun * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
2411*4882a593Smuzhiyun * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
2412*4882a593Smuzhiyun * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
2413*4882a593Smuzhiyun * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
2414*4882a593Smuzhiyun */
2415*4882a593Smuzhiyun for (ln = 0; ln <= 3; ln++) {
2416*4882a593Smuzhiyun val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
2417*4882a593Smuzhiyun val &= ~LOADGEN_SELECT;
2418*4882a593Smuzhiyun
2419*4882a593Smuzhiyun if ((rate <= 600000 && width == 4 && ln >= 1) ||
2420*4882a593Smuzhiyun (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
2421*4882a593Smuzhiyun val |= LOADGEN_SELECT;
2422*4882a593Smuzhiyun }
2423*4882a593Smuzhiyun intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
2424*4882a593Smuzhiyun }
2425*4882a593Smuzhiyun
2426*4882a593Smuzhiyun /* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2427*4882a593Smuzhiyun val = intel_de_read(dev_priv, CNL_PORT_CL1CM_DW5);
2428*4882a593Smuzhiyun val |= SUS_CLOCK_CONFIG;
2429*4882a593Smuzhiyun intel_de_write(dev_priv, CNL_PORT_CL1CM_DW5, val);
2430*4882a593Smuzhiyun
2431*4882a593Smuzhiyun /* 4. Clear training enable to change swing values */
2432*4882a593Smuzhiyun val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2433*4882a593Smuzhiyun val &= ~TX_TRAINING_EN;
2434*4882a593Smuzhiyun intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2435*4882a593Smuzhiyun
2436*4882a593Smuzhiyun /* 5. Program swing and de-emphasis */
2437*4882a593Smuzhiyun cnl_ddi_vswing_program(encoder, level, type);
2438*4882a593Smuzhiyun
2439*4882a593Smuzhiyun /* 6. Set training enable to trigger update */
2440*4882a593Smuzhiyun val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2441*4882a593Smuzhiyun val |= TX_TRAINING_EN;
2442*4882a593Smuzhiyun intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2443*4882a593Smuzhiyun }
2444*4882a593Smuzhiyun
icl_ddi_combo_vswing_program(struct intel_encoder * encoder,u32 level,int type,int rate)2445*4882a593Smuzhiyun static void icl_ddi_combo_vswing_program(struct intel_encoder *encoder,
2446*4882a593Smuzhiyun u32 level, int type, int rate)
2447*4882a593Smuzhiyun {
2448*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2449*4882a593Smuzhiyun enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2450*4882a593Smuzhiyun const struct cnl_ddi_buf_trans *ddi_translations = NULL;
2451*4882a593Smuzhiyun u32 n_entries, val;
2452*4882a593Smuzhiyun int ln;
2453*4882a593Smuzhiyun
2454*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12)
2455*4882a593Smuzhiyun ddi_translations = tgl_get_combo_buf_trans(encoder, type, rate,
2456*4882a593Smuzhiyun &n_entries);
2457*4882a593Smuzhiyun else if (IS_ELKHARTLAKE(dev_priv))
2458*4882a593Smuzhiyun ddi_translations = ehl_get_combo_buf_trans(encoder, type, rate,
2459*4882a593Smuzhiyun &n_entries);
2460*4882a593Smuzhiyun else
2461*4882a593Smuzhiyun ddi_translations = icl_get_combo_buf_trans(encoder, type, rate,
2462*4882a593Smuzhiyun &n_entries);
2463*4882a593Smuzhiyun if (!ddi_translations)
2464*4882a593Smuzhiyun return;
2465*4882a593Smuzhiyun
2466*4882a593Smuzhiyun if (level >= n_entries) {
2467*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
2468*4882a593Smuzhiyun "DDI translation not found for level %d. Using %d instead.",
2469*4882a593Smuzhiyun level, n_entries - 1);
2470*4882a593Smuzhiyun level = n_entries - 1;
2471*4882a593Smuzhiyun }
2472*4882a593Smuzhiyun
2473*4882a593Smuzhiyun if (type == INTEL_OUTPUT_EDP) {
2474*4882a593Smuzhiyun struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2475*4882a593Smuzhiyun
2476*4882a593Smuzhiyun val = EDP4K2K_MODE_OVRD_EN | EDP4K2K_MODE_OVRD_OPTIMIZED;
2477*4882a593Smuzhiyun intel_dp->hobl_active = is_hobl_buf_trans(ddi_translations);
2478*4882a593Smuzhiyun intel_de_rmw(dev_priv, ICL_PORT_CL_DW10(phy), val,
2479*4882a593Smuzhiyun intel_dp->hobl_active ? val : 0);
2480*4882a593Smuzhiyun }
2481*4882a593Smuzhiyun
2482*4882a593Smuzhiyun /* Set PORT_TX_DW5 */
2483*4882a593Smuzhiyun val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2484*4882a593Smuzhiyun val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
2485*4882a593Smuzhiyun TAP2_DISABLE | TAP3_DISABLE);
2486*4882a593Smuzhiyun val |= SCALING_MODE_SEL(0x2);
2487*4882a593Smuzhiyun val |= RTERM_SELECT(0x6);
2488*4882a593Smuzhiyun val |= TAP3_DISABLE;
2489*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2490*4882a593Smuzhiyun
2491*4882a593Smuzhiyun /* Program PORT_TX_DW2 */
2492*4882a593Smuzhiyun val = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
2493*4882a593Smuzhiyun val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
2494*4882a593Smuzhiyun RCOMP_SCALAR_MASK);
2495*4882a593Smuzhiyun val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
2496*4882a593Smuzhiyun val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
2497*4882a593Smuzhiyun /* Program Rcomp scalar for every table entry */
2498*4882a593Smuzhiyun val |= RCOMP_SCALAR(0x98);
2499*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), val);
2500*4882a593Smuzhiyun
2501*4882a593Smuzhiyun /* Program PORT_TX_DW4 */
2502*4882a593Smuzhiyun /* We cannot write to GRP. It would overwrite individual loadgen. */
2503*4882a593Smuzhiyun for (ln = 0; ln <= 3; ln++) {
2504*4882a593Smuzhiyun val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
2505*4882a593Smuzhiyun val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
2506*4882a593Smuzhiyun CURSOR_COEFF_MASK);
2507*4882a593Smuzhiyun val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
2508*4882a593Smuzhiyun val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
2509*4882a593Smuzhiyun val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2510*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
2511*4882a593Smuzhiyun }
2512*4882a593Smuzhiyun
2513*4882a593Smuzhiyun /* Program PORT_TX_DW7 */
2514*4882a593Smuzhiyun val = intel_de_read(dev_priv, ICL_PORT_TX_DW7_LN0(phy));
2515*4882a593Smuzhiyun val &= ~N_SCALAR_MASK;
2516*4882a593Smuzhiyun val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2517*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_TX_DW7_GRP(phy), val);
2518*4882a593Smuzhiyun }
2519*4882a593Smuzhiyun
icl_combo_phy_ddi_vswing_sequence(struct intel_encoder * encoder,u32 level,enum intel_output_type type)2520*4882a593Smuzhiyun static void icl_combo_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
2521*4882a593Smuzhiyun u32 level,
2522*4882a593Smuzhiyun enum intel_output_type type)
2523*4882a593Smuzhiyun {
2524*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2525*4882a593Smuzhiyun enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2526*4882a593Smuzhiyun int width = 0;
2527*4882a593Smuzhiyun int rate = 0;
2528*4882a593Smuzhiyun u32 val;
2529*4882a593Smuzhiyun int ln = 0;
2530*4882a593Smuzhiyun
2531*4882a593Smuzhiyun if (type == INTEL_OUTPUT_HDMI) {
2532*4882a593Smuzhiyun width = 4;
2533*4882a593Smuzhiyun /* Rate is always < than 6GHz for HDMI */
2534*4882a593Smuzhiyun } else {
2535*4882a593Smuzhiyun struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2536*4882a593Smuzhiyun
2537*4882a593Smuzhiyun width = intel_dp->lane_count;
2538*4882a593Smuzhiyun rate = intel_dp->link_rate;
2539*4882a593Smuzhiyun }
2540*4882a593Smuzhiyun
2541*4882a593Smuzhiyun /*
2542*4882a593Smuzhiyun * 1. If port type is eDP or DP,
2543*4882a593Smuzhiyun * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
2544*4882a593Smuzhiyun * else clear to 0b.
2545*4882a593Smuzhiyun */
2546*4882a593Smuzhiyun val = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy));
2547*4882a593Smuzhiyun if (type == INTEL_OUTPUT_HDMI)
2548*4882a593Smuzhiyun val &= ~COMMON_KEEPER_EN;
2549*4882a593Smuzhiyun else
2550*4882a593Smuzhiyun val |= COMMON_KEEPER_EN;
2551*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), val);
2552*4882a593Smuzhiyun
2553*4882a593Smuzhiyun /* 2. Program loadgen select */
2554*4882a593Smuzhiyun /*
2555*4882a593Smuzhiyun * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
2556*4882a593Smuzhiyun * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
2557*4882a593Smuzhiyun * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
2558*4882a593Smuzhiyun * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
2559*4882a593Smuzhiyun */
2560*4882a593Smuzhiyun for (ln = 0; ln <= 3; ln++) {
2561*4882a593Smuzhiyun val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
2562*4882a593Smuzhiyun val &= ~LOADGEN_SELECT;
2563*4882a593Smuzhiyun
2564*4882a593Smuzhiyun if ((rate <= 600000 && width == 4 && ln >= 1) ||
2565*4882a593Smuzhiyun (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
2566*4882a593Smuzhiyun val |= LOADGEN_SELECT;
2567*4882a593Smuzhiyun }
2568*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
2569*4882a593Smuzhiyun }
2570*4882a593Smuzhiyun
2571*4882a593Smuzhiyun /* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2572*4882a593Smuzhiyun val = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy));
2573*4882a593Smuzhiyun val |= SUS_CLOCK_CONFIG;
2574*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), val);
2575*4882a593Smuzhiyun
2576*4882a593Smuzhiyun /* 4. Clear training enable to change swing values */
2577*4882a593Smuzhiyun val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2578*4882a593Smuzhiyun val &= ~TX_TRAINING_EN;
2579*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2580*4882a593Smuzhiyun
2581*4882a593Smuzhiyun /* 5. Program swing and de-emphasis */
2582*4882a593Smuzhiyun icl_ddi_combo_vswing_program(encoder, level, type, rate);
2583*4882a593Smuzhiyun
2584*4882a593Smuzhiyun /* 6. Set training enable to trigger update */
2585*4882a593Smuzhiyun val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2586*4882a593Smuzhiyun val |= TX_TRAINING_EN;
2587*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2588*4882a593Smuzhiyun }
2589*4882a593Smuzhiyun
icl_mg_phy_ddi_vswing_sequence(struct intel_encoder * encoder,int link_clock,u32 level,enum intel_output_type type)2590*4882a593Smuzhiyun static void icl_mg_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
2591*4882a593Smuzhiyun int link_clock, u32 level,
2592*4882a593Smuzhiyun enum intel_output_type type)
2593*4882a593Smuzhiyun {
2594*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2595*4882a593Smuzhiyun enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
2596*4882a593Smuzhiyun const struct icl_mg_phy_ddi_buf_trans *ddi_translations;
2597*4882a593Smuzhiyun u32 n_entries, val;
2598*4882a593Smuzhiyun int ln, rate = 0;
2599*4882a593Smuzhiyun
2600*4882a593Smuzhiyun if (enc_to_dig_port(encoder)->tc_mode == TC_PORT_TBT_ALT)
2601*4882a593Smuzhiyun return;
2602*4882a593Smuzhiyun
2603*4882a593Smuzhiyun if (type != INTEL_OUTPUT_HDMI) {
2604*4882a593Smuzhiyun struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2605*4882a593Smuzhiyun
2606*4882a593Smuzhiyun rate = intel_dp->link_rate;
2607*4882a593Smuzhiyun }
2608*4882a593Smuzhiyun
2609*4882a593Smuzhiyun ddi_translations = icl_get_mg_buf_trans(encoder, type, rate,
2610*4882a593Smuzhiyun &n_entries);
2611*4882a593Smuzhiyun if (level >= n_entries) {
2612*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
2613*4882a593Smuzhiyun "DDI translation not found for level %d. Using %d instead.",
2614*4882a593Smuzhiyun level, n_entries - 1);
2615*4882a593Smuzhiyun level = n_entries - 1;
2616*4882a593Smuzhiyun }
2617*4882a593Smuzhiyun
2618*4882a593Smuzhiyun /* Set MG_TX_LINK_PARAMS cri_use_fs32 to 0. */
2619*4882a593Smuzhiyun for (ln = 0; ln < 2; ln++) {
2620*4882a593Smuzhiyun val = intel_de_read(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port));
2621*4882a593Smuzhiyun val &= ~CRI_USE_FS32;
2622*4882a593Smuzhiyun intel_de_write(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port), val);
2623*4882a593Smuzhiyun
2624*4882a593Smuzhiyun val = intel_de_read(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port));
2625*4882a593Smuzhiyun val &= ~CRI_USE_FS32;
2626*4882a593Smuzhiyun intel_de_write(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port), val);
2627*4882a593Smuzhiyun }
2628*4882a593Smuzhiyun
2629*4882a593Smuzhiyun /* Program MG_TX_SWINGCTRL with values from vswing table */
2630*4882a593Smuzhiyun for (ln = 0; ln < 2; ln++) {
2631*4882a593Smuzhiyun val = intel_de_read(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port));
2632*4882a593Smuzhiyun val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
2633*4882a593Smuzhiyun val |= CRI_TXDEEMPH_OVERRIDE_17_12(
2634*4882a593Smuzhiyun ddi_translations[level].cri_txdeemph_override_17_12);
2635*4882a593Smuzhiyun intel_de_write(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port), val);
2636*4882a593Smuzhiyun
2637*4882a593Smuzhiyun val = intel_de_read(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port));
2638*4882a593Smuzhiyun val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
2639*4882a593Smuzhiyun val |= CRI_TXDEEMPH_OVERRIDE_17_12(
2640*4882a593Smuzhiyun ddi_translations[level].cri_txdeemph_override_17_12);
2641*4882a593Smuzhiyun intel_de_write(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port), val);
2642*4882a593Smuzhiyun }
2643*4882a593Smuzhiyun
2644*4882a593Smuzhiyun /* Program MG_TX_DRVCTRL with values from vswing table */
2645*4882a593Smuzhiyun for (ln = 0; ln < 2; ln++) {
2646*4882a593Smuzhiyun val = intel_de_read(dev_priv, MG_TX1_DRVCTRL(ln, tc_port));
2647*4882a593Smuzhiyun val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
2648*4882a593Smuzhiyun CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
2649*4882a593Smuzhiyun val |= CRI_TXDEEMPH_OVERRIDE_5_0(
2650*4882a593Smuzhiyun ddi_translations[level].cri_txdeemph_override_5_0) |
2651*4882a593Smuzhiyun CRI_TXDEEMPH_OVERRIDE_11_6(
2652*4882a593Smuzhiyun ddi_translations[level].cri_txdeemph_override_11_6) |
2653*4882a593Smuzhiyun CRI_TXDEEMPH_OVERRIDE_EN;
2654*4882a593Smuzhiyun intel_de_write(dev_priv, MG_TX1_DRVCTRL(ln, tc_port), val);
2655*4882a593Smuzhiyun
2656*4882a593Smuzhiyun val = intel_de_read(dev_priv, MG_TX2_DRVCTRL(ln, tc_port));
2657*4882a593Smuzhiyun val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
2658*4882a593Smuzhiyun CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
2659*4882a593Smuzhiyun val |= CRI_TXDEEMPH_OVERRIDE_5_0(
2660*4882a593Smuzhiyun ddi_translations[level].cri_txdeemph_override_5_0) |
2661*4882a593Smuzhiyun CRI_TXDEEMPH_OVERRIDE_11_6(
2662*4882a593Smuzhiyun ddi_translations[level].cri_txdeemph_override_11_6) |
2663*4882a593Smuzhiyun CRI_TXDEEMPH_OVERRIDE_EN;
2664*4882a593Smuzhiyun intel_de_write(dev_priv, MG_TX2_DRVCTRL(ln, tc_port), val);
2665*4882a593Smuzhiyun
2666*4882a593Smuzhiyun /* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
2667*4882a593Smuzhiyun }
2668*4882a593Smuzhiyun
2669*4882a593Smuzhiyun /*
2670*4882a593Smuzhiyun * Program MG_CLKHUB<LN, port being used> with value from frequency table
2671*4882a593Smuzhiyun * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
2672*4882a593Smuzhiyun * values from table for which TX1 and TX2 enabled.
2673*4882a593Smuzhiyun */
2674*4882a593Smuzhiyun for (ln = 0; ln < 2; ln++) {
2675*4882a593Smuzhiyun val = intel_de_read(dev_priv, MG_CLKHUB(ln, tc_port));
2676*4882a593Smuzhiyun if (link_clock < 300000)
2677*4882a593Smuzhiyun val |= CFG_LOW_RATE_LKREN_EN;
2678*4882a593Smuzhiyun else
2679*4882a593Smuzhiyun val &= ~CFG_LOW_RATE_LKREN_EN;
2680*4882a593Smuzhiyun intel_de_write(dev_priv, MG_CLKHUB(ln, tc_port), val);
2681*4882a593Smuzhiyun }
2682*4882a593Smuzhiyun
2683*4882a593Smuzhiyun /* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
2684*4882a593Smuzhiyun for (ln = 0; ln < 2; ln++) {
2685*4882a593Smuzhiyun val = intel_de_read(dev_priv, MG_TX1_DCC(ln, tc_port));
2686*4882a593Smuzhiyun val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
2687*4882a593Smuzhiyun if (link_clock <= 500000) {
2688*4882a593Smuzhiyun val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
2689*4882a593Smuzhiyun } else {
2690*4882a593Smuzhiyun val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
2691*4882a593Smuzhiyun CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
2692*4882a593Smuzhiyun }
2693*4882a593Smuzhiyun intel_de_write(dev_priv, MG_TX1_DCC(ln, tc_port), val);
2694*4882a593Smuzhiyun
2695*4882a593Smuzhiyun val = intel_de_read(dev_priv, MG_TX2_DCC(ln, tc_port));
2696*4882a593Smuzhiyun val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
2697*4882a593Smuzhiyun if (link_clock <= 500000) {
2698*4882a593Smuzhiyun val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
2699*4882a593Smuzhiyun } else {
2700*4882a593Smuzhiyun val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
2701*4882a593Smuzhiyun CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
2702*4882a593Smuzhiyun }
2703*4882a593Smuzhiyun intel_de_write(dev_priv, MG_TX2_DCC(ln, tc_port), val);
2704*4882a593Smuzhiyun }
2705*4882a593Smuzhiyun
2706*4882a593Smuzhiyun /* Program MG_TX_PISO_READLOAD with values from vswing table */
2707*4882a593Smuzhiyun for (ln = 0; ln < 2; ln++) {
2708*4882a593Smuzhiyun val = intel_de_read(dev_priv,
2709*4882a593Smuzhiyun MG_TX1_PISO_READLOAD(ln, tc_port));
2710*4882a593Smuzhiyun val |= CRI_CALCINIT;
2711*4882a593Smuzhiyun intel_de_write(dev_priv, MG_TX1_PISO_READLOAD(ln, tc_port),
2712*4882a593Smuzhiyun val);
2713*4882a593Smuzhiyun
2714*4882a593Smuzhiyun val = intel_de_read(dev_priv,
2715*4882a593Smuzhiyun MG_TX2_PISO_READLOAD(ln, tc_port));
2716*4882a593Smuzhiyun val |= CRI_CALCINIT;
2717*4882a593Smuzhiyun intel_de_write(dev_priv, MG_TX2_PISO_READLOAD(ln, tc_port),
2718*4882a593Smuzhiyun val);
2719*4882a593Smuzhiyun }
2720*4882a593Smuzhiyun }
2721*4882a593Smuzhiyun
icl_ddi_vswing_sequence(struct intel_encoder * encoder,int link_clock,u32 level,enum intel_output_type type)2722*4882a593Smuzhiyun static void icl_ddi_vswing_sequence(struct intel_encoder *encoder,
2723*4882a593Smuzhiyun int link_clock,
2724*4882a593Smuzhiyun u32 level,
2725*4882a593Smuzhiyun enum intel_output_type type)
2726*4882a593Smuzhiyun {
2727*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2728*4882a593Smuzhiyun enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2729*4882a593Smuzhiyun
2730*4882a593Smuzhiyun if (intel_phy_is_combo(dev_priv, phy))
2731*4882a593Smuzhiyun icl_combo_phy_ddi_vswing_sequence(encoder, level, type);
2732*4882a593Smuzhiyun else
2733*4882a593Smuzhiyun icl_mg_phy_ddi_vswing_sequence(encoder, link_clock, level,
2734*4882a593Smuzhiyun type);
2735*4882a593Smuzhiyun }
2736*4882a593Smuzhiyun
2737*4882a593Smuzhiyun static void
tgl_dkl_phy_ddi_vswing_sequence(struct intel_encoder * encoder,int link_clock,u32 level,enum intel_output_type type)2738*4882a593Smuzhiyun tgl_dkl_phy_ddi_vswing_sequence(struct intel_encoder *encoder, int link_clock,
2739*4882a593Smuzhiyun u32 level, enum intel_output_type type)
2740*4882a593Smuzhiyun {
2741*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2742*4882a593Smuzhiyun enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
2743*4882a593Smuzhiyun const struct tgl_dkl_phy_ddi_buf_trans *ddi_translations;
2744*4882a593Smuzhiyun u32 n_entries, val, ln, dpcnt_mask, dpcnt_val;
2745*4882a593Smuzhiyun int rate = 0;
2746*4882a593Smuzhiyun
2747*4882a593Smuzhiyun if (enc_to_dig_port(encoder)->tc_mode == TC_PORT_TBT_ALT)
2748*4882a593Smuzhiyun return;
2749*4882a593Smuzhiyun
2750*4882a593Smuzhiyun if (type != INTEL_OUTPUT_HDMI) {
2751*4882a593Smuzhiyun struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2752*4882a593Smuzhiyun
2753*4882a593Smuzhiyun rate = intel_dp->link_rate;
2754*4882a593Smuzhiyun }
2755*4882a593Smuzhiyun
2756*4882a593Smuzhiyun ddi_translations = tgl_get_dkl_buf_trans(encoder, encoder->type, rate,
2757*4882a593Smuzhiyun &n_entries);
2758*4882a593Smuzhiyun
2759*4882a593Smuzhiyun if (level >= n_entries)
2760*4882a593Smuzhiyun level = n_entries - 1;
2761*4882a593Smuzhiyun
2762*4882a593Smuzhiyun dpcnt_mask = (DKL_TX_PRESHOOT_COEFF_MASK |
2763*4882a593Smuzhiyun DKL_TX_DE_EMPAHSIS_COEFF_MASK |
2764*4882a593Smuzhiyun DKL_TX_VSWING_CONTROL_MASK);
2765*4882a593Smuzhiyun dpcnt_val = DKL_TX_VSWING_CONTROL(ddi_translations[level].dkl_vswing_control);
2766*4882a593Smuzhiyun dpcnt_val |= DKL_TX_DE_EMPHASIS_COEFF(ddi_translations[level].dkl_de_emphasis_control);
2767*4882a593Smuzhiyun dpcnt_val |= DKL_TX_PRESHOOT_COEFF(ddi_translations[level].dkl_preshoot_control);
2768*4882a593Smuzhiyun
2769*4882a593Smuzhiyun for (ln = 0; ln < 2; ln++) {
2770*4882a593Smuzhiyun intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
2771*4882a593Smuzhiyun HIP_INDEX_VAL(tc_port, ln));
2772*4882a593Smuzhiyun
2773*4882a593Smuzhiyun intel_de_write(dev_priv, DKL_TX_PMD_LANE_SUS(tc_port), 0);
2774*4882a593Smuzhiyun
2775*4882a593Smuzhiyun /* All the registers are RMW */
2776*4882a593Smuzhiyun val = intel_de_read(dev_priv, DKL_TX_DPCNTL0(tc_port));
2777*4882a593Smuzhiyun val &= ~dpcnt_mask;
2778*4882a593Smuzhiyun val |= dpcnt_val;
2779*4882a593Smuzhiyun intel_de_write(dev_priv, DKL_TX_DPCNTL0(tc_port), val);
2780*4882a593Smuzhiyun
2781*4882a593Smuzhiyun val = intel_de_read(dev_priv, DKL_TX_DPCNTL1(tc_port));
2782*4882a593Smuzhiyun val &= ~dpcnt_mask;
2783*4882a593Smuzhiyun val |= dpcnt_val;
2784*4882a593Smuzhiyun intel_de_write(dev_priv, DKL_TX_DPCNTL1(tc_port), val);
2785*4882a593Smuzhiyun
2786*4882a593Smuzhiyun val = intel_de_read(dev_priv, DKL_TX_DPCNTL2(tc_port));
2787*4882a593Smuzhiyun val &= ~DKL_TX_DP20BITMODE;
2788*4882a593Smuzhiyun intel_de_write(dev_priv, DKL_TX_DPCNTL2(tc_port), val);
2789*4882a593Smuzhiyun }
2790*4882a593Smuzhiyun }
2791*4882a593Smuzhiyun
tgl_ddi_vswing_sequence(struct intel_encoder * encoder,int link_clock,u32 level,enum intel_output_type type)2792*4882a593Smuzhiyun static void tgl_ddi_vswing_sequence(struct intel_encoder *encoder,
2793*4882a593Smuzhiyun int link_clock,
2794*4882a593Smuzhiyun u32 level,
2795*4882a593Smuzhiyun enum intel_output_type type)
2796*4882a593Smuzhiyun {
2797*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2798*4882a593Smuzhiyun enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2799*4882a593Smuzhiyun
2800*4882a593Smuzhiyun if (intel_phy_is_combo(dev_priv, phy))
2801*4882a593Smuzhiyun icl_combo_phy_ddi_vswing_sequence(encoder, level, type);
2802*4882a593Smuzhiyun else
2803*4882a593Smuzhiyun tgl_dkl_phy_ddi_vswing_sequence(encoder, link_clock, level, type);
2804*4882a593Smuzhiyun }
2805*4882a593Smuzhiyun
translate_signal_level(struct intel_dp * intel_dp,int signal_levels)2806*4882a593Smuzhiyun static u32 translate_signal_level(struct intel_dp *intel_dp, int signal_levels)
2807*4882a593Smuzhiyun {
2808*4882a593Smuzhiyun struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2809*4882a593Smuzhiyun int i;
2810*4882a593Smuzhiyun
2811*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
2812*4882a593Smuzhiyun if (index_to_dp_signal_levels[i] == signal_levels)
2813*4882a593Smuzhiyun return i;
2814*4882a593Smuzhiyun }
2815*4882a593Smuzhiyun
2816*4882a593Smuzhiyun drm_WARN(&i915->drm, 1,
2817*4882a593Smuzhiyun "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
2818*4882a593Smuzhiyun signal_levels);
2819*4882a593Smuzhiyun
2820*4882a593Smuzhiyun return 0;
2821*4882a593Smuzhiyun }
2822*4882a593Smuzhiyun
intel_ddi_dp_level(struct intel_dp * intel_dp)2823*4882a593Smuzhiyun static u32 intel_ddi_dp_level(struct intel_dp *intel_dp)
2824*4882a593Smuzhiyun {
2825*4882a593Smuzhiyun u8 train_set = intel_dp->train_set[0];
2826*4882a593Smuzhiyun int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2827*4882a593Smuzhiyun DP_TRAIN_PRE_EMPHASIS_MASK);
2828*4882a593Smuzhiyun
2829*4882a593Smuzhiyun return translate_signal_level(intel_dp, signal_levels);
2830*4882a593Smuzhiyun }
2831*4882a593Smuzhiyun
2832*4882a593Smuzhiyun static void
tgl_set_signal_levels(struct intel_dp * intel_dp)2833*4882a593Smuzhiyun tgl_set_signal_levels(struct intel_dp *intel_dp)
2834*4882a593Smuzhiyun {
2835*4882a593Smuzhiyun struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2836*4882a593Smuzhiyun int level = intel_ddi_dp_level(intel_dp);
2837*4882a593Smuzhiyun
2838*4882a593Smuzhiyun tgl_ddi_vswing_sequence(encoder, intel_dp->link_rate,
2839*4882a593Smuzhiyun level, encoder->type);
2840*4882a593Smuzhiyun }
2841*4882a593Smuzhiyun
2842*4882a593Smuzhiyun static void
icl_set_signal_levels(struct intel_dp * intel_dp)2843*4882a593Smuzhiyun icl_set_signal_levels(struct intel_dp *intel_dp)
2844*4882a593Smuzhiyun {
2845*4882a593Smuzhiyun struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2846*4882a593Smuzhiyun int level = intel_ddi_dp_level(intel_dp);
2847*4882a593Smuzhiyun
2848*4882a593Smuzhiyun icl_ddi_vswing_sequence(encoder, intel_dp->link_rate,
2849*4882a593Smuzhiyun level, encoder->type);
2850*4882a593Smuzhiyun }
2851*4882a593Smuzhiyun
2852*4882a593Smuzhiyun static void
cnl_set_signal_levels(struct intel_dp * intel_dp)2853*4882a593Smuzhiyun cnl_set_signal_levels(struct intel_dp *intel_dp)
2854*4882a593Smuzhiyun {
2855*4882a593Smuzhiyun struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2856*4882a593Smuzhiyun int level = intel_ddi_dp_level(intel_dp);
2857*4882a593Smuzhiyun
2858*4882a593Smuzhiyun cnl_ddi_vswing_sequence(encoder, level, encoder->type);
2859*4882a593Smuzhiyun }
2860*4882a593Smuzhiyun
2861*4882a593Smuzhiyun static void
bxt_set_signal_levels(struct intel_dp * intel_dp)2862*4882a593Smuzhiyun bxt_set_signal_levels(struct intel_dp *intel_dp)
2863*4882a593Smuzhiyun {
2864*4882a593Smuzhiyun struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2865*4882a593Smuzhiyun int level = intel_ddi_dp_level(intel_dp);
2866*4882a593Smuzhiyun
2867*4882a593Smuzhiyun bxt_ddi_vswing_sequence(encoder, level, encoder->type);
2868*4882a593Smuzhiyun }
2869*4882a593Smuzhiyun
2870*4882a593Smuzhiyun static void
hsw_set_signal_levels(struct intel_dp * intel_dp)2871*4882a593Smuzhiyun hsw_set_signal_levels(struct intel_dp *intel_dp)
2872*4882a593Smuzhiyun {
2873*4882a593Smuzhiyun struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2874*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2875*4882a593Smuzhiyun int level = intel_ddi_dp_level(intel_dp);
2876*4882a593Smuzhiyun enum port port = encoder->port;
2877*4882a593Smuzhiyun u32 signal_levels;
2878*4882a593Smuzhiyun
2879*4882a593Smuzhiyun signal_levels = DDI_BUF_TRANS_SELECT(level);
2880*4882a593Smuzhiyun
2881*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
2882*4882a593Smuzhiyun signal_levels);
2883*4882a593Smuzhiyun
2884*4882a593Smuzhiyun intel_dp->DP &= ~DDI_BUF_EMP_MASK;
2885*4882a593Smuzhiyun intel_dp->DP |= signal_levels;
2886*4882a593Smuzhiyun
2887*4882a593Smuzhiyun if (IS_GEN9_BC(dev_priv))
2888*4882a593Smuzhiyun skl_ddi_set_iboost(encoder, level, encoder->type);
2889*4882a593Smuzhiyun
2890*4882a593Smuzhiyun intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
2891*4882a593Smuzhiyun intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
2892*4882a593Smuzhiyun }
2893*4882a593Smuzhiyun
icl_dpclka_cfgcr0_clk_off(struct drm_i915_private * dev_priv,enum phy phy)2894*4882a593Smuzhiyun static u32 icl_dpclka_cfgcr0_clk_off(struct drm_i915_private *dev_priv,
2895*4882a593Smuzhiyun enum phy phy)
2896*4882a593Smuzhiyun {
2897*4882a593Smuzhiyun if (IS_ROCKETLAKE(dev_priv)) {
2898*4882a593Smuzhiyun return RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
2899*4882a593Smuzhiyun } else if (intel_phy_is_combo(dev_priv, phy)) {
2900*4882a593Smuzhiyun return ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
2901*4882a593Smuzhiyun } else if (intel_phy_is_tc(dev_priv, phy)) {
2902*4882a593Smuzhiyun enum tc_port tc_port = intel_port_to_tc(dev_priv,
2903*4882a593Smuzhiyun (enum port)phy);
2904*4882a593Smuzhiyun
2905*4882a593Smuzhiyun return ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port);
2906*4882a593Smuzhiyun }
2907*4882a593Smuzhiyun
2908*4882a593Smuzhiyun return 0;
2909*4882a593Smuzhiyun }
2910*4882a593Smuzhiyun
icl_map_plls_to_ports(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)2911*4882a593Smuzhiyun static void icl_map_plls_to_ports(struct intel_encoder *encoder,
2912*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
2913*4882a593Smuzhiyun {
2914*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2915*4882a593Smuzhiyun struct intel_shared_dpll *pll = crtc_state->shared_dpll;
2916*4882a593Smuzhiyun enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2917*4882a593Smuzhiyun u32 val;
2918*4882a593Smuzhiyun
2919*4882a593Smuzhiyun mutex_lock(&dev_priv->dpll.lock);
2920*4882a593Smuzhiyun
2921*4882a593Smuzhiyun val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
2922*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm,
2923*4882a593Smuzhiyun (val & icl_dpclka_cfgcr0_clk_off(dev_priv, phy)) == 0);
2924*4882a593Smuzhiyun
2925*4882a593Smuzhiyun if (intel_phy_is_combo(dev_priv, phy)) {
2926*4882a593Smuzhiyun u32 mask, sel;
2927*4882a593Smuzhiyun
2928*4882a593Smuzhiyun if (IS_ROCKETLAKE(dev_priv)) {
2929*4882a593Smuzhiyun mask = RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
2930*4882a593Smuzhiyun sel = RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy);
2931*4882a593Smuzhiyun } else {
2932*4882a593Smuzhiyun mask = ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
2933*4882a593Smuzhiyun sel = ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy);
2934*4882a593Smuzhiyun }
2935*4882a593Smuzhiyun
2936*4882a593Smuzhiyun /*
2937*4882a593Smuzhiyun * Even though this register references DDIs, note that we
2938*4882a593Smuzhiyun * want to pass the PHY rather than the port (DDI). For
2939*4882a593Smuzhiyun * ICL, port=phy in all cases so it doesn't matter, but for
2940*4882a593Smuzhiyun * EHL the bspec notes the following:
2941*4882a593Smuzhiyun *
2942*4882a593Smuzhiyun * "DDID clock tied to DDIA clock, so DPCLKA_CFGCR0 DDIA
2943*4882a593Smuzhiyun * Clock Select chooses the PLL for both DDIA and DDID and
2944*4882a593Smuzhiyun * drives port A in all cases."
2945*4882a593Smuzhiyun */
2946*4882a593Smuzhiyun val &= ~mask;
2947*4882a593Smuzhiyun val |= sel;
2948*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
2949*4882a593Smuzhiyun intel_de_posting_read(dev_priv, ICL_DPCLKA_CFGCR0);
2950*4882a593Smuzhiyun }
2951*4882a593Smuzhiyun
2952*4882a593Smuzhiyun val &= ~icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
2953*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
2954*4882a593Smuzhiyun
2955*4882a593Smuzhiyun mutex_unlock(&dev_priv->dpll.lock);
2956*4882a593Smuzhiyun }
2957*4882a593Smuzhiyun
icl_unmap_plls_to_ports(struct intel_encoder * encoder)2958*4882a593Smuzhiyun static void icl_unmap_plls_to_ports(struct intel_encoder *encoder)
2959*4882a593Smuzhiyun {
2960*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2961*4882a593Smuzhiyun enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2962*4882a593Smuzhiyun u32 val;
2963*4882a593Smuzhiyun
2964*4882a593Smuzhiyun mutex_lock(&dev_priv->dpll.lock);
2965*4882a593Smuzhiyun
2966*4882a593Smuzhiyun val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
2967*4882a593Smuzhiyun val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
2968*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
2969*4882a593Smuzhiyun
2970*4882a593Smuzhiyun mutex_unlock(&dev_priv->dpll.lock);
2971*4882a593Smuzhiyun }
2972*4882a593Smuzhiyun
icl_sanitize_port_clk_off(struct drm_i915_private * dev_priv,u32 port_mask,bool ddi_clk_needed)2973*4882a593Smuzhiyun static void icl_sanitize_port_clk_off(struct drm_i915_private *dev_priv,
2974*4882a593Smuzhiyun u32 port_mask, bool ddi_clk_needed)
2975*4882a593Smuzhiyun {
2976*4882a593Smuzhiyun enum port port;
2977*4882a593Smuzhiyun u32 val;
2978*4882a593Smuzhiyun
2979*4882a593Smuzhiyun val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
2980*4882a593Smuzhiyun for_each_port_masked(port, port_mask) {
2981*4882a593Smuzhiyun enum phy phy = intel_port_to_phy(dev_priv, port);
2982*4882a593Smuzhiyun bool ddi_clk_off = val & icl_dpclka_cfgcr0_clk_off(dev_priv,
2983*4882a593Smuzhiyun phy);
2984*4882a593Smuzhiyun
2985*4882a593Smuzhiyun if (ddi_clk_needed == !ddi_clk_off)
2986*4882a593Smuzhiyun continue;
2987*4882a593Smuzhiyun
2988*4882a593Smuzhiyun /*
2989*4882a593Smuzhiyun * Punt on the case now where clock is gated, but it would
2990*4882a593Smuzhiyun * be needed by the port. Something else is really broken then.
2991*4882a593Smuzhiyun */
2992*4882a593Smuzhiyun if (drm_WARN_ON(&dev_priv->drm, ddi_clk_needed))
2993*4882a593Smuzhiyun continue;
2994*4882a593Smuzhiyun
2995*4882a593Smuzhiyun drm_notice(&dev_priv->drm,
2996*4882a593Smuzhiyun "PHY %c is disabled/in DSI mode with an ungated DDI clock, gate it\n",
2997*4882a593Smuzhiyun phy_name(phy));
2998*4882a593Smuzhiyun val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
2999*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
3000*4882a593Smuzhiyun }
3001*4882a593Smuzhiyun }
3002*4882a593Smuzhiyun
icl_sanitize_encoder_pll_mapping(struct intel_encoder * encoder)3003*4882a593Smuzhiyun void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
3004*4882a593Smuzhiyun {
3005*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3006*4882a593Smuzhiyun u32 port_mask;
3007*4882a593Smuzhiyun bool ddi_clk_needed;
3008*4882a593Smuzhiyun
3009*4882a593Smuzhiyun /*
3010*4882a593Smuzhiyun * In case of DP MST, we sanitize the primary encoder only, not the
3011*4882a593Smuzhiyun * virtual ones.
3012*4882a593Smuzhiyun */
3013*4882a593Smuzhiyun if (encoder->type == INTEL_OUTPUT_DP_MST)
3014*4882a593Smuzhiyun return;
3015*4882a593Smuzhiyun
3016*4882a593Smuzhiyun if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
3017*4882a593Smuzhiyun u8 pipe_mask;
3018*4882a593Smuzhiyun bool is_mst;
3019*4882a593Smuzhiyun
3020*4882a593Smuzhiyun intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
3021*4882a593Smuzhiyun /*
3022*4882a593Smuzhiyun * In the unlikely case that BIOS enables DP in MST mode, just
3023*4882a593Smuzhiyun * warn since our MST HW readout is incomplete.
3024*4882a593Smuzhiyun */
3025*4882a593Smuzhiyun if (drm_WARN_ON(&dev_priv->drm, is_mst))
3026*4882a593Smuzhiyun return;
3027*4882a593Smuzhiyun }
3028*4882a593Smuzhiyun
3029*4882a593Smuzhiyun port_mask = BIT(encoder->port);
3030*4882a593Smuzhiyun ddi_clk_needed = encoder->base.crtc;
3031*4882a593Smuzhiyun
3032*4882a593Smuzhiyun if (encoder->type == INTEL_OUTPUT_DSI) {
3033*4882a593Smuzhiyun struct intel_encoder *other_encoder;
3034*4882a593Smuzhiyun
3035*4882a593Smuzhiyun port_mask = intel_dsi_encoder_ports(encoder);
3036*4882a593Smuzhiyun /*
3037*4882a593Smuzhiyun * Sanity check that we haven't incorrectly registered another
3038*4882a593Smuzhiyun * encoder using any of the ports of this DSI encoder.
3039*4882a593Smuzhiyun */
3040*4882a593Smuzhiyun for_each_intel_encoder(&dev_priv->drm, other_encoder) {
3041*4882a593Smuzhiyun if (other_encoder == encoder)
3042*4882a593Smuzhiyun continue;
3043*4882a593Smuzhiyun
3044*4882a593Smuzhiyun if (drm_WARN_ON(&dev_priv->drm,
3045*4882a593Smuzhiyun port_mask & BIT(other_encoder->port)))
3046*4882a593Smuzhiyun return;
3047*4882a593Smuzhiyun }
3048*4882a593Smuzhiyun /*
3049*4882a593Smuzhiyun * For DSI we keep the ddi clocks gated
3050*4882a593Smuzhiyun * except during enable/disable sequence.
3051*4882a593Smuzhiyun */
3052*4882a593Smuzhiyun ddi_clk_needed = false;
3053*4882a593Smuzhiyun }
3054*4882a593Smuzhiyun
3055*4882a593Smuzhiyun icl_sanitize_port_clk_off(dev_priv, port_mask, ddi_clk_needed);
3056*4882a593Smuzhiyun }
3057*4882a593Smuzhiyun
intel_ddi_clk_select(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)3058*4882a593Smuzhiyun static void intel_ddi_clk_select(struct intel_encoder *encoder,
3059*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
3060*4882a593Smuzhiyun {
3061*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3062*4882a593Smuzhiyun enum port port = encoder->port;
3063*4882a593Smuzhiyun enum phy phy = intel_port_to_phy(dev_priv, port);
3064*4882a593Smuzhiyun u32 val;
3065*4882a593Smuzhiyun const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
3066*4882a593Smuzhiyun
3067*4882a593Smuzhiyun if (drm_WARN_ON(&dev_priv->drm, !pll))
3068*4882a593Smuzhiyun return;
3069*4882a593Smuzhiyun
3070*4882a593Smuzhiyun mutex_lock(&dev_priv->dpll.lock);
3071*4882a593Smuzhiyun
3072*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 11) {
3073*4882a593Smuzhiyun if (!intel_phy_is_combo(dev_priv, phy))
3074*4882a593Smuzhiyun intel_de_write(dev_priv, DDI_CLK_SEL(port),
3075*4882a593Smuzhiyun icl_pll_to_ddi_clk_sel(encoder, crtc_state));
3076*4882a593Smuzhiyun else if (IS_ELKHARTLAKE(dev_priv) && port >= PORT_C)
3077*4882a593Smuzhiyun /*
3078*4882a593Smuzhiyun * MG does not exist but the programming is required
3079*4882a593Smuzhiyun * to ungate DDIC and DDID
3080*4882a593Smuzhiyun */
3081*4882a593Smuzhiyun intel_de_write(dev_priv, DDI_CLK_SEL(port),
3082*4882a593Smuzhiyun DDI_CLK_SEL_MG);
3083*4882a593Smuzhiyun } else if (IS_CANNONLAKE(dev_priv)) {
3084*4882a593Smuzhiyun /* Configure DPCLKA_CFGCR0 to map the DPLL to the DDI. */
3085*4882a593Smuzhiyun val = intel_de_read(dev_priv, DPCLKA_CFGCR0);
3086*4882a593Smuzhiyun val &= ~DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
3087*4882a593Smuzhiyun val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, port);
3088*4882a593Smuzhiyun intel_de_write(dev_priv, DPCLKA_CFGCR0, val);
3089*4882a593Smuzhiyun
3090*4882a593Smuzhiyun /*
3091*4882a593Smuzhiyun * Configure DPCLKA_CFGCR0 to turn on the clock for the DDI.
3092*4882a593Smuzhiyun * This step and the step before must be done with separate
3093*4882a593Smuzhiyun * register writes.
3094*4882a593Smuzhiyun */
3095*4882a593Smuzhiyun val = intel_de_read(dev_priv, DPCLKA_CFGCR0);
3096*4882a593Smuzhiyun val &= ~DPCLKA_CFGCR0_DDI_CLK_OFF(port);
3097*4882a593Smuzhiyun intel_de_write(dev_priv, DPCLKA_CFGCR0, val);
3098*4882a593Smuzhiyun } else if (IS_GEN9_BC(dev_priv)) {
3099*4882a593Smuzhiyun /* DDI -> PLL mapping */
3100*4882a593Smuzhiyun val = intel_de_read(dev_priv, DPLL_CTRL2);
3101*4882a593Smuzhiyun
3102*4882a593Smuzhiyun val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
3103*4882a593Smuzhiyun DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
3104*4882a593Smuzhiyun val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
3105*4882a593Smuzhiyun DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
3106*4882a593Smuzhiyun
3107*4882a593Smuzhiyun intel_de_write(dev_priv, DPLL_CTRL2, val);
3108*4882a593Smuzhiyun
3109*4882a593Smuzhiyun } else if (INTEL_GEN(dev_priv) < 9) {
3110*4882a593Smuzhiyun intel_de_write(dev_priv, PORT_CLK_SEL(port),
3111*4882a593Smuzhiyun hsw_pll_to_ddi_pll_sel(pll));
3112*4882a593Smuzhiyun }
3113*4882a593Smuzhiyun
3114*4882a593Smuzhiyun mutex_unlock(&dev_priv->dpll.lock);
3115*4882a593Smuzhiyun }
3116*4882a593Smuzhiyun
intel_ddi_clk_disable(struct intel_encoder * encoder)3117*4882a593Smuzhiyun static void intel_ddi_clk_disable(struct intel_encoder *encoder)
3118*4882a593Smuzhiyun {
3119*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3120*4882a593Smuzhiyun enum port port = encoder->port;
3121*4882a593Smuzhiyun enum phy phy = intel_port_to_phy(dev_priv, port);
3122*4882a593Smuzhiyun
3123*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 11) {
3124*4882a593Smuzhiyun if (!intel_phy_is_combo(dev_priv, phy) ||
3125*4882a593Smuzhiyun (IS_ELKHARTLAKE(dev_priv) && port >= PORT_C))
3126*4882a593Smuzhiyun intel_de_write(dev_priv, DDI_CLK_SEL(port),
3127*4882a593Smuzhiyun DDI_CLK_SEL_NONE);
3128*4882a593Smuzhiyun } else if (IS_CANNONLAKE(dev_priv)) {
3129*4882a593Smuzhiyun intel_de_write(dev_priv, DPCLKA_CFGCR0,
3130*4882a593Smuzhiyun intel_de_read(dev_priv, DPCLKA_CFGCR0) | DPCLKA_CFGCR0_DDI_CLK_OFF(port));
3131*4882a593Smuzhiyun } else if (IS_GEN9_BC(dev_priv)) {
3132*4882a593Smuzhiyun intel_de_write(dev_priv, DPLL_CTRL2,
3133*4882a593Smuzhiyun intel_de_read(dev_priv, DPLL_CTRL2) | DPLL_CTRL2_DDI_CLK_OFF(port));
3134*4882a593Smuzhiyun } else if (INTEL_GEN(dev_priv) < 9) {
3135*4882a593Smuzhiyun intel_de_write(dev_priv, PORT_CLK_SEL(port),
3136*4882a593Smuzhiyun PORT_CLK_SEL_NONE);
3137*4882a593Smuzhiyun }
3138*4882a593Smuzhiyun }
3139*4882a593Smuzhiyun
3140*4882a593Smuzhiyun static void
icl_program_mg_dp_mode(struct intel_digital_port * dig_port,const struct intel_crtc_state * crtc_state)3141*4882a593Smuzhiyun icl_program_mg_dp_mode(struct intel_digital_port *dig_port,
3142*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
3143*4882a593Smuzhiyun {
3144*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3145*4882a593Smuzhiyun enum tc_port tc_port = intel_port_to_tc(dev_priv, dig_port->base.port);
3146*4882a593Smuzhiyun u32 ln0, ln1, pin_assignment;
3147*4882a593Smuzhiyun u8 width;
3148*4882a593Smuzhiyun
3149*4882a593Smuzhiyun if (dig_port->tc_mode == TC_PORT_TBT_ALT)
3150*4882a593Smuzhiyun return;
3151*4882a593Smuzhiyun
3152*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12) {
3153*4882a593Smuzhiyun intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
3154*4882a593Smuzhiyun HIP_INDEX_VAL(tc_port, 0x0));
3155*4882a593Smuzhiyun ln0 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
3156*4882a593Smuzhiyun intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
3157*4882a593Smuzhiyun HIP_INDEX_VAL(tc_port, 0x1));
3158*4882a593Smuzhiyun ln1 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
3159*4882a593Smuzhiyun } else {
3160*4882a593Smuzhiyun ln0 = intel_de_read(dev_priv, MG_DP_MODE(0, tc_port));
3161*4882a593Smuzhiyun ln1 = intel_de_read(dev_priv, MG_DP_MODE(1, tc_port));
3162*4882a593Smuzhiyun }
3163*4882a593Smuzhiyun
3164*4882a593Smuzhiyun ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
3165*4882a593Smuzhiyun ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
3166*4882a593Smuzhiyun
3167*4882a593Smuzhiyun /* DPPATC */
3168*4882a593Smuzhiyun pin_assignment = intel_tc_port_get_pin_assignment_mask(dig_port);
3169*4882a593Smuzhiyun width = crtc_state->lane_count;
3170*4882a593Smuzhiyun
3171*4882a593Smuzhiyun switch (pin_assignment) {
3172*4882a593Smuzhiyun case 0x0:
3173*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm,
3174*4882a593Smuzhiyun dig_port->tc_mode != TC_PORT_LEGACY);
3175*4882a593Smuzhiyun if (width == 1) {
3176*4882a593Smuzhiyun ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
3177*4882a593Smuzhiyun } else {
3178*4882a593Smuzhiyun ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
3179*4882a593Smuzhiyun ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
3180*4882a593Smuzhiyun }
3181*4882a593Smuzhiyun break;
3182*4882a593Smuzhiyun case 0x1:
3183*4882a593Smuzhiyun if (width == 4) {
3184*4882a593Smuzhiyun ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
3185*4882a593Smuzhiyun ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
3186*4882a593Smuzhiyun }
3187*4882a593Smuzhiyun break;
3188*4882a593Smuzhiyun case 0x2:
3189*4882a593Smuzhiyun if (width == 2) {
3190*4882a593Smuzhiyun ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
3191*4882a593Smuzhiyun ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
3192*4882a593Smuzhiyun }
3193*4882a593Smuzhiyun break;
3194*4882a593Smuzhiyun case 0x3:
3195*4882a593Smuzhiyun case 0x5:
3196*4882a593Smuzhiyun if (width == 1) {
3197*4882a593Smuzhiyun ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
3198*4882a593Smuzhiyun ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
3199*4882a593Smuzhiyun } else {
3200*4882a593Smuzhiyun ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
3201*4882a593Smuzhiyun ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
3202*4882a593Smuzhiyun }
3203*4882a593Smuzhiyun break;
3204*4882a593Smuzhiyun case 0x4:
3205*4882a593Smuzhiyun case 0x6:
3206*4882a593Smuzhiyun if (width == 1) {
3207*4882a593Smuzhiyun ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
3208*4882a593Smuzhiyun ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
3209*4882a593Smuzhiyun } else {
3210*4882a593Smuzhiyun ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
3211*4882a593Smuzhiyun ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
3212*4882a593Smuzhiyun }
3213*4882a593Smuzhiyun break;
3214*4882a593Smuzhiyun default:
3215*4882a593Smuzhiyun MISSING_CASE(pin_assignment);
3216*4882a593Smuzhiyun }
3217*4882a593Smuzhiyun
3218*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12) {
3219*4882a593Smuzhiyun intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
3220*4882a593Smuzhiyun HIP_INDEX_VAL(tc_port, 0x0));
3221*4882a593Smuzhiyun intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln0);
3222*4882a593Smuzhiyun intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
3223*4882a593Smuzhiyun HIP_INDEX_VAL(tc_port, 0x1));
3224*4882a593Smuzhiyun intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln1);
3225*4882a593Smuzhiyun } else {
3226*4882a593Smuzhiyun intel_de_write(dev_priv, MG_DP_MODE(0, tc_port), ln0);
3227*4882a593Smuzhiyun intel_de_write(dev_priv, MG_DP_MODE(1, tc_port), ln1);
3228*4882a593Smuzhiyun }
3229*4882a593Smuzhiyun }
3230*4882a593Smuzhiyun
intel_dp_sink_set_fec_ready(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)3231*4882a593Smuzhiyun static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
3232*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
3233*4882a593Smuzhiyun {
3234*4882a593Smuzhiyun struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3235*4882a593Smuzhiyun
3236*4882a593Smuzhiyun if (!crtc_state->fec_enable)
3237*4882a593Smuzhiyun return;
3238*4882a593Smuzhiyun
3239*4882a593Smuzhiyun if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
3240*4882a593Smuzhiyun drm_dbg_kms(&i915->drm,
3241*4882a593Smuzhiyun "Failed to set FEC_READY in the sink\n");
3242*4882a593Smuzhiyun }
3243*4882a593Smuzhiyun
intel_ddi_enable_fec(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)3244*4882a593Smuzhiyun static void intel_ddi_enable_fec(struct intel_encoder *encoder,
3245*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
3246*4882a593Smuzhiyun {
3247*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3248*4882a593Smuzhiyun struct intel_dp *intel_dp;
3249*4882a593Smuzhiyun u32 val;
3250*4882a593Smuzhiyun
3251*4882a593Smuzhiyun if (!crtc_state->fec_enable)
3252*4882a593Smuzhiyun return;
3253*4882a593Smuzhiyun
3254*4882a593Smuzhiyun intel_dp = enc_to_intel_dp(encoder);
3255*4882a593Smuzhiyun val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3256*4882a593Smuzhiyun val |= DP_TP_CTL_FEC_ENABLE;
3257*4882a593Smuzhiyun intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
3258*4882a593Smuzhiyun
3259*4882a593Smuzhiyun if (intel_de_wait_for_set(dev_priv, intel_dp->regs.dp_tp_status,
3260*4882a593Smuzhiyun DP_TP_STATUS_FEC_ENABLE_LIVE, 1))
3261*4882a593Smuzhiyun drm_err(&dev_priv->drm,
3262*4882a593Smuzhiyun "Timed out waiting for FEC Enable Status\n");
3263*4882a593Smuzhiyun }
3264*4882a593Smuzhiyun
intel_ddi_disable_fec_state(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)3265*4882a593Smuzhiyun static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
3266*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
3267*4882a593Smuzhiyun {
3268*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3269*4882a593Smuzhiyun struct intel_dp *intel_dp;
3270*4882a593Smuzhiyun u32 val;
3271*4882a593Smuzhiyun
3272*4882a593Smuzhiyun if (!crtc_state->fec_enable)
3273*4882a593Smuzhiyun return;
3274*4882a593Smuzhiyun
3275*4882a593Smuzhiyun intel_dp = enc_to_intel_dp(encoder);
3276*4882a593Smuzhiyun val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3277*4882a593Smuzhiyun val &= ~DP_TP_CTL_FEC_ENABLE;
3278*4882a593Smuzhiyun intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
3279*4882a593Smuzhiyun intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3280*4882a593Smuzhiyun }
3281*4882a593Smuzhiyun
intel_ddi_power_up_lanes(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)3282*4882a593Smuzhiyun static void intel_ddi_power_up_lanes(struct intel_encoder *encoder,
3283*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
3284*4882a593Smuzhiyun {
3285*4882a593Smuzhiyun struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3286*4882a593Smuzhiyun struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3287*4882a593Smuzhiyun enum phy phy = intel_port_to_phy(i915, encoder->port);
3288*4882a593Smuzhiyun
3289*4882a593Smuzhiyun if (intel_phy_is_combo(i915, phy)) {
3290*4882a593Smuzhiyun bool lane_reversal =
3291*4882a593Smuzhiyun dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;
3292*4882a593Smuzhiyun
3293*4882a593Smuzhiyun intel_combo_phy_power_up_lanes(i915, phy, false,
3294*4882a593Smuzhiyun crtc_state->lane_count,
3295*4882a593Smuzhiyun lane_reversal);
3296*4882a593Smuzhiyun }
3297*4882a593Smuzhiyun }
3298*4882a593Smuzhiyun
tgl_ddi_pre_enable_dp(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)3299*4882a593Smuzhiyun static void tgl_ddi_pre_enable_dp(struct intel_atomic_state *state,
3300*4882a593Smuzhiyun struct intel_encoder *encoder,
3301*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
3302*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
3303*4882a593Smuzhiyun {
3304*4882a593Smuzhiyun struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3305*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3306*4882a593Smuzhiyun enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3307*4882a593Smuzhiyun struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3308*4882a593Smuzhiyun bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
3309*4882a593Smuzhiyun int level = intel_ddi_dp_level(intel_dp);
3310*4882a593Smuzhiyun enum transcoder transcoder = crtc_state->cpu_transcoder;
3311*4882a593Smuzhiyun
3312*4882a593Smuzhiyun intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
3313*4882a593Smuzhiyun crtc_state->lane_count, is_mst);
3314*4882a593Smuzhiyun
3315*4882a593Smuzhiyun intel_dp->regs.dp_tp_ctl = TGL_DP_TP_CTL(transcoder);
3316*4882a593Smuzhiyun intel_dp->regs.dp_tp_status = TGL_DP_TP_STATUS(transcoder);
3317*4882a593Smuzhiyun
3318*4882a593Smuzhiyun /*
3319*4882a593Smuzhiyun * 1. Enable Power Wells
3320*4882a593Smuzhiyun *
3321*4882a593Smuzhiyun * This was handled at the beginning of intel_atomic_commit_tail(),
3322*4882a593Smuzhiyun * before we called down into this function.
3323*4882a593Smuzhiyun */
3324*4882a593Smuzhiyun
3325*4882a593Smuzhiyun /* 2. Enable Panel Power if PPS is required */
3326*4882a593Smuzhiyun intel_edp_panel_on(intel_dp);
3327*4882a593Smuzhiyun
3328*4882a593Smuzhiyun /*
3329*4882a593Smuzhiyun * 3. For non-TBT Type-C ports, set FIA lane count
3330*4882a593Smuzhiyun * (DFLEXDPSP.DPX4TXLATC)
3331*4882a593Smuzhiyun *
3332*4882a593Smuzhiyun * This was done before tgl_ddi_pre_enable_dp by
3333*4882a593Smuzhiyun * hsw_crtc_enable()->intel_encoders_pre_pll_enable().
3334*4882a593Smuzhiyun */
3335*4882a593Smuzhiyun
3336*4882a593Smuzhiyun /*
3337*4882a593Smuzhiyun * 4. Enable the port PLL.
3338*4882a593Smuzhiyun *
3339*4882a593Smuzhiyun * The PLL enabling itself was already done before this function by
3340*4882a593Smuzhiyun * hsw_crtc_enable()->intel_enable_shared_dpll(). We need only
3341*4882a593Smuzhiyun * configure the PLL to port mapping here.
3342*4882a593Smuzhiyun */
3343*4882a593Smuzhiyun intel_ddi_clk_select(encoder, crtc_state);
3344*4882a593Smuzhiyun
3345*4882a593Smuzhiyun /* 5. If IO power is controlled through PWR_WELL_CTL, Enable IO Power */
3346*4882a593Smuzhiyun if (!intel_phy_is_tc(dev_priv, phy) ||
3347*4882a593Smuzhiyun dig_port->tc_mode != TC_PORT_TBT_ALT)
3348*4882a593Smuzhiyun intel_display_power_get(dev_priv,
3349*4882a593Smuzhiyun dig_port->ddi_io_power_domain);
3350*4882a593Smuzhiyun
3351*4882a593Smuzhiyun /* 6. Program DP_MODE */
3352*4882a593Smuzhiyun icl_program_mg_dp_mode(dig_port, crtc_state);
3353*4882a593Smuzhiyun
3354*4882a593Smuzhiyun /*
3355*4882a593Smuzhiyun * 7. The rest of the below are substeps under the bspec's "Enable and
3356*4882a593Smuzhiyun * Train Display Port" step. Note that steps that are specific to
3357*4882a593Smuzhiyun * MST will be handled by intel_mst_pre_enable_dp() before/after it
3358*4882a593Smuzhiyun * calls into this function. Also intel_mst_pre_enable_dp() only calls
3359*4882a593Smuzhiyun * us when active_mst_links==0, so any steps designated for "single
3360*4882a593Smuzhiyun * stream or multi-stream master transcoder" can just be performed
3361*4882a593Smuzhiyun * unconditionally here.
3362*4882a593Smuzhiyun */
3363*4882a593Smuzhiyun
3364*4882a593Smuzhiyun /*
3365*4882a593Smuzhiyun * 7.a Configure Transcoder Clock Select to direct the Port clock to the
3366*4882a593Smuzhiyun * Transcoder.
3367*4882a593Smuzhiyun */
3368*4882a593Smuzhiyun intel_ddi_enable_pipe_clock(encoder, crtc_state);
3369*4882a593Smuzhiyun
3370*4882a593Smuzhiyun /*
3371*4882a593Smuzhiyun * 7.b Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
3372*4882a593Smuzhiyun * Transport Select
3373*4882a593Smuzhiyun */
3374*4882a593Smuzhiyun intel_ddi_config_transcoder_func(encoder, crtc_state);
3375*4882a593Smuzhiyun
3376*4882a593Smuzhiyun /*
3377*4882a593Smuzhiyun * 7.c Configure & enable DP_TP_CTL with link training pattern 1
3378*4882a593Smuzhiyun * selected
3379*4882a593Smuzhiyun *
3380*4882a593Smuzhiyun * This will be handled by the intel_dp_start_link_train() farther
3381*4882a593Smuzhiyun * down this function.
3382*4882a593Smuzhiyun */
3383*4882a593Smuzhiyun
3384*4882a593Smuzhiyun /* 7.e Configure voltage swing and related IO settings */
3385*4882a593Smuzhiyun tgl_ddi_vswing_sequence(encoder, crtc_state->port_clock, level,
3386*4882a593Smuzhiyun encoder->type);
3387*4882a593Smuzhiyun
3388*4882a593Smuzhiyun /*
3389*4882a593Smuzhiyun * 7.f Combo PHY: Configure PORT_CL_DW10 Static Power Down to power up
3390*4882a593Smuzhiyun * the used lanes of the DDI.
3391*4882a593Smuzhiyun */
3392*4882a593Smuzhiyun intel_ddi_power_up_lanes(encoder, crtc_state);
3393*4882a593Smuzhiyun
3394*4882a593Smuzhiyun /*
3395*4882a593Smuzhiyun * 7.g Configure and enable DDI_BUF_CTL
3396*4882a593Smuzhiyun * 7.h Wait for DDI_BUF_CTL DDI Idle Status = 0b (Not Idle), timeout
3397*4882a593Smuzhiyun * after 500 us.
3398*4882a593Smuzhiyun *
3399*4882a593Smuzhiyun * We only configure what the register value will be here. Actual
3400*4882a593Smuzhiyun * enabling happens during link training farther down.
3401*4882a593Smuzhiyun */
3402*4882a593Smuzhiyun intel_ddi_init_dp_buf_reg(encoder);
3403*4882a593Smuzhiyun
3404*4882a593Smuzhiyun if (!is_mst)
3405*4882a593Smuzhiyun intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
3406*4882a593Smuzhiyun
3407*4882a593Smuzhiyun intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
3408*4882a593Smuzhiyun /*
3409*4882a593Smuzhiyun * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
3410*4882a593Smuzhiyun * in the FEC_CONFIGURATION register to 1 before initiating link
3411*4882a593Smuzhiyun * training
3412*4882a593Smuzhiyun */
3413*4882a593Smuzhiyun intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3414*4882a593Smuzhiyun
3415*4882a593Smuzhiyun /*
3416*4882a593Smuzhiyun * 7.i Follow DisplayPort specification training sequence (see notes for
3417*4882a593Smuzhiyun * failure handling)
3418*4882a593Smuzhiyun * 7.j If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
3419*4882a593Smuzhiyun * Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
3420*4882a593Smuzhiyun * (timeout after 800 us)
3421*4882a593Smuzhiyun */
3422*4882a593Smuzhiyun intel_dp_start_link_train(intel_dp);
3423*4882a593Smuzhiyun
3424*4882a593Smuzhiyun /* 7.k Set DP_TP_CTL link training to Normal */
3425*4882a593Smuzhiyun if (!is_trans_port_sync_mode(crtc_state))
3426*4882a593Smuzhiyun intel_dp_stop_link_train(intel_dp);
3427*4882a593Smuzhiyun
3428*4882a593Smuzhiyun /* 7.l Configure and enable FEC if needed */
3429*4882a593Smuzhiyun intel_ddi_enable_fec(encoder, crtc_state);
3430*4882a593Smuzhiyun intel_dsc_enable(encoder, crtc_state);
3431*4882a593Smuzhiyun }
3432*4882a593Smuzhiyun
hsw_ddi_pre_enable_dp(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)3433*4882a593Smuzhiyun static void hsw_ddi_pre_enable_dp(struct intel_atomic_state *state,
3434*4882a593Smuzhiyun struct intel_encoder *encoder,
3435*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
3436*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
3437*4882a593Smuzhiyun {
3438*4882a593Smuzhiyun struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3439*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3440*4882a593Smuzhiyun enum port port = encoder->port;
3441*4882a593Smuzhiyun enum phy phy = intel_port_to_phy(dev_priv, port);
3442*4882a593Smuzhiyun struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3443*4882a593Smuzhiyun bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
3444*4882a593Smuzhiyun int level = intel_ddi_dp_level(intel_dp);
3445*4882a593Smuzhiyun
3446*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) < 11)
3447*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm,
3448*4882a593Smuzhiyun is_mst && (port == PORT_A || port == PORT_E));
3449*4882a593Smuzhiyun else
3450*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, is_mst && port == PORT_A);
3451*4882a593Smuzhiyun
3452*4882a593Smuzhiyun intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
3453*4882a593Smuzhiyun crtc_state->lane_count, is_mst);
3454*4882a593Smuzhiyun
3455*4882a593Smuzhiyun intel_edp_panel_on(intel_dp);
3456*4882a593Smuzhiyun
3457*4882a593Smuzhiyun intel_ddi_clk_select(encoder, crtc_state);
3458*4882a593Smuzhiyun
3459*4882a593Smuzhiyun if (!intel_phy_is_tc(dev_priv, phy) ||
3460*4882a593Smuzhiyun dig_port->tc_mode != TC_PORT_TBT_ALT)
3461*4882a593Smuzhiyun intel_display_power_get(dev_priv,
3462*4882a593Smuzhiyun dig_port->ddi_io_power_domain);
3463*4882a593Smuzhiyun
3464*4882a593Smuzhiyun icl_program_mg_dp_mode(dig_port, crtc_state);
3465*4882a593Smuzhiyun
3466*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 11)
3467*4882a593Smuzhiyun icl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
3468*4882a593Smuzhiyun level, encoder->type);
3469*4882a593Smuzhiyun else if (IS_CANNONLAKE(dev_priv))
3470*4882a593Smuzhiyun cnl_ddi_vswing_sequence(encoder, level, encoder->type);
3471*4882a593Smuzhiyun else if (IS_GEN9_LP(dev_priv))
3472*4882a593Smuzhiyun bxt_ddi_vswing_sequence(encoder, level, encoder->type);
3473*4882a593Smuzhiyun else
3474*4882a593Smuzhiyun intel_prepare_dp_ddi_buffers(encoder, crtc_state);
3475*4882a593Smuzhiyun
3476*4882a593Smuzhiyun intel_ddi_power_up_lanes(encoder, crtc_state);
3477*4882a593Smuzhiyun
3478*4882a593Smuzhiyun intel_ddi_init_dp_buf_reg(encoder);
3479*4882a593Smuzhiyun if (!is_mst)
3480*4882a593Smuzhiyun intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
3481*4882a593Smuzhiyun intel_dp_configure_protocol_converter(intel_dp, crtc_state);
3482*4882a593Smuzhiyun intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
3483*4882a593Smuzhiyun true);
3484*4882a593Smuzhiyun intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3485*4882a593Smuzhiyun intel_dp_start_link_train(intel_dp);
3486*4882a593Smuzhiyun if ((port != PORT_A || INTEL_GEN(dev_priv) >= 9) &&
3487*4882a593Smuzhiyun !is_trans_port_sync_mode(crtc_state))
3488*4882a593Smuzhiyun intel_dp_stop_link_train(intel_dp);
3489*4882a593Smuzhiyun
3490*4882a593Smuzhiyun intel_ddi_enable_fec(encoder, crtc_state);
3491*4882a593Smuzhiyun
3492*4882a593Smuzhiyun if (!is_mst)
3493*4882a593Smuzhiyun intel_ddi_enable_pipe_clock(encoder, crtc_state);
3494*4882a593Smuzhiyun
3495*4882a593Smuzhiyun intel_dsc_enable(encoder, crtc_state);
3496*4882a593Smuzhiyun }
3497*4882a593Smuzhiyun
intel_ddi_pre_enable_dp(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)3498*4882a593Smuzhiyun static void intel_ddi_pre_enable_dp(struct intel_atomic_state *state,
3499*4882a593Smuzhiyun struct intel_encoder *encoder,
3500*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
3501*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
3502*4882a593Smuzhiyun {
3503*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3504*4882a593Smuzhiyun
3505*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12)
3506*4882a593Smuzhiyun tgl_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
3507*4882a593Smuzhiyun else
3508*4882a593Smuzhiyun hsw_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
3509*4882a593Smuzhiyun
3510*4882a593Smuzhiyun /* MST will call a setting of MSA after an allocating of Virtual Channel
3511*4882a593Smuzhiyun * from MST encoder pre_enable callback.
3512*4882a593Smuzhiyun */
3513*4882a593Smuzhiyun if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
3514*4882a593Smuzhiyun intel_ddi_set_dp_msa(crtc_state, conn_state);
3515*4882a593Smuzhiyun
3516*4882a593Smuzhiyun intel_dp_set_m_n(crtc_state, M1_N1);
3517*4882a593Smuzhiyun }
3518*4882a593Smuzhiyun }
3519*4882a593Smuzhiyun
intel_ddi_pre_enable_hdmi(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)3520*4882a593Smuzhiyun static void intel_ddi_pre_enable_hdmi(struct intel_atomic_state *state,
3521*4882a593Smuzhiyun struct intel_encoder *encoder,
3522*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
3523*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
3524*4882a593Smuzhiyun {
3525*4882a593Smuzhiyun struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3526*4882a593Smuzhiyun struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
3527*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3528*4882a593Smuzhiyun int level = intel_ddi_hdmi_level(encoder);
3529*4882a593Smuzhiyun
3530*4882a593Smuzhiyun intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
3531*4882a593Smuzhiyun intel_ddi_clk_select(encoder, crtc_state);
3532*4882a593Smuzhiyun
3533*4882a593Smuzhiyun intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);
3534*4882a593Smuzhiyun
3535*4882a593Smuzhiyun icl_program_mg_dp_mode(dig_port, crtc_state);
3536*4882a593Smuzhiyun
3537*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12)
3538*4882a593Smuzhiyun tgl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
3539*4882a593Smuzhiyun level, INTEL_OUTPUT_HDMI);
3540*4882a593Smuzhiyun else if (INTEL_GEN(dev_priv) == 11)
3541*4882a593Smuzhiyun icl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
3542*4882a593Smuzhiyun level, INTEL_OUTPUT_HDMI);
3543*4882a593Smuzhiyun else if (IS_CANNONLAKE(dev_priv))
3544*4882a593Smuzhiyun cnl_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
3545*4882a593Smuzhiyun else if (IS_GEN9_LP(dev_priv))
3546*4882a593Smuzhiyun bxt_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
3547*4882a593Smuzhiyun else
3548*4882a593Smuzhiyun intel_prepare_hdmi_ddi_buffers(encoder, level);
3549*4882a593Smuzhiyun
3550*4882a593Smuzhiyun if (IS_GEN9_BC(dev_priv))
3551*4882a593Smuzhiyun skl_ddi_set_iboost(encoder, level, INTEL_OUTPUT_HDMI);
3552*4882a593Smuzhiyun
3553*4882a593Smuzhiyun intel_ddi_enable_pipe_clock(encoder, crtc_state);
3554*4882a593Smuzhiyun
3555*4882a593Smuzhiyun dig_port->set_infoframes(encoder,
3556*4882a593Smuzhiyun crtc_state->has_infoframe,
3557*4882a593Smuzhiyun crtc_state, conn_state);
3558*4882a593Smuzhiyun }
3559*4882a593Smuzhiyun
intel_ddi_pre_enable(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)3560*4882a593Smuzhiyun static void intel_ddi_pre_enable(struct intel_atomic_state *state,
3561*4882a593Smuzhiyun struct intel_encoder *encoder,
3562*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
3563*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
3564*4882a593Smuzhiyun {
3565*4882a593Smuzhiyun struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3566*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3567*4882a593Smuzhiyun enum pipe pipe = crtc->pipe;
3568*4882a593Smuzhiyun
3569*4882a593Smuzhiyun /*
3570*4882a593Smuzhiyun * When called from DP MST code:
3571*4882a593Smuzhiyun * - conn_state will be NULL
3572*4882a593Smuzhiyun * - encoder will be the main encoder (ie. mst->primary)
3573*4882a593Smuzhiyun * - the main connector associated with this port
3574*4882a593Smuzhiyun * won't be active or linked to a crtc
3575*4882a593Smuzhiyun * - crtc_state will be the state of the first stream to
3576*4882a593Smuzhiyun * be activated on this port, and it may not be the same
3577*4882a593Smuzhiyun * stream that will be deactivated last, but each stream
3578*4882a593Smuzhiyun * should have a state that is identical when it comes to
3579*4882a593Smuzhiyun * the DP link parameteres
3580*4882a593Smuzhiyun */
3581*4882a593Smuzhiyun
3582*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, crtc_state->has_pch_encoder);
3583*4882a593Smuzhiyun
3584*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 11)
3585*4882a593Smuzhiyun icl_map_plls_to_ports(encoder, crtc_state);
3586*4882a593Smuzhiyun
3587*4882a593Smuzhiyun intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
3588*4882a593Smuzhiyun
3589*4882a593Smuzhiyun if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
3590*4882a593Smuzhiyun intel_ddi_pre_enable_hdmi(state, encoder, crtc_state,
3591*4882a593Smuzhiyun conn_state);
3592*4882a593Smuzhiyun } else {
3593*4882a593Smuzhiyun struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3594*4882a593Smuzhiyun
3595*4882a593Smuzhiyun intel_ddi_pre_enable_dp(state, encoder, crtc_state,
3596*4882a593Smuzhiyun conn_state);
3597*4882a593Smuzhiyun
3598*4882a593Smuzhiyun /* FIXME precompute everything properly */
3599*4882a593Smuzhiyun /* FIXME how do we turn infoframes off again? */
3600*4882a593Smuzhiyun if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
3601*4882a593Smuzhiyun dig_port->set_infoframes(encoder,
3602*4882a593Smuzhiyun crtc_state->has_infoframe,
3603*4882a593Smuzhiyun crtc_state, conn_state);
3604*4882a593Smuzhiyun }
3605*4882a593Smuzhiyun }
3606*4882a593Smuzhiyun
intel_disable_ddi_buf(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)3607*4882a593Smuzhiyun static void intel_disable_ddi_buf(struct intel_encoder *encoder,
3608*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
3609*4882a593Smuzhiyun {
3610*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3611*4882a593Smuzhiyun enum port port = encoder->port;
3612*4882a593Smuzhiyun bool wait = false;
3613*4882a593Smuzhiyun u32 val;
3614*4882a593Smuzhiyun
3615*4882a593Smuzhiyun val = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3616*4882a593Smuzhiyun if (val & DDI_BUF_CTL_ENABLE) {
3617*4882a593Smuzhiyun val &= ~DDI_BUF_CTL_ENABLE;
3618*4882a593Smuzhiyun intel_de_write(dev_priv, DDI_BUF_CTL(port), val);
3619*4882a593Smuzhiyun wait = true;
3620*4882a593Smuzhiyun }
3621*4882a593Smuzhiyun
3622*4882a593Smuzhiyun if (intel_crtc_has_dp_encoder(crtc_state)) {
3623*4882a593Smuzhiyun struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3624*4882a593Smuzhiyun
3625*4882a593Smuzhiyun val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3626*4882a593Smuzhiyun val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
3627*4882a593Smuzhiyun val |= DP_TP_CTL_LINK_TRAIN_PAT1;
3628*4882a593Smuzhiyun intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
3629*4882a593Smuzhiyun }
3630*4882a593Smuzhiyun
3631*4882a593Smuzhiyun /* Disable FEC in DP Sink */
3632*4882a593Smuzhiyun intel_ddi_disable_fec_state(encoder, crtc_state);
3633*4882a593Smuzhiyun
3634*4882a593Smuzhiyun if (wait)
3635*4882a593Smuzhiyun intel_wait_ddi_buf_idle(dev_priv, port);
3636*4882a593Smuzhiyun }
3637*4882a593Smuzhiyun
intel_ddi_post_disable_dp(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)3638*4882a593Smuzhiyun static void intel_ddi_post_disable_dp(struct intel_atomic_state *state,
3639*4882a593Smuzhiyun struct intel_encoder *encoder,
3640*4882a593Smuzhiyun const struct intel_crtc_state *old_crtc_state,
3641*4882a593Smuzhiyun const struct drm_connector_state *old_conn_state)
3642*4882a593Smuzhiyun {
3643*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3644*4882a593Smuzhiyun struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3645*4882a593Smuzhiyun struct intel_dp *intel_dp = &dig_port->dp;
3646*4882a593Smuzhiyun bool is_mst = intel_crtc_has_type(old_crtc_state,
3647*4882a593Smuzhiyun INTEL_OUTPUT_DP_MST);
3648*4882a593Smuzhiyun enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3649*4882a593Smuzhiyun
3650*4882a593Smuzhiyun if (!is_mst)
3651*4882a593Smuzhiyun intel_dp_set_infoframes(encoder, false,
3652*4882a593Smuzhiyun old_crtc_state, old_conn_state);
3653*4882a593Smuzhiyun
3654*4882a593Smuzhiyun /*
3655*4882a593Smuzhiyun * Power down sink before disabling the port, otherwise we end
3656*4882a593Smuzhiyun * up getting interrupts from the sink on detecting link loss.
3657*4882a593Smuzhiyun */
3658*4882a593Smuzhiyun intel_dp_set_power(intel_dp, DP_SET_POWER_D3);
3659*4882a593Smuzhiyun
3660*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12) {
3661*4882a593Smuzhiyun if (is_mst) {
3662*4882a593Smuzhiyun enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
3663*4882a593Smuzhiyun u32 val;
3664*4882a593Smuzhiyun
3665*4882a593Smuzhiyun val = intel_de_read(dev_priv,
3666*4882a593Smuzhiyun TRANS_DDI_FUNC_CTL(cpu_transcoder));
3667*4882a593Smuzhiyun val &= ~(TGL_TRANS_DDI_PORT_MASK |
3668*4882a593Smuzhiyun TRANS_DDI_MODE_SELECT_MASK);
3669*4882a593Smuzhiyun intel_de_write(dev_priv,
3670*4882a593Smuzhiyun TRANS_DDI_FUNC_CTL(cpu_transcoder),
3671*4882a593Smuzhiyun val);
3672*4882a593Smuzhiyun }
3673*4882a593Smuzhiyun } else {
3674*4882a593Smuzhiyun if (!is_mst)
3675*4882a593Smuzhiyun intel_ddi_disable_pipe_clock(old_crtc_state);
3676*4882a593Smuzhiyun }
3677*4882a593Smuzhiyun
3678*4882a593Smuzhiyun intel_disable_ddi_buf(encoder, old_crtc_state);
3679*4882a593Smuzhiyun
3680*4882a593Smuzhiyun /*
3681*4882a593Smuzhiyun * From TGL spec: "If single stream or multi-stream master transcoder:
3682*4882a593Smuzhiyun * Configure Transcoder Clock select to direct no clock to the
3683*4882a593Smuzhiyun * transcoder"
3684*4882a593Smuzhiyun */
3685*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12)
3686*4882a593Smuzhiyun intel_ddi_disable_pipe_clock(old_crtc_state);
3687*4882a593Smuzhiyun
3688*4882a593Smuzhiyun intel_edp_panel_vdd_on(intel_dp);
3689*4882a593Smuzhiyun intel_edp_panel_off(intel_dp);
3690*4882a593Smuzhiyun
3691*4882a593Smuzhiyun if (!intel_phy_is_tc(dev_priv, phy) ||
3692*4882a593Smuzhiyun dig_port->tc_mode != TC_PORT_TBT_ALT)
3693*4882a593Smuzhiyun intel_display_power_put_unchecked(dev_priv,
3694*4882a593Smuzhiyun dig_port->ddi_io_power_domain);
3695*4882a593Smuzhiyun
3696*4882a593Smuzhiyun intel_ddi_clk_disable(encoder);
3697*4882a593Smuzhiyun }
3698*4882a593Smuzhiyun
intel_ddi_post_disable_hdmi(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)3699*4882a593Smuzhiyun static void intel_ddi_post_disable_hdmi(struct intel_atomic_state *state,
3700*4882a593Smuzhiyun struct intel_encoder *encoder,
3701*4882a593Smuzhiyun const struct intel_crtc_state *old_crtc_state,
3702*4882a593Smuzhiyun const struct drm_connector_state *old_conn_state)
3703*4882a593Smuzhiyun {
3704*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3705*4882a593Smuzhiyun struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3706*4882a593Smuzhiyun struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
3707*4882a593Smuzhiyun
3708*4882a593Smuzhiyun dig_port->set_infoframes(encoder, false,
3709*4882a593Smuzhiyun old_crtc_state, old_conn_state);
3710*4882a593Smuzhiyun
3711*4882a593Smuzhiyun intel_ddi_disable_pipe_clock(old_crtc_state);
3712*4882a593Smuzhiyun
3713*4882a593Smuzhiyun intel_disable_ddi_buf(encoder, old_crtc_state);
3714*4882a593Smuzhiyun
3715*4882a593Smuzhiyun intel_display_power_put_unchecked(dev_priv,
3716*4882a593Smuzhiyun dig_port->ddi_io_power_domain);
3717*4882a593Smuzhiyun
3718*4882a593Smuzhiyun intel_ddi_clk_disable(encoder);
3719*4882a593Smuzhiyun
3720*4882a593Smuzhiyun intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
3721*4882a593Smuzhiyun }
3722*4882a593Smuzhiyun
intel_ddi_post_disable(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)3723*4882a593Smuzhiyun static void intel_ddi_post_disable(struct intel_atomic_state *state,
3724*4882a593Smuzhiyun struct intel_encoder *encoder,
3725*4882a593Smuzhiyun const struct intel_crtc_state *old_crtc_state,
3726*4882a593Smuzhiyun const struct drm_connector_state *old_conn_state)
3727*4882a593Smuzhiyun {
3728*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3729*4882a593Smuzhiyun struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3730*4882a593Smuzhiyun enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3731*4882a593Smuzhiyun bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
3732*4882a593Smuzhiyun
3733*4882a593Smuzhiyun if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST)) {
3734*4882a593Smuzhiyun intel_crtc_vblank_off(old_crtc_state);
3735*4882a593Smuzhiyun
3736*4882a593Smuzhiyun intel_disable_pipe(old_crtc_state);
3737*4882a593Smuzhiyun
3738*4882a593Smuzhiyun intel_ddi_disable_transcoder_func(old_crtc_state);
3739*4882a593Smuzhiyun
3740*4882a593Smuzhiyun intel_dsc_disable(old_crtc_state);
3741*4882a593Smuzhiyun
3742*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 9)
3743*4882a593Smuzhiyun skl_scaler_disable(old_crtc_state);
3744*4882a593Smuzhiyun else
3745*4882a593Smuzhiyun ilk_pfit_disable(old_crtc_state);
3746*4882a593Smuzhiyun }
3747*4882a593Smuzhiyun
3748*4882a593Smuzhiyun /*
3749*4882a593Smuzhiyun * When called from DP MST code:
3750*4882a593Smuzhiyun * - old_conn_state will be NULL
3751*4882a593Smuzhiyun * - encoder will be the main encoder (ie. mst->primary)
3752*4882a593Smuzhiyun * - the main connector associated with this port
3753*4882a593Smuzhiyun * won't be active or linked to a crtc
3754*4882a593Smuzhiyun * - old_crtc_state will be the state of the last stream to
3755*4882a593Smuzhiyun * be deactivated on this port, and it may not be the same
3756*4882a593Smuzhiyun * stream that was activated last, but each stream
3757*4882a593Smuzhiyun * should have a state that is identical when it comes to
3758*4882a593Smuzhiyun * the DP link parameteres
3759*4882a593Smuzhiyun */
3760*4882a593Smuzhiyun
3761*4882a593Smuzhiyun if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3762*4882a593Smuzhiyun intel_ddi_post_disable_hdmi(state, encoder, old_crtc_state,
3763*4882a593Smuzhiyun old_conn_state);
3764*4882a593Smuzhiyun else
3765*4882a593Smuzhiyun intel_ddi_post_disable_dp(state, encoder, old_crtc_state,
3766*4882a593Smuzhiyun old_conn_state);
3767*4882a593Smuzhiyun
3768*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 11)
3769*4882a593Smuzhiyun icl_unmap_plls_to_ports(encoder);
3770*4882a593Smuzhiyun
3771*4882a593Smuzhiyun if (intel_crtc_has_dp_encoder(old_crtc_state) || is_tc_port)
3772*4882a593Smuzhiyun intel_display_power_put_unchecked(dev_priv,
3773*4882a593Smuzhiyun intel_ddi_main_link_aux_domain(dig_port));
3774*4882a593Smuzhiyun
3775*4882a593Smuzhiyun if (is_tc_port)
3776*4882a593Smuzhiyun intel_tc_port_put_link(dig_port);
3777*4882a593Smuzhiyun }
3778*4882a593Smuzhiyun
intel_ddi_fdi_post_disable(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)3779*4882a593Smuzhiyun void intel_ddi_fdi_post_disable(struct intel_atomic_state *state,
3780*4882a593Smuzhiyun struct intel_encoder *encoder,
3781*4882a593Smuzhiyun const struct intel_crtc_state *old_crtc_state,
3782*4882a593Smuzhiyun const struct drm_connector_state *old_conn_state)
3783*4882a593Smuzhiyun {
3784*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3785*4882a593Smuzhiyun u32 val;
3786*4882a593Smuzhiyun
3787*4882a593Smuzhiyun /*
3788*4882a593Smuzhiyun * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
3789*4882a593Smuzhiyun * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
3790*4882a593Smuzhiyun * step 13 is the correct place for it. Step 18 is where it was
3791*4882a593Smuzhiyun * originally before the BUN.
3792*4882a593Smuzhiyun */
3793*4882a593Smuzhiyun val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3794*4882a593Smuzhiyun val &= ~FDI_RX_ENABLE;
3795*4882a593Smuzhiyun intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3796*4882a593Smuzhiyun
3797*4882a593Smuzhiyun intel_disable_ddi_buf(encoder, old_crtc_state);
3798*4882a593Smuzhiyun intel_ddi_clk_disable(encoder);
3799*4882a593Smuzhiyun
3800*4882a593Smuzhiyun val = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
3801*4882a593Smuzhiyun val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
3802*4882a593Smuzhiyun val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
3803*4882a593Smuzhiyun intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), val);
3804*4882a593Smuzhiyun
3805*4882a593Smuzhiyun val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3806*4882a593Smuzhiyun val &= ~FDI_PCDCLK;
3807*4882a593Smuzhiyun intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3808*4882a593Smuzhiyun
3809*4882a593Smuzhiyun val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3810*4882a593Smuzhiyun val &= ~FDI_RX_PLL_ENABLE;
3811*4882a593Smuzhiyun intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3812*4882a593Smuzhiyun }
3813*4882a593Smuzhiyun
trans_port_sync_stop_link_train(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)3814*4882a593Smuzhiyun static void trans_port_sync_stop_link_train(struct intel_atomic_state *state,
3815*4882a593Smuzhiyun struct intel_encoder *encoder,
3816*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
3817*4882a593Smuzhiyun {
3818*4882a593Smuzhiyun const struct drm_connector_state *conn_state;
3819*4882a593Smuzhiyun struct drm_connector *conn;
3820*4882a593Smuzhiyun int i;
3821*4882a593Smuzhiyun
3822*4882a593Smuzhiyun if (!crtc_state->sync_mode_slaves_mask)
3823*4882a593Smuzhiyun return;
3824*4882a593Smuzhiyun
3825*4882a593Smuzhiyun for_each_new_connector_in_state(&state->base, conn, conn_state, i) {
3826*4882a593Smuzhiyun struct intel_encoder *slave_encoder =
3827*4882a593Smuzhiyun to_intel_encoder(conn_state->best_encoder);
3828*4882a593Smuzhiyun struct intel_crtc *slave_crtc = to_intel_crtc(conn_state->crtc);
3829*4882a593Smuzhiyun const struct intel_crtc_state *slave_crtc_state;
3830*4882a593Smuzhiyun
3831*4882a593Smuzhiyun if (!slave_crtc)
3832*4882a593Smuzhiyun continue;
3833*4882a593Smuzhiyun
3834*4882a593Smuzhiyun slave_crtc_state =
3835*4882a593Smuzhiyun intel_atomic_get_new_crtc_state(state, slave_crtc);
3836*4882a593Smuzhiyun
3837*4882a593Smuzhiyun if (slave_crtc_state->master_transcoder !=
3838*4882a593Smuzhiyun crtc_state->cpu_transcoder)
3839*4882a593Smuzhiyun continue;
3840*4882a593Smuzhiyun
3841*4882a593Smuzhiyun intel_dp_stop_link_train(enc_to_intel_dp(slave_encoder));
3842*4882a593Smuzhiyun }
3843*4882a593Smuzhiyun
3844*4882a593Smuzhiyun usleep_range(200, 400);
3845*4882a593Smuzhiyun
3846*4882a593Smuzhiyun intel_dp_stop_link_train(enc_to_intel_dp(encoder));
3847*4882a593Smuzhiyun }
3848*4882a593Smuzhiyun
intel_enable_ddi_dp(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)3849*4882a593Smuzhiyun static void intel_enable_ddi_dp(struct intel_atomic_state *state,
3850*4882a593Smuzhiyun struct intel_encoder *encoder,
3851*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
3852*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
3853*4882a593Smuzhiyun {
3854*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3855*4882a593Smuzhiyun struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3856*4882a593Smuzhiyun enum port port = encoder->port;
3857*4882a593Smuzhiyun
3858*4882a593Smuzhiyun if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
3859*4882a593Smuzhiyun intel_dp_stop_link_train(intel_dp);
3860*4882a593Smuzhiyun
3861*4882a593Smuzhiyun intel_edp_backlight_on(crtc_state, conn_state);
3862*4882a593Smuzhiyun intel_psr_enable(intel_dp, crtc_state, conn_state);
3863*4882a593Smuzhiyun intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
3864*4882a593Smuzhiyun intel_edp_drrs_enable(intel_dp, crtc_state);
3865*4882a593Smuzhiyun
3866*4882a593Smuzhiyun if (crtc_state->has_audio)
3867*4882a593Smuzhiyun intel_audio_codec_enable(encoder, crtc_state, conn_state);
3868*4882a593Smuzhiyun
3869*4882a593Smuzhiyun trans_port_sync_stop_link_train(state, encoder, crtc_state);
3870*4882a593Smuzhiyun }
3871*4882a593Smuzhiyun
3872*4882a593Smuzhiyun static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private * dev_priv,enum port port)3873*4882a593Smuzhiyun gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
3874*4882a593Smuzhiyun enum port port)
3875*4882a593Smuzhiyun {
3876*4882a593Smuzhiyun static const enum transcoder trans[] = {
3877*4882a593Smuzhiyun [PORT_A] = TRANSCODER_EDP,
3878*4882a593Smuzhiyun [PORT_B] = TRANSCODER_A,
3879*4882a593Smuzhiyun [PORT_C] = TRANSCODER_B,
3880*4882a593Smuzhiyun [PORT_D] = TRANSCODER_C,
3881*4882a593Smuzhiyun [PORT_E] = TRANSCODER_A,
3882*4882a593Smuzhiyun };
3883*4882a593Smuzhiyun
3884*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, INTEL_GEN(dev_priv) < 9);
3885*4882a593Smuzhiyun
3886*4882a593Smuzhiyun if (drm_WARN_ON(&dev_priv->drm, port < PORT_A || port > PORT_E))
3887*4882a593Smuzhiyun port = PORT_A;
3888*4882a593Smuzhiyun
3889*4882a593Smuzhiyun return CHICKEN_TRANS(trans[port]);
3890*4882a593Smuzhiyun }
3891*4882a593Smuzhiyun
intel_enable_ddi_hdmi(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)3892*4882a593Smuzhiyun static void intel_enable_ddi_hdmi(struct intel_atomic_state *state,
3893*4882a593Smuzhiyun struct intel_encoder *encoder,
3894*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
3895*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
3896*4882a593Smuzhiyun {
3897*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3898*4882a593Smuzhiyun struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3899*4882a593Smuzhiyun struct drm_connector *connector = conn_state->connector;
3900*4882a593Smuzhiyun enum port port = encoder->port;
3901*4882a593Smuzhiyun
3902*4882a593Smuzhiyun if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
3903*4882a593Smuzhiyun crtc_state->hdmi_high_tmds_clock_ratio,
3904*4882a593Smuzhiyun crtc_state->hdmi_scrambling))
3905*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
3906*4882a593Smuzhiyun "[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
3907*4882a593Smuzhiyun connector->base.id, connector->name);
3908*4882a593Smuzhiyun
3909*4882a593Smuzhiyun /* Display WA #1143: skl,kbl,cfl */
3910*4882a593Smuzhiyun if (IS_GEN9_BC(dev_priv)) {
3911*4882a593Smuzhiyun /*
3912*4882a593Smuzhiyun * For some reason these chicken bits have been
3913*4882a593Smuzhiyun * stuffed into a transcoder register, event though
3914*4882a593Smuzhiyun * the bits affect a specific DDI port rather than
3915*4882a593Smuzhiyun * a specific transcoder.
3916*4882a593Smuzhiyun */
3917*4882a593Smuzhiyun i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
3918*4882a593Smuzhiyun u32 val;
3919*4882a593Smuzhiyun
3920*4882a593Smuzhiyun val = intel_de_read(dev_priv, reg);
3921*4882a593Smuzhiyun
3922*4882a593Smuzhiyun if (port == PORT_E)
3923*4882a593Smuzhiyun val |= DDIE_TRAINING_OVERRIDE_ENABLE |
3924*4882a593Smuzhiyun DDIE_TRAINING_OVERRIDE_VALUE;
3925*4882a593Smuzhiyun else
3926*4882a593Smuzhiyun val |= DDI_TRAINING_OVERRIDE_ENABLE |
3927*4882a593Smuzhiyun DDI_TRAINING_OVERRIDE_VALUE;
3928*4882a593Smuzhiyun
3929*4882a593Smuzhiyun intel_de_write(dev_priv, reg, val);
3930*4882a593Smuzhiyun intel_de_posting_read(dev_priv, reg);
3931*4882a593Smuzhiyun
3932*4882a593Smuzhiyun udelay(1);
3933*4882a593Smuzhiyun
3934*4882a593Smuzhiyun if (port == PORT_E)
3935*4882a593Smuzhiyun val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
3936*4882a593Smuzhiyun DDIE_TRAINING_OVERRIDE_VALUE);
3937*4882a593Smuzhiyun else
3938*4882a593Smuzhiyun val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
3939*4882a593Smuzhiyun DDI_TRAINING_OVERRIDE_VALUE);
3940*4882a593Smuzhiyun
3941*4882a593Smuzhiyun intel_de_write(dev_priv, reg, val);
3942*4882a593Smuzhiyun }
3943*4882a593Smuzhiyun
3944*4882a593Smuzhiyun intel_ddi_power_up_lanes(encoder, crtc_state);
3945*4882a593Smuzhiyun
3946*4882a593Smuzhiyun /* In HDMI/DVI mode, the port width, and swing/emphasis values
3947*4882a593Smuzhiyun * are ignored so nothing special needs to be done besides
3948*4882a593Smuzhiyun * enabling the port.
3949*4882a593Smuzhiyun */
3950*4882a593Smuzhiyun intel_de_write(dev_priv, DDI_BUF_CTL(port),
3951*4882a593Smuzhiyun dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
3952*4882a593Smuzhiyun
3953*4882a593Smuzhiyun if (crtc_state->has_audio)
3954*4882a593Smuzhiyun intel_audio_codec_enable(encoder, crtc_state, conn_state);
3955*4882a593Smuzhiyun }
3956*4882a593Smuzhiyun
intel_enable_ddi(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)3957*4882a593Smuzhiyun static void intel_enable_ddi(struct intel_atomic_state *state,
3958*4882a593Smuzhiyun struct intel_encoder *encoder,
3959*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
3960*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
3961*4882a593Smuzhiyun {
3962*4882a593Smuzhiyun drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder);
3963*4882a593Smuzhiyun
3964*4882a593Smuzhiyun intel_ddi_enable_transcoder_func(encoder, crtc_state);
3965*4882a593Smuzhiyun
3966*4882a593Smuzhiyun intel_enable_pipe(crtc_state);
3967*4882a593Smuzhiyun
3968*4882a593Smuzhiyun intel_crtc_vblank_on(crtc_state);
3969*4882a593Smuzhiyun
3970*4882a593Smuzhiyun if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
3971*4882a593Smuzhiyun intel_enable_ddi_hdmi(state, encoder, crtc_state, conn_state);
3972*4882a593Smuzhiyun else
3973*4882a593Smuzhiyun intel_enable_ddi_dp(state, encoder, crtc_state, conn_state);
3974*4882a593Smuzhiyun
3975*4882a593Smuzhiyun /* Enable hdcp if it's desired */
3976*4882a593Smuzhiyun if (conn_state->content_protection ==
3977*4882a593Smuzhiyun DRM_MODE_CONTENT_PROTECTION_DESIRED)
3978*4882a593Smuzhiyun intel_hdcp_enable(to_intel_connector(conn_state->connector),
3979*4882a593Smuzhiyun crtc_state->cpu_transcoder,
3980*4882a593Smuzhiyun (u8)conn_state->hdcp_content_type);
3981*4882a593Smuzhiyun }
3982*4882a593Smuzhiyun
intel_disable_ddi_dp(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)3983*4882a593Smuzhiyun static void intel_disable_ddi_dp(struct intel_atomic_state *state,
3984*4882a593Smuzhiyun struct intel_encoder *encoder,
3985*4882a593Smuzhiyun const struct intel_crtc_state *old_crtc_state,
3986*4882a593Smuzhiyun const struct drm_connector_state *old_conn_state)
3987*4882a593Smuzhiyun {
3988*4882a593Smuzhiyun struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3989*4882a593Smuzhiyun
3990*4882a593Smuzhiyun intel_dp->link_trained = false;
3991*4882a593Smuzhiyun
3992*4882a593Smuzhiyun if (old_crtc_state->has_audio)
3993*4882a593Smuzhiyun intel_audio_codec_disable(encoder,
3994*4882a593Smuzhiyun old_crtc_state, old_conn_state);
3995*4882a593Smuzhiyun
3996*4882a593Smuzhiyun intel_edp_drrs_disable(intel_dp, old_crtc_state);
3997*4882a593Smuzhiyun intel_psr_disable(intel_dp, old_crtc_state);
3998*4882a593Smuzhiyun intel_edp_backlight_off(old_conn_state);
3999*4882a593Smuzhiyun /* Disable the decompression in DP Sink */
4000*4882a593Smuzhiyun intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
4001*4882a593Smuzhiyun false);
4002*4882a593Smuzhiyun }
4003*4882a593Smuzhiyun
intel_disable_ddi_hdmi(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)4004*4882a593Smuzhiyun static void intel_disable_ddi_hdmi(struct intel_atomic_state *state,
4005*4882a593Smuzhiyun struct intel_encoder *encoder,
4006*4882a593Smuzhiyun const struct intel_crtc_state *old_crtc_state,
4007*4882a593Smuzhiyun const struct drm_connector_state *old_conn_state)
4008*4882a593Smuzhiyun {
4009*4882a593Smuzhiyun struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4010*4882a593Smuzhiyun struct drm_connector *connector = old_conn_state->connector;
4011*4882a593Smuzhiyun
4012*4882a593Smuzhiyun if (old_crtc_state->has_audio)
4013*4882a593Smuzhiyun intel_audio_codec_disable(encoder,
4014*4882a593Smuzhiyun old_crtc_state, old_conn_state);
4015*4882a593Smuzhiyun
4016*4882a593Smuzhiyun if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
4017*4882a593Smuzhiyun false, false))
4018*4882a593Smuzhiyun drm_dbg_kms(&i915->drm,
4019*4882a593Smuzhiyun "[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
4020*4882a593Smuzhiyun connector->base.id, connector->name);
4021*4882a593Smuzhiyun }
4022*4882a593Smuzhiyun
intel_disable_ddi(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)4023*4882a593Smuzhiyun static void intel_disable_ddi(struct intel_atomic_state *state,
4024*4882a593Smuzhiyun struct intel_encoder *encoder,
4025*4882a593Smuzhiyun const struct intel_crtc_state *old_crtc_state,
4026*4882a593Smuzhiyun const struct drm_connector_state *old_conn_state)
4027*4882a593Smuzhiyun {
4028*4882a593Smuzhiyun intel_hdcp_disable(to_intel_connector(old_conn_state->connector));
4029*4882a593Smuzhiyun
4030*4882a593Smuzhiyun if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
4031*4882a593Smuzhiyun intel_disable_ddi_hdmi(state, encoder, old_crtc_state,
4032*4882a593Smuzhiyun old_conn_state);
4033*4882a593Smuzhiyun else
4034*4882a593Smuzhiyun intel_disable_ddi_dp(state, encoder, old_crtc_state,
4035*4882a593Smuzhiyun old_conn_state);
4036*4882a593Smuzhiyun }
4037*4882a593Smuzhiyun
intel_ddi_update_pipe_dp(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)4038*4882a593Smuzhiyun static void intel_ddi_update_pipe_dp(struct intel_atomic_state *state,
4039*4882a593Smuzhiyun struct intel_encoder *encoder,
4040*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
4041*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
4042*4882a593Smuzhiyun {
4043*4882a593Smuzhiyun struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4044*4882a593Smuzhiyun
4045*4882a593Smuzhiyun intel_ddi_set_dp_msa(crtc_state, conn_state);
4046*4882a593Smuzhiyun
4047*4882a593Smuzhiyun intel_psr_update(intel_dp, crtc_state, conn_state);
4048*4882a593Smuzhiyun intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
4049*4882a593Smuzhiyun intel_edp_drrs_update(intel_dp, crtc_state);
4050*4882a593Smuzhiyun
4051*4882a593Smuzhiyun intel_panel_update_backlight(state, encoder, crtc_state, conn_state);
4052*4882a593Smuzhiyun }
4053*4882a593Smuzhiyun
intel_ddi_update_pipe(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)4054*4882a593Smuzhiyun void intel_ddi_update_pipe(struct intel_atomic_state *state,
4055*4882a593Smuzhiyun struct intel_encoder *encoder,
4056*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
4057*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
4058*4882a593Smuzhiyun {
4059*4882a593Smuzhiyun
4060*4882a593Smuzhiyun if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) &&
4061*4882a593Smuzhiyun !intel_encoder_is_mst(encoder))
4062*4882a593Smuzhiyun intel_ddi_update_pipe_dp(state, encoder, crtc_state,
4063*4882a593Smuzhiyun conn_state);
4064*4882a593Smuzhiyun
4065*4882a593Smuzhiyun intel_hdcp_update_pipe(state, encoder, crtc_state, conn_state);
4066*4882a593Smuzhiyun }
4067*4882a593Smuzhiyun
4068*4882a593Smuzhiyun static void
intel_ddi_update_prepare(struct intel_atomic_state * state,struct intel_encoder * encoder,struct intel_crtc * crtc)4069*4882a593Smuzhiyun intel_ddi_update_prepare(struct intel_atomic_state *state,
4070*4882a593Smuzhiyun struct intel_encoder *encoder,
4071*4882a593Smuzhiyun struct intel_crtc *crtc)
4072*4882a593Smuzhiyun {
4073*4882a593Smuzhiyun struct intel_crtc_state *crtc_state =
4074*4882a593Smuzhiyun crtc ? intel_atomic_get_new_crtc_state(state, crtc) : NULL;
4075*4882a593Smuzhiyun int required_lanes = crtc_state ? crtc_state->lane_count : 1;
4076*4882a593Smuzhiyun
4077*4882a593Smuzhiyun drm_WARN_ON(state->base.dev, crtc && crtc->active);
4078*4882a593Smuzhiyun
4079*4882a593Smuzhiyun intel_tc_port_get_link(enc_to_dig_port(encoder),
4080*4882a593Smuzhiyun required_lanes);
4081*4882a593Smuzhiyun if (crtc_state && crtc_state->hw.active)
4082*4882a593Smuzhiyun intel_update_active_dpll(state, crtc, encoder);
4083*4882a593Smuzhiyun }
4084*4882a593Smuzhiyun
4085*4882a593Smuzhiyun static void
intel_ddi_update_complete(struct intel_atomic_state * state,struct intel_encoder * encoder,struct intel_crtc * crtc)4086*4882a593Smuzhiyun intel_ddi_update_complete(struct intel_atomic_state *state,
4087*4882a593Smuzhiyun struct intel_encoder *encoder,
4088*4882a593Smuzhiyun struct intel_crtc *crtc)
4089*4882a593Smuzhiyun {
4090*4882a593Smuzhiyun intel_tc_port_put_link(enc_to_dig_port(encoder));
4091*4882a593Smuzhiyun }
4092*4882a593Smuzhiyun
4093*4882a593Smuzhiyun static void
intel_ddi_pre_pll_enable(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)4094*4882a593Smuzhiyun intel_ddi_pre_pll_enable(struct intel_atomic_state *state,
4095*4882a593Smuzhiyun struct intel_encoder *encoder,
4096*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
4097*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
4098*4882a593Smuzhiyun {
4099*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4100*4882a593Smuzhiyun struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4101*4882a593Smuzhiyun enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
4102*4882a593Smuzhiyun bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
4103*4882a593Smuzhiyun
4104*4882a593Smuzhiyun if (is_tc_port)
4105*4882a593Smuzhiyun intel_tc_port_get_link(dig_port, crtc_state->lane_count);
4106*4882a593Smuzhiyun
4107*4882a593Smuzhiyun if (intel_crtc_has_dp_encoder(crtc_state) || is_tc_port)
4108*4882a593Smuzhiyun intel_display_power_get(dev_priv,
4109*4882a593Smuzhiyun intel_ddi_main_link_aux_domain(dig_port));
4110*4882a593Smuzhiyun
4111*4882a593Smuzhiyun if (is_tc_port && dig_port->tc_mode != TC_PORT_TBT_ALT)
4112*4882a593Smuzhiyun /*
4113*4882a593Smuzhiyun * Program the lane count for static/dynamic connections on
4114*4882a593Smuzhiyun * Type-C ports. Skip this step for TBT.
4115*4882a593Smuzhiyun */
4116*4882a593Smuzhiyun intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
4117*4882a593Smuzhiyun else if (IS_GEN9_LP(dev_priv))
4118*4882a593Smuzhiyun bxt_ddi_phy_set_lane_optim_mask(encoder,
4119*4882a593Smuzhiyun crtc_state->lane_lat_optim_mask);
4120*4882a593Smuzhiyun }
4121*4882a593Smuzhiyun
intel_ddi_prepare_link_retrain(struct intel_dp * intel_dp)4122*4882a593Smuzhiyun static void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
4123*4882a593Smuzhiyun {
4124*4882a593Smuzhiyun struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4125*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4126*4882a593Smuzhiyun enum port port = dig_port->base.port;
4127*4882a593Smuzhiyun u32 dp_tp_ctl, ddi_buf_ctl;
4128*4882a593Smuzhiyun bool wait = false;
4129*4882a593Smuzhiyun
4130*4882a593Smuzhiyun dp_tp_ctl = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
4131*4882a593Smuzhiyun
4132*4882a593Smuzhiyun if (dp_tp_ctl & DP_TP_CTL_ENABLE) {
4133*4882a593Smuzhiyun ddi_buf_ctl = intel_de_read(dev_priv, DDI_BUF_CTL(port));
4134*4882a593Smuzhiyun if (ddi_buf_ctl & DDI_BUF_CTL_ENABLE) {
4135*4882a593Smuzhiyun intel_de_write(dev_priv, DDI_BUF_CTL(port),
4136*4882a593Smuzhiyun ddi_buf_ctl & ~DDI_BUF_CTL_ENABLE);
4137*4882a593Smuzhiyun wait = true;
4138*4882a593Smuzhiyun }
4139*4882a593Smuzhiyun
4140*4882a593Smuzhiyun dp_tp_ctl &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
4141*4882a593Smuzhiyun dp_tp_ctl |= DP_TP_CTL_LINK_TRAIN_PAT1;
4142*4882a593Smuzhiyun intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, dp_tp_ctl);
4143*4882a593Smuzhiyun intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
4144*4882a593Smuzhiyun
4145*4882a593Smuzhiyun if (wait)
4146*4882a593Smuzhiyun intel_wait_ddi_buf_idle(dev_priv, port);
4147*4882a593Smuzhiyun }
4148*4882a593Smuzhiyun
4149*4882a593Smuzhiyun dp_tp_ctl = DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_PAT1;
4150*4882a593Smuzhiyun if (intel_dp->link_mst)
4151*4882a593Smuzhiyun dp_tp_ctl |= DP_TP_CTL_MODE_MST;
4152*4882a593Smuzhiyun else {
4153*4882a593Smuzhiyun dp_tp_ctl |= DP_TP_CTL_MODE_SST;
4154*4882a593Smuzhiyun if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
4155*4882a593Smuzhiyun dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
4156*4882a593Smuzhiyun }
4157*4882a593Smuzhiyun intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, dp_tp_ctl);
4158*4882a593Smuzhiyun intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
4159*4882a593Smuzhiyun
4160*4882a593Smuzhiyun intel_dp->DP |= DDI_BUF_CTL_ENABLE;
4161*4882a593Smuzhiyun intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
4162*4882a593Smuzhiyun intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
4163*4882a593Smuzhiyun
4164*4882a593Smuzhiyun intel_wait_ddi_buf_active(dev_priv, port);
4165*4882a593Smuzhiyun }
4166*4882a593Smuzhiyun
intel_ddi_set_link_train(struct intel_dp * intel_dp,u8 dp_train_pat)4167*4882a593Smuzhiyun static void intel_ddi_set_link_train(struct intel_dp *intel_dp,
4168*4882a593Smuzhiyun u8 dp_train_pat)
4169*4882a593Smuzhiyun {
4170*4882a593Smuzhiyun struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
4171*4882a593Smuzhiyun u8 train_pat_mask = drm_dp_training_pattern_mask(intel_dp->dpcd);
4172*4882a593Smuzhiyun u32 temp;
4173*4882a593Smuzhiyun
4174*4882a593Smuzhiyun temp = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
4175*4882a593Smuzhiyun
4176*4882a593Smuzhiyun temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
4177*4882a593Smuzhiyun switch (dp_train_pat & train_pat_mask) {
4178*4882a593Smuzhiyun case DP_TRAINING_PATTERN_DISABLE:
4179*4882a593Smuzhiyun temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
4180*4882a593Smuzhiyun break;
4181*4882a593Smuzhiyun case DP_TRAINING_PATTERN_1:
4182*4882a593Smuzhiyun temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
4183*4882a593Smuzhiyun break;
4184*4882a593Smuzhiyun case DP_TRAINING_PATTERN_2:
4185*4882a593Smuzhiyun temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
4186*4882a593Smuzhiyun break;
4187*4882a593Smuzhiyun case DP_TRAINING_PATTERN_3:
4188*4882a593Smuzhiyun temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
4189*4882a593Smuzhiyun break;
4190*4882a593Smuzhiyun case DP_TRAINING_PATTERN_4:
4191*4882a593Smuzhiyun temp |= DP_TP_CTL_LINK_TRAIN_PAT4;
4192*4882a593Smuzhiyun break;
4193*4882a593Smuzhiyun }
4194*4882a593Smuzhiyun
4195*4882a593Smuzhiyun intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, temp);
4196*4882a593Smuzhiyun }
4197*4882a593Smuzhiyun
intel_ddi_set_idle_link_train(struct intel_dp * intel_dp)4198*4882a593Smuzhiyun static void intel_ddi_set_idle_link_train(struct intel_dp *intel_dp)
4199*4882a593Smuzhiyun {
4200*4882a593Smuzhiyun struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
4201*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4202*4882a593Smuzhiyun enum port port = encoder->port;
4203*4882a593Smuzhiyun u32 val;
4204*4882a593Smuzhiyun
4205*4882a593Smuzhiyun val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
4206*4882a593Smuzhiyun val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
4207*4882a593Smuzhiyun val |= DP_TP_CTL_LINK_TRAIN_IDLE;
4208*4882a593Smuzhiyun intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
4209*4882a593Smuzhiyun
4210*4882a593Smuzhiyun /*
4211*4882a593Smuzhiyun * Until TGL on PORT_A we can have only eDP in SST mode. There the only
4212*4882a593Smuzhiyun * reason we need to set idle transmission mode is to work around a HW
4213*4882a593Smuzhiyun * issue where we enable the pipe while not in idle link-training mode.
4214*4882a593Smuzhiyun * In this case there is requirement to wait for a minimum number of
4215*4882a593Smuzhiyun * idle patterns to be sent.
4216*4882a593Smuzhiyun */
4217*4882a593Smuzhiyun if (port == PORT_A && INTEL_GEN(dev_priv) < 12)
4218*4882a593Smuzhiyun return;
4219*4882a593Smuzhiyun
4220*4882a593Smuzhiyun if (intel_de_wait_for_set(dev_priv, intel_dp->regs.dp_tp_status,
4221*4882a593Smuzhiyun DP_TP_STATUS_IDLE_DONE, 1))
4222*4882a593Smuzhiyun drm_err(&dev_priv->drm,
4223*4882a593Smuzhiyun "Timed out waiting for DP idle patterns\n");
4224*4882a593Smuzhiyun }
4225*4882a593Smuzhiyun
intel_ddi_is_audio_enabled(struct drm_i915_private * dev_priv,enum transcoder cpu_transcoder)4226*4882a593Smuzhiyun static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
4227*4882a593Smuzhiyun enum transcoder cpu_transcoder)
4228*4882a593Smuzhiyun {
4229*4882a593Smuzhiyun if (cpu_transcoder == TRANSCODER_EDP)
4230*4882a593Smuzhiyun return false;
4231*4882a593Smuzhiyun
4232*4882a593Smuzhiyun if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO))
4233*4882a593Smuzhiyun return false;
4234*4882a593Smuzhiyun
4235*4882a593Smuzhiyun return intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD) &
4236*4882a593Smuzhiyun AUDIO_OUTPUT_ENABLE(cpu_transcoder);
4237*4882a593Smuzhiyun }
4238*4882a593Smuzhiyun
intel_ddi_compute_min_voltage_level(struct drm_i915_private * dev_priv,struct intel_crtc_state * crtc_state)4239*4882a593Smuzhiyun void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
4240*4882a593Smuzhiyun struct intel_crtc_state *crtc_state)
4241*4882a593Smuzhiyun {
4242*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12 && crtc_state->port_clock > 594000)
4243*4882a593Smuzhiyun crtc_state->min_voltage_level = 2;
4244*4882a593Smuzhiyun else if (IS_ELKHARTLAKE(dev_priv) && crtc_state->port_clock > 594000)
4245*4882a593Smuzhiyun crtc_state->min_voltage_level = 3;
4246*4882a593Smuzhiyun else if (INTEL_GEN(dev_priv) >= 11 && crtc_state->port_clock > 594000)
4247*4882a593Smuzhiyun crtc_state->min_voltage_level = 1;
4248*4882a593Smuzhiyun else if (IS_CANNONLAKE(dev_priv) && crtc_state->port_clock > 594000)
4249*4882a593Smuzhiyun crtc_state->min_voltage_level = 2;
4250*4882a593Smuzhiyun }
4251*4882a593Smuzhiyun
bdw_transcoder_master_readout(struct drm_i915_private * dev_priv,enum transcoder cpu_transcoder)4252*4882a593Smuzhiyun static enum transcoder bdw_transcoder_master_readout(struct drm_i915_private *dev_priv,
4253*4882a593Smuzhiyun enum transcoder cpu_transcoder)
4254*4882a593Smuzhiyun {
4255*4882a593Smuzhiyun u32 master_select;
4256*4882a593Smuzhiyun
4257*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 11) {
4258*4882a593Smuzhiyun u32 ctl2 = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL2(cpu_transcoder));
4259*4882a593Smuzhiyun
4260*4882a593Smuzhiyun if ((ctl2 & PORT_SYNC_MODE_ENABLE) == 0)
4261*4882a593Smuzhiyun return INVALID_TRANSCODER;
4262*4882a593Smuzhiyun
4263*4882a593Smuzhiyun master_select = REG_FIELD_GET(PORT_SYNC_MODE_MASTER_SELECT_MASK, ctl2);
4264*4882a593Smuzhiyun } else {
4265*4882a593Smuzhiyun u32 ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
4266*4882a593Smuzhiyun
4267*4882a593Smuzhiyun if ((ctl & TRANS_DDI_PORT_SYNC_ENABLE) == 0)
4268*4882a593Smuzhiyun return INVALID_TRANSCODER;
4269*4882a593Smuzhiyun
4270*4882a593Smuzhiyun master_select = REG_FIELD_GET(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, ctl);
4271*4882a593Smuzhiyun }
4272*4882a593Smuzhiyun
4273*4882a593Smuzhiyun if (master_select == 0)
4274*4882a593Smuzhiyun return TRANSCODER_EDP;
4275*4882a593Smuzhiyun else
4276*4882a593Smuzhiyun return master_select - 1;
4277*4882a593Smuzhiyun }
4278*4882a593Smuzhiyun
bdw_get_trans_port_sync_config(struct intel_crtc_state * crtc_state)4279*4882a593Smuzhiyun static void bdw_get_trans_port_sync_config(struct intel_crtc_state *crtc_state)
4280*4882a593Smuzhiyun {
4281*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
4282*4882a593Smuzhiyun u32 transcoders = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
4283*4882a593Smuzhiyun BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
4284*4882a593Smuzhiyun enum transcoder cpu_transcoder;
4285*4882a593Smuzhiyun
4286*4882a593Smuzhiyun crtc_state->master_transcoder =
4287*4882a593Smuzhiyun bdw_transcoder_master_readout(dev_priv, crtc_state->cpu_transcoder);
4288*4882a593Smuzhiyun
4289*4882a593Smuzhiyun for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
4290*4882a593Smuzhiyun enum intel_display_power_domain power_domain;
4291*4882a593Smuzhiyun intel_wakeref_t trans_wakeref;
4292*4882a593Smuzhiyun
4293*4882a593Smuzhiyun power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
4294*4882a593Smuzhiyun trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
4295*4882a593Smuzhiyun power_domain);
4296*4882a593Smuzhiyun
4297*4882a593Smuzhiyun if (!trans_wakeref)
4298*4882a593Smuzhiyun continue;
4299*4882a593Smuzhiyun
4300*4882a593Smuzhiyun if (bdw_transcoder_master_readout(dev_priv, cpu_transcoder) ==
4301*4882a593Smuzhiyun crtc_state->cpu_transcoder)
4302*4882a593Smuzhiyun crtc_state->sync_mode_slaves_mask |= BIT(cpu_transcoder);
4303*4882a593Smuzhiyun
4304*4882a593Smuzhiyun intel_display_power_put(dev_priv, power_domain, trans_wakeref);
4305*4882a593Smuzhiyun }
4306*4882a593Smuzhiyun
4307*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm,
4308*4882a593Smuzhiyun crtc_state->master_transcoder != INVALID_TRANSCODER &&
4309*4882a593Smuzhiyun crtc_state->sync_mode_slaves_mask);
4310*4882a593Smuzhiyun }
4311*4882a593Smuzhiyun
intel_ddi_get_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config)4312*4882a593Smuzhiyun void intel_ddi_get_config(struct intel_encoder *encoder,
4313*4882a593Smuzhiyun struct intel_crtc_state *pipe_config)
4314*4882a593Smuzhiyun {
4315*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4316*4882a593Smuzhiyun struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc);
4317*4882a593Smuzhiyun enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4318*4882a593Smuzhiyun struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4319*4882a593Smuzhiyun u32 temp, flags = 0;
4320*4882a593Smuzhiyun
4321*4882a593Smuzhiyun /* XXX: DSI transcoder paranoia */
4322*4882a593Smuzhiyun if (drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder)))
4323*4882a593Smuzhiyun return;
4324*4882a593Smuzhiyun
4325*4882a593Smuzhiyun intel_dsc_get_config(encoder, pipe_config);
4326*4882a593Smuzhiyun
4327*4882a593Smuzhiyun temp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
4328*4882a593Smuzhiyun if (temp & TRANS_DDI_PHSYNC)
4329*4882a593Smuzhiyun flags |= DRM_MODE_FLAG_PHSYNC;
4330*4882a593Smuzhiyun else
4331*4882a593Smuzhiyun flags |= DRM_MODE_FLAG_NHSYNC;
4332*4882a593Smuzhiyun if (temp & TRANS_DDI_PVSYNC)
4333*4882a593Smuzhiyun flags |= DRM_MODE_FLAG_PVSYNC;
4334*4882a593Smuzhiyun else
4335*4882a593Smuzhiyun flags |= DRM_MODE_FLAG_NVSYNC;
4336*4882a593Smuzhiyun
4337*4882a593Smuzhiyun pipe_config->hw.adjusted_mode.flags |= flags;
4338*4882a593Smuzhiyun
4339*4882a593Smuzhiyun switch (temp & TRANS_DDI_BPC_MASK) {
4340*4882a593Smuzhiyun case TRANS_DDI_BPC_6:
4341*4882a593Smuzhiyun pipe_config->pipe_bpp = 18;
4342*4882a593Smuzhiyun break;
4343*4882a593Smuzhiyun case TRANS_DDI_BPC_8:
4344*4882a593Smuzhiyun pipe_config->pipe_bpp = 24;
4345*4882a593Smuzhiyun break;
4346*4882a593Smuzhiyun case TRANS_DDI_BPC_10:
4347*4882a593Smuzhiyun pipe_config->pipe_bpp = 30;
4348*4882a593Smuzhiyun break;
4349*4882a593Smuzhiyun case TRANS_DDI_BPC_12:
4350*4882a593Smuzhiyun pipe_config->pipe_bpp = 36;
4351*4882a593Smuzhiyun break;
4352*4882a593Smuzhiyun default:
4353*4882a593Smuzhiyun break;
4354*4882a593Smuzhiyun }
4355*4882a593Smuzhiyun
4356*4882a593Smuzhiyun switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
4357*4882a593Smuzhiyun case TRANS_DDI_MODE_SELECT_HDMI:
4358*4882a593Smuzhiyun pipe_config->has_hdmi_sink = true;
4359*4882a593Smuzhiyun
4360*4882a593Smuzhiyun pipe_config->infoframes.enable |=
4361*4882a593Smuzhiyun intel_hdmi_infoframes_enabled(encoder, pipe_config);
4362*4882a593Smuzhiyun
4363*4882a593Smuzhiyun if (pipe_config->infoframes.enable)
4364*4882a593Smuzhiyun pipe_config->has_infoframe = true;
4365*4882a593Smuzhiyun
4366*4882a593Smuzhiyun if (temp & TRANS_DDI_HDMI_SCRAMBLING)
4367*4882a593Smuzhiyun pipe_config->hdmi_scrambling = true;
4368*4882a593Smuzhiyun if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
4369*4882a593Smuzhiyun pipe_config->hdmi_high_tmds_clock_ratio = true;
4370*4882a593Smuzhiyun fallthrough;
4371*4882a593Smuzhiyun case TRANS_DDI_MODE_SELECT_DVI:
4372*4882a593Smuzhiyun pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
4373*4882a593Smuzhiyun pipe_config->lane_count = 4;
4374*4882a593Smuzhiyun break;
4375*4882a593Smuzhiyun case TRANS_DDI_MODE_SELECT_FDI:
4376*4882a593Smuzhiyun pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
4377*4882a593Smuzhiyun break;
4378*4882a593Smuzhiyun case TRANS_DDI_MODE_SELECT_DP_SST:
4379*4882a593Smuzhiyun if (encoder->type == INTEL_OUTPUT_EDP)
4380*4882a593Smuzhiyun pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
4381*4882a593Smuzhiyun else
4382*4882a593Smuzhiyun pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
4383*4882a593Smuzhiyun pipe_config->lane_count =
4384*4882a593Smuzhiyun ((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
4385*4882a593Smuzhiyun intel_dp_get_m_n(intel_crtc, pipe_config);
4386*4882a593Smuzhiyun
4387*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 11) {
4388*4882a593Smuzhiyun i915_reg_t dp_tp_ctl;
4389*4882a593Smuzhiyun
4390*4882a593Smuzhiyun if (IS_GEN(dev_priv, 11))
4391*4882a593Smuzhiyun dp_tp_ctl = DP_TP_CTL(encoder->port);
4392*4882a593Smuzhiyun else
4393*4882a593Smuzhiyun dp_tp_ctl = TGL_DP_TP_CTL(pipe_config->cpu_transcoder);
4394*4882a593Smuzhiyun
4395*4882a593Smuzhiyun pipe_config->fec_enable =
4396*4882a593Smuzhiyun intel_de_read(dev_priv, dp_tp_ctl) & DP_TP_CTL_FEC_ENABLE;
4397*4882a593Smuzhiyun
4398*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
4399*4882a593Smuzhiyun "[ENCODER:%d:%s] Fec status: %u\n",
4400*4882a593Smuzhiyun encoder->base.base.id, encoder->base.name,
4401*4882a593Smuzhiyun pipe_config->fec_enable);
4402*4882a593Smuzhiyun }
4403*4882a593Smuzhiyun
4404*4882a593Smuzhiyun pipe_config->infoframes.enable |=
4405*4882a593Smuzhiyun intel_hdmi_infoframes_enabled(encoder, pipe_config);
4406*4882a593Smuzhiyun
4407*4882a593Smuzhiyun break;
4408*4882a593Smuzhiyun case TRANS_DDI_MODE_SELECT_DP_MST:
4409*4882a593Smuzhiyun pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
4410*4882a593Smuzhiyun pipe_config->lane_count =
4411*4882a593Smuzhiyun ((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
4412*4882a593Smuzhiyun
4413*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12)
4414*4882a593Smuzhiyun pipe_config->mst_master_transcoder =
4415*4882a593Smuzhiyun REG_FIELD_GET(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, temp);
4416*4882a593Smuzhiyun
4417*4882a593Smuzhiyun intel_dp_get_m_n(intel_crtc, pipe_config);
4418*4882a593Smuzhiyun
4419*4882a593Smuzhiyun pipe_config->infoframes.enable |=
4420*4882a593Smuzhiyun intel_hdmi_infoframes_enabled(encoder, pipe_config);
4421*4882a593Smuzhiyun break;
4422*4882a593Smuzhiyun default:
4423*4882a593Smuzhiyun break;
4424*4882a593Smuzhiyun }
4425*4882a593Smuzhiyun
4426*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12) {
4427*4882a593Smuzhiyun enum transcoder transcoder =
4428*4882a593Smuzhiyun intel_dp_mst_is_slave_trans(pipe_config) ?
4429*4882a593Smuzhiyun pipe_config->mst_master_transcoder :
4430*4882a593Smuzhiyun pipe_config->cpu_transcoder;
4431*4882a593Smuzhiyun
4432*4882a593Smuzhiyun intel_dp->regs.dp_tp_ctl = TGL_DP_TP_CTL(transcoder);
4433*4882a593Smuzhiyun intel_dp->regs.dp_tp_status = TGL_DP_TP_STATUS(transcoder);
4434*4882a593Smuzhiyun }
4435*4882a593Smuzhiyun
4436*4882a593Smuzhiyun pipe_config->has_audio =
4437*4882a593Smuzhiyun intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
4438*4882a593Smuzhiyun
4439*4882a593Smuzhiyun if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
4440*4882a593Smuzhiyun pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
4441*4882a593Smuzhiyun /*
4442*4882a593Smuzhiyun * This is a big fat ugly hack.
4443*4882a593Smuzhiyun *
4444*4882a593Smuzhiyun * Some machines in UEFI boot mode provide us a VBT that has 18
4445*4882a593Smuzhiyun * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
4446*4882a593Smuzhiyun * unknown we fail to light up. Yet the same BIOS boots up with
4447*4882a593Smuzhiyun * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
4448*4882a593Smuzhiyun * max, not what it tells us to use.
4449*4882a593Smuzhiyun *
4450*4882a593Smuzhiyun * Note: This will still be broken if the eDP panel is not lit
4451*4882a593Smuzhiyun * up by the BIOS, and thus we can't get the mode at module
4452*4882a593Smuzhiyun * load.
4453*4882a593Smuzhiyun */
4454*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
4455*4882a593Smuzhiyun "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
4456*4882a593Smuzhiyun pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
4457*4882a593Smuzhiyun dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
4458*4882a593Smuzhiyun }
4459*4882a593Smuzhiyun
4460*4882a593Smuzhiyun intel_ddi_clock_get(encoder, pipe_config);
4461*4882a593Smuzhiyun
4462*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv))
4463*4882a593Smuzhiyun pipe_config->lane_lat_optim_mask =
4464*4882a593Smuzhiyun bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
4465*4882a593Smuzhiyun
4466*4882a593Smuzhiyun intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
4467*4882a593Smuzhiyun
4468*4882a593Smuzhiyun intel_hdmi_read_gcp_infoframe(encoder, pipe_config);
4469*4882a593Smuzhiyun
4470*4882a593Smuzhiyun intel_read_infoframe(encoder, pipe_config,
4471*4882a593Smuzhiyun HDMI_INFOFRAME_TYPE_AVI,
4472*4882a593Smuzhiyun &pipe_config->infoframes.avi);
4473*4882a593Smuzhiyun intel_read_infoframe(encoder, pipe_config,
4474*4882a593Smuzhiyun HDMI_INFOFRAME_TYPE_SPD,
4475*4882a593Smuzhiyun &pipe_config->infoframes.spd);
4476*4882a593Smuzhiyun intel_read_infoframe(encoder, pipe_config,
4477*4882a593Smuzhiyun HDMI_INFOFRAME_TYPE_VENDOR,
4478*4882a593Smuzhiyun &pipe_config->infoframes.hdmi);
4479*4882a593Smuzhiyun intel_read_infoframe(encoder, pipe_config,
4480*4882a593Smuzhiyun HDMI_INFOFRAME_TYPE_DRM,
4481*4882a593Smuzhiyun &pipe_config->infoframes.drm);
4482*4882a593Smuzhiyun
4483*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 8)
4484*4882a593Smuzhiyun bdw_get_trans_port_sync_config(pipe_config);
4485*4882a593Smuzhiyun
4486*4882a593Smuzhiyun intel_read_dp_sdp(encoder, pipe_config, HDMI_PACKET_TYPE_GAMUT_METADATA);
4487*4882a593Smuzhiyun intel_read_dp_sdp(encoder, pipe_config, DP_SDP_VSC);
4488*4882a593Smuzhiyun }
4489*4882a593Smuzhiyun
4490*4882a593Smuzhiyun static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct drm_connector_state * conn_state)4491*4882a593Smuzhiyun intel_ddi_compute_output_type(struct intel_encoder *encoder,
4492*4882a593Smuzhiyun struct intel_crtc_state *crtc_state,
4493*4882a593Smuzhiyun struct drm_connector_state *conn_state)
4494*4882a593Smuzhiyun {
4495*4882a593Smuzhiyun switch (conn_state->connector->connector_type) {
4496*4882a593Smuzhiyun case DRM_MODE_CONNECTOR_HDMIA:
4497*4882a593Smuzhiyun return INTEL_OUTPUT_HDMI;
4498*4882a593Smuzhiyun case DRM_MODE_CONNECTOR_eDP:
4499*4882a593Smuzhiyun return INTEL_OUTPUT_EDP;
4500*4882a593Smuzhiyun case DRM_MODE_CONNECTOR_DisplayPort:
4501*4882a593Smuzhiyun return INTEL_OUTPUT_DP;
4502*4882a593Smuzhiyun default:
4503*4882a593Smuzhiyun MISSING_CASE(conn_state->connector->connector_type);
4504*4882a593Smuzhiyun return INTEL_OUTPUT_UNUSED;
4505*4882a593Smuzhiyun }
4506*4882a593Smuzhiyun }
4507*4882a593Smuzhiyun
intel_ddi_compute_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config,struct drm_connector_state * conn_state)4508*4882a593Smuzhiyun static int intel_ddi_compute_config(struct intel_encoder *encoder,
4509*4882a593Smuzhiyun struct intel_crtc_state *pipe_config,
4510*4882a593Smuzhiyun struct drm_connector_state *conn_state)
4511*4882a593Smuzhiyun {
4512*4882a593Smuzhiyun struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
4513*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4514*4882a593Smuzhiyun enum port port = encoder->port;
4515*4882a593Smuzhiyun int ret;
4516*4882a593Smuzhiyun
4517*4882a593Smuzhiyun if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
4518*4882a593Smuzhiyun pipe_config->cpu_transcoder = TRANSCODER_EDP;
4519*4882a593Smuzhiyun
4520*4882a593Smuzhiyun if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI)) {
4521*4882a593Smuzhiyun ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
4522*4882a593Smuzhiyun } else {
4523*4882a593Smuzhiyun ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
4524*4882a593Smuzhiyun }
4525*4882a593Smuzhiyun
4526*4882a593Smuzhiyun if (ret)
4527*4882a593Smuzhiyun return ret;
4528*4882a593Smuzhiyun
4529*4882a593Smuzhiyun if (IS_HASWELL(dev_priv) && crtc->pipe == PIPE_A &&
4530*4882a593Smuzhiyun pipe_config->cpu_transcoder == TRANSCODER_EDP)
4531*4882a593Smuzhiyun pipe_config->pch_pfit.force_thru =
4532*4882a593Smuzhiyun pipe_config->pch_pfit.enabled ||
4533*4882a593Smuzhiyun pipe_config->crc_enabled;
4534*4882a593Smuzhiyun
4535*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv))
4536*4882a593Smuzhiyun pipe_config->lane_lat_optim_mask =
4537*4882a593Smuzhiyun bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
4538*4882a593Smuzhiyun
4539*4882a593Smuzhiyun intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
4540*4882a593Smuzhiyun
4541*4882a593Smuzhiyun return 0;
4542*4882a593Smuzhiyun }
4543*4882a593Smuzhiyun
mode_equal(const struct drm_display_mode * mode1,const struct drm_display_mode * mode2)4544*4882a593Smuzhiyun static bool mode_equal(const struct drm_display_mode *mode1,
4545*4882a593Smuzhiyun const struct drm_display_mode *mode2)
4546*4882a593Smuzhiyun {
4547*4882a593Smuzhiyun return drm_mode_match(mode1, mode2,
4548*4882a593Smuzhiyun DRM_MODE_MATCH_TIMINGS |
4549*4882a593Smuzhiyun DRM_MODE_MATCH_FLAGS |
4550*4882a593Smuzhiyun DRM_MODE_MATCH_3D_FLAGS) &&
4551*4882a593Smuzhiyun mode1->clock == mode2->clock; /* we want an exact match */
4552*4882a593Smuzhiyun }
4553*4882a593Smuzhiyun
m_n_equal(const struct intel_link_m_n * m_n_1,const struct intel_link_m_n * m_n_2)4554*4882a593Smuzhiyun static bool m_n_equal(const struct intel_link_m_n *m_n_1,
4555*4882a593Smuzhiyun const struct intel_link_m_n *m_n_2)
4556*4882a593Smuzhiyun {
4557*4882a593Smuzhiyun return m_n_1->tu == m_n_2->tu &&
4558*4882a593Smuzhiyun m_n_1->gmch_m == m_n_2->gmch_m &&
4559*4882a593Smuzhiyun m_n_1->gmch_n == m_n_2->gmch_n &&
4560*4882a593Smuzhiyun m_n_1->link_m == m_n_2->link_m &&
4561*4882a593Smuzhiyun m_n_1->link_n == m_n_2->link_n;
4562*4882a593Smuzhiyun }
4563*4882a593Smuzhiyun
crtcs_port_sync_compatible(const struct intel_crtc_state * crtc_state1,const struct intel_crtc_state * crtc_state2)4564*4882a593Smuzhiyun static bool crtcs_port_sync_compatible(const struct intel_crtc_state *crtc_state1,
4565*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state2)
4566*4882a593Smuzhiyun {
4567*4882a593Smuzhiyun return crtc_state1->hw.active && crtc_state2->hw.active &&
4568*4882a593Smuzhiyun crtc_state1->output_types == crtc_state2->output_types &&
4569*4882a593Smuzhiyun crtc_state1->output_format == crtc_state2->output_format &&
4570*4882a593Smuzhiyun crtc_state1->lane_count == crtc_state2->lane_count &&
4571*4882a593Smuzhiyun crtc_state1->port_clock == crtc_state2->port_clock &&
4572*4882a593Smuzhiyun mode_equal(&crtc_state1->hw.adjusted_mode,
4573*4882a593Smuzhiyun &crtc_state2->hw.adjusted_mode) &&
4574*4882a593Smuzhiyun m_n_equal(&crtc_state1->dp_m_n, &crtc_state2->dp_m_n);
4575*4882a593Smuzhiyun }
4576*4882a593Smuzhiyun
4577*4882a593Smuzhiyun static u8
intel_ddi_port_sync_transcoders(const struct intel_crtc_state * ref_crtc_state,int tile_group_id)4578*4882a593Smuzhiyun intel_ddi_port_sync_transcoders(const struct intel_crtc_state *ref_crtc_state,
4579*4882a593Smuzhiyun int tile_group_id)
4580*4882a593Smuzhiyun {
4581*4882a593Smuzhiyun struct drm_connector *connector;
4582*4882a593Smuzhiyun const struct drm_connector_state *conn_state;
4583*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(ref_crtc_state->uapi.crtc->dev);
4584*4882a593Smuzhiyun struct intel_atomic_state *state =
4585*4882a593Smuzhiyun to_intel_atomic_state(ref_crtc_state->uapi.state);
4586*4882a593Smuzhiyun u8 transcoders = 0;
4587*4882a593Smuzhiyun int i;
4588*4882a593Smuzhiyun
4589*4882a593Smuzhiyun /*
4590*4882a593Smuzhiyun * We don't enable port sync on BDW due to missing w/as and
4591*4882a593Smuzhiyun * due to not having adjusted the modeset sequence appropriately.
4592*4882a593Smuzhiyun */
4593*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) < 9)
4594*4882a593Smuzhiyun return 0;
4595*4882a593Smuzhiyun
4596*4882a593Smuzhiyun if (!intel_crtc_has_type(ref_crtc_state, INTEL_OUTPUT_DP))
4597*4882a593Smuzhiyun return 0;
4598*4882a593Smuzhiyun
4599*4882a593Smuzhiyun for_each_new_connector_in_state(&state->base, connector, conn_state, i) {
4600*4882a593Smuzhiyun struct intel_crtc *crtc = to_intel_crtc(conn_state->crtc);
4601*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state;
4602*4882a593Smuzhiyun
4603*4882a593Smuzhiyun if (!crtc)
4604*4882a593Smuzhiyun continue;
4605*4882a593Smuzhiyun
4606*4882a593Smuzhiyun if (!connector->has_tile ||
4607*4882a593Smuzhiyun connector->tile_group->id !=
4608*4882a593Smuzhiyun tile_group_id)
4609*4882a593Smuzhiyun continue;
4610*4882a593Smuzhiyun crtc_state = intel_atomic_get_new_crtc_state(state,
4611*4882a593Smuzhiyun crtc);
4612*4882a593Smuzhiyun if (!crtcs_port_sync_compatible(ref_crtc_state,
4613*4882a593Smuzhiyun crtc_state))
4614*4882a593Smuzhiyun continue;
4615*4882a593Smuzhiyun transcoders |= BIT(crtc_state->cpu_transcoder);
4616*4882a593Smuzhiyun }
4617*4882a593Smuzhiyun
4618*4882a593Smuzhiyun return transcoders;
4619*4882a593Smuzhiyun }
4620*4882a593Smuzhiyun
intel_ddi_compute_config_late(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct drm_connector_state * conn_state)4621*4882a593Smuzhiyun static int intel_ddi_compute_config_late(struct intel_encoder *encoder,
4622*4882a593Smuzhiyun struct intel_crtc_state *crtc_state,
4623*4882a593Smuzhiyun struct drm_connector_state *conn_state)
4624*4882a593Smuzhiyun {
4625*4882a593Smuzhiyun struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4626*4882a593Smuzhiyun struct drm_connector *connector = conn_state->connector;
4627*4882a593Smuzhiyun u8 port_sync_transcoders = 0;
4628*4882a593Smuzhiyun
4629*4882a593Smuzhiyun drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] [CRTC:%d:%s]",
4630*4882a593Smuzhiyun encoder->base.base.id, encoder->base.name,
4631*4882a593Smuzhiyun crtc_state->uapi.crtc->base.id, crtc_state->uapi.crtc->name);
4632*4882a593Smuzhiyun
4633*4882a593Smuzhiyun if (connector->has_tile)
4634*4882a593Smuzhiyun port_sync_transcoders = intel_ddi_port_sync_transcoders(crtc_state,
4635*4882a593Smuzhiyun connector->tile_group->id);
4636*4882a593Smuzhiyun
4637*4882a593Smuzhiyun /*
4638*4882a593Smuzhiyun * EDP Transcoders cannot be ensalved
4639*4882a593Smuzhiyun * make them a master always when present
4640*4882a593Smuzhiyun */
4641*4882a593Smuzhiyun if (port_sync_transcoders & BIT(TRANSCODER_EDP))
4642*4882a593Smuzhiyun crtc_state->master_transcoder = TRANSCODER_EDP;
4643*4882a593Smuzhiyun else
4644*4882a593Smuzhiyun crtc_state->master_transcoder = ffs(port_sync_transcoders) - 1;
4645*4882a593Smuzhiyun
4646*4882a593Smuzhiyun if (crtc_state->master_transcoder == crtc_state->cpu_transcoder) {
4647*4882a593Smuzhiyun crtc_state->master_transcoder = INVALID_TRANSCODER;
4648*4882a593Smuzhiyun crtc_state->sync_mode_slaves_mask =
4649*4882a593Smuzhiyun port_sync_transcoders & ~BIT(crtc_state->cpu_transcoder);
4650*4882a593Smuzhiyun }
4651*4882a593Smuzhiyun
4652*4882a593Smuzhiyun return 0;
4653*4882a593Smuzhiyun }
4654*4882a593Smuzhiyun
intel_ddi_encoder_destroy(struct drm_encoder * encoder)4655*4882a593Smuzhiyun static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
4656*4882a593Smuzhiyun {
4657*4882a593Smuzhiyun struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
4658*4882a593Smuzhiyun
4659*4882a593Smuzhiyun intel_dp_encoder_flush_work(encoder);
4660*4882a593Smuzhiyun
4661*4882a593Smuzhiyun drm_encoder_cleanup(encoder);
4662*4882a593Smuzhiyun kfree(dig_port);
4663*4882a593Smuzhiyun }
4664*4882a593Smuzhiyun
4665*4882a593Smuzhiyun static const struct drm_encoder_funcs intel_ddi_funcs = {
4666*4882a593Smuzhiyun .reset = intel_dp_encoder_reset,
4667*4882a593Smuzhiyun .destroy = intel_ddi_encoder_destroy,
4668*4882a593Smuzhiyun };
4669*4882a593Smuzhiyun
4670*4882a593Smuzhiyun static struct intel_connector *
intel_ddi_init_dp_connector(struct intel_digital_port * dig_port)4671*4882a593Smuzhiyun intel_ddi_init_dp_connector(struct intel_digital_port *dig_port)
4672*4882a593Smuzhiyun {
4673*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4674*4882a593Smuzhiyun struct intel_connector *connector;
4675*4882a593Smuzhiyun enum port port = dig_port->base.port;
4676*4882a593Smuzhiyun
4677*4882a593Smuzhiyun connector = intel_connector_alloc();
4678*4882a593Smuzhiyun if (!connector)
4679*4882a593Smuzhiyun return NULL;
4680*4882a593Smuzhiyun
4681*4882a593Smuzhiyun dig_port->dp.output_reg = DDI_BUF_CTL(port);
4682*4882a593Smuzhiyun dig_port->dp.prepare_link_retrain = intel_ddi_prepare_link_retrain;
4683*4882a593Smuzhiyun dig_port->dp.set_link_train = intel_ddi_set_link_train;
4684*4882a593Smuzhiyun dig_port->dp.set_idle_link_train = intel_ddi_set_idle_link_train;
4685*4882a593Smuzhiyun
4686*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12)
4687*4882a593Smuzhiyun dig_port->dp.set_signal_levels = tgl_set_signal_levels;
4688*4882a593Smuzhiyun else if (INTEL_GEN(dev_priv) >= 11)
4689*4882a593Smuzhiyun dig_port->dp.set_signal_levels = icl_set_signal_levels;
4690*4882a593Smuzhiyun else if (IS_CANNONLAKE(dev_priv))
4691*4882a593Smuzhiyun dig_port->dp.set_signal_levels = cnl_set_signal_levels;
4692*4882a593Smuzhiyun else if (IS_GEN9_LP(dev_priv))
4693*4882a593Smuzhiyun dig_port->dp.set_signal_levels = bxt_set_signal_levels;
4694*4882a593Smuzhiyun else
4695*4882a593Smuzhiyun dig_port->dp.set_signal_levels = hsw_set_signal_levels;
4696*4882a593Smuzhiyun
4697*4882a593Smuzhiyun dig_port->dp.voltage_max = intel_ddi_dp_voltage_max;
4698*4882a593Smuzhiyun dig_port->dp.preemph_max = intel_ddi_dp_preemph_max;
4699*4882a593Smuzhiyun
4700*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) < 12) {
4701*4882a593Smuzhiyun dig_port->dp.regs.dp_tp_ctl = DP_TP_CTL(port);
4702*4882a593Smuzhiyun dig_port->dp.regs.dp_tp_status = DP_TP_STATUS(port);
4703*4882a593Smuzhiyun }
4704*4882a593Smuzhiyun
4705*4882a593Smuzhiyun if (!intel_dp_init_connector(dig_port, connector)) {
4706*4882a593Smuzhiyun kfree(connector);
4707*4882a593Smuzhiyun return NULL;
4708*4882a593Smuzhiyun }
4709*4882a593Smuzhiyun
4710*4882a593Smuzhiyun return connector;
4711*4882a593Smuzhiyun }
4712*4882a593Smuzhiyun
modeset_pipe(struct drm_crtc * crtc,struct drm_modeset_acquire_ctx * ctx)4713*4882a593Smuzhiyun static int modeset_pipe(struct drm_crtc *crtc,
4714*4882a593Smuzhiyun struct drm_modeset_acquire_ctx *ctx)
4715*4882a593Smuzhiyun {
4716*4882a593Smuzhiyun struct drm_atomic_state *state;
4717*4882a593Smuzhiyun struct drm_crtc_state *crtc_state;
4718*4882a593Smuzhiyun int ret;
4719*4882a593Smuzhiyun
4720*4882a593Smuzhiyun state = drm_atomic_state_alloc(crtc->dev);
4721*4882a593Smuzhiyun if (!state)
4722*4882a593Smuzhiyun return -ENOMEM;
4723*4882a593Smuzhiyun
4724*4882a593Smuzhiyun state->acquire_ctx = ctx;
4725*4882a593Smuzhiyun
4726*4882a593Smuzhiyun crtc_state = drm_atomic_get_crtc_state(state, crtc);
4727*4882a593Smuzhiyun if (IS_ERR(crtc_state)) {
4728*4882a593Smuzhiyun ret = PTR_ERR(crtc_state);
4729*4882a593Smuzhiyun goto out;
4730*4882a593Smuzhiyun }
4731*4882a593Smuzhiyun
4732*4882a593Smuzhiyun crtc_state->connectors_changed = true;
4733*4882a593Smuzhiyun
4734*4882a593Smuzhiyun ret = drm_atomic_commit(state);
4735*4882a593Smuzhiyun out:
4736*4882a593Smuzhiyun drm_atomic_state_put(state);
4737*4882a593Smuzhiyun
4738*4882a593Smuzhiyun return ret;
4739*4882a593Smuzhiyun }
4740*4882a593Smuzhiyun
intel_hdmi_reset_link(struct intel_encoder * encoder,struct drm_modeset_acquire_ctx * ctx)4741*4882a593Smuzhiyun static int intel_hdmi_reset_link(struct intel_encoder *encoder,
4742*4882a593Smuzhiyun struct drm_modeset_acquire_ctx *ctx)
4743*4882a593Smuzhiyun {
4744*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4745*4882a593Smuzhiyun struct intel_hdmi *hdmi = enc_to_intel_hdmi(encoder);
4746*4882a593Smuzhiyun struct intel_connector *connector = hdmi->attached_connector;
4747*4882a593Smuzhiyun struct i2c_adapter *adapter =
4748*4882a593Smuzhiyun intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
4749*4882a593Smuzhiyun struct drm_connector_state *conn_state;
4750*4882a593Smuzhiyun struct intel_crtc_state *crtc_state;
4751*4882a593Smuzhiyun struct intel_crtc *crtc;
4752*4882a593Smuzhiyun u8 config;
4753*4882a593Smuzhiyun int ret;
4754*4882a593Smuzhiyun
4755*4882a593Smuzhiyun if (!connector || connector->base.status != connector_status_connected)
4756*4882a593Smuzhiyun return 0;
4757*4882a593Smuzhiyun
4758*4882a593Smuzhiyun ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
4759*4882a593Smuzhiyun ctx);
4760*4882a593Smuzhiyun if (ret)
4761*4882a593Smuzhiyun return ret;
4762*4882a593Smuzhiyun
4763*4882a593Smuzhiyun conn_state = connector->base.state;
4764*4882a593Smuzhiyun
4765*4882a593Smuzhiyun crtc = to_intel_crtc(conn_state->crtc);
4766*4882a593Smuzhiyun if (!crtc)
4767*4882a593Smuzhiyun return 0;
4768*4882a593Smuzhiyun
4769*4882a593Smuzhiyun ret = drm_modeset_lock(&crtc->base.mutex, ctx);
4770*4882a593Smuzhiyun if (ret)
4771*4882a593Smuzhiyun return ret;
4772*4882a593Smuzhiyun
4773*4882a593Smuzhiyun crtc_state = to_intel_crtc_state(crtc->base.state);
4774*4882a593Smuzhiyun
4775*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm,
4776*4882a593Smuzhiyun !intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));
4777*4882a593Smuzhiyun
4778*4882a593Smuzhiyun if (!crtc_state->hw.active)
4779*4882a593Smuzhiyun return 0;
4780*4882a593Smuzhiyun
4781*4882a593Smuzhiyun if (!crtc_state->hdmi_high_tmds_clock_ratio &&
4782*4882a593Smuzhiyun !crtc_state->hdmi_scrambling)
4783*4882a593Smuzhiyun return 0;
4784*4882a593Smuzhiyun
4785*4882a593Smuzhiyun if (conn_state->commit &&
4786*4882a593Smuzhiyun !try_wait_for_completion(&conn_state->commit->hw_done))
4787*4882a593Smuzhiyun return 0;
4788*4882a593Smuzhiyun
4789*4882a593Smuzhiyun ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
4790*4882a593Smuzhiyun if (ret < 0) {
4791*4882a593Smuzhiyun drm_err(&dev_priv->drm, "Failed to read TMDS config: %d\n",
4792*4882a593Smuzhiyun ret);
4793*4882a593Smuzhiyun return 0;
4794*4882a593Smuzhiyun }
4795*4882a593Smuzhiyun
4796*4882a593Smuzhiyun if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
4797*4882a593Smuzhiyun crtc_state->hdmi_high_tmds_clock_ratio &&
4798*4882a593Smuzhiyun !!(config & SCDC_SCRAMBLING_ENABLE) ==
4799*4882a593Smuzhiyun crtc_state->hdmi_scrambling)
4800*4882a593Smuzhiyun return 0;
4801*4882a593Smuzhiyun
4802*4882a593Smuzhiyun /*
4803*4882a593Smuzhiyun * HDMI 2.0 says that one should not send scrambled data
4804*4882a593Smuzhiyun * prior to configuring the sink scrambling, and that
4805*4882a593Smuzhiyun * TMDS clock/data transmission should be suspended when
4806*4882a593Smuzhiyun * changing the TMDS clock rate in the sink. So let's
4807*4882a593Smuzhiyun * just do a full modeset here, even though some sinks
4808*4882a593Smuzhiyun * would be perfectly happy if were to just reconfigure
4809*4882a593Smuzhiyun * the SCDC settings on the fly.
4810*4882a593Smuzhiyun */
4811*4882a593Smuzhiyun return modeset_pipe(&crtc->base, ctx);
4812*4882a593Smuzhiyun }
4813*4882a593Smuzhiyun
4814*4882a593Smuzhiyun static enum intel_hotplug_state
intel_ddi_hotplug(struct intel_encoder * encoder,struct intel_connector * connector)4815*4882a593Smuzhiyun intel_ddi_hotplug(struct intel_encoder *encoder,
4816*4882a593Smuzhiyun struct intel_connector *connector)
4817*4882a593Smuzhiyun {
4818*4882a593Smuzhiyun struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4819*4882a593Smuzhiyun struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4820*4882a593Smuzhiyun enum phy phy = intel_port_to_phy(i915, encoder->port);
4821*4882a593Smuzhiyun bool is_tc = intel_phy_is_tc(i915, phy);
4822*4882a593Smuzhiyun struct drm_modeset_acquire_ctx ctx;
4823*4882a593Smuzhiyun enum intel_hotplug_state state;
4824*4882a593Smuzhiyun int ret;
4825*4882a593Smuzhiyun
4826*4882a593Smuzhiyun state = intel_encoder_hotplug(encoder, connector);
4827*4882a593Smuzhiyun
4828*4882a593Smuzhiyun drm_modeset_acquire_init(&ctx, 0);
4829*4882a593Smuzhiyun
4830*4882a593Smuzhiyun for (;;) {
4831*4882a593Smuzhiyun if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
4832*4882a593Smuzhiyun ret = intel_hdmi_reset_link(encoder, &ctx);
4833*4882a593Smuzhiyun else
4834*4882a593Smuzhiyun ret = intel_dp_retrain_link(encoder, &ctx);
4835*4882a593Smuzhiyun
4836*4882a593Smuzhiyun if (ret == -EDEADLK) {
4837*4882a593Smuzhiyun drm_modeset_backoff(&ctx);
4838*4882a593Smuzhiyun continue;
4839*4882a593Smuzhiyun }
4840*4882a593Smuzhiyun
4841*4882a593Smuzhiyun break;
4842*4882a593Smuzhiyun }
4843*4882a593Smuzhiyun
4844*4882a593Smuzhiyun drm_modeset_drop_locks(&ctx);
4845*4882a593Smuzhiyun drm_modeset_acquire_fini(&ctx);
4846*4882a593Smuzhiyun drm_WARN(encoder->base.dev, ret,
4847*4882a593Smuzhiyun "Acquiring modeset locks failed with %i\n", ret);
4848*4882a593Smuzhiyun
4849*4882a593Smuzhiyun /*
4850*4882a593Smuzhiyun * Unpowered type-c dongles can take some time to boot and be
4851*4882a593Smuzhiyun * responsible, so here giving some time to those dongles to power up
4852*4882a593Smuzhiyun * and then retrying the probe.
4853*4882a593Smuzhiyun *
4854*4882a593Smuzhiyun * On many platforms the HDMI live state signal is known to be
4855*4882a593Smuzhiyun * unreliable, so we can't use it to detect if a sink is connected or
4856*4882a593Smuzhiyun * not. Instead we detect if it's connected based on whether we can
4857*4882a593Smuzhiyun * read the EDID or not. That in turn has a problem during disconnect,
4858*4882a593Smuzhiyun * since the HPD interrupt may be raised before the DDC lines get
4859*4882a593Smuzhiyun * disconnected (due to how the required length of DDC vs. HPD
4860*4882a593Smuzhiyun * connector pins are specified) and so we'll still be able to get a
4861*4882a593Smuzhiyun * valid EDID. To solve this schedule another detection cycle if this
4862*4882a593Smuzhiyun * time around we didn't detect any change in the sink's connection
4863*4882a593Smuzhiyun * status.
4864*4882a593Smuzhiyun *
4865*4882a593Smuzhiyun * Type-c connectors which get their HPD signal deasserted then
4866*4882a593Smuzhiyun * reasserted, without unplugging/replugging the sink from the
4867*4882a593Smuzhiyun * connector, introduce a delay until the AUX channel communication
4868*4882a593Smuzhiyun * becomes functional. Retry the detection for 5 seconds on type-c
4869*4882a593Smuzhiyun * connectors to account for this delay.
4870*4882a593Smuzhiyun */
4871*4882a593Smuzhiyun if (state == INTEL_HOTPLUG_UNCHANGED &&
4872*4882a593Smuzhiyun connector->hotplug_retries < (is_tc ? 5 : 1) &&
4873*4882a593Smuzhiyun !dig_port->dp.is_mst)
4874*4882a593Smuzhiyun state = INTEL_HOTPLUG_RETRY;
4875*4882a593Smuzhiyun
4876*4882a593Smuzhiyun return state;
4877*4882a593Smuzhiyun }
4878*4882a593Smuzhiyun
lpt_digital_port_connected(struct intel_encoder * encoder)4879*4882a593Smuzhiyun static bool lpt_digital_port_connected(struct intel_encoder *encoder)
4880*4882a593Smuzhiyun {
4881*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4882*4882a593Smuzhiyun u32 bit = dev_priv->hotplug.pch_hpd[encoder->hpd_pin];
4883*4882a593Smuzhiyun
4884*4882a593Smuzhiyun return intel_de_read(dev_priv, SDEISR) & bit;
4885*4882a593Smuzhiyun }
4886*4882a593Smuzhiyun
hsw_digital_port_connected(struct intel_encoder * encoder)4887*4882a593Smuzhiyun static bool hsw_digital_port_connected(struct intel_encoder *encoder)
4888*4882a593Smuzhiyun {
4889*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4890*4882a593Smuzhiyun u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4891*4882a593Smuzhiyun
4892*4882a593Smuzhiyun return intel_de_read(dev_priv, DEISR) & bit;
4893*4882a593Smuzhiyun }
4894*4882a593Smuzhiyun
bdw_digital_port_connected(struct intel_encoder * encoder)4895*4882a593Smuzhiyun static bool bdw_digital_port_connected(struct intel_encoder *encoder)
4896*4882a593Smuzhiyun {
4897*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4898*4882a593Smuzhiyun u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4899*4882a593Smuzhiyun
4900*4882a593Smuzhiyun return intel_de_read(dev_priv, GEN8_DE_PORT_ISR) & bit;
4901*4882a593Smuzhiyun }
4902*4882a593Smuzhiyun
4903*4882a593Smuzhiyun static struct intel_connector *
intel_ddi_init_hdmi_connector(struct intel_digital_port * dig_port)4904*4882a593Smuzhiyun intel_ddi_init_hdmi_connector(struct intel_digital_port *dig_port)
4905*4882a593Smuzhiyun {
4906*4882a593Smuzhiyun struct intel_connector *connector;
4907*4882a593Smuzhiyun enum port port = dig_port->base.port;
4908*4882a593Smuzhiyun
4909*4882a593Smuzhiyun connector = intel_connector_alloc();
4910*4882a593Smuzhiyun if (!connector)
4911*4882a593Smuzhiyun return NULL;
4912*4882a593Smuzhiyun
4913*4882a593Smuzhiyun dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
4914*4882a593Smuzhiyun intel_hdmi_init_connector(dig_port, connector);
4915*4882a593Smuzhiyun
4916*4882a593Smuzhiyun return connector;
4917*4882a593Smuzhiyun }
4918*4882a593Smuzhiyun
intel_ddi_a_force_4_lanes(struct intel_digital_port * dig_port)4919*4882a593Smuzhiyun static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dig_port)
4920*4882a593Smuzhiyun {
4921*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4922*4882a593Smuzhiyun
4923*4882a593Smuzhiyun if (dig_port->base.port != PORT_A)
4924*4882a593Smuzhiyun return false;
4925*4882a593Smuzhiyun
4926*4882a593Smuzhiyun if (dig_port->saved_port_bits & DDI_A_4_LANES)
4927*4882a593Smuzhiyun return false;
4928*4882a593Smuzhiyun
4929*4882a593Smuzhiyun /* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
4930*4882a593Smuzhiyun * supported configuration
4931*4882a593Smuzhiyun */
4932*4882a593Smuzhiyun if (IS_GEN9_LP(dev_priv))
4933*4882a593Smuzhiyun return true;
4934*4882a593Smuzhiyun
4935*4882a593Smuzhiyun /* Cannonlake: Most of SKUs don't support DDI_E, and the only
4936*4882a593Smuzhiyun * one who does also have a full A/E split called
4937*4882a593Smuzhiyun * DDI_F what makes DDI_E useless. However for this
4938*4882a593Smuzhiyun * case let's trust VBT info.
4939*4882a593Smuzhiyun */
4940*4882a593Smuzhiyun if (IS_CANNONLAKE(dev_priv) &&
4941*4882a593Smuzhiyun !intel_bios_is_port_present(dev_priv, PORT_E))
4942*4882a593Smuzhiyun return true;
4943*4882a593Smuzhiyun
4944*4882a593Smuzhiyun return false;
4945*4882a593Smuzhiyun }
4946*4882a593Smuzhiyun
4947*4882a593Smuzhiyun static int
intel_ddi_max_lanes(struct intel_digital_port * dig_port)4948*4882a593Smuzhiyun intel_ddi_max_lanes(struct intel_digital_port *dig_port)
4949*4882a593Smuzhiyun {
4950*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4951*4882a593Smuzhiyun enum port port = dig_port->base.port;
4952*4882a593Smuzhiyun int max_lanes = 4;
4953*4882a593Smuzhiyun
4954*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 11)
4955*4882a593Smuzhiyun return max_lanes;
4956*4882a593Smuzhiyun
4957*4882a593Smuzhiyun if (port == PORT_A || port == PORT_E) {
4958*4882a593Smuzhiyun if (intel_de_read(dev_priv, DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
4959*4882a593Smuzhiyun max_lanes = port == PORT_A ? 4 : 0;
4960*4882a593Smuzhiyun else
4961*4882a593Smuzhiyun /* Both A and E share 2 lanes */
4962*4882a593Smuzhiyun max_lanes = 2;
4963*4882a593Smuzhiyun }
4964*4882a593Smuzhiyun
4965*4882a593Smuzhiyun /*
4966*4882a593Smuzhiyun * Some BIOS might fail to set this bit on port A if eDP
4967*4882a593Smuzhiyun * wasn't lit up at boot. Force this bit set when needed
4968*4882a593Smuzhiyun * so we use the proper lane count for our calculations.
4969*4882a593Smuzhiyun */
4970*4882a593Smuzhiyun if (intel_ddi_a_force_4_lanes(dig_port)) {
4971*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
4972*4882a593Smuzhiyun "Forcing DDI_A_4_LANES for port A\n");
4973*4882a593Smuzhiyun dig_port->saved_port_bits |= DDI_A_4_LANES;
4974*4882a593Smuzhiyun max_lanes = 4;
4975*4882a593Smuzhiyun }
4976*4882a593Smuzhiyun
4977*4882a593Smuzhiyun return max_lanes;
4978*4882a593Smuzhiyun }
4979*4882a593Smuzhiyun
hti_uses_phy(struct drm_i915_private * i915,enum phy phy)4980*4882a593Smuzhiyun static bool hti_uses_phy(struct drm_i915_private *i915, enum phy phy)
4981*4882a593Smuzhiyun {
4982*4882a593Smuzhiyun return i915->hti_state & HDPORT_ENABLED &&
4983*4882a593Smuzhiyun (i915->hti_state & HDPORT_PHY_USED_DP(phy) ||
4984*4882a593Smuzhiyun i915->hti_state & HDPORT_PHY_USED_HDMI(phy));
4985*4882a593Smuzhiyun }
4986*4882a593Smuzhiyun
tgl_hpd_pin(struct drm_i915_private * dev_priv,enum port port)4987*4882a593Smuzhiyun static enum hpd_pin tgl_hpd_pin(struct drm_i915_private *dev_priv,
4988*4882a593Smuzhiyun enum port port)
4989*4882a593Smuzhiyun {
4990*4882a593Smuzhiyun if (port >= PORT_D)
4991*4882a593Smuzhiyun return HPD_PORT_TC1 + port - PORT_D;
4992*4882a593Smuzhiyun else
4993*4882a593Smuzhiyun return HPD_PORT_A + port - PORT_A;
4994*4882a593Smuzhiyun }
4995*4882a593Smuzhiyun
rkl_hpd_pin(struct drm_i915_private * dev_priv,enum port port)4996*4882a593Smuzhiyun static enum hpd_pin rkl_hpd_pin(struct drm_i915_private *dev_priv,
4997*4882a593Smuzhiyun enum port port)
4998*4882a593Smuzhiyun {
4999*4882a593Smuzhiyun if (HAS_PCH_TGP(dev_priv))
5000*4882a593Smuzhiyun return tgl_hpd_pin(dev_priv, port);
5001*4882a593Smuzhiyun
5002*4882a593Smuzhiyun if (port >= PORT_D)
5003*4882a593Smuzhiyun return HPD_PORT_C + port - PORT_D;
5004*4882a593Smuzhiyun else
5005*4882a593Smuzhiyun return HPD_PORT_A + port - PORT_A;
5006*4882a593Smuzhiyun }
5007*4882a593Smuzhiyun
icl_hpd_pin(struct drm_i915_private * dev_priv,enum port port)5008*4882a593Smuzhiyun static enum hpd_pin icl_hpd_pin(struct drm_i915_private *dev_priv,
5009*4882a593Smuzhiyun enum port port)
5010*4882a593Smuzhiyun {
5011*4882a593Smuzhiyun if (port >= PORT_C)
5012*4882a593Smuzhiyun return HPD_PORT_TC1 + port - PORT_C;
5013*4882a593Smuzhiyun else
5014*4882a593Smuzhiyun return HPD_PORT_A + port - PORT_A;
5015*4882a593Smuzhiyun }
5016*4882a593Smuzhiyun
ehl_hpd_pin(struct drm_i915_private * dev_priv,enum port port)5017*4882a593Smuzhiyun static enum hpd_pin ehl_hpd_pin(struct drm_i915_private *dev_priv,
5018*4882a593Smuzhiyun enum port port)
5019*4882a593Smuzhiyun {
5020*4882a593Smuzhiyun if (port == PORT_D)
5021*4882a593Smuzhiyun return HPD_PORT_A;
5022*4882a593Smuzhiyun
5023*4882a593Smuzhiyun if (HAS_PCH_MCC(dev_priv))
5024*4882a593Smuzhiyun return icl_hpd_pin(dev_priv, port);
5025*4882a593Smuzhiyun
5026*4882a593Smuzhiyun return HPD_PORT_A + port - PORT_A;
5027*4882a593Smuzhiyun }
5028*4882a593Smuzhiyun
cnl_hpd_pin(struct drm_i915_private * dev_priv,enum port port)5029*4882a593Smuzhiyun static enum hpd_pin cnl_hpd_pin(struct drm_i915_private *dev_priv,
5030*4882a593Smuzhiyun enum port port)
5031*4882a593Smuzhiyun {
5032*4882a593Smuzhiyun if (port == PORT_F)
5033*4882a593Smuzhiyun return HPD_PORT_E;
5034*4882a593Smuzhiyun
5035*4882a593Smuzhiyun return HPD_PORT_A + port - PORT_A;
5036*4882a593Smuzhiyun }
5037*4882a593Smuzhiyun
intel_ddi_init(struct drm_i915_private * dev_priv,enum port port)5038*4882a593Smuzhiyun void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
5039*4882a593Smuzhiyun {
5040*4882a593Smuzhiyun struct intel_digital_port *dig_port;
5041*4882a593Smuzhiyun struct intel_encoder *encoder;
5042*4882a593Smuzhiyun bool init_hdmi, init_dp, init_lspcon = false;
5043*4882a593Smuzhiyun enum phy phy = intel_port_to_phy(dev_priv, port);
5044*4882a593Smuzhiyun
5045*4882a593Smuzhiyun /*
5046*4882a593Smuzhiyun * On platforms with HTI (aka HDPORT), if it's enabled at boot it may
5047*4882a593Smuzhiyun * have taken over some of the PHYs and made them unavailable to the
5048*4882a593Smuzhiyun * driver. In that case we should skip initializing the corresponding
5049*4882a593Smuzhiyun * outputs.
5050*4882a593Smuzhiyun */
5051*4882a593Smuzhiyun if (hti_uses_phy(dev_priv, phy)) {
5052*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "PORT %c / PHY %c reserved by HTI\n",
5053*4882a593Smuzhiyun port_name(port), phy_name(phy));
5054*4882a593Smuzhiyun return;
5055*4882a593Smuzhiyun }
5056*4882a593Smuzhiyun
5057*4882a593Smuzhiyun init_hdmi = intel_bios_port_supports_dvi(dev_priv, port) ||
5058*4882a593Smuzhiyun intel_bios_port_supports_hdmi(dev_priv, port);
5059*4882a593Smuzhiyun init_dp = intel_bios_port_supports_dp(dev_priv, port);
5060*4882a593Smuzhiyun
5061*4882a593Smuzhiyun if (intel_bios_is_lspcon_present(dev_priv, port)) {
5062*4882a593Smuzhiyun /*
5063*4882a593Smuzhiyun * Lspcon device needs to be driven with DP connector
5064*4882a593Smuzhiyun * with special detection sequence. So make sure DP
5065*4882a593Smuzhiyun * is initialized before lspcon.
5066*4882a593Smuzhiyun */
5067*4882a593Smuzhiyun init_dp = true;
5068*4882a593Smuzhiyun init_lspcon = true;
5069*4882a593Smuzhiyun init_hdmi = false;
5070*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "VBT says port %c has lspcon\n",
5071*4882a593Smuzhiyun port_name(port));
5072*4882a593Smuzhiyun }
5073*4882a593Smuzhiyun
5074*4882a593Smuzhiyun if (!init_dp && !init_hdmi) {
5075*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
5076*4882a593Smuzhiyun "VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
5077*4882a593Smuzhiyun port_name(port));
5078*4882a593Smuzhiyun return;
5079*4882a593Smuzhiyun }
5080*4882a593Smuzhiyun
5081*4882a593Smuzhiyun dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
5082*4882a593Smuzhiyun if (!dig_port)
5083*4882a593Smuzhiyun return;
5084*4882a593Smuzhiyun
5085*4882a593Smuzhiyun encoder = &dig_port->base;
5086*4882a593Smuzhiyun
5087*4882a593Smuzhiyun drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
5088*4882a593Smuzhiyun DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
5089*4882a593Smuzhiyun
5090*4882a593Smuzhiyun mutex_init(&dig_port->hdcp_mutex);
5091*4882a593Smuzhiyun dig_port->num_hdcp_streams = 0;
5092*4882a593Smuzhiyun
5093*4882a593Smuzhiyun encoder->hotplug = intel_ddi_hotplug;
5094*4882a593Smuzhiyun encoder->compute_output_type = intel_ddi_compute_output_type;
5095*4882a593Smuzhiyun encoder->compute_config = intel_ddi_compute_config;
5096*4882a593Smuzhiyun encoder->compute_config_late = intel_ddi_compute_config_late;
5097*4882a593Smuzhiyun encoder->enable = intel_enable_ddi;
5098*4882a593Smuzhiyun encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
5099*4882a593Smuzhiyun encoder->pre_enable = intel_ddi_pre_enable;
5100*4882a593Smuzhiyun encoder->disable = intel_disable_ddi;
5101*4882a593Smuzhiyun encoder->post_disable = intel_ddi_post_disable;
5102*4882a593Smuzhiyun encoder->update_pipe = intel_ddi_update_pipe;
5103*4882a593Smuzhiyun encoder->get_hw_state = intel_ddi_get_hw_state;
5104*4882a593Smuzhiyun encoder->get_config = intel_ddi_get_config;
5105*4882a593Smuzhiyun encoder->suspend = intel_dp_encoder_suspend;
5106*4882a593Smuzhiyun encoder->get_power_domains = intel_ddi_get_power_domains;
5107*4882a593Smuzhiyun
5108*4882a593Smuzhiyun encoder->type = INTEL_OUTPUT_DDI;
5109*4882a593Smuzhiyun encoder->power_domain = intel_port_to_power_domain(port);
5110*4882a593Smuzhiyun encoder->port = port;
5111*4882a593Smuzhiyun encoder->cloneable = 0;
5112*4882a593Smuzhiyun encoder->pipe_mask = ~0;
5113*4882a593Smuzhiyun
5114*4882a593Smuzhiyun if (IS_ROCKETLAKE(dev_priv))
5115*4882a593Smuzhiyun encoder->hpd_pin = rkl_hpd_pin(dev_priv, port);
5116*4882a593Smuzhiyun else if (INTEL_GEN(dev_priv) >= 12)
5117*4882a593Smuzhiyun encoder->hpd_pin = tgl_hpd_pin(dev_priv, port);
5118*4882a593Smuzhiyun else if (IS_ELKHARTLAKE(dev_priv))
5119*4882a593Smuzhiyun encoder->hpd_pin = ehl_hpd_pin(dev_priv, port);
5120*4882a593Smuzhiyun else if (IS_GEN(dev_priv, 11))
5121*4882a593Smuzhiyun encoder->hpd_pin = icl_hpd_pin(dev_priv, port);
5122*4882a593Smuzhiyun else if (IS_GEN(dev_priv, 10))
5123*4882a593Smuzhiyun encoder->hpd_pin = cnl_hpd_pin(dev_priv, port);
5124*4882a593Smuzhiyun else
5125*4882a593Smuzhiyun encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
5126*4882a593Smuzhiyun
5127*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 11)
5128*4882a593Smuzhiyun dig_port->saved_port_bits =
5129*4882a593Smuzhiyun intel_de_read(dev_priv, DDI_BUF_CTL(port))
5130*4882a593Smuzhiyun & DDI_BUF_PORT_REVERSAL;
5131*4882a593Smuzhiyun else
5132*4882a593Smuzhiyun dig_port->saved_port_bits =
5133*4882a593Smuzhiyun intel_de_read(dev_priv, DDI_BUF_CTL(port))
5134*4882a593Smuzhiyun & (DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
5135*4882a593Smuzhiyun
5136*4882a593Smuzhiyun dig_port->dp.output_reg = INVALID_MMIO_REG;
5137*4882a593Smuzhiyun dig_port->max_lanes = intel_ddi_max_lanes(dig_port);
5138*4882a593Smuzhiyun dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
5139*4882a593Smuzhiyun
5140*4882a593Smuzhiyun if (intel_phy_is_tc(dev_priv, phy)) {
5141*4882a593Smuzhiyun bool is_legacy =
5142*4882a593Smuzhiyun !intel_bios_port_supports_typec_usb(dev_priv, port) &&
5143*4882a593Smuzhiyun !intel_bios_port_supports_tbt(dev_priv, port);
5144*4882a593Smuzhiyun
5145*4882a593Smuzhiyun intel_tc_port_init(dig_port, is_legacy);
5146*4882a593Smuzhiyun
5147*4882a593Smuzhiyun encoder->update_prepare = intel_ddi_update_prepare;
5148*4882a593Smuzhiyun encoder->update_complete = intel_ddi_update_complete;
5149*4882a593Smuzhiyun }
5150*4882a593Smuzhiyun
5151*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, port > PORT_I);
5152*4882a593Smuzhiyun dig_port->ddi_io_power_domain = POWER_DOMAIN_PORT_DDI_A_IO +
5153*4882a593Smuzhiyun port - PORT_A;
5154*4882a593Smuzhiyun
5155*4882a593Smuzhiyun if (init_dp) {
5156*4882a593Smuzhiyun if (!intel_ddi_init_dp_connector(dig_port))
5157*4882a593Smuzhiyun goto err;
5158*4882a593Smuzhiyun
5159*4882a593Smuzhiyun dig_port->hpd_pulse = intel_dp_hpd_pulse;
5160*4882a593Smuzhiyun }
5161*4882a593Smuzhiyun
5162*4882a593Smuzhiyun /* In theory we don't need the encoder->type check, but leave it just in
5163*4882a593Smuzhiyun * case we have some really bad VBTs... */
5164*4882a593Smuzhiyun if (encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
5165*4882a593Smuzhiyun if (!intel_ddi_init_hdmi_connector(dig_port))
5166*4882a593Smuzhiyun goto err;
5167*4882a593Smuzhiyun }
5168*4882a593Smuzhiyun
5169*4882a593Smuzhiyun if (init_lspcon) {
5170*4882a593Smuzhiyun if (lspcon_init(dig_port))
5171*4882a593Smuzhiyun /* TODO: handle hdmi info frame part */
5172*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
5173*4882a593Smuzhiyun "LSPCON init success on port %c\n",
5174*4882a593Smuzhiyun port_name(port));
5175*4882a593Smuzhiyun else
5176*4882a593Smuzhiyun /*
5177*4882a593Smuzhiyun * LSPCON init faied, but DP init was success, so
5178*4882a593Smuzhiyun * lets try to drive as DP++ port.
5179*4882a593Smuzhiyun */
5180*4882a593Smuzhiyun drm_err(&dev_priv->drm,
5181*4882a593Smuzhiyun "LSPCON init failed on port %c\n",
5182*4882a593Smuzhiyun port_name(port));
5183*4882a593Smuzhiyun }
5184*4882a593Smuzhiyun
5185*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 11) {
5186*4882a593Smuzhiyun if (intel_phy_is_tc(dev_priv, phy))
5187*4882a593Smuzhiyun dig_port->connected = intel_tc_port_connected;
5188*4882a593Smuzhiyun else
5189*4882a593Smuzhiyun dig_port->connected = lpt_digital_port_connected;
5190*4882a593Smuzhiyun } else if (INTEL_GEN(dev_priv) >= 8) {
5191*4882a593Smuzhiyun if (port == PORT_A || IS_GEN9_LP(dev_priv))
5192*4882a593Smuzhiyun dig_port->connected = bdw_digital_port_connected;
5193*4882a593Smuzhiyun else
5194*4882a593Smuzhiyun dig_port->connected = lpt_digital_port_connected;
5195*4882a593Smuzhiyun } else {
5196*4882a593Smuzhiyun if (port == PORT_A)
5197*4882a593Smuzhiyun dig_port->connected = hsw_digital_port_connected;
5198*4882a593Smuzhiyun else
5199*4882a593Smuzhiyun dig_port->connected = lpt_digital_port_connected;
5200*4882a593Smuzhiyun }
5201*4882a593Smuzhiyun
5202*4882a593Smuzhiyun intel_infoframe_init(dig_port);
5203*4882a593Smuzhiyun
5204*4882a593Smuzhiyun return;
5205*4882a593Smuzhiyun
5206*4882a593Smuzhiyun err:
5207*4882a593Smuzhiyun drm_encoder_cleanup(&encoder->base);
5208*4882a593Smuzhiyun kfree(dig_port);
5209*4882a593Smuzhiyun }
5210