xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/i915/display/intel_bios.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright © 2016-2019 Intel Corporation
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the next
12*4882a593Smuzhiyun  * paragraph) shall be included in all copies or substantial portions of the
13*4882a593Smuzhiyun  * Software.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18*4882a593Smuzhiyun  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19*4882a593Smuzhiyun  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20*4882a593Smuzhiyun  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21*4882a593Smuzhiyun  * SOFTWARE.
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun  * Please use intel_vbt_defs.h for VBT private data, to hide and abstract away
26*4882a593Smuzhiyun  * the VBT from the rest of the driver. Add the parsed, clean data to struct
27*4882a593Smuzhiyun  * intel_vbt_data within struct drm_i915_private.
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #ifndef _INTEL_BIOS_H_
31*4882a593Smuzhiyun #define _INTEL_BIOS_H_
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include <linux/types.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun struct drm_i915_private;
36*4882a593Smuzhiyun struct intel_crtc_state;
37*4882a593Smuzhiyun struct intel_encoder;
38*4882a593Smuzhiyun enum port;
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun enum intel_backlight_type {
41*4882a593Smuzhiyun 	INTEL_BACKLIGHT_PMIC,
42*4882a593Smuzhiyun 	INTEL_BACKLIGHT_LPSS,
43*4882a593Smuzhiyun 	INTEL_BACKLIGHT_DISPLAY_DDI,
44*4882a593Smuzhiyun 	INTEL_BACKLIGHT_DSI_DCS,
45*4882a593Smuzhiyun 	INTEL_BACKLIGHT_PANEL_DRIVER_INTERFACE,
46*4882a593Smuzhiyun 	INTEL_BACKLIGHT_VESA_EDP_AUX_INTERFACE,
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun struct edp_power_seq {
50*4882a593Smuzhiyun 	u16 t1_t3;
51*4882a593Smuzhiyun 	u16 t8;
52*4882a593Smuzhiyun 	u16 t9;
53*4882a593Smuzhiyun 	u16 t10;
54*4882a593Smuzhiyun 	u16 t11_t12;
55*4882a593Smuzhiyun } __packed;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun  * MIPI Sequence Block definitions
59*4882a593Smuzhiyun  *
60*4882a593Smuzhiyun  * Note the VBT spec has AssertReset / DeassertReset swapped from their
61*4882a593Smuzhiyun  * usual naming, we use the proper names here to avoid confusion when
62*4882a593Smuzhiyun  * reading the code.
63*4882a593Smuzhiyun  */
64*4882a593Smuzhiyun enum mipi_seq {
65*4882a593Smuzhiyun 	MIPI_SEQ_END = 0,
66*4882a593Smuzhiyun 	MIPI_SEQ_DEASSERT_RESET,	/* Spec says MipiAssertResetPin */
67*4882a593Smuzhiyun 	MIPI_SEQ_INIT_OTP,
68*4882a593Smuzhiyun 	MIPI_SEQ_DISPLAY_ON,
69*4882a593Smuzhiyun 	MIPI_SEQ_DISPLAY_OFF,
70*4882a593Smuzhiyun 	MIPI_SEQ_ASSERT_RESET,		/* Spec says MipiDeassertResetPin */
71*4882a593Smuzhiyun 	MIPI_SEQ_BACKLIGHT_ON,		/* sequence block v2+ */
72*4882a593Smuzhiyun 	MIPI_SEQ_BACKLIGHT_OFF,		/* sequence block v2+ */
73*4882a593Smuzhiyun 	MIPI_SEQ_TEAR_ON,		/* sequence block v2+ */
74*4882a593Smuzhiyun 	MIPI_SEQ_TEAR_OFF,		/* sequence block v3+ */
75*4882a593Smuzhiyun 	MIPI_SEQ_POWER_ON,		/* sequence block v3+ */
76*4882a593Smuzhiyun 	MIPI_SEQ_POWER_OFF,		/* sequence block v3+ */
77*4882a593Smuzhiyun 	MIPI_SEQ_MAX
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun enum mipi_seq_element {
81*4882a593Smuzhiyun 	MIPI_SEQ_ELEM_END = 0,
82*4882a593Smuzhiyun 	MIPI_SEQ_ELEM_SEND_PKT,
83*4882a593Smuzhiyun 	MIPI_SEQ_ELEM_DELAY,
84*4882a593Smuzhiyun 	MIPI_SEQ_ELEM_GPIO,
85*4882a593Smuzhiyun 	MIPI_SEQ_ELEM_I2C,		/* sequence block v2+ */
86*4882a593Smuzhiyun 	MIPI_SEQ_ELEM_SPI,		/* sequence block v3+ */
87*4882a593Smuzhiyun 	MIPI_SEQ_ELEM_PMIC,		/* sequence block v3+ */
88*4882a593Smuzhiyun 	MIPI_SEQ_ELEM_MAX
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define MIPI_DSI_UNDEFINED_PANEL_ID	0
92*4882a593Smuzhiyun #define MIPI_DSI_GENERIC_PANEL_ID	1
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun struct mipi_config {
95*4882a593Smuzhiyun 	u16 panel_id;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	/* General Params */
98*4882a593Smuzhiyun 	u32 enable_dithering:1;
99*4882a593Smuzhiyun 	u32 rsvd1:1;
100*4882a593Smuzhiyun 	u32 is_bridge:1;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	u32 panel_arch_type:2;
103*4882a593Smuzhiyun 	u32 is_cmd_mode:1;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define NON_BURST_SYNC_PULSE	0x1
106*4882a593Smuzhiyun #define NON_BURST_SYNC_EVENTS	0x2
107*4882a593Smuzhiyun #define BURST_MODE		0x3
108*4882a593Smuzhiyun 	u32 video_transfer_mode:2;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	u32 cabc_supported:1;
111*4882a593Smuzhiyun #define PPS_BLC_PMIC   0
112*4882a593Smuzhiyun #define PPS_BLC_SOC    1
113*4882a593Smuzhiyun 	u32 pwm_blc:1;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	/* Bit 13:10 */
116*4882a593Smuzhiyun #define PIXEL_FORMAT_RGB565			0x1
117*4882a593Smuzhiyun #define PIXEL_FORMAT_RGB666			0x2
118*4882a593Smuzhiyun #define PIXEL_FORMAT_RGB666_LOOSELY_PACKED	0x3
119*4882a593Smuzhiyun #define PIXEL_FORMAT_RGB888			0x4
120*4882a593Smuzhiyun 	u32 videomode_color_format:4;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	/* Bit 15:14 */
123*4882a593Smuzhiyun #define ENABLE_ROTATION_0	0x0
124*4882a593Smuzhiyun #define ENABLE_ROTATION_90	0x1
125*4882a593Smuzhiyun #define ENABLE_ROTATION_180	0x2
126*4882a593Smuzhiyun #define ENABLE_ROTATION_270	0x3
127*4882a593Smuzhiyun 	u32 rotation:2;
128*4882a593Smuzhiyun 	u32 bta_enabled:1;
129*4882a593Smuzhiyun 	u32 rsvd2:15;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	/* 2 byte Port Description */
132*4882a593Smuzhiyun #define DUAL_LINK_NOT_SUPPORTED	0
133*4882a593Smuzhiyun #define DUAL_LINK_FRONT_BACK	1
134*4882a593Smuzhiyun #define DUAL_LINK_PIXEL_ALT	2
135*4882a593Smuzhiyun 	u16 dual_link:2;
136*4882a593Smuzhiyun 	u16 lane_cnt:2;
137*4882a593Smuzhiyun 	u16 pixel_overlap:3;
138*4882a593Smuzhiyun 	u16 rgb_flip:1;
139*4882a593Smuzhiyun #define DL_DCS_PORT_A			0x00
140*4882a593Smuzhiyun #define DL_DCS_PORT_C			0x01
141*4882a593Smuzhiyun #define DL_DCS_PORT_A_AND_C		0x02
142*4882a593Smuzhiyun 	u16 dl_dcs_cabc_ports:2;
143*4882a593Smuzhiyun 	u16 dl_dcs_backlight_ports:2;
144*4882a593Smuzhiyun 	u16 rsvd3:4;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	u16 rsvd4;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	u8 rsvd5;
149*4882a593Smuzhiyun 	u32 target_burst_mode_freq;
150*4882a593Smuzhiyun 	u32 dsi_ddr_clk;
151*4882a593Smuzhiyun 	u32 bridge_ref_clk;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define  BYTE_CLK_SEL_20MHZ		0
154*4882a593Smuzhiyun #define  BYTE_CLK_SEL_10MHZ		1
155*4882a593Smuzhiyun #define  BYTE_CLK_SEL_5MHZ		2
156*4882a593Smuzhiyun 	u8 byte_clk_sel:2;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	u8 rsvd6:6;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	/* DPHY Flags */
161*4882a593Smuzhiyun 	u16 dphy_param_valid:1;
162*4882a593Smuzhiyun 	u16 eot_pkt_disabled:1;
163*4882a593Smuzhiyun 	u16 enable_clk_stop:1;
164*4882a593Smuzhiyun 	u16 rsvd7:13;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	u32 hs_tx_timeout;
167*4882a593Smuzhiyun 	u32 lp_rx_timeout;
168*4882a593Smuzhiyun 	u32 turn_around_timeout;
169*4882a593Smuzhiyun 	u32 device_reset_timer;
170*4882a593Smuzhiyun 	u32 master_init_timer;
171*4882a593Smuzhiyun 	u32 dbi_bw_timer;
172*4882a593Smuzhiyun 	u32 lp_byte_clk_val;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	/*  4 byte Dphy Params */
175*4882a593Smuzhiyun 	u32 prepare_cnt:6;
176*4882a593Smuzhiyun 	u32 rsvd8:2;
177*4882a593Smuzhiyun 	u32 clk_zero_cnt:8;
178*4882a593Smuzhiyun 	u32 trail_cnt:5;
179*4882a593Smuzhiyun 	u32 rsvd9:3;
180*4882a593Smuzhiyun 	u32 exit_zero_cnt:6;
181*4882a593Smuzhiyun 	u32 rsvd10:2;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	u32 clk_lane_switch_cnt;
184*4882a593Smuzhiyun 	u32 hl_switch_cnt;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	u32 rsvd11[6];
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	/* timings based on dphy spec */
189*4882a593Smuzhiyun 	u8 tclk_miss;
190*4882a593Smuzhiyun 	u8 tclk_post;
191*4882a593Smuzhiyun 	u8 rsvd12;
192*4882a593Smuzhiyun 	u8 tclk_pre;
193*4882a593Smuzhiyun 	u8 tclk_prepare;
194*4882a593Smuzhiyun 	u8 tclk_settle;
195*4882a593Smuzhiyun 	u8 tclk_term_enable;
196*4882a593Smuzhiyun 	u8 tclk_trail;
197*4882a593Smuzhiyun 	u16 tclk_prepare_clkzero;
198*4882a593Smuzhiyun 	u8 rsvd13;
199*4882a593Smuzhiyun 	u8 td_term_enable;
200*4882a593Smuzhiyun 	u8 teot;
201*4882a593Smuzhiyun 	u8 ths_exit;
202*4882a593Smuzhiyun 	u8 ths_prepare;
203*4882a593Smuzhiyun 	u16 ths_prepare_hszero;
204*4882a593Smuzhiyun 	u8 rsvd14;
205*4882a593Smuzhiyun 	u8 ths_settle;
206*4882a593Smuzhiyun 	u8 ths_skip;
207*4882a593Smuzhiyun 	u8 ths_trail;
208*4882a593Smuzhiyun 	u8 tinit;
209*4882a593Smuzhiyun 	u8 tlpx;
210*4882a593Smuzhiyun 	u8 rsvd15[3];
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	/* GPIOs */
213*4882a593Smuzhiyun 	u8 panel_enable;
214*4882a593Smuzhiyun 	u8 bl_enable;
215*4882a593Smuzhiyun 	u8 pwm_enable;
216*4882a593Smuzhiyun 	u8 reset_r_n;
217*4882a593Smuzhiyun 	u8 pwr_down_r;
218*4882a593Smuzhiyun 	u8 stdby_r_n;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun } __packed;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun /* all delays have a unit of 100us */
223*4882a593Smuzhiyun struct mipi_pps_data {
224*4882a593Smuzhiyun 	u16 panel_on_delay;
225*4882a593Smuzhiyun 	u16 bl_enable_delay;
226*4882a593Smuzhiyun 	u16 bl_disable_delay;
227*4882a593Smuzhiyun 	u16 panel_off_delay;
228*4882a593Smuzhiyun 	u16 panel_power_cycle_delay;
229*4882a593Smuzhiyun } __packed;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun void intel_bios_init(struct drm_i915_private *dev_priv);
232*4882a593Smuzhiyun void intel_bios_driver_remove(struct drm_i915_private *dev_priv);
233*4882a593Smuzhiyun bool intel_bios_is_valid_vbt(const void *buf, size_t size);
234*4882a593Smuzhiyun bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
235*4882a593Smuzhiyun bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
236*4882a593Smuzhiyun bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
237*4882a593Smuzhiyun bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
238*4882a593Smuzhiyun bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
239*4882a593Smuzhiyun bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
240*4882a593Smuzhiyun bool intel_bios_is_port_hpd_inverted(const struct drm_i915_private *i915,
241*4882a593Smuzhiyun 				     enum port port);
242*4882a593Smuzhiyun bool intel_bios_is_lspcon_present(const struct drm_i915_private *i915,
243*4882a593Smuzhiyun 				  enum port port);
244*4882a593Smuzhiyun enum aux_ch intel_bios_port_aux_ch(struct drm_i915_private *dev_priv, enum port port);
245*4882a593Smuzhiyun bool intel_bios_get_dsc_params(struct intel_encoder *encoder,
246*4882a593Smuzhiyun 			       struct intel_crtc_state *crtc_state,
247*4882a593Smuzhiyun 			       int dsc_max_bpc);
248*4882a593Smuzhiyun int intel_bios_max_tmds_clock(struct intel_encoder *encoder);
249*4882a593Smuzhiyun int intel_bios_hdmi_level_shift(struct intel_encoder *encoder);
250*4882a593Smuzhiyun int intel_bios_dp_boost_level(struct intel_encoder *encoder);
251*4882a593Smuzhiyun int intel_bios_hdmi_boost_level(struct intel_encoder *encoder);
252*4882a593Smuzhiyun int intel_bios_dp_max_link_rate(struct intel_encoder *encoder);
253*4882a593Smuzhiyun int intel_bios_alternate_ddc_pin(struct intel_encoder *encoder);
254*4882a593Smuzhiyun bool intel_bios_port_supports_dvi(struct drm_i915_private *i915, enum port port);
255*4882a593Smuzhiyun bool intel_bios_port_supports_hdmi(struct drm_i915_private *i915, enum port port);
256*4882a593Smuzhiyun bool intel_bios_port_supports_dp(struct drm_i915_private *i915, enum port port);
257*4882a593Smuzhiyun bool intel_bios_port_supports_typec_usb(struct drm_i915_private *i915, enum port port);
258*4882a593Smuzhiyun bool intel_bios_port_supports_tbt(struct drm_i915_private *i915, enum port port);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun #endif /* _INTEL_BIOS_H_ */
261