1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright © 2018 Intel Corporation
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the next
12*4882a593Smuzhiyun * paragraph) shall be included in all copies or substantial portions of the
13*4882a593Smuzhiyun * Software.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18*4882a593Smuzhiyun * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19*4882a593Smuzhiyun * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21*4882a593Smuzhiyun * DEALINGS IN THE SOFTWARE.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * Authors:
24*4882a593Smuzhiyun * Madhav Chauhan <madhav.chauhan@intel.com>
25*4882a593Smuzhiyun * Jani Nikula <jani.nikula@intel.com>
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
29*4882a593Smuzhiyun #include <drm/drm_mipi_dsi.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "intel_atomic.h"
32*4882a593Smuzhiyun #include "intel_combo_phy.h"
33*4882a593Smuzhiyun #include "intel_connector.h"
34*4882a593Smuzhiyun #include "intel_ddi.h"
35*4882a593Smuzhiyun #include "intel_dsi.h"
36*4882a593Smuzhiyun #include "intel_panel.h"
37*4882a593Smuzhiyun #include "intel_vdsc.h"
38*4882a593Smuzhiyun
header_credits_available(struct drm_i915_private * dev_priv,enum transcoder dsi_trans)39*4882a593Smuzhiyun static int header_credits_available(struct drm_i915_private *dev_priv,
40*4882a593Smuzhiyun enum transcoder dsi_trans)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun return (intel_de_read(dev_priv, DSI_CMD_TXCTL(dsi_trans)) & FREE_HEADER_CREDIT_MASK)
43*4882a593Smuzhiyun >> FREE_HEADER_CREDIT_SHIFT;
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
payload_credits_available(struct drm_i915_private * dev_priv,enum transcoder dsi_trans)46*4882a593Smuzhiyun static int payload_credits_available(struct drm_i915_private *dev_priv,
47*4882a593Smuzhiyun enum transcoder dsi_trans)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun return (intel_de_read(dev_priv, DSI_CMD_TXCTL(dsi_trans)) & FREE_PLOAD_CREDIT_MASK)
50*4882a593Smuzhiyun >> FREE_PLOAD_CREDIT_SHIFT;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
wait_for_header_credits(struct drm_i915_private * dev_priv,enum transcoder dsi_trans)53*4882a593Smuzhiyun static void wait_for_header_credits(struct drm_i915_private *dev_priv,
54*4882a593Smuzhiyun enum transcoder dsi_trans)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun if (wait_for_us(header_credits_available(dev_priv, dsi_trans) >=
57*4882a593Smuzhiyun MAX_HEADER_CREDIT, 100))
58*4882a593Smuzhiyun drm_err(&dev_priv->drm, "DSI header credits not released\n");
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
wait_for_payload_credits(struct drm_i915_private * dev_priv,enum transcoder dsi_trans)61*4882a593Smuzhiyun static void wait_for_payload_credits(struct drm_i915_private *dev_priv,
62*4882a593Smuzhiyun enum transcoder dsi_trans)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun if (wait_for_us(payload_credits_available(dev_priv, dsi_trans) >=
65*4882a593Smuzhiyun MAX_PLOAD_CREDIT, 100))
66*4882a593Smuzhiyun drm_err(&dev_priv->drm, "DSI payload credits not released\n");
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
dsi_port_to_transcoder(enum port port)69*4882a593Smuzhiyun static enum transcoder dsi_port_to_transcoder(enum port port)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun if (port == PORT_A)
72*4882a593Smuzhiyun return TRANSCODER_DSI_0;
73*4882a593Smuzhiyun else
74*4882a593Smuzhiyun return TRANSCODER_DSI_1;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
wait_for_cmds_dispatched_to_panel(struct intel_encoder * encoder)77*4882a593Smuzhiyun static void wait_for_cmds_dispatched_to_panel(struct intel_encoder *encoder)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
80*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
81*4882a593Smuzhiyun struct mipi_dsi_device *dsi;
82*4882a593Smuzhiyun enum port port;
83*4882a593Smuzhiyun enum transcoder dsi_trans;
84*4882a593Smuzhiyun int ret;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* wait for header/payload credits to be released */
87*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
88*4882a593Smuzhiyun dsi_trans = dsi_port_to_transcoder(port);
89*4882a593Smuzhiyun wait_for_header_credits(dev_priv, dsi_trans);
90*4882a593Smuzhiyun wait_for_payload_credits(dev_priv, dsi_trans);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* send nop DCS command */
94*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
95*4882a593Smuzhiyun dsi = intel_dsi->dsi_hosts[port]->device;
96*4882a593Smuzhiyun dsi->mode_flags |= MIPI_DSI_MODE_LPM;
97*4882a593Smuzhiyun dsi->channel = 0;
98*4882a593Smuzhiyun ret = mipi_dsi_dcs_nop(dsi);
99*4882a593Smuzhiyun if (ret < 0)
100*4882a593Smuzhiyun drm_err(&dev_priv->drm,
101*4882a593Smuzhiyun "error sending DCS NOP command\n");
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* wait for header credits to be released */
105*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
106*4882a593Smuzhiyun dsi_trans = dsi_port_to_transcoder(port);
107*4882a593Smuzhiyun wait_for_header_credits(dev_priv, dsi_trans);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* wait for LP TX in progress bit to be cleared */
111*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
112*4882a593Smuzhiyun dsi_trans = dsi_port_to_transcoder(port);
113*4882a593Smuzhiyun if (wait_for_us(!(intel_de_read(dev_priv, DSI_LP_MSG(dsi_trans)) &
114*4882a593Smuzhiyun LPTX_IN_PROGRESS), 20))
115*4882a593Smuzhiyun drm_err(&dev_priv->drm, "LPTX bit not cleared\n");
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
add_payld_to_queue(struct intel_dsi_host * host,const u8 * data,u32 len)119*4882a593Smuzhiyun static bool add_payld_to_queue(struct intel_dsi_host *host, const u8 *data,
120*4882a593Smuzhiyun u32 len)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun struct intel_dsi *intel_dsi = host->intel_dsi;
123*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(intel_dsi->base.base.dev);
124*4882a593Smuzhiyun enum transcoder dsi_trans = dsi_port_to_transcoder(host->port);
125*4882a593Smuzhiyun int free_credits;
126*4882a593Smuzhiyun int i, j;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun for (i = 0; i < len; i += 4) {
129*4882a593Smuzhiyun u32 tmp = 0;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun free_credits = payload_credits_available(dev_priv, dsi_trans);
132*4882a593Smuzhiyun if (free_credits < 1) {
133*4882a593Smuzhiyun drm_err(&dev_priv->drm,
134*4882a593Smuzhiyun "Payload credit not available\n");
135*4882a593Smuzhiyun return false;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun for (j = 0; j < min_t(u32, len - i, 4); j++)
139*4882a593Smuzhiyun tmp |= *data++ << 8 * j;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun intel_de_write(dev_priv, DSI_CMD_TXPYLD(dsi_trans), tmp);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun return true;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
dsi_send_pkt_hdr(struct intel_dsi_host * host,struct mipi_dsi_packet pkt,bool enable_lpdt)147*4882a593Smuzhiyun static int dsi_send_pkt_hdr(struct intel_dsi_host *host,
148*4882a593Smuzhiyun struct mipi_dsi_packet pkt, bool enable_lpdt)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun struct intel_dsi *intel_dsi = host->intel_dsi;
151*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(intel_dsi->base.base.dev);
152*4882a593Smuzhiyun enum transcoder dsi_trans = dsi_port_to_transcoder(host->port);
153*4882a593Smuzhiyun u32 tmp;
154*4882a593Smuzhiyun int free_credits;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* check if header credit available */
157*4882a593Smuzhiyun free_credits = header_credits_available(dev_priv, dsi_trans);
158*4882a593Smuzhiyun if (free_credits < 1) {
159*4882a593Smuzhiyun drm_err(&dev_priv->drm,
160*4882a593Smuzhiyun "send pkt header failed, not enough hdr credits\n");
161*4882a593Smuzhiyun return -1;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, DSI_CMD_TXHDR(dsi_trans));
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun if (pkt.payload)
167*4882a593Smuzhiyun tmp |= PAYLOAD_PRESENT;
168*4882a593Smuzhiyun else
169*4882a593Smuzhiyun tmp &= ~PAYLOAD_PRESENT;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun tmp &= ~VBLANK_FENCE;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun if (enable_lpdt)
174*4882a593Smuzhiyun tmp |= LP_DATA_TRANSFER;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun tmp &= ~(PARAM_WC_MASK | VC_MASK | DT_MASK);
177*4882a593Smuzhiyun tmp |= ((pkt.header[0] & VC_MASK) << VC_SHIFT);
178*4882a593Smuzhiyun tmp |= ((pkt.header[0] & DT_MASK) << DT_SHIFT);
179*4882a593Smuzhiyun tmp |= (pkt.header[1] << PARAM_WC_LOWER_SHIFT);
180*4882a593Smuzhiyun tmp |= (pkt.header[2] << PARAM_WC_UPPER_SHIFT);
181*4882a593Smuzhiyun intel_de_write(dev_priv, DSI_CMD_TXHDR(dsi_trans), tmp);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun return 0;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
dsi_send_pkt_payld(struct intel_dsi_host * host,struct mipi_dsi_packet pkt)186*4882a593Smuzhiyun static int dsi_send_pkt_payld(struct intel_dsi_host *host,
187*4882a593Smuzhiyun struct mipi_dsi_packet pkt)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun struct intel_dsi *intel_dsi = host->intel_dsi;
190*4882a593Smuzhiyun struct drm_i915_private *i915 = to_i915(intel_dsi->base.base.dev);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* payload queue can accept *256 bytes*, check limit */
193*4882a593Smuzhiyun if (pkt.payload_length > MAX_PLOAD_CREDIT * 4) {
194*4882a593Smuzhiyun drm_err(&i915->drm, "payload size exceeds max queue limit\n");
195*4882a593Smuzhiyun return -1;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* load data into command payload queue */
199*4882a593Smuzhiyun if (!add_payld_to_queue(host, pkt.payload,
200*4882a593Smuzhiyun pkt.payload_length)) {
201*4882a593Smuzhiyun drm_err(&i915->drm, "adding payload to queue failed\n");
202*4882a593Smuzhiyun return -1;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun return 0;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
dsi_program_swing_and_deemphasis(struct intel_encoder * encoder)208*4882a593Smuzhiyun static void dsi_program_swing_and_deemphasis(struct intel_encoder *encoder)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
211*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
212*4882a593Smuzhiyun enum phy phy;
213*4882a593Smuzhiyun u32 tmp;
214*4882a593Smuzhiyun int lane;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun for_each_dsi_phy(phy, intel_dsi->phys) {
217*4882a593Smuzhiyun /*
218*4882a593Smuzhiyun * Program voltage swing and pre-emphasis level values as per
219*4882a593Smuzhiyun * table in BSPEC under DDI buffer programing
220*4882a593Smuzhiyun */
221*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
222*4882a593Smuzhiyun tmp &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK);
223*4882a593Smuzhiyun tmp |= SCALING_MODE_SEL(0x2);
224*4882a593Smuzhiyun tmp |= TAP2_DISABLE | TAP3_DISABLE;
225*4882a593Smuzhiyun tmp |= RTERM_SELECT(0x6);
226*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), tmp);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_AUX(phy));
229*4882a593Smuzhiyun tmp &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK);
230*4882a593Smuzhiyun tmp |= SCALING_MODE_SEL(0x2);
231*4882a593Smuzhiyun tmp |= TAP2_DISABLE | TAP3_DISABLE;
232*4882a593Smuzhiyun tmp |= RTERM_SELECT(0x6);
233*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_TX_DW5_AUX(phy), tmp);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
236*4882a593Smuzhiyun tmp &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
237*4882a593Smuzhiyun RCOMP_SCALAR_MASK);
238*4882a593Smuzhiyun tmp |= SWING_SEL_UPPER(0x2);
239*4882a593Smuzhiyun tmp |= SWING_SEL_LOWER(0x2);
240*4882a593Smuzhiyun tmp |= RCOMP_SCALAR(0x98);
241*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), tmp);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW2_AUX(phy));
244*4882a593Smuzhiyun tmp &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
245*4882a593Smuzhiyun RCOMP_SCALAR_MASK);
246*4882a593Smuzhiyun tmp |= SWING_SEL_UPPER(0x2);
247*4882a593Smuzhiyun tmp |= SWING_SEL_LOWER(0x2);
248*4882a593Smuzhiyun tmp |= RCOMP_SCALAR(0x98);
249*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_TX_DW2_AUX(phy), tmp);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW4_AUX(phy));
252*4882a593Smuzhiyun tmp &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
253*4882a593Smuzhiyun CURSOR_COEFF_MASK);
254*4882a593Smuzhiyun tmp |= POST_CURSOR_1(0x0);
255*4882a593Smuzhiyun tmp |= POST_CURSOR_2(0x0);
256*4882a593Smuzhiyun tmp |= CURSOR_COEFF(0x3f);
257*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_TX_DW4_AUX(phy), tmp);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun for (lane = 0; lane <= 3; lane++) {
260*4882a593Smuzhiyun /* Bspec: must not use GRP register for write */
261*4882a593Smuzhiyun tmp = intel_de_read(dev_priv,
262*4882a593Smuzhiyun ICL_PORT_TX_DW4_LN(lane, phy));
263*4882a593Smuzhiyun tmp &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
264*4882a593Smuzhiyun CURSOR_COEFF_MASK);
265*4882a593Smuzhiyun tmp |= POST_CURSOR_1(0x0);
266*4882a593Smuzhiyun tmp |= POST_CURSOR_2(0x0);
267*4882a593Smuzhiyun tmp |= CURSOR_COEFF(0x3f);
268*4882a593Smuzhiyun intel_de_write(dev_priv,
269*4882a593Smuzhiyun ICL_PORT_TX_DW4_LN(lane, phy), tmp);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
configure_dual_link_mode(struct intel_encoder * encoder,const struct intel_crtc_state * pipe_config)274*4882a593Smuzhiyun static void configure_dual_link_mode(struct intel_encoder *encoder,
275*4882a593Smuzhiyun const struct intel_crtc_state *pipe_config)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
278*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
279*4882a593Smuzhiyun u32 dss_ctl1;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun dss_ctl1 = intel_de_read(dev_priv, DSS_CTL1);
282*4882a593Smuzhiyun dss_ctl1 |= SPLITTER_ENABLE;
283*4882a593Smuzhiyun dss_ctl1 &= ~OVERLAP_PIXELS_MASK;
284*4882a593Smuzhiyun dss_ctl1 |= OVERLAP_PIXELS(intel_dsi->pixel_overlap);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) {
287*4882a593Smuzhiyun const struct drm_display_mode *adjusted_mode =
288*4882a593Smuzhiyun &pipe_config->hw.adjusted_mode;
289*4882a593Smuzhiyun u32 dss_ctl2;
290*4882a593Smuzhiyun u16 hactive = adjusted_mode->crtc_hdisplay;
291*4882a593Smuzhiyun u16 dl_buffer_depth;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun dss_ctl1 &= ~DUAL_LINK_MODE_INTERLEAVE;
294*4882a593Smuzhiyun dl_buffer_depth = hactive / 2 + intel_dsi->pixel_overlap;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun if (dl_buffer_depth > MAX_DL_BUFFER_TARGET_DEPTH)
297*4882a593Smuzhiyun drm_err(&dev_priv->drm,
298*4882a593Smuzhiyun "DL buffer depth exceed max value\n");
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun dss_ctl1 &= ~LEFT_DL_BUF_TARGET_DEPTH_MASK;
301*4882a593Smuzhiyun dss_ctl1 |= LEFT_DL_BUF_TARGET_DEPTH(dl_buffer_depth);
302*4882a593Smuzhiyun dss_ctl2 = intel_de_read(dev_priv, DSS_CTL2);
303*4882a593Smuzhiyun dss_ctl2 &= ~RIGHT_DL_BUF_TARGET_DEPTH_MASK;
304*4882a593Smuzhiyun dss_ctl2 |= RIGHT_DL_BUF_TARGET_DEPTH(dl_buffer_depth);
305*4882a593Smuzhiyun intel_de_write(dev_priv, DSS_CTL2, dss_ctl2);
306*4882a593Smuzhiyun } else {
307*4882a593Smuzhiyun /* Interleave */
308*4882a593Smuzhiyun dss_ctl1 |= DUAL_LINK_MODE_INTERLEAVE;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun intel_de_write(dev_priv, DSS_CTL1, dss_ctl1);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /* aka DSI 8X clock */
afe_clk(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)315*4882a593Smuzhiyun static int afe_clk(struct intel_encoder *encoder,
316*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
319*4882a593Smuzhiyun int bpp;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if (crtc_state->dsc.compression_enable)
322*4882a593Smuzhiyun bpp = crtc_state->dsc.compressed_bpp;
323*4882a593Smuzhiyun else
324*4882a593Smuzhiyun bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun return DIV_ROUND_CLOSEST(intel_dsi->pclk * bpp, intel_dsi->lane_count);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
gen11_dsi_program_esc_clk_div(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)329*4882a593Smuzhiyun static void gen11_dsi_program_esc_clk_div(struct intel_encoder *encoder,
330*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
333*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
334*4882a593Smuzhiyun enum port port;
335*4882a593Smuzhiyun int afe_clk_khz;
336*4882a593Smuzhiyun u32 esc_clk_div_m;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun afe_clk_khz = afe_clk(encoder, crtc_state);
339*4882a593Smuzhiyun esc_clk_div_m = DIV_ROUND_UP(afe_clk_khz, DSI_MAX_ESC_CLK);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
342*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_DSI_ESC_CLK_DIV(port),
343*4882a593Smuzhiyun esc_clk_div_m & ICL_ESC_CLK_DIV_MASK);
344*4882a593Smuzhiyun intel_de_posting_read(dev_priv, ICL_DSI_ESC_CLK_DIV(port));
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
348*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_DPHY_ESC_CLK_DIV(port),
349*4882a593Smuzhiyun esc_clk_div_m & ICL_ESC_CLK_DIV_MASK);
350*4882a593Smuzhiyun intel_de_posting_read(dev_priv, ICL_DPHY_ESC_CLK_DIV(port));
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
get_dsi_io_power_domains(struct drm_i915_private * dev_priv,struct intel_dsi * intel_dsi)354*4882a593Smuzhiyun static void get_dsi_io_power_domains(struct drm_i915_private *dev_priv,
355*4882a593Smuzhiyun struct intel_dsi *intel_dsi)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun enum port port;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
360*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, intel_dsi->io_wakeref[port]);
361*4882a593Smuzhiyun intel_dsi->io_wakeref[port] =
362*4882a593Smuzhiyun intel_display_power_get(dev_priv,
363*4882a593Smuzhiyun port == PORT_A ?
364*4882a593Smuzhiyun POWER_DOMAIN_PORT_DDI_A_IO :
365*4882a593Smuzhiyun POWER_DOMAIN_PORT_DDI_B_IO);
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
gen11_dsi_enable_io_power(struct intel_encoder * encoder)369*4882a593Smuzhiyun static void gen11_dsi_enable_io_power(struct intel_encoder *encoder)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
372*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
373*4882a593Smuzhiyun enum port port;
374*4882a593Smuzhiyun u32 tmp;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
377*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, ICL_DSI_IO_MODECTL(port));
378*4882a593Smuzhiyun tmp |= COMBO_PHY_MODE_DSI;
379*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_DSI_IO_MODECTL(port), tmp);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun get_dsi_io_power_domains(dev_priv, intel_dsi);
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
gen11_dsi_power_up_lanes(struct intel_encoder * encoder)385*4882a593Smuzhiyun static void gen11_dsi_power_up_lanes(struct intel_encoder *encoder)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
388*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
389*4882a593Smuzhiyun enum phy phy;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun for_each_dsi_phy(phy, intel_dsi->phys)
392*4882a593Smuzhiyun intel_combo_phy_power_up_lanes(dev_priv, phy, true,
393*4882a593Smuzhiyun intel_dsi->lane_count, false);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
gen11_dsi_config_phy_lanes_sequence(struct intel_encoder * encoder)396*4882a593Smuzhiyun static void gen11_dsi_config_phy_lanes_sequence(struct intel_encoder *encoder)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
399*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
400*4882a593Smuzhiyun enum phy phy;
401*4882a593Smuzhiyun u32 tmp;
402*4882a593Smuzhiyun int lane;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /* Step 4b(i) set loadgen select for transmit and aux lanes */
405*4882a593Smuzhiyun for_each_dsi_phy(phy, intel_dsi->phys) {
406*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW4_AUX(phy));
407*4882a593Smuzhiyun tmp &= ~LOADGEN_SELECT;
408*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_TX_DW4_AUX(phy), tmp);
409*4882a593Smuzhiyun for (lane = 0; lane <= 3; lane++) {
410*4882a593Smuzhiyun tmp = intel_de_read(dev_priv,
411*4882a593Smuzhiyun ICL_PORT_TX_DW4_LN(lane, phy));
412*4882a593Smuzhiyun tmp &= ~LOADGEN_SELECT;
413*4882a593Smuzhiyun if (lane != 2)
414*4882a593Smuzhiyun tmp |= LOADGEN_SELECT;
415*4882a593Smuzhiyun intel_de_write(dev_priv,
416*4882a593Smuzhiyun ICL_PORT_TX_DW4_LN(lane, phy), tmp);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* Step 4b(ii) set latency optimization for transmit and aux lanes */
421*4882a593Smuzhiyun for_each_dsi_phy(phy, intel_dsi->phys) {
422*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW2_AUX(phy));
423*4882a593Smuzhiyun tmp &= ~FRC_LATENCY_OPTIM_MASK;
424*4882a593Smuzhiyun tmp |= FRC_LATENCY_OPTIM_VAL(0x5);
425*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_TX_DW2_AUX(phy), tmp);
426*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
427*4882a593Smuzhiyun tmp &= ~FRC_LATENCY_OPTIM_MASK;
428*4882a593Smuzhiyun tmp |= FRC_LATENCY_OPTIM_VAL(0x5);
429*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), tmp);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* For EHL, TGL, set latency optimization for PCS_DW1 lanes */
432*4882a593Smuzhiyun if (IS_ELKHARTLAKE(dev_priv) || (INTEL_GEN(dev_priv) >= 12)) {
433*4882a593Smuzhiyun tmp = intel_de_read(dev_priv,
434*4882a593Smuzhiyun ICL_PORT_PCS_DW1_AUX(phy));
435*4882a593Smuzhiyun tmp &= ~LATENCY_OPTIM_MASK;
436*4882a593Smuzhiyun tmp |= LATENCY_OPTIM_VAL(0);
437*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_PCS_DW1_AUX(phy),
438*4882a593Smuzhiyun tmp);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun tmp = intel_de_read(dev_priv,
441*4882a593Smuzhiyun ICL_PORT_PCS_DW1_LN0(phy));
442*4882a593Smuzhiyun tmp &= ~LATENCY_OPTIM_MASK;
443*4882a593Smuzhiyun tmp |= LATENCY_OPTIM_VAL(0x1);
444*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy),
445*4882a593Smuzhiyun tmp);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
gen11_dsi_voltage_swing_program_seq(struct intel_encoder * encoder)451*4882a593Smuzhiyun static void gen11_dsi_voltage_swing_program_seq(struct intel_encoder *encoder)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
454*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
455*4882a593Smuzhiyun u32 tmp;
456*4882a593Smuzhiyun enum phy phy;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun /* clear common keeper enable bit */
459*4882a593Smuzhiyun for_each_dsi_phy(phy, intel_dsi->phys) {
460*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy));
461*4882a593Smuzhiyun tmp &= ~COMMON_KEEPER_EN;
462*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), tmp);
463*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_AUX(phy));
464*4882a593Smuzhiyun tmp &= ~COMMON_KEEPER_EN;
465*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_PCS_DW1_AUX(phy), tmp);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /*
469*4882a593Smuzhiyun * Set SUS Clock Config bitfield to 11b
470*4882a593Smuzhiyun * Note: loadgen select program is done
471*4882a593Smuzhiyun * as part of lane phy sequence configuration
472*4882a593Smuzhiyun */
473*4882a593Smuzhiyun for_each_dsi_phy(phy, intel_dsi->phys) {
474*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy));
475*4882a593Smuzhiyun tmp |= SUS_CLOCK_CONFIG;
476*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), tmp);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /* Clear training enable to change swing values */
480*4882a593Smuzhiyun for_each_dsi_phy(phy, intel_dsi->phys) {
481*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
482*4882a593Smuzhiyun tmp &= ~TX_TRAINING_EN;
483*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), tmp);
484*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_AUX(phy));
485*4882a593Smuzhiyun tmp &= ~TX_TRAINING_EN;
486*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_TX_DW5_AUX(phy), tmp);
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* Program swing and de-emphasis */
490*4882a593Smuzhiyun dsi_program_swing_and_deemphasis(encoder);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* Set training enable to trigger update */
493*4882a593Smuzhiyun for_each_dsi_phy(phy, intel_dsi->phys) {
494*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
495*4882a593Smuzhiyun tmp |= TX_TRAINING_EN;
496*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), tmp);
497*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_AUX(phy));
498*4882a593Smuzhiyun tmp |= TX_TRAINING_EN;
499*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_PORT_TX_DW5_AUX(phy), tmp);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
gen11_dsi_enable_ddi_buffer(struct intel_encoder * encoder)503*4882a593Smuzhiyun static void gen11_dsi_enable_ddi_buffer(struct intel_encoder *encoder)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
506*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
507*4882a593Smuzhiyun u32 tmp;
508*4882a593Smuzhiyun enum port port;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
511*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
512*4882a593Smuzhiyun tmp |= DDI_BUF_CTL_ENABLE;
513*4882a593Smuzhiyun intel_de_write(dev_priv, DDI_BUF_CTL(port), tmp);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun if (wait_for_us(!(intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
516*4882a593Smuzhiyun DDI_BUF_IS_IDLE),
517*4882a593Smuzhiyun 500))
518*4882a593Smuzhiyun drm_err(&dev_priv->drm, "DDI port:%c buffer idle\n",
519*4882a593Smuzhiyun port_name(port));
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun static void
gen11_dsi_setup_dphy_timings(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)524*4882a593Smuzhiyun gen11_dsi_setup_dphy_timings(struct intel_encoder *encoder,
525*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
528*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
529*4882a593Smuzhiyun u32 tmp;
530*4882a593Smuzhiyun enum port port;
531*4882a593Smuzhiyun enum phy phy;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun /* Program T-INIT master registers */
534*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
535*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, ICL_DSI_T_INIT_MASTER(port));
536*4882a593Smuzhiyun tmp &= ~MASTER_INIT_TIMER_MASK;
537*4882a593Smuzhiyun tmp |= intel_dsi->init_count;
538*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_DSI_T_INIT_MASTER(port), tmp);
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /* Program DPHY clock lanes timings */
542*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
543*4882a593Smuzhiyun intel_de_write(dev_priv, DPHY_CLK_TIMING_PARAM(port),
544*4882a593Smuzhiyun intel_dsi->dphy_reg);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /* shadow register inside display core */
547*4882a593Smuzhiyun intel_de_write(dev_priv, DSI_CLK_TIMING_PARAM(port),
548*4882a593Smuzhiyun intel_dsi->dphy_reg);
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun /* Program DPHY data lanes timings */
552*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
553*4882a593Smuzhiyun intel_de_write(dev_priv, DPHY_DATA_TIMING_PARAM(port),
554*4882a593Smuzhiyun intel_dsi->dphy_data_lane_reg);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun /* shadow register inside display core */
557*4882a593Smuzhiyun intel_de_write(dev_priv, DSI_DATA_TIMING_PARAM(port),
558*4882a593Smuzhiyun intel_dsi->dphy_data_lane_reg);
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /*
562*4882a593Smuzhiyun * If DSI link operating at or below an 800 MHz,
563*4882a593Smuzhiyun * TA_SURE should be override and programmed to
564*4882a593Smuzhiyun * a value '0' inside TA_PARAM_REGISTERS otherwise
565*4882a593Smuzhiyun * leave all fields at HW default values.
566*4882a593Smuzhiyun */
567*4882a593Smuzhiyun if (IS_GEN(dev_priv, 11)) {
568*4882a593Smuzhiyun if (afe_clk(encoder, crtc_state) <= 800000) {
569*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
570*4882a593Smuzhiyun tmp = intel_de_read(dev_priv,
571*4882a593Smuzhiyun DPHY_TA_TIMING_PARAM(port));
572*4882a593Smuzhiyun tmp &= ~TA_SURE_MASK;
573*4882a593Smuzhiyun tmp |= TA_SURE_OVERRIDE | TA_SURE(0);
574*4882a593Smuzhiyun intel_de_write(dev_priv,
575*4882a593Smuzhiyun DPHY_TA_TIMING_PARAM(port),
576*4882a593Smuzhiyun tmp);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun /* shadow register inside display core */
579*4882a593Smuzhiyun tmp = intel_de_read(dev_priv,
580*4882a593Smuzhiyun DSI_TA_TIMING_PARAM(port));
581*4882a593Smuzhiyun tmp &= ~TA_SURE_MASK;
582*4882a593Smuzhiyun tmp |= TA_SURE_OVERRIDE | TA_SURE(0);
583*4882a593Smuzhiyun intel_de_write(dev_priv,
584*4882a593Smuzhiyun DSI_TA_TIMING_PARAM(port), tmp);
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun if (IS_ELKHARTLAKE(dev_priv)) {
590*4882a593Smuzhiyun for_each_dsi_phy(phy, intel_dsi->phys) {
591*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, ICL_DPHY_CHKN(phy));
592*4882a593Smuzhiyun tmp |= ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP;
593*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_DPHY_CHKN(phy), tmp);
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
gen11_dsi_gate_clocks(struct intel_encoder * encoder)598*4882a593Smuzhiyun static void gen11_dsi_gate_clocks(struct intel_encoder *encoder)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
601*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
602*4882a593Smuzhiyun u32 tmp;
603*4882a593Smuzhiyun enum phy phy;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun mutex_lock(&dev_priv->dpll.lock);
606*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
607*4882a593Smuzhiyun for_each_dsi_phy(phy, intel_dsi->phys)
608*4882a593Smuzhiyun tmp |= ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, tmp);
611*4882a593Smuzhiyun mutex_unlock(&dev_priv->dpll.lock);
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
gen11_dsi_ungate_clocks(struct intel_encoder * encoder)614*4882a593Smuzhiyun static void gen11_dsi_ungate_clocks(struct intel_encoder *encoder)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
617*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
618*4882a593Smuzhiyun u32 tmp;
619*4882a593Smuzhiyun enum phy phy;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun mutex_lock(&dev_priv->dpll.lock);
622*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
623*4882a593Smuzhiyun for_each_dsi_phy(phy, intel_dsi->phys)
624*4882a593Smuzhiyun tmp &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, tmp);
627*4882a593Smuzhiyun mutex_unlock(&dev_priv->dpll.lock);
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
gen11_dsi_map_pll(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)630*4882a593Smuzhiyun static void gen11_dsi_map_pll(struct intel_encoder *encoder,
631*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
634*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
635*4882a593Smuzhiyun struct intel_shared_dpll *pll = crtc_state->shared_dpll;
636*4882a593Smuzhiyun enum phy phy;
637*4882a593Smuzhiyun u32 val;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun mutex_lock(&dev_priv->dpll.lock);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
642*4882a593Smuzhiyun for_each_dsi_phy(phy, intel_dsi->phys) {
643*4882a593Smuzhiyun val &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
644*4882a593Smuzhiyun val |= ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy);
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun for_each_dsi_phy(phy, intel_dsi->phys) {
649*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12)
650*4882a593Smuzhiyun val |= ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
651*4882a593Smuzhiyun else
652*4882a593Smuzhiyun val &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun intel_de_posting_read(dev_priv, ICL_DPCLKA_CFGCR0);
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun mutex_unlock(&dev_priv->dpll.lock);
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun static void
gen11_dsi_configure_transcoder(struct intel_encoder * encoder,const struct intel_crtc_state * pipe_config)662*4882a593Smuzhiyun gen11_dsi_configure_transcoder(struct intel_encoder *encoder,
663*4882a593Smuzhiyun const struct intel_crtc_state *pipe_config)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
666*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
667*4882a593Smuzhiyun struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc);
668*4882a593Smuzhiyun enum pipe pipe = intel_crtc->pipe;
669*4882a593Smuzhiyun u32 tmp;
670*4882a593Smuzhiyun enum port port;
671*4882a593Smuzhiyun enum transcoder dsi_trans;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
674*4882a593Smuzhiyun dsi_trans = dsi_port_to_transcoder(port);
675*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, DSI_TRANS_FUNC_CONF(dsi_trans));
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun if (intel_dsi->eotp_pkt)
678*4882a593Smuzhiyun tmp &= ~EOTP_DISABLED;
679*4882a593Smuzhiyun else
680*4882a593Smuzhiyun tmp |= EOTP_DISABLED;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun /* enable link calibration if freq > 1.5Gbps */
683*4882a593Smuzhiyun if (afe_clk(encoder, pipe_config) >= 1500 * 1000) {
684*4882a593Smuzhiyun tmp &= ~LINK_CALIBRATION_MASK;
685*4882a593Smuzhiyun tmp |= CALIBRATION_ENABLED_INITIAL_ONLY;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /* configure continuous clock */
689*4882a593Smuzhiyun tmp &= ~CONTINUOUS_CLK_MASK;
690*4882a593Smuzhiyun if (intel_dsi->clock_stop)
691*4882a593Smuzhiyun tmp |= CLK_ENTER_LP_AFTER_DATA;
692*4882a593Smuzhiyun else
693*4882a593Smuzhiyun tmp |= CLK_HS_CONTINUOUS;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun /* configure buffer threshold limit to minimum */
696*4882a593Smuzhiyun tmp &= ~PIX_BUF_THRESHOLD_MASK;
697*4882a593Smuzhiyun tmp |= PIX_BUF_THRESHOLD_1_4;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun /* set virtual channel to '0' */
700*4882a593Smuzhiyun tmp &= ~PIX_VIRT_CHAN_MASK;
701*4882a593Smuzhiyun tmp |= PIX_VIRT_CHAN(0);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun /* program BGR transmission */
704*4882a593Smuzhiyun if (intel_dsi->bgr_enabled)
705*4882a593Smuzhiyun tmp |= BGR_TRANSMISSION;
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun /* select pixel format */
708*4882a593Smuzhiyun tmp &= ~PIX_FMT_MASK;
709*4882a593Smuzhiyun if (pipe_config->dsc.compression_enable) {
710*4882a593Smuzhiyun tmp |= PIX_FMT_COMPRESSED;
711*4882a593Smuzhiyun } else {
712*4882a593Smuzhiyun switch (intel_dsi->pixel_format) {
713*4882a593Smuzhiyun default:
714*4882a593Smuzhiyun MISSING_CASE(intel_dsi->pixel_format);
715*4882a593Smuzhiyun fallthrough;
716*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB565:
717*4882a593Smuzhiyun tmp |= PIX_FMT_RGB565;
718*4882a593Smuzhiyun break;
719*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB666_PACKED:
720*4882a593Smuzhiyun tmp |= PIX_FMT_RGB666_PACKED;
721*4882a593Smuzhiyun break;
722*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB666:
723*4882a593Smuzhiyun tmp |= PIX_FMT_RGB666_LOOSE;
724*4882a593Smuzhiyun break;
725*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB888:
726*4882a593Smuzhiyun tmp |= PIX_FMT_RGB888;
727*4882a593Smuzhiyun break;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12) {
732*4882a593Smuzhiyun if (is_vid_mode(intel_dsi))
733*4882a593Smuzhiyun tmp |= BLANKING_PACKET_ENABLE;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun /* program DSI operation mode */
737*4882a593Smuzhiyun if (is_vid_mode(intel_dsi)) {
738*4882a593Smuzhiyun tmp &= ~OP_MODE_MASK;
739*4882a593Smuzhiyun switch (intel_dsi->video_mode_format) {
740*4882a593Smuzhiyun default:
741*4882a593Smuzhiyun MISSING_CASE(intel_dsi->video_mode_format);
742*4882a593Smuzhiyun fallthrough;
743*4882a593Smuzhiyun case VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS:
744*4882a593Smuzhiyun tmp |= VIDEO_MODE_SYNC_EVENT;
745*4882a593Smuzhiyun break;
746*4882a593Smuzhiyun case VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE:
747*4882a593Smuzhiyun tmp |= VIDEO_MODE_SYNC_PULSE;
748*4882a593Smuzhiyun break;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun } else {
751*4882a593Smuzhiyun /*
752*4882a593Smuzhiyun * FIXME: Retrieve this info from VBT.
753*4882a593Smuzhiyun * As per the spec when dsi transcoder is operating
754*4882a593Smuzhiyun * in TE GATE mode, TE comes from GPIO
755*4882a593Smuzhiyun * which is UTIL PIN for DSI 0.
756*4882a593Smuzhiyun * Also this GPIO would not be used for other
757*4882a593Smuzhiyun * purposes is an assumption.
758*4882a593Smuzhiyun */
759*4882a593Smuzhiyun tmp &= ~OP_MODE_MASK;
760*4882a593Smuzhiyun tmp |= CMD_MODE_TE_GATE;
761*4882a593Smuzhiyun tmp |= TE_SOURCE_GPIO;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun intel_de_write(dev_priv, DSI_TRANS_FUNC_CONF(dsi_trans), tmp);
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun /* enable port sync mode if dual link */
768*4882a593Smuzhiyun if (intel_dsi->dual_link) {
769*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
770*4882a593Smuzhiyun dsi_trans = dsi_port_to_transcoder(port);
771*4882a593Smuzhiyun tmp = intel_de_read(dev_priv,
772*4882a593Smuzhiyun TRANS_DDI_FUNC_CTL2(dsi_trans));
773*4882a593Smuzhiyun tmp |= PORT_SYNC_MODE_ENABLE;
774*4882a593Smuzhiyun intel_de_write(dev_priv,
775*4882a593Smuzhiyun TRANS_DDI_FUNC_CTL2(dsi_trans), tmp);
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /* configure stream splitting */
779*4882a593Smuzhiyun configure_dual_link_mode(encoder, pipe_config);
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
783*4882a593Smuzhiyun dsi_trans = dsi_port_to_transcoder(port);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun /* select data lane width */
786*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans));
787*4882a593Smuzhiyun tmp &= ~DDI_PORT_WIDTH_MASK;
788*4882a593Smuzhiyun tmp |= DDI_PORT_WIDTH(intel_dsi->lane_count);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun /* select input pipe */
791*4882a593Smuzhiyun tmp &= ~TRANS_DDI_EDP_INPUT_MASK;
792*4882a593Smuzhiyun switch (pipe) {
793*4882a593Smuzhiyun default:
794*4882a593Smuzhiyun MISSING_CASE(pipe);
795*4882a593Smuzhiyun fallthrough;
796*4882a593Smuzhiyun case PIPE_A:
797*4882a593Smuzhiyun tmp |= TRANS_DDI_EDP_INPUT_A_ON;
798*4882a593Smuzhiyun break;
799*4882a593Smuzhiyun case PIPE_B:
800*4882a593Smuzhiyun tmp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
801*4882a593Smuzhiyun break;
802*4882a593Smuzhiyun case PIPE_C:
803*4882a593Smuzhiyun tmp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
804*4882a593Smuzhiyun break;
805*4882a593Smuzhiyun case PIPE_D:
806*4882a593Smuzhiyun tmp |= TRANS_DDI_EDP_INPUT_D_ONOFF;
807*4882a593Smuzhiyun break;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun /* enable DDI buffer */
811*4882a593Smuzhiyun tmp |= TRANS_DDI_FUNC_ENABLE;
812*4882a593Smuzhiyun intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans), tmp);
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun /* wait for link ready */
816*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
817*4882a593Smuzhiyun dsi_trans = dsi_port_to_transcoder(port);
818*4882a593Smuzhiyun if (wait_for_us((intel_de_read(dev_priv, DSI_TRANS_FUNC_CONF(dsi_trans)) &
819*4882a593Smuzhiyun LINK_READY), 2500))
820*4882a593Smuzhiyun drm_err(&dev_priv->drm, "DSI link not ready\n");
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun static void
gen11_dsi_set_transcoder_timings(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)825*4882a593Smuzhiyun gen11_dsi_set_transcoder_timings(struct intel_encoder *encoder,
826*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
829*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
830*4882a593Smuzhiyun const struct drm_display_mode *adjusted_mode =
831*4882a593Smuzhiyun &crtc_state->hw.adjusted_mode;
832*4882a593Smuzhiyun enum port port;
833*4882a593Smuzhiyun enum transcoder dsi_trans;
834*4882a593Smuzhiyun /* horizontal timings */
835*4882a593Smuzhiyun u16 htotal, hactive, hsync_start, hsync_end, hsync_size;
836*4882a593Smuzhiyun u16 hback_porch;
837*4882a593Smuzhiyun /* vertical timings */
838*4882a593Smuzhiyun u16 vtotal, vactive, vsync_start, vsync_end, vsync_shift;
839*4882a593Smuzhiyun int mul = 1, div = 1;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun /*
842*4882a593Smuzhiyun * Adjust horizontal timings (htotal, hsync_start, hsync_end) to account
843*4882a593Smuzhiyun * for slower link speed if DSC is enabled.
844*4882a593Smuzhiyun *
845*4882a593Smuzhiyun * The compression frequency ratio is the ratio between compressed and
846*4882a593Smuzhiyun * non-compressed link speeds, and simplifies down to the ratio between
847*4882a593Smuzhiyun * compressed and non-compressed bpp.
848*4882a593Smuzhiyun */
849*4882a593Smuzhiyun if (crtc_state->dsc.compression_enable) {
850*4882a593Smuzhiyun mul = crtc_state->dsc.compressed_bpp;
851*4882a593Smuzhiyun div = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun hactive = adjusted_mode->crtc_hdisplay;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun if (is_vid_mode(intel_dsi))
857*4882a593Smuzhiyun htotal = DIV_ROUND_UP(adjusted_mode->crtc_htotal * mul, div);
858*4882a593Smuzhiyun else
859*4882a593Smuzhiyun htotal = DIV_ROUND_UP((hactive + 160) * mul, div);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun hsync_start = DIV_ROUND_UP(adjusted_mode->crtc_hsync_start * mul, div);
862*4882a593Smuzhiyun hsync_end = DIV_ROUND_UP(adjusted_mode->crtc_hsync_end * mul, div);
863*4882a593Smuzhiyun hsync_size = hsync_end - hsync_start;
864*4882a593Smuzhiyun hback_porch = (adjusted_mode->crtc_htotal -
865*4882a593Smuzhiyun adjusted_mode->crtc_hsync_end);
866*4882a593Smuzhiyun vactive = adjusted_mode->crtc_vdisplay;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun if (is_vid_mode(intel_dsi)) {
869*4882a593Smuzhiyun vtotal = adjusted_mode->crtc_vtotal;
870*4882a593Smuzhiyun } else {
871*4882a593Smuzhiyun int bpp, line_time_us, byte_clk_period_ns;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun if (crtc_state->dsc.compression_enable)
874*4882a593Smuzhiyun bpp = crtc_state->dsc.compressed_bpp;
875*4882a593Smuzhiyun else
876*4882a593Smuzhiyun bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun byte_clk_period_ns = 1000000 / afe_clk(encoder, crtc_state);
879*4882a593Smuzhiyun line_time_us = (htotal * (bpp / 8) * byte_clk_period_ns) / (1000 * intel_dsi->lane_count);
880*4882a593Smuzhiyun vtotal = vactive + DIV_ROUND_UP(400, line_time_us);
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun vsync_start = adjusted_mode->crtc_vsync_start;
883*4882a593Smuzhiyun vsync_end = adjusted_mode->crtc_vsync_end;
884*4882a593Smuzhiyun vsync_shift = hsync_start - htotal / 2;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun if (intel_dsi->dual_link) {
887*4882a593Smuzhiyun hactive /= 2;
888*4882a593Smuzhiyun if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
889*4882a593Smuzhiyun hactive += intel_dsi->pixel_overlap;
890*4882a593Smuzhiyun htotal /= 2;
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun /* minimum hactive as per bspec: 256 pixels */
894*4882a593Smuzhiyun if (adjusted_mode->crtc_hdisplay < 256)
895*4882a593Smuzhiyun drm_err(&dev_priv->drm, "hactive is less then 256 pixels\n");
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun /* if RGB666 format, then hactive must be multiple of 4 pixels */
898*4882a593Smuzhiyun if (intel_dsi->pixel_format == MIPI_DSI_FMT_RGB666 && hactive % 4 != 0)
899*4882a593Smuzhiyun drm_err(&dev_priv->drm,
900*4882a593Smuzhiyun "hactive pixels are not multiple of 4\n");
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun /* program TRANS_HTOTAL register */
903*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
904*4882a593Smuzhiyun dsi_trans = dsi_port_to_transcoder(port);
905*4882a593Smuzhiyun intel_de_write(dev_priv, HTOTAL(dsi_trans),
906*4882a593Smuzhiyun (hactive - 1) | ((htotal - 1) << 16));
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun /* TRANS_HSYNC register to be programmed only for video mode */
910*4882a593Smuzhiyun if (is_vid_mode(intel_dsi)) {
911*4882a593Smuzhiyun if (intel_dsi->video_mode_format ==
912*4882a593Smuzhiyun VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE) {
913*4882a593Smuzhiyun /* BSPEC: hsync size should be atleast 16 pixels */
914*4882a593Smuzhiyun if (hsync_size < 16)
915*4882a593Smuzhiyun drm_err(&dev_priv->drm,
916*4882a593Smuzhiyun "hsync size < 16 pixels\n");
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun if (hback_porch < 16)
920*4882a593Smuzhiyun drm_err(&dev_priv->drm, "hback porch < 16 pixels\n");
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun if (intel_dsi->dual_link) {
923*4882a593Smuzhiyun hsync_start /= 2;
924*4882a593Smuzhiyun hsync_end /= 2;
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
928*4882a593Smuzhiyun dsi_trans = dsi_port_to_transcoder(port);
929*4882a593Smuzhiyun intel_de_write(dev_priv, HSYNC(dsi_trans),
930*4882a593Smuzhiyun (hsync_start - 1) | ((hsync_end - 1) << 16));
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun /* program TRANS_VTOTAL register */
935*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
936*4882a593Smuzhiyun dsi_trans = dsi_port_to_transcoder(port);
937*4882a593Smuzhiyun /*
938*4882a593Smuzhiyun * FIXME: Programing this by assuming progressive mode, since
939*4882a593Smuzhiyun * non-interlaced info from VBT is not saved inside
940*4882a593Smuzhiyun * struct drm_display_mode.
941*4882a593Smuzhiyun * For interlace mode: program required pixel minus 2
942*4882a593Smuzhiyun */
943*4882a593Smuzhiyun intel_de_write(dev_priv, VTOTAL(dsi_trans),
944*4882a593Smuzhiyun (vactive - 1) | ((vtotal - 1) << 16));
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun if (vsync_end < vsync_start || vsync_end > vtotal)
948*4882a593Smuzhiyun drm_err(&dev_priv->drm, "Invalid vsync_end value\n");
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun if (vsync_start < vactive)
951*4882a593Smuzhiyun drm_err(&dev_priv->drm, "vsync_start less than vactive\n");
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun /* program TRANS_VSYNC register for video mode only */
954*4882a593Smuzhiyun if (is_vid_mode(intel_dsi)) {
955*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
956*4882a593Smuzhiyun dsi_trans = dsi_port_to_transcoder(port);
957*4882a593Smuzhiyun intel_de_write(dev_priv, VSYNC(dsi_trans),
958*4882a593Smuzhiyun (vsync_start - 1) | ((vsync_end - 1) << 16));
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /*
963*4882a593Smuzhiyun * FIXME: It has to be programmed only for video modes and interlaced
964*4882a593Smuzhiyun * modes. Put the check condition here once interlaced
965*4882a593Smuzhiyun * info available as described above.
966*4882a593Smuzhiyun * program TRANS_VSYNCSHIFT register
967*4882a593Smuzhiyun */
968*4882a593Smuzhiyun if (is_vid_mode(intel_dsi)) {
969*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
970*4882a593Smuzhiyun dsi_trans = dsi_port_to_transcoder(port);
971*4882a593Smuzhiyun intel_de_write(dev_priv, VSYNCSHIFT(dsi_trans),
972*4882a593Smuzhiyun vsync_shift);
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun /* program TRANS_VBLANK register, should be same as vtotal programmed */
977*4882a593Smuzhiyun if (INTEL_GEN(dev_priv) >= 12) {
978*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
979*4882a593Smuzhiyun dsi_trans = dsi_port_to_transcoder(port);
980*4882a593Smuzhiyun intel_de_write(dev_priv, VBLANK(dsi_trans),
981*4882a593Smuzhiyun (vactive - 1) | ((vtotal - 1) << 16));
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
gen11_dsi_enable_transcoder(struct intel_encoder * encoder)986*4882a593Smuzhiyun static void gen11_dsi_enable_transcoder(struct intel_encoder *encoder)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
989*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
990*4882a593Smuzhiyun enum port port;
991*4882a593Smuzhiyun enum transcoder dsi_trans;
992*4882a593Smuzhiyun u32 tmp;
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
995*4882a593Smuzhiyun dsi_trans = dsi_port_to_transcoder(port);
996*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, PIPECONF(dsi_trans));
997*4882a593Smuzhiyun tmp |= PIPECONF_ENABLE;
998*4882a593Smuzhiyun intel_de_write(dev_priv, PIPECONF(dsi_trans), tmp);
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun /* wait for transcoder to be enabled */
1001*4882a593Smuzhiyun if (intel_de_wait_for_set(dev_priv, PIPECONF(dsi_trans),
1002*4882a593Smuzhiyun I965_PIPECONF_ACTIVE, 10))
1003*4882a593Smuzhiyun drm_err(&dev_priv->drm,
1004*4882a593Smuzhiyun "DSI transcoder not enabled\n");
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun
gen11_dsi_setup_timeouts(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)1008*4882a593Smuzhiyun static void gen11_dsi_setup_timeouts(struct intel_encoder *encoder,
1009*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
1010*4882a593Smuzhiyun {
1011*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1012*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1013*4882a593Smuzhiyun enum port port;
1014*4882a593Smuzhiyun enum transcoder dsi_trans;
1015*4882a593Smuzhiyun u32 tmp, hs_tx_timeout, lp_rx_timeout, ta_timeout, divisor, mul;
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun /*
1018*4882a593Smuzhiyun * escape clock count calculation:
1019*4882a593Smuzhiyun * BYTE_CLK_COUNT = TIME_NS/(8 * UI)
1020*4882a593Smuzhiyun * UI (nsec) = (10^6)/Bitrate
1021*4882a593Smuzhiyun * TIME_NS = (BYTE_CLK_COUNT * 8 * 10^6)/ Bitrate
1022*4882a593Smuzhiyun * ESCAPE_CLK_COUNT = TIME_NS/ESC_CLK_NS
1023*4882a593Smuzhiyun */
1024*4882a593Smuzhiyun divisor = intel_dsi_tlpx_ns(intel_dsi) * afe_clk(encoder, crtc_state) * 1000;
1025*4882a593Smuzhiyun mul = 8 * 1000000;
1026*4882a593Smuzhiyun hs_tx_timeout = DIV_ROUND_UP(intel_dsi->hs_tx_timeout * mul,
1027*4882a593Smuzhiyun divisor);
1028*4882a593Smuzhiyun lp_rx_timeout = DIV_ROUND_UP(intel_dsi->lp_rx_timeout * mul, divisor);
1029*4882a593Smuzhiyun ta_timeout = DIV_ROUND_UP(intel_dsi->turn_arnd_val * mul, divisor);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
1032*4882a593Smuzhiyun dsi_trans = dsi_port_to_transcoder(port);
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun /* program hst_tx_timeout */
1035*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, DSI_HSTX_TO(dsi_trans));
1036*4882a593Smuzhiyun tmp &= ~HSTX_TIMEOUT_VALUE_MASK;
1037*4882a593Smuzhiyun tmp |= HSTX_TIMEOUT_VALUE(hs_tx_timeout);
1038*4882a593Smuzhiyun intel_de_write(dev_priv, DSI_HSTX_TO(dsi_trans), tmp);
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun /* FIXME: DSI_CALIB_TO */
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun /* program lp_rx_host timeout */
1043*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, DSI_LPRX_HOST_TO(dsi_trans));
1044*4882a593Smuzhiyun tmp &= ~LPRX_TIMEOUT_VALUE_MASK;
1045*4882a593Smuzhiyun tmp |= LPRX_TIMEOUT_VALUE(lp_rx_timeout);
1046*4882a593Smuzhiyun intel_de_write(dev_priv, DSI_LPRX_HOST_TO(dsi_trans), tmp);
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun /* FIXME: DSI_PWAIT_TO */
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun /* program turn around timeout */
1051*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, DSI_TA_TO(dsi_trans));
1052*4882a593Smuzhiyun tmp &= ~TA_TIMEOUT_VALUE_MASK;
1053*4882a593Smuzhiyun tmp |= TA_TIMEOUT_VALUE(ta_timeout);
1054*4882a593Smuzhiyun intel_de_write(dev_priv, DSI_TA_TO(dsi_trans), tmp);
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
gen11_dsi_config_util_pin(struct intel_encoder * encoder,bool enable)1058*4882a593Smuzhiyun static void gen11_dsi_config_util_pin(struct intel_encoder *encoder,
1059*4882a593Smuzhiyun bool enable)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1062*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1063*4882a593Smuzhiyun u32 tmp;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun /*
1066*4882a593Smuzhiyun * used as TE i/p for DSI0,
1067*4882a593Smuzhiyun * for dual link/DSI1 TE is from slave DSI1
1068*4882a593Smuzhiyun * through GPIO.
1069*4882a593Smuzhiyun */
1070*4882a593Smuzhiyun if (is_vid_mode(intel_dsi) || (intel_dsi->ports & BIT(PORT_B)))
1071*4882a593Smuzhiyun return;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, UTIL_PIN_CTL);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun if (enable) {
1076*4882a593Smuzhiyun tmp |= UTIL_PIN_DIRECTION_INPUT;
1077*4882a593Smuzhiyun tmp |= UTIL_PIN_ENABLE;
1078*4882a593Smuzhiyun } else {
1079*4882a593Smuzhiyun tmp &= ~UTIL_PIN_ENABLE;
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun intel_de_write(dev_priv, UTIL_PIN_CTL, tmp);
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun static void
gen11_dsi_enable_port_and_phy(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)1085*4882a593Smuzhiyun gen11_dsi_enable_port_and_phy(struct intel_encoder *encoder,
1086*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun /* step 4a: power up all lanes of the DDI used by DSI */
1091*4882a593Smuzhiyun gen11_dsi_power_up_lanes(encoder);
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun /* step 4b: configure lane sequencing of the Combo-PHY transmitters */
1094*4882a593Smuzhiyun gen11_dsi_config_phy_lanes_sequence(encoder);
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun /* step 4c: configure voltage swing and skew */
1097*4882a593Smuzhiyun gen11_dsi_voltage_swing_program_seq(encoder);
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun /* enable DDI buffer */
1100*4882a593Smuzhiyun gen11_dsi_enable_ddi_buffer(encoder);
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun /* setup D-PHY timings */
1103*4882a593Smuzhiyun gen11_dsi_setup_dphy_timings(encoder, crtc_state);
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun /* Since transcoder is configured to take events from GPIO */
1106*4882a593Smuzhiyun gen11_dsi_config_util_pin(encoder, true);
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun /* step 4h: setup DSI protocol timeouts */
1109*4882a593Smuzhiyun gen11_dsi_setup_timeouts(encoder, crtc_state);
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun /* Step (4h, 4i, 4j, 4k): Configure transcoder */
1112*4882a593Smuzhiyun gen11_dsi_configure_transcoder(encoder, crtc_state);
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun /* Step 4l: Gate DDI clocks */
1115*4882a593Smuzhiyun if (IS_GEN(dev_priv, 11))
1116*4882a593Smuzhiyun gen11_dsi_gate_clocks(encoder);
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun
gen11_dsi_powerup_panel(struct intel_encoder * encoder)1119*4882a593Smuzhiyun static void gen11_dsi_powerup_panel(struct intel_encoder *encoder)
1120*4882a593Smuzhiyun {
1121*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1122*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1123*4882a593Smuzhiyun struct mipi_dsi_device *dsi;
1124*4882a593Smuzhiyun enum port port;
1125*4882a593Smuzhiyun enum transcoder dsi_trans;
1126*4882a593Smuzhiyun u32 tmp;
1127*4882a593Smuzhiyun int ret;
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun /* set maximum return packet size */
1130*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
1131*4882a593Smuzhiyun dsi_trans = dsi_port_to_transcoder(port);
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun /*
1134*4882a593Smuzhiyun * FIXME: This uses the number of DW's currently in the payload
1135*4882a593Smuzhiyun * receive queue. This is probably not what we want here.
1136*4882a593Smuzhiyun */
1137*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, DSI_CMD_RXCTL(dsi_trans));
1138*4882a593Smuzhiyun tmp &= NUMBER_RX_PLOAD_DW_MASK;
1139*4882a593Smuzhiyun /* multiply "Number Rx Payload DW" by 4 to get max value */
1140*4882a593Smuzhiyun tmp = tmp * 4;
1141*4882a593Smuzhiyun dsi = intel_dsi->dsi_hosts[port]->device;
1142*4882a593Smuzhiyun ret = mipi_dsi_set_maximum_return_packet_size(dsi, tmp);
1143*4882a593Smuzhiyun if (ret < 0)
1144*4882a593Smuzhiyun drm_err(&dev_priv->drm,
1145*4882a593Smuzhiyun "error setting max return pkt size%d\n", tmp);
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun /* panel power on related mipi dsi vbt sequences */
1149*4882a593Smuzhiyun intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_POWER_ON);
1150*4882a593Smuzhiyun intel_dsi_msleep(intel_dsi, intel_dsi->panel_on_delay);
1151*4882a593Smuzhiyun intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DEASSERT_RESET);
1152*4882a593Smuzhiyun intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_INIT_OTP);
1153*4882a593Smuzhiyun intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_ON);
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun /* ensure all panel commands dispatched before enabling transcoder */
1156*4882a593Smuzhiyun wait_for_cmds_dispatched_to_panel(encoder);
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun
gen11_dsi_pre_pll_enable(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)1159*4882a593Smuzhiyun static void gen11_dsi_pre_pll_enable(struct intel_atomic_state *state,
1160*4882a593Smuzhiyun struct intel_encoder *encoder,
1161*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
1162*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun /* step2: enable IO power */
1165*4882a593Smuzhiyun gen11_dsi_enable_io_power(encoder);
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun /* step3: enable DSI PLL */
1168*4882a593Smuzhiyun gen11_dsi_program_esc_clk_div(encoder, crtc_state);
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun
gen11_dsi_pre_enable(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * pipe_config,const struct drm_connector_state * conn_state)1171*4882a593Smuzhiyun static void gen11_dsi_pre_enable(struct intel_atomic_state *state,
1172*4882a593Smuzhiyun struct intel_encoder *encoder,
1173*4882a593Smuzhiyun const struct intel_crtc_state *pipe_config,
1174*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
1175*4882a593Smuzhiyun {
1176*4882a593Smuzhiyun /* step3b */
1177*4882a593Smuzhiyun gen11_dsi_map_pll(encoder, pipe_config);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun /* step4: enable DSI port and DPHY */
1180*4882a593Smuzhiyun gen11_dsi_enable_port_and_phy(encoder, pipe_config);
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun /* step5: program and powerup panel */
1183*4882a593Smuzhiyun gen11_dsi_powerup_panel(encoder);
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun intel_dsc_enable(encoder, pipe_config);
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun /* step6c: configure transcoder timings */
1188*4882a593Smuzhiyun gen11_dsi_set_transcoder_timings(encoder, pipe_config);
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun
gen11_dsi_enable(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)1191*4882a593Smuzhiyun static void gen11_dsi_enable(struct intel_atomic_state *state,
1192*4882a593Smuzhiyun struct intel_encoder *encoder,
1193*4882a593Smuzhiyun const struct intel_crtc_state *crtc_state,
1194*4882a593Smuzhiyun const struct drm_connector_state *conn_state)
1195*4882a593Smuzhiyun {
1196*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder);
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun /* step6d: enable dsi transcoder */
1201*4882a593Smuzhiyun gen11_dsi_enable_transcoder(encoder);
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun /* step7: enable backlight */
1204*4882a593Smuzhiyun intel_panel_enable_backlight(crtc_state, conn_state);
1205*4882a593Smuzhiyun intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_ON);
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun intel_crtc_vblank_on(crtc_state);
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun
gen11_dsi_disable_transcoder(struct intel_encoder * encoder)1210*4882a593Smuzhiyun static void gen11_dsi_disable_transcoder(struct intel_encoder *encoder)
1211*4882a593Smuzhiyun {
1212*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1213*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1214*4882a593Smuzhiyun enum port port;
1215*4882a593Smuzhiyun enum transcoder dsi_trans;
1216*4882a593Smuzhiyun u32 tmp;
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
1219*4882a593Smuzhiyun dsi_trans = dsi_port_to_transcoder(port);
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun /* disable transcoder */
1222*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, PIPECONF(dsi_trans));
1223*4882a593Smuzhiyun tmp &= ~PIPECONF_ENABLE;
1224*4882a593Smuzhiyun intel_de_write(dev_priv, PIPECONF(dsi_trans), tmp);
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun /* wait for transcoder to be disabled */
1227*4882a593Smuzhiyun if (intel_de_wait_for_clear(dev_priv, PIPECONF(dsi_trans),
1228*4882a593Smuzhiyun I965_PIPECONF_ACTIVE, 50))
1229*4882a593Smuzhiyun drm_err(&dev_priv->drm,
1230*4882a593Smuzhiyun "DSI trancoder not disabled\n");
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun
gen11_dsi_powerdown_panel(struct intel_encoder * encoder)1234*4882a593Smuzhiyun static void gen11_dsi_powerdown_panel(struct intel_encoder *encoder)
1235*4882a593Smuzhiyun {
1236*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_OFF);
1239*4882a593Smuzhiyun intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_ASSERT_RESET);
1240*4882a593Smuzhiyun intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_POWER_OFF);
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun /* ensure cmds dispatched to panel */
1243*4882a593Smuzhiyun wait_for_cmds_dispatched_to_panel(encoder);
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun
gen11_dsi_deconfigure_trancoder(struct intel_encoder * encoder)1246*4882a593Smuzhiyun static void gen11_dsi_deconfigure_trancoder(struct intel_encoder *encoder)
1247*4882a593Smuzhiyun {
1248*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1249*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1250*4882a593Smuzhiyun enum port port;
1251*4882a593Smuzhiyun enum transcoder dsi_trans;
1252*4882a593Smuzhiyun u32 tmp;
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun /* disable periodic update mode */
1255*4882a593Smuzhiyun if (is_cmd_mode(intel_dsi)) {
1256*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
1257*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, DSI_CMD_FRMCTL(port));
1258*4882a593Smuzhiyun tmp &= ~DSI_PERIODIC_FRAME_UPDATE_ENABLE;
1259*4882a593Smuzhiyun intel_de_write(dev_priv, DSI_CMD_FRMCTL(port), tmp);
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun /* put dsi link in ULPS */
1264*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
1265*4882a593Smuzhiyun dsi_trans = dsi_port_to_transcoder(port);
1266*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, DSI_LP_MSG(dsi_trans));
1267*4882a593Smuzhiyun tmp |= LINK_ENTER_ULPS;
1268*4882a593Smuzhiyun tmp &= ~LINK_ULPS_TYPE_LP11;
1269*4882a593Smuzhiyun intel_de_write(dev_priv, DSI_LP_MSG(dsi_trans), tmp);
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun if (wait_for_us((intel_de_read(dev_priv, DSI_LP_MSG(dsi_trans)) &
1272*4882a593Smuzhiyun LINK_IN_ULPS),
1273*4882a593Smuzhiyun 10))
1274*4882a593Smuzhiyun drm_err(&dev_priv->drm, "DSI link not in ULPS\n");
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun /* disable ddi function */
1278*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
1279*4882a593Smuzhiyun dsi_trans = dsi_port_to_transcoder(port);
1280*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans));
1281*4882a593Smuzhiyun tmp &= ~TRANS_DDI_FUNC_ENABLE;
1282*4882a593Smuzhiyun intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans), tmp);
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun /* disable port sync mode if dual link */
1286*4882a593Smuzhiyun if (intel_dsi->dual_link) {
1287*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
1288*4882a593Smuzhiyun dsi_trans = dsi_port_to_transcoder(port);
1289*4882a593Smuzhiyun tmp = intel_de_read(dev_priv,
1290*4882a593Smuzhiyun TRANS_DDI_FUNC_CTL2(dsi_trans));
1291*4882a593Smuzhiyun tmp &= ~PORT_SYNC_MODE_ENABLE;
1292*4882a593Smuzhiyun intel_de_write(dev_priv,
1293*4882a593Smuzhiyun TRANS_DDI_FUNC_CTL2(dsi_trans), tmp);
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
gen11_dsi_disable_port(struct intel_encoder * encoder)1298*4882a593Smuzhiyun static void gen11_dsi_disable_port(struct intel_encoder *encoder)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1301*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1302*4882a593Smuzhiyun u32 tmp;
1303*4882a593Smuzhiyun enum port port;
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun gen11_dsi_ungate_clocks(encoder);
1306*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
1307*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
1308*4882a593Smuzhiyun tmp &= ~DDI_BUF_CTL_ENABLE;
1309*4882a593Smuzhiyun intel_de_write(dev_priv, DDI_BUF_CTL(port), tmp);
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun if (wait_for_us((intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
1312*4882a593Smuzhiyun DDI_BUF_IS_IDLE),
1313*4882a593Smuzhiyun 8))
1314*4882a593Smuzhiyun drm_err(&dev_priv->drm,
1315*4882a593Smuzhiyun "DDI port:%c buffer not idle\n",
1316*4882a593Smuzhiyun port_name(port));
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun gen11_dsi_gate_clocks(encoder);
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun
gen11_dsi_disable_io_power(struct intel_encoder * encoder)1321*4882a593Smuzhiyun static void gen11_dsi_disable_io_power(struct intel_encoder *encoder)
1322*4882a593Smuzhiyun {
1323*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1324*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1325*4882a593Smuzhiyun enum port port;
1326*4882a593Smuzhiyun u32 tmp;
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
1329*4882a593Smuzhiyun intel_wakeref_t wakeref;
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun wakeref = fetch_and_zero(&intel_dsi->io_wakeref[port]);
1332*4882a593Smuzhiyun intel_display_power_put(dev_priv,
1333*4882a593Smuzhiyun port == PORT_A ?
1334*4882a593Smuzhiyun POWER_DOMAIN_PORT_DDI_A_IO :
1335*4882a593Smuzhiyun POWER_DOMAIN_PORT_DDI_B_IO,
1336*4882a593Smuzhiyun wakeref);
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun /* set mode to DDI */
1340*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
1341*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, ICL_DSI_IO_MODECTL(port));
1342*4882a593Smuzhiyun tmp &= ~COMBO_PHY_MODE_DSI;
1343*4882a593Smuzhiyun intel_de_write(dev_priv, ICL_DSI_IO_MODECTL(port), tmp);
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun
gen11_dsi_disable(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)1347*4882a593Smuzhiyun static void gen11_dsi_disable(struct intel_atomic_state *state,
1348*4882a593Smuzhiyun struct intel_encoder *encoder,
1349*4882a593Smuzhiyun const struct intel_crtc_state *old_crtc_state,
1350*4882a593Smuzhiyun const struct drm_connector_state *old_conn_state)
1351*4882a593Smuzhiyun {
1352*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun /* step1: turn off backlight */
1355*4882a593Smuzhiyun intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_OFF);
1356*4882a593Smuzhiyun intel_panel_disable_backlight(old_conn_state);
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun /* step2d,e: disable transcoder and wait */
1359*4882a593Smuzhiyun gen11_dsi_disable_transcoder(encoder);
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun /* step2f,g: powerdown panel */
1362*4882a593Smuzhiyun gen11_dsi_powerdown_panel(encoder);
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun /* step2h,i,j: deconfig trancoder */
1365*4882a593Smuzhiyun gen11_dsi_deconfigure_trancoder(encoder);
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun /* step3: disable port */
1368*4882a593Smuzhiyun gen11_dsi_disable_port(encoder);
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun gen11_dsi_config_util_pin(encoder, false);
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun /* step4: disable IO power */
1373*4882a593Smuzhiyun gen11_dsi_disable_io_power(encoder);
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun
gen11_dsi_post_disable(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)1376*4882a593Smuzhiyun static void gen11_dsi_post_disable(struct intel_atomic_state *state,
1377*4882a593Smuzhiyun struct intel_encoder *encoder,
1378*4882a593Smuzhiyun const struct intel_crtc_state *old_crtc_state,
1379*4882a593Smuzhiyun const struct drm_connector_state *old_conn_state)
1380*4882a593Smuzhiyun {
1381*4882a593Smuzhiyun intel_crtc_vblank_off(old_crtc_state);
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun intel_dsc_disable(old_crtc_state);
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun skl_scaler_disable(old_crtc_state);
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun
gen11_dsi_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)1388*4882a593Smuzhiyun static enum drm_mode_status gen11_dsi_mode_valid(struct drm_connector *connector,
1389*4882a593Smuzhiyun struct drm_display_mode *mode)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun /* FIXME: DSC? */
1392*4882a593Smuzhiyun return intel_dsi_mode_valid(connector, mode);
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun
gen11_dsi_get_timings(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config)1395*4882a593Smuzhiyun static void gen11_dsi_get_timings(struct intel_encoder *encoder,
1396*4882a593Smuzhiyun struct intel_crtc_state *pipe_config)
1397*4882a593Smuzhiyun {
1398*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1399*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode =
1400*4882a593Smuzhiyun &pipe_config->hw.adjusted_mode;
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun if (pipe_config->dsc.compressed_bpp) {
1403*4882a593Smuzhiyun int div = pipe_config->dsc.compressed_bpp;
1404*4882a593Smuzhiyun int mul = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun adjusted_mode->crtc_htotal =
1407*4882a593Smuzhiyun DIV_ROUND_UP(adjusted_mode->crtc_htotal * mul, div);
1408*4882a593Smuzhiyun adjusted_mode->crtc_hsync_start =
1409*4882a593Smuzhiyun DIV_ROUND_UP(adjusted_mode->crtc_hsync_start * mul, div);
1410*4882a593Smuzhiyun adjusted_mode->crtc_hsync_end =
1411*4882a593Smuzhiyun DIV_ROUND_UP(adjusted_mode->crtc_hsync_end * mul, div);
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun if (intel_dsi->dual_link) {
1415*4882a593Smuzhiyun adjusted_mode->crtc_hdisplay *= 2;
1416*4882a593Smuzhiyun if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1417*4882a593Smuzhiyun adjusted_mode->crtc_hdisplay -=
1418*4882a593Smuzhiyun intel_dsi->pixel_overlap;
1419*4882a593Smuzhiyun adjusted_mode->crtc_htotal *= 2;
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hdisplay;
1422*4882a593Smuzhiyun adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_htotal;
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun if (intel_dsi->operation_mode == INTEL_DSI_VIDEO_MODE) {
1425*4882a593Smuzhiyun if (intel_dsi->dual_link) {
1426*4882a593Smuzhiyun adjusted_mode->crtc_hsync_start *= 2;
1427*4882a593Smuzhiyun adjusted_mode->crtc_hsync_end *= 2;
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun adjusted_mode->crtc_vblank_start = adjusted_mode->crtc_vdisplay;
1431*4882a593Smuzhiyun adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vtotal;
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
gen11_dsi_is_periodic_cmd_mode(struct intel_dsi * intel_dsi)1434*4882a593Smuzhiyun static bool gen11_dsi_is_periodic_cmd_mode(struct intel_dsi *intel_dsi)
1435*4882a593Smuzhiyun {
1436*4882a593Smuzhiyun struct drm_device *dev = intel_dsi->base.base.dev;
1437*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dev);
1438*4882a593Smuzhiyun enum transcoder dsi_trans;
1439*4882a593Smuzhiyun u32 val;
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun if (intel_dsi->ports == BIT(PORT_B))
1442*4882a593Smuzhiyun dsi_trans = TRANSCODER_DSI_1;
1443*4882a593Smuzhiyun else
1444*4882a593Smuzhiyun dsi_trans = TRANSCODER_DSI_0;
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun val = intel_de_read(dev_priv, DSI_TRANS_FUNC_CONF(dsi_trans));
1447*4882a593Smuzhiyun return (val & DSI_PERIODIC_FRAME_UPDATE_ENABLE);
1448*4882a593Smuzhiyun }
1449*4882a593Smuzhiyun
gen11_dsi_get_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config)1450*4882a593Smuzhiyun static void gen11_dsi_get_config(struct intel_encoder *encoder,
1451*4882a593Smuzhiyun struct intel_crtc_state *pipe_config)
1452*4882a593Smuzhiyun {
1453*4882a593Smuzhiyun struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1454*4882a593Smuzhiyun struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
1455*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun intel_dsc_get_config(encoder, pipe_config);
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun /* FIXME: adapt icl_ddi_clock_get() for DSI and use that? */
1460*4882a593Smuzhiyun pipe_config->port_clock = intel_dpll_get_freq(i915,
1461*4882a593Smuzhiyun pipe_config->shared_dpll);
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun pipe_config->hw.adjusted_mode.crtc_clock = intel_dsi->pclk;
1464*4882a593Smuzhiyun if (intel_dsi->dual_link)
1465*4882a593Smuzhiyun pipe_config->hw.adjusted_mode.crtc_clock *= 2;
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun gen11_dsi_get_timings(encoder, pipe_config);
1468*4882a593Smuzhiyun pipe_config->output_types |= BIT(INTEL_OUTPUT_DSI);
1469*4882a593Smuzhiyun pipe_config->pipe_bpp = bdw_get_pipemisc_bpp(crtc);
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun if (gen11_dsi_is_periodic_cmd_mode(intel_dsi))
1472*4882a593Smuzhiyun pipe_config->mode_flags |= I915_MODE_FLAG_DSI_PERIODIC_CMD_MODE;
1473*4882a593Smuzhiyun }
1474*4882a593Smuzhiyun
gen11_dsi_dsc_compute_config(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)1475*4882a593Smuzhiyun static int gen11_dsi_dsc_compute_config(struct intel_encoder *encoder,
1476*4882a593Smuzhiyun struct intel_crtc_state *crtc_state)
1477*4882a593Smuzhiyun {
1478*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1479*4882a593Smuzhiyun struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
1480*4882a593Smuzhiyun int dsc_max_bpc = INTEL_GEN(dev_priv) >= 12 ? 12 : 10;
1481*4882a593Smuzhiyun bool use_dsc;
1482*4882a593Smuzhiyun int ret;
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun use_dsc = intel_bios_get_dsc_params(encoder, crtc_state, dsc_max_bpc);
1485*4882a593Smuzhiyun if (!use_dsc)
1486*4882a593Smuzhiyun return 0;
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun if (crtc_state->pipe_bpp < 8 * 3)
1489*4882a593Smuzhiyun return -EINVAL;
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun /* FIXME: split only when necessary */
1492*4882a593Smuzhiyun if (crtc_state->dsc.slice_count > 1)
1493*4882a593Smuzhiyun crtc_state->dsc.dsc_split = true;
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun vdsc_cfg->convert_rgb = true;
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun ret = intel_dsc_compute_params(encoder, crtc_state);
1498*4882a593Smuzhiyun if (ret)
1499*4882a593Smuzhiyun return ret;
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun /* DSI specific sanity checks on the common code */
1502*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, vdsc_cfg->vbr_enable);
1503*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, vdsc_cfg->simple_422);
1504*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm,
1505*4882a593Smuzhiyun vdsc_cfg->pic_width % vdsc_cfg->slice_width);
1506*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm, vdsc_cfg->slice_height < 8);
1507*4882a593Smuzhiyun drm_WARN_ON(&dev_priv->drm,
1508*4882a593Smuzhiyun vdsc_cfg->pic_height % vdsc_cfg->slice_height);
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun ret = drm_dsc_compute_rc_parameters(vdsc_cfg);
1511*4882a593Smuzhiyun if (ret)
1512*4882a593Smuzhiyun return ret;
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun crtc_state->dsc.compression_enable = true;
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun return 0;
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun
gen11_dsi_compute_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config,struct drm_connector_state * conn_state)1519*4882a593Smuzhiyun static int gen11_dsi_compute_config(struct intel_encoder *encoder,
1520*4882a593Smuzhiyun struct intel_crtc_state *pipe_config,
1521*4882a593Smuzhiyun struct drm_connector_state *conn_state)
1522*4882a593Smuzhiyun {
1523*4882a593Smuzhiyun struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1524*4882a593Smuzhiyun struct intel_dsi *intel_dsi = container_of(encoder, struct intel_dsi,
1525*4882a593Smuzhiyun base);
1526*4882a593Smuzhiyun struct intel_connector *intel_connector = intel_dsi->attached_connector;
1527*4882a593Smuzhiyun const struct drm_display_mode *fixed_mode =
1528*4882a593Smuzhiyun intel_connector->panel.fixed_mode;
1529*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode =
1530*4882a593Smuzhiyun &pipe_config->hw.adjusted_mode;
1531*4882a593Smuzhiyun int ret;
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
1534*4882a593Smuzhiyun intel_fixed_panel_mode(fixed_mode, adjusted_mode);
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun ret = intel_pch_panel_fitting(pipe_config, conn_state);
1537*4882a593Smuzhiyun if (ret)
1538*4882a593Smuzhiyun return ret;
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun adjusted_mode->flags = 0;
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun /* Dual link goes to trancoder DSI'0' */
1543*4882a593Smuzhiyun if (intel_dsi->ports == BIT(PORT_B))
1544*4882a593Smuzhiyun pipe_config->cpu_transcoder = TRANSCODER_DSI_1;
1545*4882a593Smuzhiyun else
1546*4882a593Smuzhiyun pipe_config->cpu_transcoder = TRANSCODER_DSI_0;
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun if (intel_dsi->pixel_format == MIPI_DSI_FMT_RGB888)
1549*4882a593Smuzhiyun pipe_config->pipe_bpp = 24;
1550*4882a593Smuzhiyun else
1551*4882a593Smuzhiyun pipe_config->pipe_bpp = 18;
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun pipe_config->clock_set = true;
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun if (gen11_dsi_dsc_compute_config(encoder, pipe_config))
1556*4882a593Smuzhiyun drm_dbg_kms(&i915->drm, "Attempting to use DSC failed\n");
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun pipe_config->port_clock = afe_clk(encoder, pipe_config) / 5;
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun /*
1561*4882a593Smuzhiyun * In case of TE GATE cmd mode, we
1562*4882a593Smuzhiyun * receive TE from the slave if
1563*4882a593Smuzhiyun * dual link is enabled
1564*4882a593Smuzhiyun */
1565*4882a593Smuzhiyun if (is_cmd_mode(intel_dsi)) {
1566*4882a593Smuzhiyun if (intel_dsi->ports == (BIT(PORT_B) | BIT(PORT_A)))
1567*4882a593Smuzhiyun pipe_config->mode_flags |=
1568*4882a593Smuzhiyun I915_MODE_FLAG_DSI_USE_TE1 |
1569*4882a593Smuzhiyun I915_MODE_FLAG_DSI_USE_TE0;
1570*4882a593Smuzhiyun else if (intel_dsi->ports == BIT(PORT_B))
1571*4882a593Smuzhiyun pipe_config->mode_flags |=
1572*4882a593Smuzhiyun I915_MODE_FLAG_DSI_USE_TE1;
1573*4882a593Smuzhiyun else
1574*4882a593Smuzhiyun pipe_config->mode_flags |=
1575*4882a593Smuzhiyun I915_MODE_FLAG_DSI_USE_TE0;
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun return 0;
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun
gen11_dsi_get_power_domains(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)1581*4882a593Smuzhiyun static void gen11_dsi_get_power_domains(struct intel_encoder *encoder,
1582*4882a593Smuzhiyun struct intel_crtc_state *crtc_state)
1583*4882a593Smuzhiyun {
1584*4882a593Smuzhiyun struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun get_dsi_io_power_domains(i915,
1587*4882a593Smuzhiyun enc_to_intel_dsi(encoder));
1588*4882a593Smuzhiyun }
1589*4882a593Smuzhiyun
gen11_dsi_get_hw_state(struct intel_encoder * encoder,enum pipe * pipe)1590*4882a593Smuzhiyun static bool gen11_dsi_get_hw_state(struct intel_encoder *encoder,
1591*4882a593Smuzhiyun enum pipe *pipe)
1592*4882a593Smuzhiyun {
1593*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1594*4882a593Smuzhiyun struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1595*4882a593Smuzhiyun enum transcoder dsi_trans;
1596*4882a593Smuzhiyun intel_wakeref_t wakeref;
1597*4882a593Smuzhiyun enum port port;
1598*4882a593Smuzhiyun bool ret = false;
1599*4882a593Smuzhiyun u32 tmp;
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun wakeref = intel_display_power_get_if_enabled(dev_priv,
1602*4882a593Smuzhiyun encoder->power_domain);
1603*4882a593Smuzhiyun if (!wakeref)
1604*4882a593Smuzhiyun return false;
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
1607*4882a593Smuzhiyun dsi_trans = dsi_port_to_transcoder(port);
1608*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans));
1609*4882a593Smuzhiyun switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1610*4882a593Smuzhiyun case TRANS_DDI_EDP_INPUT_A_ON:
1611*4882a593Smuzhiyun *pipe = PIPE_A;
1612*4882a593Smuzhiyun break;
1613*4882a593Smuzhiyun case TRANS_DDI_EDP_INPUT_B_ONOFF:
1614*4882a593Smuzhiyun *pipe = PIPE_B;
1615*4882a593Smuzhiyun break;
1616*4882a593Smuzhiyun case TRANS_DDI_EDP_INPUT_C_ONOFF:
1617*4882a593Smuzhiyun *pipe = PIPE_C;
1618*4882a593Smuzhiyun break;
1619*4882a593Smuzhiyun case TRANS_DDI_EDP_INPUT_D_ONOFF:
1620*4882a593Smuzhiyun *pipe = PIPE_D;
1621*4882a593Smuzhiyun break;
1622*4882a593Smuzhiyun default:
1623*4882a593Smuzhiyun drm_err(&dev_priv->drm, "Invalid PIPE input\n");
1624*4882a593Smuzhiyun goto out;
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun tmp = intel_de_read(dev_priv, PIPECONF(dsi_trans));
1628*4882a593Smuzhiyun ret = tmp & PIPECONF_ENABLE;
1629*4882a593Smuzhiyun }
1630*4882a593Smuzhiyun out:
1631*4882a593Smuzhiyun intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
1632*4882a593Smuzhiyun return ret;
1633*4882a593Smuzhiyun }
1634*4882a593Smuzhiyun
gen11_dsi_encoder_destroy(struct drm_encoder * encoder)1635*4882a593Smuzhiyun static void gen11_dsi_encoder_destroy(struct drm_encoder *encoder)
1636*4882a593Smuzhiyun {
1637*4882a593Smuzhiyun intel_encoder_destroy(encoder);
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun static const struct drm_encoder_funcs gen11_dsi_encoder_funcs = {
1641*4882a593Smuzhiyun .destroy = gen11_dsi_encoder_destroy,
1642*4882a593Smuzhiyun };
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun static const struct drm_connector_funcs gen11_dsi_connector_funcs = {
1645*4882a593Smuzhiyun .detect = intel_panel_detect,
1646*4882a593Smuzhiyun .late_register = intel_connector_register,
1647*4882a593Smuzhiyun .early_unregister = intel_connector_unregister,
1648*4882a593Smuzhiyun .destroy = intel_connector_destroy,
1649*4882a593Smuzhiyun .fill_modes = drm_helper_probe_single_connector_modes,
1650*4882a593Smuzhiyun .atomic_get_property = intel_digital_connector_atomic_get_property,
1651*4882a593Smuzhiyun .atomic_set_property = intel_digital_connector_atomic_set_property,
1652*4882a593Smuzhiyun .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1653*4882a593Smuzhiyun .atomic_duplicate_state = intel_digital_connector_duplicate_state,
1654*4882a593Smuzhiyun };
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun static const struct drm_connector_helper_funcs gen11_dsi_connector_helper_funcs = {
1657*4882a593Smuzhiyun .get_modes = intel_dsi_get_modes,
1658*4882a593Smuzhiyun .mode_valid = gen11_dsi_mode_valid,
1659*4882a593Smuzhiyun .atomic_check = intel_digital_connector_atomic_check,
1660*4882a593Smuzhiyun };
1661*4882a593Smuzhiyun
gen11_dsi_host_attach(struct mipi_dsi_host * host,struct mipi_dsi_device * dsi)1662*4882a593Smuzhiyun static int gen11_dsi_host_attach(struct mipi_dsi_host *host,
1663*4882a593Smuzhiyun struct mipi_dsi_device *dsi)
1664*4882a593Smuzhiyun {
1665*4882a593Smuzhiyun return 0;
1666*4882a593Smuzhiyun }
1667*4882a593Smuzhiyun
gen11_dsi_host_detach(struct mipi_dsi_host * host,struct mipi_dsi_device * dsi)1668*4882a593Smuzhiyun static int gen11_dsi_host_detach(struct mipi_dsi_host *host,
1669*4882a593Smuzhiyun struct mipi_dsi_device *dsi)
1670*4882a593Smuzhiyun {
1671*4882a593Smuzhiyun return 0;
1672*4882a593Smuzhiyun }
1673*4882a593Smuzhiyun
gen11_dsi_host_transfer(struct mipi_dsi_host * host,const struct mipi_dsi_msg * msg)1674*4882a593Smuzhiyun static ssize_t gen11_dsi_host_transfer(struct mipi_dsi_host *host,
1675*4882a593Smuzhiyun const struct mipi_dsi_msg *msg)
1676*4882a593Smuzhiyun {
1677*4882a593Smuzhiyun struct intel_dsi_host *intel_dsi_host = to_intel_dsi_host(host);
1678*4882a593Smuzhiyun struct mipi_dsi_packet dsi_pkt;
1679*4882a593Smuzhiyun ssize_t ret;
1680*4882a593Smuzhiyun bool enable_lpdt = false;
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun ret = mipi_dsi_create_packet(&dsi_pkt, msg);
1683*4882a593Smuzhiyun if (ret < 0)
1684*4882a593Smuzhiyun return ret;
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun if (msg->flags & MIPI_DSI_MSG_USE_LPM)
1687*4882a593Smuzhiyun enable_lpdt = true;
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun /* send packet header */
1690*4882a593Smuzhiyun ret = dsi_send_pkt_hdr(intel_dsi_host, dsi_pkt, enable_lpdt);
1691*4882a593Smuzhiyun if (ret < 0)
1692*4882a593Smuzhiyun return ret;
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun /* only long packet contains payload */
1695*4882a593Smuzhiyun if (mipi_dsi_packet_format_is_long(msg->type)) {
1696*4882a593Smuzhiyun ret = dsi_send_pkt_payld(intel_dsi_host, dsi_pkt);
1697*4882a593Smuzhiyun if (ret < 0)
1698*4882a593Smuzhiyun return ret;
1699*4882a593Smuzhiyun }
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun //TODO: add payload receive code if needed
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun ret = sizeof(dsi_pkt.header) + dsi_pkt.payload_length;
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun return ret;
1706*4882a593Smuzhiyun }
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun static const struct mipi_dsi_host_ops gen11_dsi_host_ops = {
1709*4882a593Smuzhiyun .attach = gen11_dsi_host_attach,
1710*4882a593Smuzhiyun .detach = gen11_dsi_host_detach,
1711*4882a593Smuzhiyun .transfer = gen11_dsi_host_transfer,
1712*4882a593Smuzhiyun };
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun #define ICL_PREPARE_CNT_MAX 0x7
1715*4882a593Smuzhiyun #define ICL_CLK_ZERO_CNT_MAX 0xf
1716*4882a593Smuzhiyun #define ICL_TRAIL_CNT_MAX 0x7
1717*4882a593Smuzhiyun #define ICL_TCLK_PRE_CNT_MAX 0x3
1718*4882a593Smuzhiyun #define ICL_TCLK_POST_CNT_MAX 0x7
1719*4882a593Smuzhiyun #define ICL_HS_ZERO_CNT_MAX 0xf
1720*4882a593Smuzhiyun #define ICL_EXIT_ZERO_CNT_MAX 0x7
1721*4882a593Smuzhiyun
icl_dphy_param_init(struct intel_dsi * intel_dsi)1722*4882a593Smuzhiyun static void icl_dphy_param_init(struct intel_dsi *intel_dsi)
1723*4882a593Smuzhiyun {
1724*4882a593Smuzhiyun struct drm_device *dev = intel_dsi->base.base.dev;
1725*4882a593Smuzhiyun struct drm_i915_private *dev_priv = to_i915(dev);
1726*4882a593Smuzhiyun struct mipi_config *mipi_config = dev_priv->vbt.dsi.config;
1727*4882a593Smuzhiyun u32 tlpx_ns;
1728*4882a593Smuzhiyun u32 prepare_cnt, exit_zero_cnt, clk_zero_cnt, trail_cnt;
1729*4882a593Smuzhiyun u32 ths_prepare_ns, tclk_trail_ns;
1730*4882a593Smuzhiyun u32 hs_zero_cnt;
1731*4882a593Smuzhiyun u32 tclk_pre_cnt, tclk_post_cnt;
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun tlpx_ns = intel_dsi_tlpx_ns(intel_dsi);
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun tclk_trail_ns = max(mipi_config->tclk_trail, mipi_config->ths_trail);
1736*4882a593Smuzhiyun ths_prepare_ns = max(mipi_config->ths_prepare,
1737*4882a593Smuzhiyun mipi_config->tclk_prepare);
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun /*
1740*4882a593Smuzhiyun * prepare cnt in escape clocks
1741*4882a593Smuzhiyun * this field represents a hexadecimal value with a precision
1742*4882a593Smuzhiyun * of 1.2 – i.e. the most significant bit is the integer
1743*4882a593Smuzhiyun * and the least significant 2 bits are fraction bits.
1744*4882a593Smuzhiyun * so, the field can represent a range of 0.25 to 1.75
1745*4882a593Smuzhiyun */
1746*4882a593Smuzhiyun prepare_cnt = DIV_ROUND_UP(ths_prepare_ns * 4, tlpx_ns);
1747*4882a593Smuzhiyun if (prepare_cnt > ICL_PREPARE_CNT_MAX) {
1748*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "prepare_cnt out of range (%d)\n",
1749*4882a593Smuzhiyun prepare_cnt);
1750*4882a593Smuzhiyun prepare_cnt = ICL_PREPARE_CNT_MAX;
1751*4882a593Smuzhiyun }
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun /* clk zero count in escape clocks */
1754*4882a593Smuzhiyun clk_zero_cnt = DIV_ROUND_UP(mipi_config->tclk_prepare_clkzero -
1755*4882a593Smuzhiyun ths_prepare_ns, tlpx_ns);
1756*4882a593Smuzhiyun if (clk_zero_cnt > ICL_CLK_ZERO_CNT_MAX) {
1757*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
1758*4882a593Smuzhiyun "clk_zero_cnt out of range (%d)\n", clk_zero_cnt);
1759*4882a593Smuzhiyun clk_zero_cnt = ICL_CLK_ZERO_CNT_MAX;
1760*4882a593Smuzhiyun }
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun /* trail cnt in escape clocks*/
1763*4882a593Smuzhiyun trail_cnt = DIV_ROUND_UP(tclk_trail_ns, tlpx_ns);
1764*4882a593Smuzhiyun if (trail_cnt > ICL_TRAIL_CNT_MAX) {
1765*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "trail_cnt out of range (%d)\n",
1766*4882a593Smuzhiyun trail_cnt);
1767*4882a593Smuzhiyun trail_cnt = ICL_TRAIL_CNT_MAX;
1768*4882a593Smuzhiyun }
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun /* tclk pre count in escape clocks */
1771*4882a593Smuzhiyun tclk_pre_cnt = DIV_ROUND_UP(mipi_config->tclk_pre, tlpx_ns);
1772*4882a593Smuzhiyun if (tclk_pre_cnt > ICL_TCLK_PRE_CNT_MAX) {
1773*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
1774*4882a593Smuzhiyun "tclk_pre_cnt out of range (%d)\n", tclk_pre_cnt);
1775*4882a593Smuzhiyun tclk_pre_cnt = ICL_TCLK_PRE_CNT_MAX;
1776*4882a593Smuzhiyun }
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun /* tclk post count in escape clocks */
1779*4882a593Smuzhiyun tclk_post_cnt = DIV_ROUND_UP(mipi_config->tclk_post, tlpx_ns);
1780*4882a593Smuzhiyun if (tclk_post_cnt > ICL_TCLK_POST_CNT_MAX) {
1781*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
1782*4882a593Smuzhiyun "tclk_post_cnt out of range (%d)\n",
1783*4882a593Smuzhiyun tclk_post_cnt);
1784*4882a593Smuzhiyun tclk_post_cnt = ICL_TCLK_POST_CNT_MAX;
1785*4882a593Smuzhiyun }
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun /* hs zero cnt in escape clocks */
1788*4882a593Smuzhiyun hs_zero_cnt = DIV_ROUND_UP(mipi_config->ths_prepare_hszero -
1789*4882a593Smuzhiyun ths_prepare_ns, tlpx_ns);
1790*4882a593Smuzhiyun if (hs_zero_cnt > ICL_HS_ZERO_CNT_MAX) {
1791*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "hs_zero_cnt out of range (%d)\n",
1792*4882a593Smuzhiyun hs_zero_cnt);
1793*4882a593Smuzhiyun hs_zero_cnt = ICL_HS_ZERO_CNT_MAX;
1794*4882a593Smuzhiyun }
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun /* hs exit zero cnt in escape clocks */
1797*4882a593Smuzhiyun exit_zero_cnt = DIV_ROUND_UP(mipi_config->ths_exit, tlpx_ns);
1798*4882a593Smuzhiyun if (exit_zero_cnt > ICL_EXIT_ZERO_CNT_MAX) {
1799*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm,
1800*4882a593Smuzhiyun "exit_zero_cnt out of range (%d)\n",
1801*4882a593Smuzhiyun exit_zero_cnt);
1802*4882a593Smuzhiyun exit_zero_cnt = ICL_EXIT_ZERO_CNT_MAX;
1803*4882a593Smuzhiyun }
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun /* clock lane dphy timings */
1806*4882a593Smuzhiyun intel_dsi->dphy_reg = (CLK_PREPARE_OVERRIDE |
1807*4882a593Smuzhiyun CLK_PREPARE(prepare_cnt) |
1808*4882a593Smuzhiyun CLK_ZERO_OVERRIDE |
1809*4882a593Smuzhiyun CLK_ZERO(clk_zero_cnt) |
1810*4882a593Smuzhiyun CLK_PRE_OVERRIDE |
1811*4882a593Smuzhiyun CLK_PRE(tclk_pre_cnt) |
1812*4882a593Smuzhiyun CLK_POST_OVERRIDE |
1813*4882a593Smuzhiyun CLK_POST(tclk_post_cnt) |
1814*4882a593Smuzhiyun CLK_TRAIL_OVERRIDE |
1815*4882a593Smuzhiyun CLK_TRAIL(trail_cnt));
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun /* data lanes dphy timings */
1818*4882a593Smuzhiyun intel_dsi->dphy_data_lane_reg = (HS_PREPARE_OVERRIDE |
1819*4882a593Smuzhiyun HS_PREPARE(prepare_cnt) |
1820*4882a593Smuzhiyun HS_ZERO_OVERRIDE |
1821*4882a593Smuzhiyun HS_ZERO(hs_zero_cnt) |
1822*4882a593Smuzhiyun HS_TRAIL_OVERRIDE |
1823*4882a593Smuzhiyun HS_TRAIL(trail_cnt) |
1824*4882a593Smuzhiyun HS_EXIT_OVERRIDE |
1825*4882a593Smuzhiyun HS_EXIT(exit_zero_cnt));
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun intel_dsi_log_params(intel_dsi);
1828*4882a593Smuzhiyun }
1829*4882a593Smuzhiyun
icl_dsi_add_properties(struct intel_connector * connector)1830*4882a593Smuzhiyun static void icl_dsi_add_properties(struct intel_connector *connector)
1831*4882a593Smuzhiyun {
1832*4882a593Smuzhiyun u32 allowed_scalers;
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) |
1835*4882a593Smuzhiyun BIT(DRM_MODE_SCALE_FULLSCREEN) |
1836*4882a593Smuzhiyun BIT(DRM_MODE_SCALE_CENTER);
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun drm_connector_attach_scaling_mode_property(&connector->base,
1839*4882a593Smuzhiyun allowed_scalers);
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun connector->base.state->scaling_mode = DRM_MODE_SCALE_ASPECT;
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun drm_connector_set_panel_orientation_with_quirk(&connector->base,
1844*4882a593Smuzhiyun intel_dsi_get_panel_orientation(connector),
1845*4882a593Smuzhiyun connector->panel.fixed_mode->hdisplay,
1846*4882a593Smuzhiyun connector->panel.fixed_mode->vdisplay);
1847*4882a593Smuzhiyun }
1848*4882a593Smuzhiyun
icl_dsi_init(struct drm_i915_private * dev_priv)1849*4882a593Smuzhiyun void icl_dsi_init(struct drm_i915_private *dev_priv)
1850*4882a593Smuzhiyun {
1851*4882a593Smuzhiyun struct drm_device *dev = &dev_priv->drm;
1852*4882a593Smuzhiyun struct intel_dsi *intel_dsi;
1853*4882a593Smuzhiyun struct intel_encoder *encoder;
1854*4882a593Smuzhiyun struct intel_connector *intel_connector;
1855*4882a593Smuzhiyun struct drm_connector *connector;
1856*4882a593Smuzhiyun struct drm_display_mode *fixed_mode;
1857*4882a593Smuzhiyun enum port port;
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun if (!intel_bios_is_dsi_present(dev_priv, &port))
1860*4882a593Smuzhiyun return;
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun intel_dsi = kzalloc(sizeof(*intel_dsi), GFP_KERNEL);
1863*4882a593Smuzhiyun if (!intel_dsi)
1864*4882a593Smuzhiyun return;
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun intel_connector = intel_connector_alloc();
1867*4882a593Smuzhiyun if (!intel_connector) {
1868*4882a593Smuzhiyun kfree(intel_dsi);
1869*4882a593Smuzhiyun return;
1870*4882a593Smuzhiyun }
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun encoder = &intel_dsi->base;
1873*4882a593Smuzhiyun intel_dsi->attached_connector = intel_connector;
1874*4882a593Smuzhiyun connector = &intel_connector->base;
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun /* register DSI encoder with DRM subsystem */
1877*4882a593Smuzhiyun drm_encoder_init(dev, &encoder->base, &gen11_dsi_encoder_funcs,
1878*4882a593Smuzhiyun DRM_MODE_ENCODER_DSI, "DSI %c", port_name(port));
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun encoder->pre_pll_enable = gen11_dsi_pre_pll_enable;
1881*4882a593Smuzhiyun encoder->pre_enable = gen11_dsi_pre_enable;
1882*4882a593Smuzhiyun encoder->enable = gen11_dsi_enable;
1883*4882a593Smuzhiyun encoder->disable = gen11_dsi_disable;
1884*4882a593Smuzhiyun encoder->post_disable = gen11_dsi_post_disable;
1885*4882a593Smuzhiyun encoder->port = port;
1886*4882a593Smuzhiyun encoder->get_config = gen11_dsi_get_config;
1887*4882a593Smuzhiyun encoder->update_pipe = intel_panel_update_backlight;
1888*4882a593Smuzhiyun encoder->compute_config = gen11_dsi_compute_config;
1889*4882a593Smuzhiyun encoder->get_hw_state = gen11_dsi_get_hw_state;
1890*4882a593Smuzhiyun encoder->type = INTEL_OUTPUT_DSI;
1891*4882a593Smuzhiyun encoder->cloneable = 0;
1892*4882a593Smuzhiyun encoder->pipe_mask = ~0;
1893*4882a593Smuzhiyun encoder->power_domain = POWER_DOMAIN_PORT_DSI;
1894*4882a593Smuzhiyun encoder->get_power_domains = gen11_dsi_get_power_domains;
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun /* register DSI connector with DRM subsystem */
1897*4882a593Smuzhiyun drm_connector_init(dev, connector, &gen11_dsi_connector_funcs,
1898*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DSI);
1899*4882a593Smuzhiyun drm_connector_helper_add(connector, &gen11_dsi_connector_helper_funcs);
1900*4882a593Smuzhiyun connector->display_info.subpixel_order = SubPixelHorizontalRGB;
1901*4882a593Smuzhiyun connector->interlace_allowed = false;
1902*4882a593Smuzhiyun connector->doublescan_allowed = false;
1903*4882a593Smuzhiyun intel_connector->get_hw_state = intel_connector_get_hw_state;
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun /* attach connector to encoder */
1906*4882a593Smuzhiyun intel_connector_attach_encoder(intel_connector, encoder);
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun mutex_lock(&dev->mode_config.mutex);
1909*4882a593Smuzhiyun fixed_mode = intel_panel_vbt_fixed_mode(intel_connector);
1910*4882a593Smuzhiyun mutex_unlock(&dev->mode_config.mutex);
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun if (!fixed_mode) {
1913*4882a593Smuzhiyun drm_err(&dev_priv->drm, "DSI fixed mode info missing\n");
1914*4882a593Smuzhiyun goto err;
1915*4882a593Smuzhiyun }
1916*4882a593Smuzhiyun
1917*4882a593Smuzhiyun intel_panel_init(&intel_connector->panel, fixed_mode, NULL);
1918*4882a593Smuzhiyun intel_panel_setup_backlight(connector, INVALID_PIPE);
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun if (dev_priv->vbt.dsi.config->dual_link)
1921*4882a593Smuzhiyun intel_dsi->ports = BIT(PORT_A) | BIT(PORT_B);
1922*4882a593Smuzhiyun else
1923*4882a593Smuzhiyun intel_dsi->ports = BIT(port);
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun intel_dsi->dcs_backlight_ports = dev_priv->vbt.dsi.bl_ports;
1926*4882a593Smuzhiyun intel_dsi->dcs_cabc_ports = dev_priv->vbt.dsi.cabc_ports;
1927*4882a593Smuzhiyun
1928*4882a593Smuzhiyun for_each_dsi_port(port, intel_dsi->ports) {
1929*4882a593Smuzhiyun struct intel_dsi_host *host;
1930*4882a593Smuzhiyun
1931*4882a593Smuzhiyun host = intel_dsi_host_init(intel_dsi, &gen11_dsi_host_ops, port);
1932*4882a593Smuzhiyun if (!host)
1933*4882a593Smuzhiyun goto err;
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun intel_dsi->dsi_hosts[port] = host;
1936*4882a593Smuzhiyun }
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun if (!intel_dsi_vbt_init(intel_dsi, MIPI_DSI_GENERIC_PANEL_ID)) {
1939*4882a593Smuzhiyun drm_dbg_kms(&dev_priv->drm, "no device found\n");
1940*4882a593Smuzhiyun goto err;
1941*4882a593Smuzhiyun }
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun icl_dphy_param_init(intel_dsi);
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun icl_dsi_add_properties(intel_connector);
1946*4882a593Smuzhiyun return;
1947*4882a593Smuzhiyun
1948*4882a593Smuzhiyun err:
1949*4882a593Smuzhiyun drm_connector_cleanup(connector);
1950*4882a593Smuzhiyun drm_encoder_cleanup(&encoder->base);
1951*4882a593Smuzhiyun kfree(intel_dsi);
1952*4882a593Smuzhiyun kfree(intel_connector);
1953*4882a593Smuzhiyun }
1954