xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/i915/display/dvo_ch7xxx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /**************************************************************************
2*4882a593Smuzhiyun 
3*4882a593Smuzhiyun Copyright © 2006 Dave Airlie
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun All Rights Reserved.
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun Permission is hereby granted, free of charge, to any person obtaining a
8*4882a593Smuzhiyun copy of this software and associated documentation files (the
9*4882a593Smuzhiyun "Software"), to deal in the Software without restriction, including
10*4882a593Smuzhiyun without limitation the rights to use, copy, modify, merge, publish,
11*4882a593Smuzhiyun distribute, sub license, and/or sell copies of the Software, and to
12*4882a593Smuzhiyun permit persons to whom the Software is furnished to do so, subject to
13*4882a593Smuzhiyun the following conditions:
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun The above copyright notice and this permission notice (including the
16*4882a593Smuzhiyun next paragraph) shall be included in all copies or substantial portions
17*4882a593Smuzhiyun of the Software.
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20*4882a593Smuzhiyun OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21*4882a593Smuzhiyun MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22*4882a593Smuzhiyun IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
23*4882a593Smuzhiyun ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24*4882a593Smuzhiyun TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25*4882a593Smuzhiyun SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun **************************************************************************/
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include "intel_display_types.h"
30*4882a593Smuzhiyun #include "intel_dvo_dev.h"
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define CH7xxx_REG_VID		0x4a
33*4882a593Smuzhiyun #define CH7xxx_REG_DID		0x4b
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define CH7011_VID		0x83 /* 7010 as well */
36*4882a593Smuzhiyun #define CH7010B_VID		0x05
37*4882a593Smuzhiyun #define CH7009A_VID		0x84
38*4882a593Smuzhiyun #define CH7009B_VID		0x85
39*4882a593Smuzhiyun #define CH7301_VID		0x95
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define CH7xxx_VID		0x84
42*4882a593Smuzhiyun #define CH7xxx_DID		0x17
43*4882a593Smuzhiyun #define CH7010_DID		0x16
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define CH7xxx_NUM_REGS		0x4c
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define CH7xxx_CM		0x1c
48*4882a593Smuzhiyun #define CH7xxx_CM_XCM		(1<<0)
49*4882a593Smuzhiyun #define CH7xxx_CM_MCP		(1<<2)
50*4882a593Smuzhiyun #define CH7xxx_INPUT_CLOCK	0x1d
51*4882a593Smuzhiyun #define CH7xxx_GPIO		0x1e
52*4882a593Smuzhiyun #define CH7xxx_GPIO_HPIR	(1<<3)
53*4882a593Smuzhiyun #define CH7xxx_IDF		0x1f
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define CH7xxx_IDF_HSP		(1<<3)
56*4882a593Smuzhiyun #define CH7xxx_IDF_VSP		(1<<4)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define CH7xxx_CONNECTION_DETECT 0x20
59*4882a593Smuzhiyun #define CH7xxx_CDET_DVI		(1<<5)
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define CH7301_DAC_CNTL		0x21
62*4882a593Smuzhiyun #define CH7301_HOTPLUG		0x23
63*4882a593Smuzhiyun #define CH7xxx_TCTL		0x31
64*4882a593Smuzhiyun #define CH7xxx_TVCO		0x32
65*4882a593Smuzhiyun #define CH7xxx_TPCP		0x33
66*4882a593Smuzhiyun #define CH7xxx_TPD		0x34
67*4882a593Smuzhiyun #define CH7xxx_TPVT		0x35
68*4882a593Smuzhiyun #define CH7xxx_TLPF		0x36
69*4882a593Smuzhiyun #define CH7xxx_TCT		0x37
70*4882a593Smuzhiyun #define CH7301_TEST_PATTERN	0x48
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define CH7xxx_PM		0x49
73*4882a593Smuzhiyun #define CH7xxx_PM_FPD		(1<<0)
74*4882a593Smuzhiyun #define CH7301_PM_DACPD0	(1<<1)
75*4882a593Smuzhiyun #define CH7301_PM_DACPD1	(1<<2)
76*4882a593Smuzhiyun #define CH7301_PM_DACPD2	(1<<3)
77*4882a593Smuzhiyun #define CH7xxx_PM_DVIL		(1<<6)
78*4882a593Smuzhiyun #define CH7xxx_PM_DVIP		(1<<7)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define CH7301_SYNC_POLARITY	0x56
81*4882a593Smuzhiyun #define CH7301_SYNC_RGB_YUV	(1<<0)
82*4882a593Smuzhiyun #define CH7301_SYNC_POL_DVI	(1<<5)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /** @file
85*4882a593Smuzhiyun  * driver for the Chrontel 7xxx DVI chip over DVO.
86*4882a593Smuzhiyun  */
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun static struct ch7xxx_id_struct {
89*4882a593Smuzhiyun 	u8 vid;
90*4882a593Smuzhiyun 	char *name;
91*4882a593Smuzhiyun } ch7xxx_ids[] = {
92*4882a593Smuzhiyun 	{ CH7011_VID, "CH7011" },
93*4882a593Smuzhiyun 	{ CH7010B_VID, "CH7010B" },
94*4882a593Smuzhiyun 	{ CH7009A_VID, "CH7009A" },
95*4882a593Smuzhiyun 	{ CH7009B_VID, "CH7009B" },
96*4882a593Smuzhiyun 	{ CH7301_VID, "CH7301" },
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun static struct ch7xxx_did_struct {
100*4882a593Smuzhiyun 	u8 did;
101*4882a593Smuzhiyun 	char *name;
102*4882a593Smuzhiyun } ch7xxx_dids[] = {
103*4882a593Smuzhiyun 	{ CH7xxx_DID, "CH7XXX" },
104*4882a593Smuzhiyun 	{ CH7010_DID, "CH7010B" },
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun struct ch7xxx_priv {
108*4882a593Smuzhiyun 	bool quiet;
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
ch7xxx_get_id(u8 vid)111*4882a593Smuzhiyun static char *ch7xxx_get_id(u8 vid)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	int i;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ch7xxx_ids); i++) {
116*4882a593Smuzhiyun 		if (ch7xxx_ids[i].vid == vid)
117*4882a593Smuzhiyun 			return ch7xxx_ids[i].name;
118*4882a593Smuzhiyun 	}
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	return NULL;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
ch7xxx_get_did(u8 did)123*4882a593Smuzhiyun static char *ch7xxx_get_did(u8 did)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	int i;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ch7xxx_dids); i++) {
128*4882a593Smuzhiyun 		if (ch7xxx_dids[i].did == did)
129*4882a593Smuzhiyun 			return ch7xxx_dids[i].name;
130*4882a593Smuzhiyun 	}
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	return NULL;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /** Reads an 8 bit register */
ch7xxx_readb(struct intel_dvo_device * dvo,int addr,u8 * ch)136*4882a593Smuzhiyun static bool ch7xxx_readb(struct intel_dvo_device *dvo, int addr, u8 *ch)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	struct ch7xxx_priv *ch7xxx = dvo->dev_priv;
139*4882a593Smuzhiyun 	struct i2c_adapter *adapter = dvo->i2c_bus;
140*4882a593Smuzhiyun 	u8 out_buf[2];
141*4882a593Smuzhiyun 	u8 in_buf[2];
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	struct i2c_msg msgs[] = {
144*4882a593Smuzhiyun 		{
145*4882a593Smuzhiyun 			.addr = dvo->slave_addr,
146*4882a593Smuzhiyun 			.flags = 0,
147*4882a593Smuzhiyun 			.len = 1,
148*4882a593Smuzhiyun 			.buf = out_buf,
149*4882a593Smuzhiyun 		},
150*4882a593Smuzhiyun 		{
151*4882a593Smuzhiyun 			.addr = dvo->slave_addr,
152*4882a593Smuzhiyun 			.flags = I2C_M_RD,
153*4882a593Smuzhiyun 			.len = 1,
154*4882a593Smuzhiyun 			.buf = in_buf,
155*4882a593Smuzhiyun 		}
156*4882a593Smuzhiyun 	};
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	out_buf[0] = addr;
159*4882a593Smuzhiyun 	out_buf[1] = 0;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	if (i2c_transfer(adapter, msgs, 2) == 2) {
162*4882a593Smuzhiyun 		*ch = in_buf[0];
163*4882a593Smuzhiyun 		return true;
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	if (!ch7xxx->quiet) {
167*4882a593Smuzhiyun 		DRM_DEBUG_KMS("Unable to read register 0x%02x from %s:%02x.\n",
168*4882a593Smuzhiyun 			  addr, adapter->name, dvo->slave_addr);
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun 	return false;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /** Writes an 8 bit register */
ch7xxx_writeb(struct intel_dvo_device * dvo,int addr,u8 ch)174*4882a593Smuzhiyun static bool ch7xxx_writeb(struct intel_dvo_device *dvo, int addr, u8 ch)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	struct ch7xxx_priv *ch7xxx = dvo->dev_priv;
177*4882a593Smuzhiyun 	struct i2c_adapter *adapter = dvo->i2c_bus;
178*4882a593Smuzhiyun 	u8 out_buf[2];
179*4882a593Smuzhiyun 	struct i2c_msg msg = {
180*4882a593Smuzhiyun 		.addr = dvo->slave_addr,
181*4882a593Smuzhiyun 		.flags = 0,
182*4882a593Smuzhiyun 		.len = 2,
183*4882a593Smuzhiyun 		.buf = out_buf,
184*4882a593Smuzhiyun 	};
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	out_buf[0] = addr;
187*4882a593Smuzhiyun 	out_buf[1] = ch;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	if (i2c_transfer(adapter, &msg, 1) == 1)
190*4882a593Smuzhiyun 		return true;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	if (!ch7xxx->quiet) {
193*4882a593Smuzhiyun 		DRM_DEBUG_KMS("Unable to write register 0x%02x to %s:%d.\n",
194*4882a593Smuzhiyun 			  addr, adapter->name, dvo->slave_addr);
195*4882a593Smuzhiyun 	}
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	return false;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
ch7xxx_init(struct intel_dvo_device * dvo,struct i2c_adapter * adapter)200*4882a593Smuzhiyun static bool ch7xxx_init(struct intel_dvo_device *dvo,
201*4882a593Smuzhiyun 			struct i2c_adapter *adapter)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	/* this will detect the CH7xxx chip on the specified i2c bus */
204*4882a593Smuzhiyun 	struct ch7xxx_priv *ch7xxx;
205*4882a593Smuzhiyun 	u8 vendor, device;
206*4882a593Smuzhiyun 	char *name, *devid;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	ch7xxx = kzalloc(sizeof(struct ch7xxx_priv), GFP_KERNEL);
209*4882a593Smuzhiyun 	if (ch7xxx == NULL)
210*4882a593Smuzhiyun 		return false;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	dvo->i2c_bus = adapter;
213*4882a593Smuzhiyun 	dvo->dev_priv = ch7xxx;
214*4882a593Smuzhiyun 	ch7xxx->quiet = true;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	if (!ch7xxx_readb(dvo, CH7xxx_REG_VID, &vendor))
217*4882a593Smuzhiyun 		goto out;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	name = ch7xxx_get_id(vendor);
220*4882a593Smuzhiyun 	if (!name) {
221*4882a593Smuzhiyun 		DRM_DEBUG_KMS("ch7xxx not detected; got VID 0x%02x from %s slave %d.\n",
222*4882a593Smuzhiyun 			      vendor, adapter->name, dvo->slave_addr);
223*4882a593Smuzhiyun 		goto out;
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	if (!ch7xxx_readb(dvo, CH7xxx_REG_DID, &device))
228*4882a593Smuzhiyun 		goto out;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	devid = ch7xxx_get_did(device);
231*4882a593Smuzhiyun 	if (!devid) {
232*4882a593Smuzhiyun 		DRM_DEBUG_KMS("ch7xxx not detected; got DID 0x%02x from %s slave %d.\n",
233*4882a593Smuzhiyun 			      device, adapter->name, dvo->slave_addr);
234*4882a593Smuzhiyun 		goto out;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	ch7xxx->quiet = false;
238*4882a593Smuzhiyun 	DRM_DEBUG_KMS("Detected %s chipset, vendor/device ID 0x%02x/0x%02x\n",
239*4882a593Smuzhiyun 		  name, vendor, device);
240*4882a593Smuzhiyun 	return true;
241*4882a593Smuzhiyun out:
242*4882a593Smuzhiyun 	kfree(ch7xxx);
243*4882a593Smuzhiyun 	return false;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
ch7xxx_detect(struct intel_dvo_device * dvo)246*4882a593Smuzhiyun static enum drm_connector_status ch7xxx_detect(struct intel_dvo_device *dvo)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	u8 cdet, orig_pm, pm;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	ch7xxx_readb(dvo, CH7xxx_PM, &orig_pm);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	pm = orig_pm;
253*4882a593Smuzhiyun 	pm &= ~CH7xxx_PM_FPD;
254*4882a593Smuzhiyun 	pm |= CH7xxx_PM_DVIL | CH7xxx_PM_DVIP;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	ch7xxx_writeb(dvo, CH7xxx_PM, pm);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	ch7xxx_readb(dvo, CH7xxx_CONNECTION_DETECT, &cdet);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	ch7xxx_writeb(dvo, CH7xxx_PM, orig_pm);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	if (cdet & CH7xxx_CDET_DVI)
263*4882a593Smuzhiyun 		return connector_status_connected;
264*4882a593Smuzhiyun 	return connector_status_disconnected;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
ch7xxx_mode_valid(struct intel_dvo_device * dvo,struct drm_display_mode * mode)267*4882a593Smuzhiyun static enum drm_mode_status ch7xxx_mode_valid(struct intel_dvo_device *dvo,
268*4882a593Smuzhiyun 					      struct drm_display_mode *mode)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	if (mode->clock > 165000)
271*4882a593Smuzhiyun 		return MODE_CLOCK_HIGH;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	return MODE_OK;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
ch7xxx_mode_set(struct intel_dvo_device * dvo,const struct drm_display_mode * mode,const struct drm_display_mode * adjusted_mode)276*4882a593Smuzhiyun static void ch7xxx_mode_set(struct intel_dvo_device *dvo,
277*4882a593Smuzhiyun 			    const struct drm_display_mode *mode,
278*4882a593Smuzhiyun 			    const struct drm_display_mode *adjusted_mode)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	u8 tvco, tpcp, tpd, tlpf, idf;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	if (mode->clock <= 65000) {
283*4882a593Smuzhiyun 		tvco = 0x23;
284*4882a593Smuzhiyun 		tpcp = 0x08;
285*4882a593Smuzhiyun 		tpd = 0x16;
286*4882a593Smuzhiyun 		tlpf = 0x60;
287*4882a593Smuzhiyun 	} else {
288*4882a593Smuzhiyun 		tvco = 0x2d;
289*4882a593Smuzhiyun 		tpcp = 0x06;
290*4882a593Smuzhiyun 		tpd = 0x26;
291*4882a593Smuzhiyun 		tlpf = 0xa0;
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	ch7xxx_writeb(dvo, CH7xxx_TCTL, 0x00);
295*4882a593Smuzhiyun 	ch7xxx_writeb(dvo, CH7xxx_TVCO, tvco);
296*4882a593Smuzhiyun 	ch7xxx_writeb(dvo, CH7xxx_TPCP, tpcp);
297*4882a593Smuzhiyun 	ch7xxx_writeb(dvo, CH7xxx_TPD, tpd);
298*4882a593Smuzhiyun 	ch7xxx_writeb(dvo, CH7xxx_TPVT, 0x30);
299*4882a593Smuzhiyun 	ch7xxx_writeb(dvo, CH7xxx_TLPF, tlpf);
300*4882a593Smuzhiyun 	ch7xxx_writeb(dvo, CH7xxx_TCT, 0x00);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	ch7xxx_readb(dvo, CH7xxx_IDF, &idf);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	idf &= ~(CH7xxx_IDF_HSP | CH7xxx_IDF_VSP);
305*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_PHSYNC)
306*4882a593Smuzhiyun 		idf |= CH7xxx_IDF_HSP;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_PVSYNC)
309*4882a593Smuzhiyun 		idf |= CH7xxx_IDF_VSP;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	ch7xxx_writeb(dvo, CH7xxx_IDF, idf);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun /* set the CH7xxx power state */
ch7xxx_dpms(struct intel_dvo_device * dvo,bool enable)315*4882a593Smuzhiyun static void ch7xxx_dpms(struct intel_dvo_device *dvo, bool enable)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	if (enable)
318*4882a593Smuzhiyun 		ch7xxx_writeb(dvo, CH7xxx_PM, CH7xxx_PM_DVIL | CH7xxx_PM_DVIP);
319*4882a593Smuzhiyun 	else
320*4882a593Smuzhiyun 		ch7xxx_writeb(dvo, CH7xxx_PM, CH7xxx_PM_FPD);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
ch7xxx_get_hw_state(struct intel_dvo_device * dvo)323*4882a593Smuzhiyun static bool ch7xxx_get_hw_state(struct intel_dvo_device *dvo)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	u8 val;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	ch7xxx_readb(dvo, CH7xxx_PM, &val);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	if (val & (CH7xxx_PM_DVIL | CH7xxx_PM_DVIP))
330*4882a593Smuzhiyun 		return true;
331*4882a593Smuzhiyun 	else
332*4882a593Smuzhiyun 		return false;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
ch7xxx_dump_regs(struct intel_dvo_device * dvo)335*4882a593Smuzhiyun static void ch7xxx_dump_regs(struct intel_dvo_device *dvo)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	int i;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	for (i = 0; i < CH7xxx_NUM_REGS; i++) {
340*4882a593Smuzhiyun 		u8 val;
341*4882a593Smuzhiyun 		if ((i % 8) == 0)
342*4882a593Smuzhiyun 			DRM_DEBUG_KMS("\n %02X: ", i);
343*4882a593Smuzhiyun 		ch7xxx_readb(dvo, i, &val);
344*4882a593Smuzhiyun 		DRM_DEBUG_KMS("%02X ", val);
345*4882a593Smuzhiyun 	}
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
ch7xxx_destroy(struct intel_dvo_device * dvo)348*4882a593Smuzhiyun static void ch7xxx_destroy(struct intel_dvo_device *dvo)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	struct ch7xxx_priv *ch7xxx = dvo->dev_priv;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	if (ch7xxx) {
353*4882a593Smuzhiyun 		kfree(ch7xxx);
354*4882a593Smuzhiyun 		dvo->dev_priv = NULL;
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun const struct intel_dvo_dev_ops ch7xxx_ops = {
359*4882a593Smuzhiyun 	.init = ch7xxx_init,
360*4882a593Smuzhiyun 	.detect = ch7xxx_detect,
361*4882a593Smuzhiyun 	.mode_valid = ch7xxx_mode_valid,
362*4882a593Smuzhiyun 	.mode_set = ch7xxx_mode_set,
363*4882a593Smuzhiyun 	.dpms = ch7xxx_dpms,
364*4882a593Smuzhiyun 	.get_hw_state = ch7xxx_get_hw_state,
365*4882a593Smuzhiyun 	.dump_regs = ch7xxx_dump_regs,
366*4882a593Smuzhiyun 	.destroy = ch7xxx_destroy,
367*4882a593Smuzhiyun };
368