xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/i2c/tda998x_drv.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2012 Texas Instruments
4*4882a593Smuzhiyun  * Author: Rob Clark <robdclark@gmail.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/component.h>
8*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
9*4882a593Smuzhiyun #include <linux/hdmi.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/platform_data/tda9950.h>
12*4882a593Smuzhiyun #include <linux/irq.h>
13*4882a593Smuzhiyun #include <sound/asoundef.h>
14*4882a593Smuzhiyun #include <sound/hdmi-codec.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
17*4882a593Smuzhiyun #include <drm/drm_bridge.h>
18*4882a593Smuzhiyun #include <drm/drm_edid.h>
19*4882a593Smuzhiyun #include <drm/drm_of.h>
20*4882a593Smuzhiyun #include <drm/drm_print.h>
21*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
22*4882a593Smuzhiyun #include <drm/drm_simple_kms_helper.h>
23*4882a593Smuzhiyun #include <drm/i2c/tda998x.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include <media/cec-notifier.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun enum {
30*4882a593Smuzhiyun 	AUDIO_ROUTE_I2S,
31*4882a593Smuzhiyun 	AUDIO_ROUTE_SPDIF,
32*4882a593Smuzhiyun 	AUDIO_ROUTE_NUM
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun struct tda998x_audio_route {
36*4882a593Smuzhiyun 	u8 ena_aclk;
37*4882a593Smuzhiyun 	u8 mux_ap;
38*4882a593Smuzhiyun 	u8 aip_clksel;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun struct tda998x_audio_settings {
42*4882a593Smuzhiyun 	const struct tda998x_audio_route *route;
43*4882a593Smuzhiyun 	struct hdmi_audio_infoframe cea;
44*4882a593Smuzhiyun 	unsigned int sample_rate;
45*4882a593Smuzhiyun 	u8 status[5];
46*4882a593Smuzhiyun 	u8 ena_ap;
47*4882a593Smuzhiyun 	u8 i2s_format;
48*4882a593Smuzhiyun 	u8 cts_n;
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun struct tda998x_priv {
52*4882a593Smuzhiyun 	struct i2c_client *cec;
53*4882a593Smuzhiyun 	struct i2c_client *hdmi;
54*4882a593Smuzhiyun 	struct mutex mutex;
55*4882a593Smuzhiyun 	u16 rev;
56*4882a593Smuzhiyun 	u8 cec_addr;
57*4882a593Smuzhiyun 	u8 current_page;
58*4882a593Smuzhiyun 	bool is_on;
59*4882a593Smuzhiyun 	bool supports_infoframes;
60*4882a593Smuzhiyun 	bool sink_has_audio;
61*4882a593Smuzhiyun 	enum hdmi_quantization_range rgb_quant_range;
62*4882a593Smuzhiyun 	u8 vip_cntrl_0;
63*4882a593Smuzhiyun 	u8 vip_cntrl_1;
64*4882a593Smuzhiyun 	u8 vip_cntrl_2;
65*4882a593Smuzhiyun 	unsigned long tmds_clock;
66*4882a593Smuzhiyun 	struct tda998x_audio_settings audio;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	struct platform_device *audio_pdev;
69*4882a593Smuzhiyun 	struct mutex audio_mutex;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	struct mutex edid_mutex;
72*4882a593Smuzhiyun 	wait_queue_head_t wq_edid;
73*4882a593Smuzhiyun 	volatile int wq_edid_wait;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	struct work_struct detect_work;
76*4882a593Smuzhiyun 	struct timer_list edid_delay_timer;
77*4882a593Smuzhiyun 	wait_queue_head_t edid_delay_waitq;
78*4882a593Smuzhiyun 	bool edid_delay_active;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	struct drm_encoder encoder;
81*4882a593Smuzhiyun 	struct drm_bridge bridge;
82*4882a593Smuzhiyun 	struct drm_connector connector;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	u8 audio_port_enable[AUDIO_ROUTE_NUM];
85*4882a593Smuzhiyun 	struct tda9950_glue cec_glue;
86*4882a593Smuzhiyun 	struct gpio_desc *calib;
87*4882a593Smuzhiyun 	struct cec_notifier *cec_notify;
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define conn_to_tda998x_priv(x) \
91*4882a593Smuzhiyun 	container_of(x, struct tda998x_priv, connector)
92*4882a593Smuzhiyun #define enc_to_tda998x_priv(x) \
93*4882a593Smuzhiyun 	container_of(x, struct tda998x_priv, encoder)
94*4882a593Smuzhiyun #define bridge_to_tda998x_priv(x) \
95*4882a593Smuzhiyun 	container_of(x, struct tda998x_priv, bridge)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* The TDA9988 series of devices use a paged register scheme.. to simplify
98*4882a593Smuzhiyun  * things we encode the page # in upper bits of the register #.  To read/
99*4882a593Smuzhiyun  * write a given register, we need to make sure CURPAGE register is set
100*4882a593Smuzhiyun  * appropriately.  Which implies reads/writes are not atomic.  Fun!
101*4882a593Smuzhiyun  */
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define REG(page, addr) (((page) << 8) | (addr))
104*4882a593Smuzhiyun #define REG2ADDR(reg)   ((reg) & 0xff)
105*4882a593Smuzhiyun #define REG2PAGE(reg)   (((reg) >> 8) & 0xff)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define REG_CURPAGE               0xff                /* write */
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* Page 00h: General Control */
111*4882a593Smuzhiyun #define REG_VERSION_LSB           REG(0x00, 0x00)     /* read */
112*4882a593Smuzhiyun #define REG_MAIN_CNTRL0           REG(0x00, 0x01)     /* read/write */
113*4882a593Smuzhiyun # define MAIN_CNTRL0_SR           (1 << 0)
114*4882a593Smuzhiyun # define MAIN_CNTRL0_DECS         (1 << 1)
115*4882a593Smuzhiyun # define MAIN_CNTRL0_DEHS         (1 << 2)
116*4882a593Smuzhiyun # define MAIN_CNTRL0_CECS         (1 << 3)
117*4882a593Smuzhiyun # define MAIN_CNTRL0_CEHS         (1 << 4)
118*4882a593Smuzhiyun # define MAIN_CNTRL0_SCALER       (1 << 7)
119*4882a593Smuzhiyun #define REG_VERSION_MSB           REG(0x00, 0x02)     /* read */
120*4882a593Smuzhiyun #define REG_SOFTRESET             REG(0x00, 0x0a)     /* write */
121*4882a593Smuzhiyun # define SOFTRESET_AUDIO          (1 << 0)
122*4882a593Smuzhiyun # define SOFTRESET_I2C_MASTER     (1 << 1)
123*4882a593Smuzhiyun #define REG_DDC_DISABLE           REG(0x00, 0x0b)     /* read/write */
124*4882a593Smuzhiyun #define REG_CCLK_ON               REG(0x00, 0x0c)     /* read/write */
125*4882a593Smuzhiyun #define REG_I2C_MASTER            REG(0x00, 0x0d)     /* read/write */
126*4882a593Smuzhiyun # define I2C_MASTER_DIS_MM        (1 << 0)
127*4882a593Smuzhiyun # define I2C_MASTER_DIS_FILT      (1 << 1)
128*4882a593Smuzhiyun # define I2C_MASTER_APP_STRT_LAT  (1 << 2)
129*4882a593Smuzhiyun #define REG_FEAT_POWERDOWN        REG(0x00, 0x0e)     /* read/write */
130*4882a593Smuzhiyun # define FEAT_POWERDOWN_PREFILT   BIT(0)
131*4882a593Smuzhiyun # define FEAT_POWERDOWN_CSC       BIT(1)
132*4882a593Smuzhiyun # define FEAT_POWERDOWN_SPDIF     (1 << 3)
133*4882a593Smuzhiyun #define REG_INT_FLAGS_0           REG(0x00, 0x0f)     /* read/write */
134*4882a593Smuzhiyun #define REG_INT_FLAGS_1           REG(0x00, 0x10)     /* read/write */
135*4882a593Smuzhiyun #define REG_INT_FLAGS_2           REG(0x00, 0x11)     /* read/write */
136*4882a593Smuzhiyun # define INT_FLAGS_2_EDID_BLK_RD  (1 << 1)
137*4882a593Smuzhiyun #define REG_ENA_ACLK              REG(0x00, 0x16)     /* read/write */
138*4882a593Smuzhiyun #define REG_ENA_VP_0              REG(0x00, 0x18)     /* read/write */
139*4882a593Smuzhiyun #define REG_ENA_VP_1              REG(0x00, 0x19)     /* read/write */
140*4882a593Smuzhiyun #define REG_ENA_VP_2              REG(0x00, 0x1a)     /* read/write */
141*4882a593Smuzhiyun #define REG_ENA_AP                REG(0x00, 0x1e)     /* read/write */
142*4882a593Smuzhiyun #define REG_VIP_CNTRL_0           REG(0x00, 0x20)     /* write */
143*4882a593Smuzhiyun # define VIP_CNTRL_0_MIRR_A       (1 << 7)
144*4882a593Smuzhiyun # define VIP_CNTRL_0_SWAP_A(x)    (((x) & 7) << 4)
145*4882a593Smuzhiyun # define VIP_CNTRL_0_MIRR_B       (1 << 3)
146*4882a593Smuzhiyun # define VIP_CNTRL_0_SWAP_B(x)    (((x) & 7) << 0)
147*4882a593Smuzhiyun #define REG_VIP_CNTRL_1           REG(0x00, 0x21)     /* write */
148*4882a593Smuzhiyun # define VIP_CNTRL_1_MIRR_C       (1 << 7)
149*4882a593Smuzhiyun # define VIP_CNTRL_1_SWAP_C(x)    (((x) & 7) << 4)
150*4882a593Smuzhiyun # define VIP_CNTRL_1_MIRR_D       (1 << 3)
151*4882a593Smuzhiyun # define VIP_CNTRL_1_SWAP_D(x)    (((x) & 7) << 0)
152*4882a593Smuzhiyun #define REG_VIP_CNTRL_2           REG(0x00, 0x22)     /* write */
153*4882a593Smuzhiyun # define VIP_CNTRL_2_MIRR_E       (1 << 7)
154*4882a593Smuzhiyun # define VIP_CNTRL_2_SWAP_E(x)    (((x) & 7) << 4)
155*4882a593Smuzhiyun # define VIP_CNTRL_2_MIRR_F       (1 << 3)
156*4882a593Smuzhiyun # define VIP_CNTRL_2_SWAP_F(x)    (((x) & 7) << 0)
157*4882a593Smuzhiyun #define REG_VIP_CNTRL_3           REG(0x00, 0x23)     /* write */
158*4882a593Smuzhiyun # define VIP_CNTRL_3_X_TGL        (1 << 0)
159*4882a593Smuzhiyun # define VIP_CNTRL_3_H_TGL        (1 << 1)
160*4882a593Smuzhiyun # define VIP_CNTRL_3_V_TGL        (1 << 2)
161*4882a593Smuzhiyun # define VIP_CNTRL_3_EMB          (1 << 3)
162*4882a593Smuzhiyun # define VIP_CNTRL_3_SYNC_DE      (1 << 4)
163*4882a593Smuzhiyun # define VIP_CNTRL_3_SYNC_HS      (1 << 5)
164*4882a593Smuzhiyun # define VIP_CNTRL_3_DE_INT       (1 << 6)
165*4882a593Smuzhiyun # define VIP_CNTRL_3_EDGE         (1 << 7)
166*4882a593Smuzhiyun #define REG_VIP_CNTRL_4           REG(0x00, 0x24)     /* write */
167*4882a593Smuzhiyun # define VIP_CNTRL_4_BLC(x)       (((x) & 3) << 0)
168*4882a593Smuzhiyun # define VIP_CNTRL_4_BLANKIT(x)   (((x) & 3) << 2)
169*4882a593Smuzhiyun # define VIP_CNTRL_4_CCIR656      (1 << 4)
170*4882a593Smuzhiyun # define VIP_CNTRL_4_656_ALT      (1 << 5)
171*4882a593Smuzhiyun # define VIP_CNTRL_4_TST_656      (1 << 6)
172*4882a593Smuzhiyun # define VIP_CNTRL_4_TST_PAT      (1 << 7)
173*4882a593Smuzhiyun #define REG_VIP_CNTRL_5           REG(0x00, 0x25)     /* write */
174*4882a593Smuzhiyun # define VIP_CNTRL_5_CKCASE       (1 << 0)
175*4882a593Smuzhiyun # define VIP_CNTRL_5_SP_CNT(x)    (((x) & 3) << 1)
176*4882a593Smuzhiyun #define REG_MUX_AP                REG(0x00, 0x26)     /* read/write */
177*4882a593Smuzhiyun # define MUX_AP_SELECT_I2S	  0x64
178*4882a593Smuzhiyun # define MUX_AP_SELECT_SPDIF	  0x40
179*4882a593Smuzhiyun #define REG_MUX_VP_VIP_OUT        REG(0x00, 0x27)     /* read/write */
180*4882a593Smuzhiyun #define REG_MAT_CONTRL            REG(0x00, 0x80)     /* write */
181*4882a593Smuzhiyun # define MAT_CONTRL_MAT_SC(x)     (((x) & 3) << 0)
182*4882a593Smuzhiyun # define MAT_CONTRL_MAT_BP        (1 << 2)
183*4882a593Smuzhiyun #define REG_VIDFORMAT             REG(0x00, 0xa0)     /* write */
184*4882a593Smuzhiyun #define REG_REFPIX_MSB            REG(0x00, 0xa1)     /* write */
185*4882a593Smuzhiyun #define REG_REFPIX_LSB            REG(0x00, 0xa2)     /* write */
186*4882a593Smuzhiyun #define REG_REFLINE_MSB           REG(0x00, 0xa3)     /* write */
187*4882a593Smuzhiyun #define REG_REFLINE_LSB           REG(0x00, 0xa4)     /* write */
188*4882a593Smuzhiyun #define REG_NPIX_MSB              REG(0x00, 0xa5)     /* write */
189*4882a593Smuzhiyun #define REG_NPIX_LSB              REG(0x00, 0xa6)     /* write */
190*4882a593Smuzhiyun #define REG_NLINE_MSB             REG(0x00, 0xa7)     /* write */
191*4882a593Smuzhiyun #define REG_NLINE_LSB             REG(0x00, 0xa8)     /* write */
192*4882a593Smuzhiyun #define REG_VS_LINE_STRT_1_MSB    REG(0x00, 0xa9)     /* write */
193*4882a593Smuzhiyun #define REG_VS_LINE_STRT_1_LSB    REG(0x00, 0xaa)     /* write */
194*4882a593Smuzhiyun #define REG_VS_PIX_STRT_1_MSB     REG(0x00, 0xab)     /* write */
195*4882a593Smuzhiyun #define REG_VS_PIX_STRT_1_LSB     REG(0x00, 0xac)     /* write */
196*4882a593Smuzhiyun #define REG_VS_LINE_END_1_MSB     REG(0x00, 0xad)     /* write */
197*4882a593Smuzhiyun #define REG_VS_LINE_END_1_LSB     REG(0x00, 0xae)     /* write */
198*4882a593Smuzhiyun #define REG_VS_PIX_END_1_MSB      REG(0x00, 0xaf)     /* write */
199*4882a593Smuzhiyun #define REG_VS_PIX_END_1_LSB      REG(0x00, 0xb0)     /* write */
200*4882a593Smuzhiyun #define REG_VS_LINE_STRT_2_MSB    REG(0x00, 0xb1)     /* write */
201*4882a593Smuzhiyun #define REG_VS_LINE_STRT_2_LSB    REG(0x00, 0xb2)     /* write */
202*4882a593Smuzhiyun #define REG_VS_PIX_STRT_2_MSB     REG(0x00, 0xb3)     /* write */
203*4882a593Smuzhiyun #define REG_VS_PIX_STRT_2_LSB     REG(0x00, 0xb4)     /* write */
204*4882a593Smuzhiyun #define REG_VS_LINE_END_2_MSB     REG(0x00, 0xb5)     /* write */
205*4882a593Smuzhiyun #define REG_VS_LINE_END_2_LSB     REG(0x00, 0xb6)     /* write */
206*4882a593Smuzhiyun #define REG_VS_PIX_END_2_MSB      REG(0x00, 0xb7)     /* write */
207*4882a593Smuzhiyun #define REG_VS_PIX_END_2_LSB      REG(0x00, 0xb8)     /* write */
208*4882a593Smuzhiyun #define REG_HS_PIX_START_MSB      REG(0x00, 0xb9)     /* write */
209*4882a593Smuzhiyun #define REG_HS_PIX_START_LSB      REG(0x00, 0xba)     /* write */
210*4882a593Smuzhiyun #define REG_HS_PIX_STOP_MSB       REG(0x00, 0xbb)     /* write */
211*4882a593Smuzhiyun #define REG_HS_PIX_STOP_LSB       REG(0x00, 0xbc)     /* write */
212*4882a593Smuzhiyun #define REG_VWIN_START_1_MSB      REG(0x00, 0xbd)     /* write */
213*4882a593Smuzhiyun #define REG_VWIN_START_1_LSB      REG(0x00, 0xbe)     /* write */
214*4882a593Smuzhiyun #define REG_VWIN_END_1_MSB        REG(0x00, 0xbf)     /* write */
215*4882a593Smuzhiyun #define REG_VWIN_END_1_LSB        REG(0x00, 0xc0)     /* write */
216*4882a593Smuzhiyun #define REG_VWIN_START_2_MSB      REG(0x00, 0xc1)     /* write */
217*4882a593Smuzhiyun #define REG_VWIN_START_2_LSB      REG(0x00, 0xc2)     /* write */
218*4882a593Smuzhiyun #define REG_VWIN_END_2_MSB        REG(0x00, 0xc3)     /* write */
219*4882a593Smuzhiyun #define REG_VWIN_END_2_LSB        REG(0x00, 0xc4)     /* write */
220*4882a593Smuzhiyun #define REG_DE_START_MSB          REG(0x00, 0xc5)     /* write */
221*4882a593Smuzhiyun #define REG_DE_START_LSB          REG(0x00, 0xc6)     /* write */
222*4882a593Smuzhiyun #define REG_DE_STOP_MSB           REG(0x00, 0xc7)     /* write */
223*4882a593Smuzhiyun #define REG_DE_STOP_LSB           REG(0x00, 0xc8)     /* write */
224*4882a593Smuzhiyun #define REG_TBG_CNTRL_0           REG(0x00, 0xca)     /* write */
225*4882a593Smuzhiyun # define TBG_CNTRL_0_TOP_TGL      (1 << 0)
226*4882a593Smuzhiyun # define TBG_CNTRL_0_TOP_SEL      (1 << 1)
227*4882a593Smuzhiyun # define TBG_CNTRL_0_DE_EXT       (1 << 2)
228*4882a593Smuzhiyun # define TBG_CNTRL_0_TOP_EXT      (1 << 3)
229*4882a593Smuzhiyun # define TBG_CNTRL_0_FRAME_DIS    (1 << 5)
230*4882a593Smuzhiyun # define TBG_CNTRL_0_SYNC_MTHD    (1 << 6)
231*4882a593Smuzhiyun # define TBG_CNTRL_0_SYNC_ONCE    (1 << 7)
232*4882a593Smuzhiyun #define REG_TBG_CNTRL_1           REG(0x00, 0xcb)     /* write */
233*4882a593Smuzhiyun # define TBG_CNTRL_1_H_TGL        (1 << 0)
234*4882a593Smuzhiyun # define TBG_CNTRL_1_V_TGL        (1 << 1)
235*4882a593Smuzhiyun # define TBG_CNTRL_1_TGL_EN       (1 << 2)
236*4882a593Smuzhiyun # define TBG_CNTRL_1_X_EXT        (1 << 3)
237*4882a593Smuzhiyun # define TBG_CNTRL_1_H_EXT        (1 << 4)
238*4882a593Smuzhiyun # define TBG_CNTRL_1_V_EXT        (1 << 5)
239*4882a593Smuzhiyun # define TBG_CNTRL_1_DWIN_DIS     (1 << 6)
240*4882a593Smuzhiyun #define REG_ENABLE_SPACE          REG(0x00, 0xd6)     /* write */
241*4882a593Smuzhiyun #define REG_HVF_CNTRL_0           REG(0x00, 0xe4)     /* write */
242*4882a593Smuzhiyun # define HVF_CNTRL_0_SM           (1 << 7)
243*4882a593Smuzhiyun # define HVF_CNTRL_0_RWB          (1 << 6)
244*4882a593Smuzhiyun # define HVF_CNTRL_0_PREFIL(x)    (((x) & 3) << 2)
245*4882a593Smuzhiyun # define HVF_CNTRL_0_INTPOL(x)    (((x) & 3) << 0)
246*4882a593Smuzhiyun #define REG_HVF_CNTRL_1           REG(0x00, 0xe5)     /* write */
247*4882a593Smuzhiyun # define HVF_CNTRL_1_FOR          (1 << 0)
248*4882a593Smuzhiyun # define HVF_CNTRL_1_YUVBLK       (1 << 1)
249*4882a593Smuzhiyun # define HVF_CNTRL_1_VQR(x)       (((x) & 3) << 2)
250*4882a593Smuzhiyun # define HVF_CNTRL_1_PAD(x)       (((x) & 3) << 4)
251*4882a593Smuzhiyun # define HVF_CNTRL_1_SEMI_PLANAR  (1 << 6)
252*4882a593Smuzhiyun #define REG_RPT_CNTRL             REG(0x00, 0xf0)     /* write */
253*4882a593Smuzhiyun # define RPT_CNTRL_REPEAT(x)      ((x) & 15)
254*4882a593Smuzhiyun #define REG_I2S_FORMAT            REG(0x00, 0xfc)     /* read/write */
255*4882a593Smuzhiyun # define I2S_FORMAT_PHILIPS       (0 << 0)
256*4882a593Smuzhiyun # define I2S_FORMAT_LEFT_J        (2 << 0)
257*4882a593Smuzhiyun # define I2S_FORMAT_RIGHT_J       (3 << 0)
258*4882a593Smuzhiyun #define REG_AIP_CLKSEL            REG(0x00, 0xfd)     /* write */
259*4882a593Smuzhiyun # define AIP_CLKSEL_AIP_SPDIF	  (0 << 3)
260*4882a593Smuzhiyun # define AIP_CLKSEL_AIP_I2S	  (1 << 3)
261*4882a593Smuzhiyun # define AIP_CLKSEL_FS_ACLK	  (0 << 0)
262*4882a593Smuzhiyun # define AIP_CLKSEL_FS_MCLK	  (1 << 0)
263*4882a593Smuzhiyun # define AIP_CLKSEL_FS_FS64SPDIF  (2 << 0)
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun /* Page 02h: PLL settings */
266*4882a593Smuzhiyun #define REG_PLL_SERIAL_1          REG(0x02, 0x00)     /* read/write */
267*4882a593Smuzhiyun # define PLL_SERIAL_1_SRL_FDN     (1 << 0)
268*4882a593Smuzhiyun # define PLL_SERIAL_1_SRL_IZ(x)   (((x) & 3) << 1)
269*4882a593Smuzhiyun # define PLL_SERIAL_1_SRL_MAN_IZ  (1 << 6)
270*4882a593Smuzhiyun #define REG_PLL_SERIAL_2          REG(0x02, 0x01)     /* read/write */
271*4882a593Smuzhiyun # define PLL_SERIAL_2_SRL_NOSC(x) ((x) << 0)
272*4882a593Smuzhiyun # define PLL_SERIAL_2_SRL_PR(x)   (((x) & 0xf) << 4)
273*4882a593Smuzhiyun #define REG_PLL_SERIAL_3          REG(0x02, 0x02)     /* read/write */
274*4882a593Smuzhiyun # define PLL_SERIAL_3_SRL_CCIR    (1 << 0)
275*4882a593Smuzhiyun # define PLL_SERIAL_3_SRL_DE      (1 << 2)
276*4882a593Smuzhiyun # define PLL_SERIAL_3_SRL_PXIN_SEL (1 << 4)
277*4882a593Smuzhiyun #define REG_SERIALIZER            REG(0x02, 0x03)     /* read/write */
278*4882a593Smuzhiyun #define REG_BUFFER_OUT            REG(0x02, 0x04)     /* read/write */
279*4882a593Smuzhiyun #define REG_PLL_SCG1              REG(0x02, 0x05)     /* read/write */
280*4882a593Smuzhiyun #define REG_PLL_SCG2              REG(0x02, 0x06)     /* read/write */
281*4882a593Smuzhiyun #define REG_PLL_SCGN1             REG(0x02, 0x07)     /* read/write */
282*4882a593Smuzhiyun #define REG_PLL_SCGN2             REG(0x02, 0x08)     /* read/write */
283*4882a593Smuzhiyun #define REG_PLL_SCGR1             REG(0x02, 0x09)     /* read/write */
284*4882a593Smuzhiyun #define REG_PLL_SCGR2             REG(0x02, 0x0a)     /* read/write */
285*4882a593Smuzhiyun #define REG_AUDIO_DIV             REG(0x02, 0x0e)     /* read/write */
286*4882a593Smuzhiyun # define AUDIO_DIV_SERCLK_1       0
287*4882a593Smuzhiyun # define AUDIO_DIV_SERCLK_2       1
288*4882a593Smuzhiyun # define AUDIO_DIV_SERCLK_4       2
289*4882a593Smuzhiyun # define AUDIO_DIV_SERCLK_8       3
290*4882a593Smuzhiyun # define AUDIO_DIV_SERCLK_16      4
291*4882a593Smuzhiyun # define AUDIO_DIV_SERCLK_32      5
292*4882a593Smuzhiyun #define REG_SEL_CLK               REG(0x02, 0x11)     /* read/write */
293*4882a593Smuzhiyun # define SEL_CLK_SEL_CLK1         (1 << 0)
294*4882a593Smuzhiyun # define SEL_CLK_SEL_VRF_CLK(x)   (((x) & 3) << 1)
295*4882a593Smuzhiyun # define SEL_CLK_ENA_SC_CLK       (1 << 3)
296*4882a593Smuzhiyun #define REG_ANA_GENERAL           REG(0x02, 0x12)     /* read/write */
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun /* Page 09h: EDID Control */
300*4882a593Smuzhiyun #define REG_EDID_DATA_0           REG(0x09, 0x00)     /* read */
301*4882a593Smuzhiyun /* next 127 successive registers are the EDID block */
302*4882a593Smuzhiyun #define REG_EDID_CTRL             REG(0x09, 0xfa)     /* read/write */
303*4882a593Smuzhiyun #define REG_DDC_ADDR              REG(0x09, 0xfb)     /* read/write */
304*4882a593Smuzhiyun #define REG_DDC_OFFS              REG(0x09, 0xfc)     /* read/write */
305*4882a593Smuzhiyun #define REG_DDC_SEGM_ADDR         REG(0x09, 0xfd)     /* read/write */
306*4882a593Smuzhiyun #define REG_DDC_SEGM              REG(0x09, 0xfe)     /* read/write */
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun /* Page 10h: information frames and packets */
310*4882a593Smuzhiyun #define REG_IF1_HB0               REG(0x10, 0x20)     /* read/write */
311*4882a593Smuzhiyun #define REG_IF2_HB0               REG(0x10, 0x40)     /* read/write */
312*4882a593Smuzhiyun #define REG_IF3_HB0               REG(0x10, 0x60)     /* read/write */
313*4882a593Smuzhiyun #define REG_IF4_HB0               REG(0x10, 0x80)     /* read/write */
314*4882a593Smuzhiyun #define REG_IF5_HB0               REG(0x10, 0xa0)     /* read/write */
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun /* Page 11h: audio settings and content info packets */
318*4882a593Smuzhiyun #define REG_AIP_CNTRL_0           REG(0x11, 0x00)     /* read/write */
319*4882a593Smuzhiyun # define AIP_CNTRL_0_RST_FIFO     (1 << 0)
320*4882a593Smuzhiyun # define AIP_CNTRL_0_SWAP         (1 << 1)
321*4882a593Smuzhiyun # define AIP_CNTRL_0_LAYOUT       (1 << 2)
322*4882a593Smuzhiyun # define AIP_CNTRL_0_ACR_MAN      (1 << 5)
323*4882a593Smuzhiyun # define AIP_CNTRL_0_RST_CTS      (1 << 6)
324*4882a593Smuzhiyun #define REG_CA_I2S                REG(0x11, 0x01)     /* read/write */
325*4882a593Smuzhiyun # define CA_I2S_CA_I2S(x)         (((x) & 31) << 0)
326*4882a593Smuzhiyun # define CA_I2S_HBR_CHSTAT        (1 << 6)
327*4882a593Smuzhiyun #define REG_LATENCY_RD            REG(0x11, 0x04)     /* read/write */
328*4882a593Smuzhiyun #define REG_ACR_CTS_0             REG(0x11, 0x05)     /* read/write */
329*4882a593Smuzhiyun #define REG_ACR_CTS_1             REG(0x11, 0x06)     /* read/write */
330*4882a593Smuzhiyun #define REG_ACR_CTS_2             REG(0x11, 0x07)     /* read/write */
331*4882a593Smuzhiyun #define REG_ACR_N_0               REG(0x11, 0x08)     /* read/write */
332*4882a593Smuzhiyun #define REG_ACR_N_1               REG(0x11, 0x09)     /* read/write */
333*4882a593Smuzhiyun #define REG_ACR_N_2               REG(0x11, 0x0a)     /* read/write */
334*4882a593Smuzhiyun #define REG_CTS_N                 REG(0x11, 0x0c)     /* read/write */
335*4882a593Smuzhiyun # define CTS_N_K(x)               (((x) & 7) << 0)
336*4882a593Smuzhiyun # define CTS_N_M(x)               (((x) & 3) << 4)
337*4882a593Smuzhiyun #define REG_ENC_CNTRL             REG(0x11, 0x0d)     /* read/write */
338*4882a593Smuzhiyun # define ENC_CNTRL_RST_ENC        (1 << 0)
339*4882a593Smuzhiyun # define ENC_CNTRL_RST_SEL        (1 << 1)
340*4882a593Smuzhiyun # define ENC_CNTRL_CTL_CODE(x)    (((x) & 3) << 2)
341*4882a593Smuzhiyun #define REG_DIP_FLAGS             REG(0x11, 0x0e)     /* read/write */
342*4882a593Smuzhiyun # define DIP_FLAGS_ACR            (1 << 0)
343*4882a593Smuzhiyun # define DIP_FLAGS_GC             (1 << 1)
344*4882a593Smuzhiyun #define REG_DIP_IF_FLAGS          REG(0x11, 0x0f)     /* read/write */
345*4882a593Smuzhiyun # define DIP_IF_FLAGS_IF1         (1 << 1)
346*4882a593Smuzhiyun # define DIP_IF_FLAGS_IF2         (1 << 2)
347*4882a593Smuzhiyun # define DIP_IF_FLAGS_IF3         (1 << 3)
348*4882a593Smuzhiyun # define DIP_IF_FLAGS_IF4         (1 << 4)
349*4882a593Smuzhiyun # define DIP_IF_FLAGS_IF5         (1 << 5)
350*4882a593Smuzhiyun #define REG_CH_STAT_B(x)          REG(0x11, 0x14 + (x)) /* read/write */
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun /* Page 12h: HDCP and OTP */
354*4882a593Smuzhiyun #define REG_TX3                   REG(0x12, 0x9a)     /* read/write */
355*4882a593Smuzhiyun #define REG_TX4                   REG(0x12, 0x9b)     /* read/write */
356*4882a593Smuzhiyun # define TX4_PD_RAM               (1 << 1)
357*4882a593Smuzhiyun #define REG_TX33                  REG(0x12, 0xb8)     /* read/write */
358*4882a593Smuzhiyun # define TX33_HDMI                (1 << 1)
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun /* Page 13h: Gamut related metadata packets */
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun /* CEC registers: (not paged)
366*4882a593Smuzhiyun  */
367*4882a593Smuzhiyun #define REG_CEC_INTSTATUS	  0xee		      /* read */
368*4882a593Smuzhiyun # define CEC_INTSTATUS_CEC	  (1 << 0)
369*4882a593Smuzhiyun # define CEC_INTSTATUS_HDMI	  (1 << 1)
370*4882a593Smuzhiyun #define REG_CEC_CAL_XOSC_CTRL1    0xf2
371*4882a593Smuzhiyun # define CEC_CAL_XOSC_CTRL1_ENA_CAL	BIT(0)
372*4882a593Smuzhiyun #define REG_CEC_DES_FREQ2         0xf5
373*4882a593Smuzhiyun # define CEC_DES_FREQ2_DIS_AUTOCAL BIT(7)
374*4882a593Smuzhiyun #define REG_CEC_CLK               0xf6
375*4882a593Smuzhiyun # define CEC_CLK_FRO              0x11
376*4882a593Smuzhiyun #define REG_CEC_FRO_IM_CLK_CTRL   0xfb                /* read/write */
377*4882a593Smuzhiyun # define CEC_FRO_IM_CLK_CTRL_GHOST_DIS (1 << 7)
378*4882a593Smuzhiyun # define CEC_FRO_IM_CLK_CTRL_ENA_OTP   (1 << 6)
379*4882a593Smuzhiyun # define CEC_FRO_IM_CLK_CTRL_IMCLK_SEL (1 << 1)
380*4882a593Smuzhiyun # define CEC_FRO_IM_CLK_CTRL_FRO_DIV   (1 << 0)
381*4882a593Smuzhiyun #define REG_CEC_RXSHPDINTENA	  0xfc		      /* read/write */
382*4882a593Smuzhiyun #define REG_CEC_RXSHPDINT	  0xfd		      /* read */
383*4882a593Smuzhiyun # define CEC_RXSHPDINT_RXSENS     BIT(0)
384*4882a593Smuzhiyun # define CEC_RXSHPDINT_HPD        BIT(1)
385*4882a593Smuzhiyun #define REG_CEC_RXSHPDLEV         0xfe                /* read */
386*4882a593Smuzhiyun # define CEC_RXSHPDLEV_RXSENS     (1 << 0)
387*4882a593Smuzhiyun # define CEC_RXSHPDLEV_HPD        (1 << 1)
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun #define REG_CEC_ENAMODS           0xff                /* read/write */
390*4882a593Smuzhiyun # define CEC_ENAMODS_EN_CEC_CLK   (1 << 7)
391*4882a593Smuzhiyun # define CEC_ENAMODS_DIS_FRO      (1 << 6)
392*4882a593Smuzhiyun # define CEC_ENAMODS_DIS_CCLK     (1 << 5)
393*4882a593Smuzhiyun # define CEC_ENAMODS_EN_RXSENS    (1 << 2)
394*4882a593Smuzhiyun # define CEC_ENAMODS_EN_HDMI      (1 << 1)
395*4882a593Smuzhiyun # define CEC_ENAMODS_EN_CEC       (1 << 0)
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun /* Device versions: */
399*4882a593Smuzhiyun #define TDA9989N2                 0x0101
400*4882a593Smuzhiyun #define TDA19989                  0x0201
401*4882a593Smuzhiyun #define TDA19989N2                0x0202
402*4882a593Smuzhiyun #define TDA19988                  0x0301
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun static void
cec_write(struct tda998x_priv * priv,u16 addr,u8 val)405*4882a593Smuzhiyun cec_write(struct tda998x_priv *priv, u16 addr, u8 val)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	u8 buf[] = {addr, val};
408*4882a593Smuzhiyun 	struct i2c_msg msg = {
409*4882a593Smuzhiyun 		.addr = priv->cec_addr,
410*4882a593Smuzhiyun 		.len = 2,
411*4882a593Smuzhiyun 		.buf = buf,
412*4882a593Smuzhiyun 	};
413*4882a593Smuzhiyun 	int ret;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	ret = i2c_transfer(priv->hdmi->adapter, &msg, 1);
416*4882a593Smuzhiyun 	if (ret < 0)
417*4882a593Smuzhiyun 		dev_err(&priv->hdmi->dev, "Error %d writing to cec:0x%x\n",
418*4882a593Smuzhiyun 			ret, addr);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun static u8
cec_read(struct tda998x_priv * priv,u8 addr)422*4882a593Smuzhiyun cec_read(struct tda998x_priv *priv, u8 addr)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun 	u8 val;
425*4882a593Smuzhiyun 	struct i2c_msg msg[2] = {
426*4882a593Smuzhiyun 		{
427*4882a593Smuzhiyun 			.addr = priv->cec_addr,
428*4882a593Smuzhiyun 			.len = 1,
429*4882a593Smuzhiyun 			.buf = &addr,
430*4882a593Smuzhiyun 		}, {
431*4882a593Smuzhiyun 			.addr = priv->cec_addr,
432*4882a593Smuzhiyun 			.flags = I2C_M_RD,
433*4882a593Smuzhiyun 			.len = 1,
434*4882a593Smuzhiyun 			.buf = &val,
435*4882a593Smuzhiyun 		},
436*4882a593Smuzhiyun 	};
437*4882a593Smuzhiyun 	int ret;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	ret = i2c_transfer(priv->hdmi->adapter, msg, ARRAY_SIZE(msg));
440*4882a593Smuzhiyun 	if (ret < 0) {
441*4882a593Smuzhiyun 		dev_err(&priv->hdmi->dev, "Error %d reading from cec:0x%x\n",
442*4882a593Smuzhiyun 			ret, addr);
443*4882a593Smuzhiyun 		val = 0;
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	return val;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
cec_enamods(struct tda998x_priv * priv,u8 mods,bool enable)449*4882a593Smuzhiyun static void cec_enamods(struct tda998x_priv *priv, u8 mods, bool enable)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun 	int val = cec_read(priv, REG_CEC_ENAMODS);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	if (val < 0)
454*4882a593Smuzhiyun 		return;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	if (enable)
457*4882a593Smuzhiyun 		val |= mods;
458*4882a593Smuzhiyun 	else
459*4882a593Smuzhiyun 		val &= ~mods;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	cec_write(priv, REG_CEC_ENAMODS, val);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun 
tda998x_cec_set_calibration(struct tda998x_priv * priv,bool enable)464*4882a593Smuzhiyun static void tda998x_cec_set_calibration(struct tda998x_priv *priv, bool enable)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	if (enable) {
467*4882a593Smuzhiyun 		u8 val;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 		cec_write(priv, 0xf3, 0xc0);
470*4882a593Smuzhiyun 		cec_write(priv, 0xf4, 0xd4);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 		/* Enable automatic calibration mode */
473*4882a593Smuzhiyun 		val = cec_read(priv, REG_CEC_DES_FREQ2);
474*4882a593Smuzhiyun 		val &= ~CEC_DES_FREQ2_DIS_AUTOCAL;
475*4882a593Smuzhiyun 		cec_write(priv, REG_CEC_DES_FREQ2, val);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 		/* Enable free running oscillator */
478*4882a593Smuzhiyun 		cec_write(priv, REG_CEC_CLK, CEC_CLK_FRO);
479*4882a593Smuzhiyun 		cec_enamods(priv, CEC_ENAMODS_DIS_FRO, false);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 		cec_write(priv, REG_CEC_CAL_XOSC_CTRL1,
482*4882a593Smuzhiyun 			  CEC_CAL_XOSC_CTRL1_ENA_CAL);
483*4882a593Smuzhiyun 	} else {
484*4882a593Smuzhiyun 		cec_write(priv, REG_CEC_CAL_XOSC_CTRL1, 0);
485*4882a593Smuzhiyun 	}
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun /*
489*4882a593Smuzhiyun  * Calibration for the internal oscillator: we need to set calibration mode,
490*4882a593Smuzhiyun  * and then pulse the IRQ line low for a 10ms ± 1% period.
491*4882a593Smuzhiyun  */
tda998x_cec_calibration(struct tda998x_priv * priv)492*4882a593Smuzhiyun static void tda998x_cec_calibration(struct tda998x_priv *priv)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	struct gpio_desc *calib = priv->calib;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	mutex_lock(&priv->edid_mutex);
497*4882a593Smuzhiyun 	if (priv->hdmi->irq > 0)
498*4882a593Smuzhiyun 		disable_irq(priv->hdmi->irq);
499*4882a593Smuzhiyun 	gpiod_direction_output(calib, 1);
500*4882a593Smuzhiyun 	tda998x_cec_set_calibration(priv, true);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	local_irq_disable();
503*4882a593Smuzhiyun 	gpiod_set_value(calib, 0);
504*4882a593Smuzhiyun 	mdelay(10);
505*4882a593Smuzhiyun 	gpiod_set_value(calib, 1);
506*4882a593Smuzhiyun 	local_irq_enable();
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	tda998x_cec_set_calibration(priv, false);
509*4882a593Smuzhiyun 	gpiod_direction_input(calib);
510*4882a593Smuzhiyun 	if (priv->hdmi->irq > 0)
511*4882a593Smuzhiyun 		enable_irq(priv->hdmi->irq);
512*4882a593Smuzhiyun 	mutex_unlock(&priv->edid_mutex);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun 
tda998x_cec_hook_init(void * data)515*4882a593Smuzhiyun static int tda998x_cec_hook_init(void *data)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun 	struct tda998x_priv *priv = data;
518*4882a593Smuzhiyun 	struct gpio_desc *calib;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	calib = gpiod_get(&priv->hdmi->dev, "nxp,calib", GPIOD_ASIS);
521*4882a593Smuzhiyun 	if (IS_ERR(calib)) {
522*4882a593Smuzhiyun 		dev_warn(&priv->hdmi->dev, "failed to get calibration gpio: %ld\n",
523*4882a593Smuzhiyun 			 PTR_ERR(calib));
524*4882a593Smuzhiyun 		return PTR_ERR(calib);
525*4882a593Smuzhiyun 	}
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	priv->calib = calib;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	return 0;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
tda998x_cec_hook_exit(void * data)532*4882a593Smuzhiyun static void tda998x_cec_hook_exit(void *data)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun 	struct tda998x_priv *priv = data;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	gpiod_put(priv->calib);
537*4882a593Smuzhiyun 	priv->calib = NULL;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun 
tda998x_cec_hook_open(void * data)540*4882a593Smuzhiyun static int tda998x_cec_hook_open(void *data)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun 	struct tda998x_priv *priv = data;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	cec_enamods(priv, CEC_ENAMODS_EN_CEC_CLK | CEC_ENAMODS_EN_CEC, true);
545*4882a593Smuzhiyun 	tda998x_cec_calibration(priv);
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	return 0;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun 
tda998x_cec_hook_release(void * data)550*4882a593Smuzhiyun static void tda998x_cec_hook_release(void *data)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun 	struct tda998x_priv *priv = data;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	cec_enamods(priv, CEC_ENAMODS_EN_CEC_CLK | CEC_ENAMODS_EN_CEC, false);
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun static int
set_page(struct tda998x_priv * priv,u16 reg)558*4882a593Smuzhiyun set_page(struct tda998x_priv *priv, u16 reg)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun 	if (REG2PAGE(reg) != priv->current_page) {
561*4882a593Smuzhiyun 		struct i2c_client *client = priv->hdmi;
562*4882a593Smuzhiyun 		u8 buf[] = {
563*4882a593Smuzhiyun 				REG_CURPAGE, REG2PAGE(reg)
564*4882a593Smuzhiyun 		};
565*4882a593Smuzhiyun 		int ret = i2c_master_send(client, buf, sizeof(buf));
566*4882a593Smuzhiyun 		if (ret < 0) {
567*4882a593Smuzhiyun 			dev_err(&client->dev, "%s %04x err %d\n", __func__,
568*4882a593Smuzhiyun 					reg, ret);
569*4882a593Smuzhiyun 			return ret;
570*4882a593Smuzhiyun 		}
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 		priv->current_page = REG2PAGE(reg);
573*4882a593Smuzhiyun 	}
574*4882a593Smuzhiyun 	return 0;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun static int
reg_read_range(struct tda998x_priv * priv,u16 reg,char * buf,int cnt)578*4882a593Smuzhiyun reg_read_range(struct tda998x_priv *priv, u16 reg, char *buf, int cnt)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun 	struct i2c_client *client = priv->hdmi;
581*4882a593Smuzhiyun 	u8 addr = REG2ADDR(reg);
582*4882a593Smuzhiyun 	int ret;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	mutex_lock(&priv->mutex);
585*4882a593Smuzhiyun 	ret = set_page(priv, reg);
586*4882a593Smuzhiyun 	if (ret < 0)
587*4882a593Smuzhiyun 		goto out;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	ret = i2c_master_send(client, &addr, sizeof(addr));
590*4882a593Smuzhiyun 	if (ret < 0)
591*4882a593Smuzhiyun 		goto fail;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	ret = i2c_master_recv(client, buf, cnt);
594*4882a593Smuzhiyun 	if (ret < 0)
595*4882a593Smuzhiyun 		goto fail;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	goto out;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun fail:
600*4882a593Smuzhiyun 	dev_err(&client->dev, "Error %d reading from 0x%x\n", ret, reg);
601*4882a593Smuzhiyun out:
602*4882a593Smuzhiyun 	mutex_unlock(&priv->mutex);
603*4882a593Smuzhiyun 	return ret;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun #define MAX_WRITE_RANGE_BUF 32
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun static void
reg_write_range(struct tda998x_priv * priv,u16 reg,u8 * p,int cnt)609*4882a593Smuzhiyun reg_write_range(struct tda998x_priv *priv, u16 reg, u8 *p, int cnt)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun 	struct i2c_client *client = priv->hdmi;
612*4882a593Smuzhiyun 	/* This is the maximum size of the buffer passed in */
613*4882a593Smuzhiyun 	u8 buf[MAX_WRITE_RANGE_BUF + 1];
614*4882a593Smuzhiyun 	int ret;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	if (cnt > MAX_WRITE_RANGE_BUF) {
617*4882a593Smuzhiyun 		dev_err(&client->dev, "Fixed write buffer too small (%d)\n",
618*4882a593Smuzhiyun 				MAX_WRITE_RANGE_BUF);
619*4882a593Smuzhiyun 		return;
620*4882a593Smuzhiyun 	}
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	buf[0] = REG2ADDR(reg);
623*4882a593Smuzhiyun 	memcpy(&buf[1], p, cnt);
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	mutex_lock(&priv->mutex);
626*4882a593Smuzhiyun 	ret = set_page(priv, reg);
627*4882a593Smuzhiyun 	if (ret < 0)
628*4882a593Smuzhiyun 		goto out;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	ret = i2c_master_send(client, buf, cnt + 1);
631*4882a593Smuzhiyun 	if (ret < 0)
632*4882a593Smuzhiyun 		dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
633*4882a593Smuzhiyun out:
634*4882a593Smuzhiyun 	mutex_unlock(&priv->mutex);
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun static int
reg_read(struct tda998x_priv * priv,u16 reg)638*4882a593Smuzhiyun reg_read(struct tda998x_priv *priv, u16 reg)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun 	u8 val = 0;
641*4882a593Smuzhiyun 	int ret;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	ret = reg_read_range(priv, reg, &val, sizeof(val));
644*4882a593Smuzhiyun 	if (ret < 0)
645*4882a593Smuzhiyun 		return ret;
646*4882a593Smuzhiyun 	return val;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun static void
reg_write(struct tda998x_priv * priv,u16 reg,u8 val)650*4882a593Smuzhiyun reg_write(struct tda998x_priv *priv, u16 reg, u8 val)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun 	struct i2c_client *client = priv->hdmi;
653*4882a593Smuzhiyun 	u8 buf[] = {REG2ADDR(reg), val};
654*4882a593Smuzhiyun 	int ret;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	mutex_lock(&priv->mutex);
657*4882a593Smuzhiyun 	ret = set_page(priv, reg);
658*4882a593Smuzhiyun 	if (ret < 0)
659*4882a593Smuzhiyun 		goto out;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	ret = i2c_master_send(client, buf, sizeof(buf));
662*4882a593Smuzhiyun 	if (ret < 0)
663*4882a593Smuzhiyun 		dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
664*4882a593Smuzhiyun out:
665*4882a593Smuzhiyun 	mutex_unlock(&priv->mutex);
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun static void
reg_write16(struct tda998x_priv * priv,u16 reg,u16 val)669*4882a593Smuzhiyun reg_write16(struct tda998x_priv *priv, u16 reg, u16 val)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun 	struct i2c_client *client = priv->hdmi;
672*4882a593Smuzhiyun 	u8 buf[] = {REG2ADDR(reg), val >> 8, val};
673*4882a593Smuzhiyun 	int ret;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	mutex_lock(&priv->mutex);
676*4882a593Smuzhiyun 	ret = set_page(priv, reg);
677*4882a593Smuzhiyun 	if (ret < 0)
678*4882a593Smuzhiyun 		goto out;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	ret = i2c_master_send(client, buf, sizeof(buf));
681*4882a593Smuzhiyun 	if (ret < 0)
682*4882a593Smuzhiyun 		dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
683*4882a593Smuzhiyun out:
684*4882a593Smuzhiyun 	mutex_unlock(&priv->mutex);
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun static void
reg_set(struct tda998x_priv * priv,u16 reg,u8 val)688*4882a593Smuzhiyun reg_set(struct tda998x_priv *priv, u16 reg, u8 val)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun 	int old_val;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	old_val = reg_read(priv, reg);
693*4882a593Smuzhiyun 	if (old_val >= 0)
694*4882a593Smuzhiyun 		reg_write(priv, reg, old_val | val);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun static void
reg_clear(struct tda998x_priv * priv,u16 reg,u8 val)698*4882a593Smuzhiyun reg_clear(struct tda998x_priv *priv, u16 reg, u8 val)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun 	int old_val;
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	old_val = reg_read(priv, reg);
703*4882a593Smuzhiyun 	if (old_val >= 0)
704*4882a593Smuzhiyun 		reg_write(priv, reg, old_val & ~val);
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun static void
tda998x_reset(struct tda998x_priv * priv)708*4882a593Smuzhiyun tda998x_reset(struct tda998x_priv *priv)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun 	/* reset audio and i2c master: */
711*4882a593Smuzhiyun 	reg_write(priv, REG_SOFTRESET, SOFTRESET_AUDIO | SOFTRESET_I2C_MASTER);
712*4882a593Smuzhiyun 	msleep(50);
713*4882a593Smuzhiyun 	reg_write(priv, REG_SOFTRESET, 0);
714*4882a593Smuzhiyun 	msleep(50);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	/* reset transmitter: */
717*4882a593Smuzhiyun 	reg_set(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
718*4882a593Smuzhiyun 	reg_clear(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	/* PLL registers common configuration */
721*4882a593Smuzhiyun 	reg_write(priv, REG_PLL_SERIAL_1, 0x00);
722*4882a593Smuzhiyun 	reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(1));
723*4882a593Smuzhiyun 	reg_write(priv, REG_PLL_SERIAL_3, 0x00);
724*4882a593Smuzhiyun 	reg_write(priv, REG_SERIALIZER,   0x00);
725*4882a593Smuzhiyun 	reg_write(priv, REG_BUFFER_OUT,   0x00);
726*4882a593Smuzhiyun 	reg_write(priv, REG_PLL_SCG1,     0x00);
727*4882a593Smuzhiyun 	reg_write(priv, REG_AUDIO_DIV,    AUDIO_DIV_SERCLK_8);
728*4882a593Smuzhiyun 	reg_write(priv, REG_SEL_CLK,      SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
729*4882a593Smuzhiyun 	reg_write(priv, REG_PLL_SCGN1,    0xfa);
730*4882a593Smuzhiyun 	reg_write(priv, REG_PLL_SCGN2,    0x00);
731*4882a593Smuzhiyun 	reg_write(priv, REG_PLL_SCGR1,    0x5b);
732*4882a593Smuzhiyun 	reg_write(priv, REG_PLL_SCGR2,    0x00);
733*4882a593Smuzhiyun 	reg_write(priv, REG_PLL_SCG2,     0x10);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	/* Write the default value MUX register */
736*4882a593Smuzhiyun 	reg_write(priv, REG_MUX_VP_VIP_OUT, 0x24);
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun /*
740*4882a593Smuzhiyun  * The TDA998x has a problem when trying to read the EDID close to a
741*4882a593Smuzhiyun  * HPD assertion: it needs a delay of 100ms to avoid timing out while
742*4882a593Smuzhiyun  * trying to read EDID data.
743*4882a593Smuzhiyun  *
744*4882a593Smuzhiyun  * However, tda998x_connector_get_modes() may be called at any moment
745*4882a593Smuzhiyun  * after tda998x_connector_detect() indicates that we are connected, so
746*4882a593Smuzhiyun  * we need to delay probing modes in tda998x_connector_get_modes() after
747*4882a593Smuzhiyun  * we have seen a HPD inactive->active transition.  This code implements
748*4882a593Smuzhiyun  * that delay.
749*4882a593Smuzhiyun  */
tda998x_edid_delay_done(struct timer_list * t)750*4882a593Smuzhiyun static void tda998x_edid_delay_done(struct timer_list *t)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun 	struct tda998x_priv *priv = from_timer(priv, t, edid_delay_timer);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	priv->edid_delay_active = false;
755*4882a593Smuzhiyun 	wake_up(&priv->edid_delay_waitq);
756*4882a593Smuzhiyun 	schedule_work(&priv->detect_work);
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun 
tda998x_edid_delay_start(struct tda998x_priv * priv)759*4882a593Smuzhiyun static void tda998x_edid_delay_start(struct tda998x_priv *priv)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun 	priv->edid_delay_active = true;
762*4882a593Smuzhiyun 	mod_timer(&priv->edid_delay_timer, jiffies + HZ/10);
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun 
tda998x_edid_delay_wait(struct tda998x_priv * priv)765*4882a593Smuzhiyun static int tda998x_edid_delay_wait(struct tda998x_priv *priv)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	return wait_event_killable(priv->edid_delay_waitq, !priv->edid_delay_active);
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun /*
771*4882a593Smuzhiyun  * We need to run the KMS hotplug event helper outside of our threaded
772*4882a593Smuzhiyun  * interrupt routine as this can call back into our get_modes method,
773*4882a593Smuzhiyun  * which will want to make use of interrupts.
774*4882a593Smuzhiyun  */
tda998x_detect_work(struct work_struct * work)775*4882a593Smuzhiyun static void tda998x_detect_work(struct work_struct *work)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun 	struct tda998x_priv *priv =
778*4882a593Smuzhiyun 		container_of(work, struct tda998x_priv, detect_work);
779*4882a593Smuzhiyun 	struct drm_device *dev = priv->connector.dev;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	if (dev)
782*4882a593Smuzhiyun 		drm_kms_helper_hotplug_event(dev);
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun /*
786*4882a593Smuzhiyun  * only 2 interrupts may occur: screen plug/unplug and EDID read
787*4882a593Smuzhiyun  */
tda998x_irq_thread(int irq,void * data)788*4882a593Smuzhiyun static irqreturn_t tda998x_irq_thread(int irq, void *data)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun 	struct tda998x_priv *priv = data;
791*4882a593Smuzhiyun 	u8 sta, cec, lvl, flag0, flag1, flag2;
792*4882a593Smuzhiyun 	bool handled = false;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	sta = cec_read(priv, REG_CEC_INTSTATUS);
795*4882a593Smuzhiyun 	if (sta & CEC_INTSTATUS_HDMI) {
796*4882a593Smuzhiyun 		cec = cec_read(priv, REG_CEC_RXSHPDINT);
797*4882a593Smuzhiyun 		lvl = cec_read(priv, REG_CEC_RXSHPDLEV);
798*4882a593Smuzhiyun 		flag0 = reg_read(priv, REG_INT_FLAGS_0);
799*4882a593Smuzhiyun 		flag1 = reg_read(priv, REG_INT_FLAGS_1);
800*4882a593Smuzhiyun 		flag2 = reg_read(priv, REG_INT_FLAGS_2);
801*4882a593Smuzhiyun 		DRM_DEBUG_DRIVER(
802*4882a593Smuzhiyun 			"tda irq sta %02x cec %02x lvl %02x f0 %02x f1 %02x f2 %02x\n",
803*4882a593Smuzhiyun 			sta, cec, lvl, flag0, flag1, flag2);
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 		if (cec & CEC_RXSHPDINT_HPD) {
806*4882a593Smuzhiyun 			if (lvl & CEC_RXSHPDLEV_HPD) {
807*4882a593Smuzhiyun 				tda998x_edid_delay_start(priv);
808*4882a593Smuzhiyun 			} else {
809*4882a593Smuzhiyun 				schedule_work(&priv->detect_work);
810*4882a593Smuzhiyun 				cec_notifier_phys_addr_invalidate(
811*4882a593Smuzhiyun 						priv->cec_notify);
812*4882a593Smuzhiyun 			}
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 			handled = true;
815*4882a593Smuzhiyun 		}
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 		if ((flag2 & INT_FLAGS_2_EDID_BLK_RD) && priv->wq_edid_wait) {
818*4882a593Smuzhiyun 			priv->wq_edid_wait = 0;
819*4882a593Smuzhiyun 			wake_up(&priv->wq_edid);
820*4882a593Smuzhiyun 			handled = true;
821*4882a593Smuzhiyun 		}
822*4882a593Smuzhiyun 	}
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	return IRQ_RETVAL(handled);
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun static void
tda998x_write_if(struct tda998x_priv * priv,u8 bit,u16 addr,union hdmi_infoframe * frame)828*4882a593Smuzhiyun tda998x_write_if(struct tda998x_priv *priv, u8 bit, u16 addr,
829*4882a593Smuzhiyun 		 union hdmi_infoframe *frame)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun 	u8 buf[MAX_WRITE_RANGE_BUF];
832*4882a593Smuzhiyun 	ssize_t len;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	len = hdmi_infoframe_pack(frame, buf, sizeof(buf));
835*4882a593Smuzhiyun 	if (len < 0) {
836*4882a593Smuzhiyun 		dev_err(&priv->hdmi->dev,
837*4882a593Smuzhiyun 			"hdmi_infoframe_pack() type=0x%02x failed: %zd\n",
838*4882a593Smuzhiyun 			frame->any.type, len);
839*4882a593Smuzhiyun 		return;
840*4882a593Smuzhiyun 	}
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	reg_clear(priv, REG_DIP_IF_FLAGS, bit);
843*4882a593Smuzhiyun 	reg_write_range(priv, addr, buf, len);
844*4882a593Smuzhiyun 	reg_set(priv, REG_DIP_IF_FLAGS, bit);
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun 
tda998x_write_aif(struct tda998x_priv * priv,const struct hdmi_audio_infoframe * cea)847*4882a593Smuzhiyun static void tda998x_write_aif(struct tda998x_priv *priv,
848*4882a593Smuzhiyun 			      const struct hdmi_audio_infoframe *cea)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	union hdmi_infoframe frame;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	frame.audio = *cea;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	tda998x_write_if(priv, DIP_IF_FLAGS_IF4, REG_IF4_HB0, &frame);
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun static void
tda998x_write_avi(struct tda998x_priv * priv,const struct drm_display_mode * mode)858*4882a593Smuzhiyun tda998x_write_avi(struct tda998x_priv *priv, const struct drm_display_mode *mode)
859*4882a593Smuzhiyun {
860*4882a593Smuzhiyun 	union hdmi_infoframe frame;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
863*4882a593Smuzhiyun 						 &priv->connector, mode);
864*4882a593Smuzhiyun 	frame.avi.quantization_range = HDMI_QUANTIZATION_RANGE_FULL;
865*4882a593Smuzhiyun 	drm_hdmi_avi_infoframe_quant_range(&frame.avi, &priv->connector, mode,
866*4882a593Smuzhiyun 					   priv->rgb_quant_range);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	tda998x_write_if(priv, DIP_IF_FLAGS_IF2, REG_IF2_HB0, &frame);
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun 
tda998x_write_vsi(struct tda998x_priv * priv,const struct drm_display_mode * mode)871*4882a593Smuzhiyun static void tda998x_write_vsi(struct tda998x_priv *priv,
872*4882a593Smuzhiyun 			      const struct drm_display_mode *mode)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun 	union hdmi_infoframe frame;
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	if (drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
877*4882a593Smuzhiyun 							&priv->connector,
878*4882a593Smuzhiyun 							mode))
879*4882a593Smuzhiyun 		reg_clear(priv, REG_DIP_IF_FLAGS, DIP_IF_FLAGS_IF1);
880*4882a593Smuzhiyun 	else
881*4882a593Smuzhiyun 		tda998x_write_if(priv, DIP_IF_FLAGS_IF1, REG_IF1_HB0, &frame);
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun /* Audio support */
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun static const struct tda998x_audio_route tda998x_audio_route[AUDIO_ROUTE_NUM] = {
887*4882a593Smuzhiyun 	[AUDIO_ROUTE_I2S] = {
888*4882a593Smuzhiyun 		.ena_aclk = 1,
889*4882a593Smuzhiyun 		.mux_ap = MUX_AP_SELECT_I2S,
890*4882a593Smuzhiyun 		.aip_clksel = AIP_CLKSEL_AIP_I2S | AIP_CLKSEL_FS_ACLK,
891*4882a593Smuzhiyun 	},
892*4882a593Smuzhiyun 	[AUDIO_ROUTE_SPDIF] = {
893*4882a593Smuzhiyun 		.ena_aclk = 0,
894*4882a593Smuzhiyun 		.mux_ap = MUX_AP_SELECT_SPDIF,
895*4882a593Smuzhiyun 		.aip_clksel = AIP_CLKSEL_AIP_SPDIF | AIP_CLKSEL_FS_FS64SPDIF,
896*4882a593Smuzhiyun 	},
897*4882a593Smuzhiyun };
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun /* Configure the TDA998x audio data and clock routing. */
tda998x_derive_routing(struct tda998x_priv * priv,struct tda998x_audio_settings * s,unsigned int route)900*4882a593Smuzhiyun static int tda998x_derive_routing(struct tda998x_priv *priv,
901*4882a593Smuzhiyun 				  struct tda998x_audio_settings *s,
902*4882a593Smuzhiyun 				  unsigned int route)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun 	s->route = &tda998x_audio_route[route];
905*4882a593Smuzhiyun 	s->ena_ap = priv->audio_port_enable[route];
906*4882a593Smuzhiyun 	if (s->ena_ap == 0) {
907*4882a593Smuzhiyun 		dev_err(&priv->hdmi->dev, "no audio configuration found\n");
908*4882a593Smuzhiyun 		return -EINVAL;
909*4882a593Smuzhiyun 	}
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	return 0;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun /*
915*4882a593Smuzhiyun  * The audio clock divisor register controls a divider producing Audio_Clk_Out
916*4882a593Smuzhiyun  * from SERclk by dividing it by 2^n where 0 <= n <= 5.  We don't know what
917*4882a593Smuzhiyun  * Audio_Clk_Out or SERclk are. We guess SERclk is the same as TMDS clock.
918*4882a593Smuzhiyun  *
919*4882a593Smuzhiyun  * It seems that Audio_Clk_Out must be the smallest value that is greater
920*4882a593Smuzhiyun  * than 128*fs, otherwise audio does not function. There is some suggestion
921*4882a593Smuzhiyun  * that 126*fs is a better value.
922*4882a593Smuzhiyun  */
tda998x_get_adiv(struct tda998x_priv * priv,unsigned int fs)923*4882a593Smuzhiyun static u8 tda998x_get_adiv(struct tda998x_priv *priv, unsigned int fs)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun 	unsigned long min_audio_clk = fs * 128;
926*4882a593Smuzhiyun 	unsigned long ser_clk = priv->tmds_clock * 1000;
927*4882a593Smuzhiyun 	u8 adiv;
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	for (adiv = AUDIO_DIV_SERCLK_32; adiv != AUDIO_DIV_SERCLK_1; adiv--)
930*4882a593Smuzhiyun 		if (ser_clk > min_audio_clk << adiv)
931*4882a593Smuzhiyun 			break;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	dev_dbg(&priv->hdmi->dev,
934*4882a593Smuzhiyun 		"ser_clk=%luHz fs=%uHz min_aclk=%luHz adiv=%d\n",
935*4882a593Smuzhiyun 		ser_clk, fs, min_audio_clk, adiv);
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	return adiv;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun /*
941*4882a593Smuzhiyun  * In auto-CTS mode, the TDA998x uses a "measured time stamp" counter to
942*4882a593Smuzhiyun  * generate the CTS value.  It appears that the "measured time stamp" is
943*4882a593Smuzhiyun  * the number of TDMS clock cycles within a number of audio input clock
944*4882a593Smuzhiyun  * cycles defined by the k and N parameters defined below, in a similar
945*4882a593Smuzhiyun  * way to that which is set out in the CTS generation in the HDMI spec.
946*4882a593Smuzhiyun  *
947*4882a593Smuzhiyun  *  tmdsclk ----> mts -> /m ---> CTS
948*4882a593Smuzhiyun  *                 ^
949*4882a593Smuzhiyun  *  sclk -> /k -> /N
950*4882a593Smuzhiyun  *
951*4882a593Smuzhiyun  * CTS = mts / m, where m is 2^M.
952*4882a593Smuzhiyun  * /k is a divider based on the K value below, K+1 for K < 4, or 8 for K >= 4
953*4882a593Smuzhiyun  * /N is a divider based on the HDMI specified N value.
954*4882a593Smuzhiyun  *
955*4882a593Smuzhiyun  * This produces the following equation:
956*4882a593Smuzhiyun  *  CTS = tmds_clock * k * N / (sclk * m)
957*4882a593Smuzhiyun  *
958*4882a593Smuzhiyun  * When combined with the sink-side equation, and realising that sclk is
959*4882a593Smuzhiyun  * bclk_ratio * fs, we end up with:
960*4882a593Smuzhiyun  *  k = m * bclk_ratio / 128.
961*4882a593Smuzhiyun  *
962*4882a593Smuzhiyun  * Note: S/PDIF always uses a bclk_ratio of 64.
963*4882a593Smuzhiyun  */
tda998x_derive_cts_n(struct tda998x_priv * priv,struct tda998x_audio_settings * settings,unsigned int ratio)964*4882a593Smuzhiyun static int tda998x_derive_cts_n(struct tda998x_priv *priv,
965*4882a593Smuzhiyun 				struct tda998x_audio_settings *settings,
966*4882a593Smuzhiyun 				unsigned int ratio)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun 	switch (ratio) {
969*4882a593Smuzhiyun 	case 16:
970*4882a593Smuzhiyun 		settings->cts_n = CTS_N_M(3) | CTS_N_K(0);
971*4882a593Smuzhiyun 		break;
972*4882a593Smuzhiyun 	case 32:
973*4882a593Smuzhiyun 		settings->cts_n = CTS_N_M(3) | CTS_N_K(1);
974*4882a593Smuzhiyun 		break;
975*4882a593Smuzhiyun 	case 48:
976*4882a593Smuzhiyun 		settings->cts_n = CTS_N_M(3) | CTS_N_K(2);
977*4882a593Smuzhiyun 		break;
978*4882a593Smuzhiyun 	case 64:
979*4882a593Smuzhiyun 		settings->cts_n = CTS_N_M(3) | CTS_N_K(3);
980*4882a593Smuzhiyun 		break;
981*4882a593Smuzhiyun 	case 128:
982*4882a593Smuzhiyun 		settings->cts_n = CTS_N_M(0) | CTS_N_K(0);
983*4882a593Smuzhiyun 		break;
984*4882a593Smuzhiyun 	default:
985*4882a593Smuzhiyun 		dev_err(&priv->hdmi->dev, "unsupported bclk ratio %ufs\n",
986*4882a593Smuzhiyun 			ratio);
987*4882a593Smuzhiyun 		return -EINVAL;
988*4882a593Smuzhiyun 	}
989*4882a593Smuzhiyun 	return 0;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun 
tda998x_audio_mute(struct tda998x_priv * priv,bool on)992*4882a593Smuzhiyun static void tda998x_audio_mute(struct tda998x_priv *priv, bool on)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun 	if (on) {
995*4882a593Smuzhiyun 		reg_set(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
996*4882a593Smuzhiyun 		reg_clear(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
997*4882a593Smuzhiyun 		reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
998*4882a593Smuzhiyun 	} else {
999*4882a593Smuzhiyun 		reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
1000*4882a593Smuzhiyun 	}
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun 
tda998x_configure_audio(struct tda998x_priv * priv)1003*4882a593Smuzhiyun static void tda998x_configure_audio(struct tda998x_priv *priv)
1004*4882a593Smuzhiyun {
1005*4882a593Smuzhiyun 	const struct tda998x_audio_settings *settings = &priv->audio;
1006*4882a593Smuzhiyun 	u8 buf[6], adiv;
1007*4882a593Smuzhiyun 	u32 n;
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	/* If audio is not configured, there is nothing to do. */
1010*4882a593Smuzhiyun 	if (settings->ena_ap == 0)
1011*4882a593Smuzhiyun 		return;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	adiv = tda998x_get_adiv(priv, settings->sample_rate);
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	/* Enable audio ports */
1016*4882a593Smuzhiyun 	reg_write(priv, REG_ENA_AP, settings->ena_ap);
1017*4882a593Smuzhiyun 	reg_write(priv, REG_ENA_ACLK, settings->route->ena_aclk);
1018*4882a593Smuzhiyun 	reg_write(priv, REG_MUX_AP, settings->route->mux_ap);
1019*4882a593Smuzhiyun 	reg_write(priv, REG_I2S_FORMAT, settings->i2s_format);
1020*4882a593Smuzhiyun 	reg_write(priv, REG_AIP_CLKSEL, settings->route->aip_clksel);
1021*4882a593Smuzhiyun 	reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_LAYOUT |
1022*4882a593Smuzhiyun 					AIP_CNTRL_0_ACR_MAN);	/* auto CTS */
1023*4882a593Smuzhiyun 	reg_write(priv, REG_CTS_N, settings->cts_n);
1024*4882a593Smuzhiyun 	reg_write(priv, REG_AUDIO_DIV, adiv);
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	/*
1027*4882a593Smuzhiyun 	 * This is the approximate value of N, which happens to be
1028*4882a593Smuzhiyun 	 * the recommended values for non-coherent clocks.
1029*4882a593Smuzhiyun 	 */
1030*4882a593Smuzhiyun 	n = 128 * settings->sample_rate / 1000;
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	/* Write the CTS and N values */
1033*4882a593Smuzhiyun 	buf[0] = 0x44;
1034*4882a593Smuzhiyun 	buf[1] = 0x42;
1035*4882a593Smuzhiyun 	buf[2] = 0x01;
1036*4882a593Smuzhiyun 	buf[3] = n;
1037*4882a593Smuzhiyun 	buf[4] = n >> 8;
1038*4882a593Smuzhiyun 	buf[5] = n >> 16;
1039*4882a593Smuzhiyun 	reg_write_range(priv, REG_ACR_CTS_0, buf, 6);
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	/* Reset CTS generator */
1042*4882a593Smuzhiyun 	reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
1043*4882a593Smuzhiyun 	reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	/* Write the channel status
1046*4882a593Smuzhiyun 	 * The REG_CH_STAT_B-registers skip IEC958 AES2 byte, because
1047*4882a593Smuzhiyun 	 * there is a separate register for each I2S wire.
1048*4882a593Smuzhiyun 	 */
1049*4882a593Smuzhiyun 	buf[0] = settings->status[0];
1050*4882a593Smuzhiyun 	buf[1] = settings->status[1];
1051*4882a593Smuzhiyun 	buf[2] = settings->status[3];
1052*4882a593Smuzhiyun 	buf[3] = settings->status[4];
1053*4882a593Smuzhiyun 	reg_write_range(priv, REG_CH_STAT_B(0), buf, 4);
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	tda998x_audio_mute(priv, true);
1056*4882a593Smuzhiyun 	msleep(20);
1057*4882a593Smuzhiyun 	tda998x_audio_mute(priv, false);
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	tda998x_write_aif(priv, &settings->cea);
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun 
tda998x_audio_hw_params(struct device * dev,void * data,struct hdmi_codec_daifmt * daifmt,struct hdmi_codec_params * params)1062*4882a593Smuzhiyun static int tda998x_audio_hw_params(struct device *dev, void *data,
1063*4882a593Smuzhiyun 				   struct hdmi_codec_daifmt *daifmt,
1064*4882a593Smuzhiyun 				   struct hdmi_codec_params *params)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun 	struct tda998x_priv *priv = dev_get_drvdata(dev);
1067*4882a593Smuzhiyun 	unsigned int bclk_ratio;
1068*4882a593Smuzhiyun 	bool spdif = daifmt->fmt == HDMI_SPDIF;
1069*4882a593Smuzhiyun 	int ret;
1070*4882a593Smuzhiyun 	struct tda998x_audio_settings audio = {
1071*4882a593Smuzhiyun 		.sample_rate = params->sample_rate,
1072*4882a593Smuzhiyun 		.cea = params->cea,
1073*4882a593Smuzhiyun 	};
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	memcpy(audio.status, params->iec.status,
1076*4882a593Smuzhiyun 	       min(sizeof(audio.status), sizeof(params->iec.status)));
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	switch (daifmt->fmt) {
1079*4882a593Smuzhiyun 	case HDMI_I2S:
1080*4882a593Smuzhiyun 		audio.i2s_format = I2S_FORMAT_PHILIPS;
1081*4882a593Smuzhiyun 		break;
1082*4882a593Smuzhiyun 	case HDMI_LEFT_J:
1083*4882a593Smuzhiyun 		audio.i2s_format = I2S_FORMAT_LEFT_J;
1084*4882a593Smuzhiyun 		break;
1085*4882a593Smuzhiyun 	case HDMI_RIGHT_J:
1086*4882a593Smuzhiyun 		audio.i2s_format = I2S_FORMAT_RIGHT_J;
1087*4882a593Smuzhiyun 		break;
1088*4882a593Smuzhiyun 	case HDMI_SPDIF:
1089*4882a593Smuzhiyun 		audio.i2s_format = 0;
1090*4882a593Smuzhiyun 		break;
1091*4882a593Smuzhiyun 	default:
1092*4882a593Smuzhiyun 		dev_err(dev, "%s: Invalid format %d\n", __func__, daifmt->fmt);
1093*4882a593Smuzhiyun 		return -EINVAL;
1094*4882a593Smuzhiyun 	}
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	if (!spdif &&
1097*4882a593Smuzhiyun 	    (daifmt->bit_clk_inv || daifmt->frame_clk_inv ||
1098*4882a593Smuzhiyun 	     daifmt->bit_clk_master || daifmt->frame_clk_master)) {
1099*4882a593Smuzhiyun 		dev_err(dev, "%s: Bad flags %d %d %d %d\n", __func__,
1100*4882a593Smuzhiyun 			daifmt->bit_clk_inv, daifmt->frame_clk_inv,
1101*4882a593Smuzhiyun 			daifmt->bit_clk_master,
1102*4882a593Smuzhiyun 			daifmt->frame_clk_master);
1103*4882a593Smuzhiyun 		return -EINVAL;
1104*4882a593Smuzhiyun 	}
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	ret = tda998x_derive_routing(priv, &audio, AUDIO_ROUTE_I2S + spdif);
1107*4882a593Smuzhiyun 	if (ret < 0)
1108*4882a593Smuzhiyun 		return ret;
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	bclk_ratio = spdif ? 64 : params->sample_width * 2;
1111*4882a593Smuzhiyun 	ret = tda998x_derive_cts_n(priv, &audio, bclk_ratio);
1112*4882a593Smuzhiyun 	if (ret < 0)
1113*4882a593Smuzhiyun 		return ret;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	mutex_lock(&priv->audio_mutex);
1116*4882a593Smuzhiyun 	priv->audio = audio;
1117*4882a593Smuzhiyun 	if (priv->supports_infoframes && priv->sink_has_audio)
1118*4882a593Smuzhiyun 		tda998x_configure_audio(priv);
1119*4882a593Smuzhiyun 	mutex_unlock(&priv->audio_mutex);
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	return 0;
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun 
tda998x_audio_shutdown(struct device * dev,void * data)1124*4882a593Smuzhiyun static void tda998x_audio_shutdown(struct device *dev, void *data)
1125*4882a593Smuzhiyun {
1126*4882a593Smuzhiyun 	struct tda998x_priv *priv = dev_get_drvdata(dev);
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	mutex_lock(&priv->audio_mutex);
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	reg_write(priv, REG_ENA_AP, 0);
1131*4882a593Smuzhiyun 	priv->audio.ena_ap = 0;
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	mutex_unlock(&priv->audio_mutex);
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun 
tda998x_audio_mute_stream(struct device * dev,void * data,bool enable,int direction)1136*4882a593Smuzhiyun static int tda998x_audio_mute_stream(struct device *dev, void *data,
1137*4882a593Smuzhiyun 				     bool enable, int direction)
1138*4882a593Smuzhiyun {
1139*4882a593Smuzhiyun 	struct tda998x_priv *priv = dev_get_drvdata(dev);
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	mutex_lock(&priv->audio_mutex);
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	tda998x_audio_mute(priv, enable);
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	mutex_unlock(&priv->audio_mutex);
1146*4882a593Smuzhiyun 	return 0;
1147*4882a593Smuzhiyun }
1148*4882a593Smuzhiyun 
tda998x_audio_get_eld(struct device * dev,void * data,uint8_t * buf,size_t len)1149*4882a593Smuzhiyun static int tda998x_audio_get_eld(struct device *dev, void *data,
1150*4882a593Smuzhiyun 				 uint8_t *buf, size_t len)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun 	struct tda998x_priv *priv = dev_get_drvdata(dev);
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	mutex_lock(&priv->audio_mutex);
1155*4882a593Smuzhiyun 	memcpy(buf, priv->connector.eld,
1156*4882a593Smuzhiyun 	       min(sizeof(priv->connector.eld), len));
1157*4882a593Smuzhiyun 	mutex_unlock(&priv->audio_mutex);
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	return 0;
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun static const struct hdmi_codec_ops audio_codec_ops = {
1163*4882a593Smuzhiyun 	.hw_params = tda998x_audio_hw_params,
1164*4882a593Smuzhiyun 	.audio_shutdown = tda998x_audio_shutdown,
1165*4882a593Smuzhiyun 	.mute_stream = tda998x_audio_mute_stream,
1166*4882a593Smuzhiyun 	.get_eld = tda998x_audio_get_eld,
1167*4882a593Smuzhiyun 	.no_capture_mute = 1,
1168*4882a593Smuzhiyun };
1169*4882a593Smuzhiyun 
tda998x_audio_codec_init(struct tda998x_priv * priv,struct device * dev)1170*4882a593Smuzhiyun static int tda998x_audio_codec_init(struct tda998x_priv *priv,
1171*4882a593Smuzhiyun 				    struct device *dev)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun 	struct hdmi_codec_pdata codec_data = {
1174*4882a593Smuzhiyun 		.ops = &audio_codec_ops,
1175*4882a593Smuzhiyun 		.max_i2s_channels = 2,
1176*4882a593Smuzhiyun 	};
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	if (priv->audio_port_enable[AUDIO_ROUTE_I2S])
1179*4882a593Smuzhiyun 		codec_data.i2s = 1;
1180*4882a593Smuzhiyun 	if (priv->audio_port_enable[AUDIO_ROUTE_SPDIF])
1181*4882a593Smuzhiyun 		codec_data.spdif = 1;
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	priv->audio_pdev = platform_device_register_data(
1184*4882a593Smuzhiyun 		dev, HDMI_CODEC_DRV_NAME, PLATFORM_DEVID_AUTO,
1185*4882a593Smuzhiyun 		&codec_data, sizeof(codec_data));
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(priv->audio_pdev);
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun /* DRM connector functions */
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun static enum drm_connector_status
tda998x_connector_detect(struct drm_connector * connector,bool force)1193*4882a593Smuzhiyun tda998x_connector_detect(struct drm_connector *connector, bool force)
1194*4882a593Smuzhiyun {
1195*4882a593Smuzhiyun 	struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
1196*4882a593Smuzhiyun 	u8 val = cec_read(priv, REG_CEC_RXSHPDLEV);
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	return (val & CEC_RXSHPDLEV_HPD) ? connector_status_connected :
1199*4882a593Smuzhiyun 			connector_status_disconnected;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun 
tda998x_connector_destroy(struct drm_connector * connector)1202*4882a593Smuzhiyun static void tda998x_connector_destroy(struct drm_connector *connector)
1203*4882a593Smuzhiyun {
1204*4882a593Smuzhiyun 	drm_connector_cleanup(connector);
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun static const struct drm_connector_funcs tda998x_connector_funcs = {
1208*4882a593Smuzhiyun 	.reset = drm_atomic_helper_connector_reset,
1209*4882a593Smuzhiyun 	.fill_modes = drm_helper_probe_single_connector_modes,
1210*4882a593Smuzhiyun 	.detect = tda998x_connector_detect,
1211*4882a593Smuzhiyun 	.destroy = tda998x_connector_destroy,
1212*4882a593Smuzhiyun 	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1213*4882a593Smuzhiyun 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1214*4882a593Smuzhiyun };
1215*4882a593Smuzhiyun 
read_edid_block(void * data,u8 * buf,unsigned int blk,size_t length)1216*4882a593Smuzhiyun static int read_edid_block(void *data, u8 *buf, unsigned int blk, size_t length)
1217*4882a593Smuzhiyun {
1218*4882a593Smuzhiyun 	struct tda998x_priv *priv = data;
1219*4882a593Smuzhiyun 	u8 offset, segptr;
1220*4882a593Smuzhiyun 	int ret, i;
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	offset = (blk & 1) ? 128 : 0;
1223*4882a593Smuzhiyun 	segptr = blk / 2;
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	mutex_lock(&priv->edid_mutex);
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	reg_write(priv, REG_DDC_ADDR, 0xa0);
1228*4882a593Smuzhiyun 	reg_write(priv, REG_DDC_OFFS, offset);
1229*4882a593Smuzhiyun 	reg_write(priv, REG_DDC_SEGM_ADDR, 0x60);
1230*4882a593Smuzhiyun 	reg_write(priv, REG_DDC_SEGM, segptr);
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	/* enable reading EDID: */
1233*4882a593Smuzhiyun 	priv->wq_edid_wait = 1;
1234*4882a593Smuzhiyun 	reg_write(priv, REG_EDID_CTRL, 0x1);
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	/* flag must be cleared by sw: */
1237*4882a593Smuzhiyun 	reg_write(priv, REG_EDID_CTRL, 0x0);
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	/* wait for block read to complete: */
1240*4882a593Smuzhiyun 	if (priv->hdmi->irq) {
1241*4882a593Smuzhiyun 		i = wait_event_timeout(priv->wq_edid,
1242*4882a593Smuzhiyun 					!priv->wq_edid_wait,
1243*4882a593Smuzhiyun 					msecs_to_jiffies(100));
1244*4882a593Smuzhiyun 		if (i < 0) {
1245*4882a593Smuzhiyun 			dev_err(&priv->hdmi->dev, "read edid wait err %d\n", i);
1246*4882a593Smuzhiyun 			ret = i;
1247*4882a593Smuzhiyun 			goto failed;
1248*4882a593Smuzhiyun 		}
1249*4882a593Smuzhiyun 	} else {
1250*4882a593Smuzhiyun 		for (i = 100; i > 0; i--) {
1251*4882a593Smuzhiyun 			msleep(1);
1252*4882a593Smuzhiyun 			ret = reg_read(priv, REG_INT_FLAGS_2);
1253*4882a593Smuzhiyun 			if (ret < 0)
1254*4882a593Smuzhiyun 				goto failed;
1255*4882a593Smuzhiyun 			if (ret & INT_FLAGS_2_EDID_BLK_RD)
1256*4882a593Smuzhiyun 				break;
1257*4882a593Smuzhiyun 		}
1258*4882a593Smuzhiyun 	}
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	if (i == 0) {
1261*4882a593Smuzhiyun 		dev_err(&priv->hdmi->dev, "read edid timeout\n");
1262*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
1263*4882a593Smuzhiyun 		goto failed;
1264*4882a593Smuzhiyun 	}
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	ret = reg_read_range(priv, REG_EDID_DATA_0, buf, length);
1267*4882a593Smuzhiyun 	if (ret != length) {
1268*4882a593Smuzhiyun 		dev_err(&priv->hdmi->dev, "failed to read edid block %d: %d\n",
1269*4882a593Smuzhiyun 			blk, ret);
1270*4882a593Smuzhiyun 		goto failed;
1271*4882a593Smuzhiyun 	}
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	ret = 0;
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun  failed:
1276*4882a593Smuzhiyun 	mutex_unlock(&priv->edid_mutex);
1277*4882a593Smuzhiyun 	return ret;
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun 
tda998x_connector_get_modes(struct drm_connector * connector)1280*4882a593Smuzhiyun static int tda998x_connector_get_modes(struct drm_connector *connector)
1281*4882a593Smuzhiyun {
1282*4882a593Smuzhiyun 	struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
1283*4882a593Smuzhiyun 	struct edid *edid;
1284*4882a593Smuzhiyun 	int n;
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	/*
1287*4882a593Smuzhiyun 	 * If we get killed while waiting for the HPD timeout, return
1288*4882a593Smuzhiyun 	 * no modes found: we are not in a restartable path, so we
1289*4882a593Smuzhiyun 	 * can't handle signals gracefully.
1290*4882a593Smuzhiyun 	 */
1291*4882a593Smuzhiyun 	if (tda998x_edid_delay_wait(priv))
1292*4882a593Smuzhiyun 		return 0;
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	if (priv->rev == TDA19988)
1295*4882a593Smuzhiyun 		reg_clear(priv, REG_TX4, TX4_PD_RAM);
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	edid = drm_do_get_edid(connector, read_edid_block, priv);
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	if (priv->rev == TDA19988)
1300*4882a593Smuzhiyun 		reg_set(priv, REG_TX4, TX4_PD_RAM);
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	if (!edid) {
1303*4882a593Smuzhiyun 		dev_warn(&priv->hdmi->dev, "failed to read EDID\n");
1304*4882a593Smuzhiyun 		return 0;
1305*4882a593Smuzhiyun 	}
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	drm_connector_update_edid_property(connector, edid);
1308*4882a593Smuzhiyun 	cec_notifier_set_phys_addr_from_edid(priv->cec_notify, edid);
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	mutex_lock(&priv->audio_mutex);
1311*4882a593Smuzhiyun 	n = drm_add_edid_modes(connector, edid);
1312*4882a593Smuzhiyun 	priv->sink_has_audio = drm_detect_monitor_audio(edid);
1313*4882a593Smuzhiyun 	mutex_unlock(&priv->audio_mutex);
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	kfree(edid);
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	return n;
1318*4882a593Smuzhiyun }
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun static struct drm_encoder *
tda998x_connector_best_encoder(struct drm_connector * connector)1321*4882a593Smuzhiyun tda998x_connector_best_encoder(struct drm_connector *connector)
1322*4882a593Smuzhiyun {
1323*4882a593Smuzhiyun 	struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 	return priv->bridge.encoder;
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun static
1329*4882a593Smuzhiyun const struct drm_connector_helper_funcs tda998x_connector_helper_funcs = {
1330*4882a593Smuzhiyun 	.get_modes = tda998x_connector_get_modes,
1331*4882a593Smuzhiyun 	.best_encoder = tda998x_connector_best_encoder,
1332*4882a593Smuzhiyun };
1333*4882a593Smuzhiyun 
tda998x_connector_init(struct tda998x_priv * priv,struct drm_device * drm)1334*4882a593Smuzhiyun static int tda998x_connector_init(struct tda998x_priv *priv,
1335*4882a593Smuzhiyun 				  struct drm_device *drm)
1336*4882a593Smuzhiyun {
1337*4882a593Smuzhiyun 	struct drm_connector *connector = &priv->connector;
1338*4882a593Smuzhiyun 	int ret;
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	connector->interlace_allowed = 1;
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	if (priv->hdmi->irq)
1343*4882a593Smuzhiyun 		connector->polled = DRM_CONNECTOR_POLL_HPD;
1344*4882a593Smuzhiyun 	else
1345*4882a593Smuzhiyun 		connector->polled = DRM_CONNECTOR_POLL_CONNECT |
1346*4882a593Smuzhiyun 			DRM_CONNECTOR_POLL_DISCONNECT;
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	drm_connector_helper_add(connector, &tda998x_connector_helper_funcs);
1349*4882a593Smuzhiyun 	ret = drm_connector_init(drm, connector, &tda998x_connector_funcs,
1350*4882a593Smuzhiyun 				 DRM_MODE_CONNECTOR_HDMIA);
1351*4882a593Smuzhiyun 	if (ret)
1352*4882a593Smuzhiyun 		return ret;
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	drm_connector_attach_encoder(&priv->connector,
1355*4882a593Smuzhiyun 				     priv->bridge.encoder);
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	return 0;
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun /* DRM bridge functions */
1361*4882a593Smuzhiyun 
tda998x_bridge_attach(struct drm_bridge * bridge,enum drm_bridge_attach_flags flags)1362*4882a593Smuzhiyun static int tda998x_bridge_attach(struct drm_bridge *bridge,
1363*4882a593Smuzhiyun 				 enum drm_bridge_attach_flags flags)
1364*4882a593Smuzhiyun {
1365*4882a593Smuzhiyun 	struct tda998x_priv *priv = bridge_to_tda998x_priv(bridge);
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	if (flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR) {
1368*4882a593Smuzhiyun 		DRM_ERROR("Fix bridge driver to make connector optional!");
1369*4882a593Smuzhiyun 		return -EINVAL;
1370*4882a593Smuzhiyun 	}
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 	return tda998x_connector_init(priv, bridge->dev);
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun 
tda998x_bridge_detach(struct drm_bridge * bridge)1375*4882a593Smuzhiyun static void tda998x_bridge_detach(struct drm_bridge *bridge)
1376*4882a593Smuzhiyun {
1377*4882a593Smuzhiyun 	struct tda998x_priv *priv = bridge_to_tda998x_priv(bridge);
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	drm_connector_cleanup(&priv->connector);
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun 
tda998x_bridge_mode_valid(struct drm_bridge * bridge,const struct drm_display_info * info,const struct drm_display_mode * mode)1382*4882a593Smuzhiyun static enum drm_mode_status tda998x_bridge_mode_valid(struct drm_bridge *bridge,
1383*4882a593Smuzhiyun 				     const struct drm_display_info *info,
1384*4882a593Smuzhiyun 				     const struct drm_display_mode *mode)
1385*4882a593Smuzhiyun {
1386*4882a593Smuzhiyun 	/* TDA19988 dotclock can go up to 165MHz */
1387*4882a593Smuzhiyun 	struct tda998x_priv *priv = bridge_to_tda998x_priv(bridge);
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	if (mode->clock > ((priv->rev == TDA19988) ? 165000 : 150000))
1390*4882a593Smuzhiyun 		return MODE_CLOCK_HIGH;
1391*4882a593Smuzhiyun 	if (mode->htotal >= BIT(13))
1392*4882a593Smuzhiyun 		return MODE_BAD_HVALUE;
1393*4882a593Smuzhiyun 	if (mode->vtotal >= BIT(11))
1394*4882a593Smuzhiyun 		return MODE_BAD_VVALUE;
1395*4882a593Smuzhiyun 	return MODE_OK;
1396*4882a593Smuzhiyun }
1397*4882a593Smuzhiyun 
tda998x_bridge_enable(struct drm_bridge * bridge)1398*4882a593Smuzhiyun static void tda998x_bridge_enable(struct drm_bridge *bridge)
1399*4882a593Smuzhiyun {
1400*4882a593Smuzhiyun 	struct tda998x_priv *priv = bridge_to_tda998x_priv(bridge);
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	if (!priv->is_on) {
1403*4882a593Smuzhiyun 		/* enable video ports, audio will be enabled later */
1404*4882a593Smuzhiyun 		reg_write(priv, REG_ENA_VP_0, 0xff);
1405*4882a593Smuzhiyun 		reg_write(priv, REG_ENA_VP_1, 0xff);
1406*4882a593Smuzhiyun 		reg_write(priv, REG_ENA_VP_2, 0xff);
1407*4882a593Smuzhiyun 		/* set muxing after enabling ports: */
1408*4882a593Smuzhiyun 		reg_write(priv, REG_VIP_CNTRL_0, priv->vip_cntrl_0);
1409*4882a593Smuzhiyun 		reg_write(priv, REG_VIP_CNTRL_1, priv->vip_cntrl_1);
1410*4882a593Smuzhiyun 		reg_write(priv, REG_VIP_CNTRL_2, priv->vip_cntrl_2);
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 		priv->is_on = true;
1413*4882a593Smuzhiyun 	}
1414*4882a593Smuzhiyun }
1415*4882a593Smuzhiyun 
tda998x_bridge_disable(struct drm_bridge * bridge)1416*4882a593Smuzhiyun static void tda998x_bridge_disable(struct drm_bridge *bridge)
1417*4882a593Smuzhiyun {
1418*4882a593Smuzhiyun 	struct tda998x_priv *priv = bridge_to_tda998x_priv(bridge);
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	if (priv->is_on) {
1421*4882a593Smuzhiyun 		/* disable video ports */
1422*4882a593Smuzhiyun 		reg_write(priv, REG_ENA_VP_0, 0x00);
1423*4882a593Smuzhiyun 		reg_write(priv, REG_ENA_VP_1, 0x00);
1424*4882a593Smuzhiyun 		reg_write(priv, REG_ENA_VP_2, 0x00);
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 		priv->is_on = false;
1427*4882a593Smuzhiyun 	}
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun 
tda998x_bridge_mode_set(struct drm_bridge * bridge,const struct drm_display_mode * mode,const struct drm_display_mode * adjusted_mode)1430*4882a593Smuzhiyun static void tda998x_bridge_mode_set(struct drm_bridge *bridge,
1431*4882a593Smuzhiyun 				    const struct drm_display_mode *mode,
1432*4882a593Smuzhiyun 				    const struct drm_display_mode *adjusted_mode)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun 	struct tda998x_priv *priv = bridge_to_tda998x_priv(bridge);
1435*4882a593Smuzhiyun 	unsigned long tmds_clock;
1436*4882a593Smuzhiyun 	u16 ref_pix, ref_line, n_pix, n_line;
1437*4882a593Smuzhiyun 	u16 hs_pix_s, hs_pix_e;
1438*4882a593Smuzhiyun 	u16 vs1_pix_s, vs1_pix_e, vs1_line_s, vs1_line_e;
1439*4882a593Smuzhiyun 	u16 vs2_pix_s, vs2_pix_e, vs2_line_s, vs2_line_e;
1440*4882a593Smuzhiyun 	u16 vwin1_line_s, vwin1_line_e;
1441*4882a593Smuzhiyun 	u16 vwin2_line_s, vwin2_line_e;
1442*4882a593Smuzhiyun 	u16 de_pix_s, de_pix_e;
1443*4882a593Smuzhiyun 	u8 reg, div, rep, sel_clk;
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	/*
1446*4882a593Smuzhiyun 	 * Since we are "computer" like, our source invariably produces
1447*4882a593Smuzhiyun 	 * full-range RGB.  If the monitor supports full-range, then use
1448*4882a593Smuzhiyun 	 * it, otherwise reduce to limited-range.
1449*4882a593Smuzhiyun 	 */
1450*4882a593Smuzhiyun 	priv->rgb_quant_range =
1451*4882a593Smuzhiyun 		priv->connector.display_info.rgb_quant_range_selectable ?
1452*4882a593Smuzhiyun 		HDMI_QUANTIZATION_RANGE_FULL :
1453*4882a593Smuzhiyun 		drm_default_rgb_quant_range(adjusted_mode);
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	/*
1456*4882a593Smuzhiyun 	 * Internally TDA998x is using ITU-R BT.656 style sync but
1457*4882a593Smuzhiyun 	 * we get VESA style sync. TDA998x is using a reference pixel
1458*4882a593Smuzhiyun 	 * relative to ITU to sync to the input frame and for output
1459*4882a593Smuzhiyun 	 * sync generation. Currently, we are using reference detection
1460*4882a593Smuzhiyun 	 * from HS/VS, i.e. REFPIX/REFLINE denote frame start sync point
1461*4882a593Smuzhiyun 	 * which is position of rising VS with coincident rising HS.
1462*4882a593Smuzhiyun 	 *
1463*4882a593Smuzhiyun 	 * Now there is some issues to take care of:
1464*4882a593Smuzhiyun 	 * - HDMI data islands require sync-before-active
1465*4882a593Smuzhiyun 	 * - TDA998x register values must be > 0 to be enabled
1466*4882a593Smuzhiyun 	 * - REFLINE needs an additional offset of +1
1467*4882a593Smuzhiyun 	 * - REFPIX needs an addtional offset of +1 for UYUV and +3 for RGB
1468*4882a593Smuzhiyun 	 *
1469*4882a593Smuzhiyun 	 * So we add +1 to all horizontal and vertical register values,
1470*4882a593Smuzhiyun 	 * plus an additional +3 for REFPIX as we are using RGB input only.
1471*4882a593Smuzhiyun 	 */
1472*4882a593Smuzhiyun 	n_pix        = mode->htotal;
1473*4882a593Smuzhiyun 	n_line       = mode->vtotal;
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	hs_pix_e     = mode->hsync_end - mode->hdisplay;
1476*4882a593Smuzhiyun 	hs_pix_s     = mode->hsync_start - mode->hdisplay;
1477*4882a593Smuzhiyun 	de_pix_e     = mode->htotal;
1478*4882a593Smuzhiyun 	de_pix_s     = mode->htotal - mode->hdisplay;
1479*4882a593Smuzhiyun 	ref_pix      = 3 + hs_pix_s;
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	/*
1482*4882a593Smuzhiyun 	 * Attached LCD controllers may generate broken sync. Allow
1483*4882a593Smuzhiyun 	 * those to adjust the position of the rising VS edge by adding
1484*4882a593Smuzhiyun 	 * HSKEW to ref_pix.
1485*4882a593Smuzhiyun 	 */
1486*4882a593Smuzhiyun 	if (adjusted_mode->flags & DRM_MODE_FLAG_HSKEW)
1487*4882a593Smuzhiyun 		ref_pix += adjusted_mode->hskew;
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 	if ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0) {
1490*4882a593Smuzhiyun 		ref_line     = 1 + mode->vsync_start - mode->vdisplay;
1491*4882a593Smuzhiyun 		vwin1_line_s = mode->vtotal - mode->vdisplay - 1;
1492*4882a593Smuzhiyun 		vwin1_line_e = vwin1_line_s + mode->vdisplay;
1493*4882a593Smuzhiyun 		vs1_pix_s    = vs1_pix_e = hs_pix_s;
1494*4882a593Smuzhiyun 		vs1_line_s   = mode->vsync_start - mode->vdisplay;
1495*4882a593Smuzhiyun 		vs1_line_e   = vs1_line_s +
1496*4882a593Smuzhiyun 			       mode->vsync_end - mode->vsync_start;
1497*4882a593Smuzhiyun 		vwin2_line_s = vwin2_line_e = 0;
1498*4882a593Smuzhiyun 		vs2_pix_s    = vs2_pix_e  = 0;
1499*4882a593Smuzhiyun 		vs2_line_s   = vs2_line_e = 0;
1500*4882a593Smuzhiyun 	} else {
1501*4882a593Smuzhiyun 		ref_line     = 1 + (mode->vsync_start - mode->vdisplay)/2;
1502*4882a593Smuzhiyun 		vwin1_line_s = (mode->vtotal - mode->vdisplay)/2;
1503*4882a593Smuzhiyun 		vwin1_line_e = vwin1_line_s + mode->vdisplay/2;
1504*4882a593Smuzhiyun 		vs1_pix_s    = vs1_pix_e = hs_pix_s;
1505*4882a593Smuzhiyun 		vs1_line_s   = (mode->vsync_start - mode->vdisplay)/2;
1506*4882a593Smuzhiyun 		vs1_line_e   = vs1_line_s +
1507*4882a593Smuzhiyun 			       (mode->vsync_end - mode->vsync_start)/2;
1508*4882a593Smuzhiyun 		vwin2_line_s = vwin1_line_s + mode->vtotal/2;
1509*4882a593Smuzhiyun 		vwin2_line_e = vwin2_line_s + mode->vdisplay/2;
1510*4882a593Smuzhiyun 		vs2_pix_s    = vs2_pix_e = hs_pix_s + mode->htotal/2;
1511*4882a593Smuzhiyun 		vs2_line_s   = vs1_line_s + mode->vtotal/2 ;
1512*4882a593Smuzhiyun 		vs2_line_e   = vs2_line_s +
1513*4882a593Smuzhiyun 			       (mode->vsync_end - mode->vsync_start)/2;
1514*4882a593Smuzhiyun 	}
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	/*
1517*4882a593Smuzhiyun 	 * Select pixel repeat depending on the double-clock flag
1518*4882a593Smuzhiyun 	 * (which means we have to repeat each pixel once.)
1519*4882a593Smuzhiyun 	 */
1520*4882a593Smuzhiyun 	rep = mode->flags & DRM_MODE_FLAG_DBLCLK ? 1 : 0;
1521*4882a593Smuzhiyun 	sel_clk = SEL_CLK_ENA_SC_CLK | SEL_CLK_SEL_CLK1 |
1522*4882a593Smuzhiyun 		  SEL_CLK_SEL_VRF_CLK(rep ? 2 : 0);
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	/* the TMDS clock is scaled up by the pixel repeat */
1525*4882a593Smuzhiyun 	tmds_clock = mode->clock * (1 + rep);
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 	/*
1528*4882a593Smuzhiyun 	 * The divisor is power-of-2. The TDA9983B datasheet gives
1529*4882a593Smuzhiyun 	 * this as ranges of Msample/s, which is 10x the TMDS clock:
1530*4882a593Smuzhiyun 	 *   0 - 800 to 1500 Msample/s
1531*4882a593Smuzhiyun 	 *   1 - 400 to 800 Msample/s
1532*4882a593Smuzhiyun 	 *   2 - 200 to 400 Msample/s
1533*4882a593Smuzhiyun 	 *   3 - as 2 above
1534*4882a593Smuzhiyun 	 */
1535*4882a593Smuzhiyun 	for (div = 0; div < 3; div++)
1536*4882a593Smuzhiyun 		if (80000 >> div <= tmds_clock)
1537*4882a593Smuzhiyun 			break;
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	mutex_lock(&priv->audio_mutex);
1540*4882a593Smuzhiyun 
1541*4882a593Smuzhiyun 	priv->tmds_clock = tmds_clock;
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun 	/* mute the audio FIFO: */
1544*4882a593Smuzhiyun 	reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	/* set HDMI HDCP mode off: */
1547*4882a593Smuzhiyun 	reg_write(priv, REG_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS);
1548*4882a593Smuzhiyun 	reg_clear(priv, REG_TX33, TX33_HDMI);
1549*4882a593Smuzhiyun 	reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(0));
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun 	/* no pre-filter or interpolator: */
1552*4882a593Smuzhiyun 	reg_write(priv, REG_HVF_CNTRL_0, HVF_CNTRL_0_PREFIL(0) |
1553*4882a593Smuzhiyun 			HVF_CNTRL_0_INTPOL(0));
1554*4882a593Smuzhiyun 	reg_set(priv, REG_FEAT_POWERDOWN, FEAT_POWERDOWN_PREFILT);
1555*4882a593Smuzhiyun 	reg_write(priv, REG_VIP_CNTRL_5, VIP_CNTRL_5_SP_CNT(0));
1556*4882a593Smuzhiyun 	reg_write(priv, REG_VIP_CNTRL_4, VIP_CNTRL_4_BLANKIT(0) |
1557*4882a593Smuzhiyun 			VIP_CNTRL_4_BLC(0));
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	reg_clear(priv, REG_PLL_SERIAL_1, PLL_SERIAL_1_SRL_MAN_IZ);
1560*4882a593Smuzhiyun 	reg_clear(priv, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_CCIR |
1561*4882a593Smuzhiyun 					  PLL_SERIAL_3_SRL_DE);
1562*4882a593Smuzhiyun 	reg_write(priv, REG_SERIALIZER, 0);
1563*4882a593Smuzhiyun 	reg_write(priv, REG_HVF_CNTRL_1, HVF_CNTRL_1_VQR(0));
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 	reg_write(priv, REG_RPT_CNTRL, RPT_CNTRL_REPEAT(rep));
1566*4882a593Smuzhiyun 	reg_write(priv, REG_SEL_CLK, sel_clk);
1567*4882a593Smuzhiyun 	reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(div) |
1568*4882a593Smuzhiyun 			PLL_SERIAL_2_SRL_PR(rep));
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	/* set color matrix according to output rgb quant range */
1571*4882a593Smuzhiyun 	if (priv->rgb_quant_range == HDMI_QUANTIZATION_RANGE_LIMITED) {
1572*4882a593Smuzhiyun 		static u8 tda998x_full_to_limited_range[] = {
1573*4882a593Smuzhiyun 			MAT_CONTRL_MAT_SC(2),
1574*4882a593Smuzhiyun 			0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
1575*4882a593Smuzhiyun 			0x03, 0x6f, 0x00, 0x00, 0x00, 0x00,
1576*4882a593Smuzhiyun 			0x00, 0x00, 0x03, 0x6f, 0x00, 0x00,
1577*4882a593Smuzhiyun 			0x00, 0x00, 0x00, 0x00, 0x03, 0x6f,
1578*4882a593Smuzhiyun 			0x00, 0x40, 0x00, 0x40, 0x00, 0x40
1579*4882a593Smuzhiyun 		};
1580*4882a593Smuzhiyun 		reg_clear(priv, REG_FEAT_POWERDOWN, FEAT_POWERDOWN_CSC);
1581*4882a593Smuzhiyun 		reg_write_range(priv, REG_MAT_CONTRL,
1582*4882a593Smuzhiyun 				tda998x_full_to_limited_range,
1583*4882a593Smuzhiyun 				sizeof(tda998x_full_to_limited_range));
1584*4882a593Smuzhiyun 	} else {
1585*4882a593Smuzhiyun 		reg_write(priv, REG_MAT_CONTRL, MAT_CONTRL_MAT_BP |
1586*4882a593Smuzhiyun 					MAT_CONTRL_MAT_SC(1));
1587*4882a593Smuzhiyun 		reg_set(priv, REG_FEAT_POWERDOWN, FEAT_POWERDOWN_CSC);
1588*4882a593Smuzhiyun 	}
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun 	/* set BIAS tmds value: */
1591*4882a593Smuzhiyun 	reg_write(priv, REG_ANA_GENERAL, 0x09);
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 	/*
1594*4882a593Smuzhiyun 	 * Sync on rising HSYNC/VSYNC
1595*4882a593Smuzhiyun 	 */
1596*4882a593Smuzhiyun 	reg = VIP_CNTRL_3_SYNC_HS;
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	/*
1599*4882a593Smuzhiyun 	 * TDA19988 requires high-active sync at input stage,
1600*4882a593Smuzhiyun 	 * so invert low-active sync provided by master encoder here
1601*4882a593Smuzhiyun 	 */
1602*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1603*4882a593Smuzhiyun 		reg |= VIP_CNTRL_3_H_TGL;
1604*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1605*4882a593Smuzhiyun 		reg |= VIP_CNTRL_3_V_TGL;
1606*4882a593Smuzhiyun 	reg_write(priv, REG_VIP_CNTRL_3, reg);
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	reg_write(priv, REG_VIDFORMAT, 0x00);
1609*4882a593Smuzhiyun 	reg_write16(priv, REG_REFPIX_MSB, ref_pix);
1610*4882a593Smuzhiyun 	reg_write16(priv, REG_REFLINE_MSB, ref_line);
1611*4882a593Smuzhiyun 	reg_write16(priv, REG_NPIX_MSB, n_pix);
1612*4882a593Smuzhiyun 	reg_write16(priv, REG_NLINE_MSB, n_line);
1613*4882a593Smuzhiyun 	reg_write16(priv, REG_VS_LINE_STRT_1_MSB, vs1_line_s);
1614*4882a593Smuzhiyun 	reg_write16(priv, REG_VS_PIX_STRT_1_MSB, vs1_pix_s);
1615*4882a593Smuzhiyun 	reg_write16(priv, REG_VS_LINE_END_1_MSB, vs1_line_e);
1616*4882a593Smuzhiyun 	reg_write16(priv, REG_VS_PIX_END_1_MSB, vs1_pix_e);
1617*4882a593Smuzhiyun 	reg_write16(priv, REG_VS_LINE_STRT_2_MSB, vs2_line_s);
1618*4882a593Smuzhiyun 	reg_write16(priv, REG_VS_PIX_STRT_2_MSB, vs2_pix_s);
1619*4882a593Smuzhiyun 	reg_write16(priv, REG_VS_LINE_END_2_MSB, vs2_line_e);
1620*4882a593Smuzhiyun 	reg_write16(priv, REG_VS_PIX_END_2_MSB, vs2_pix_e);
1621*4882a593Smuzhiyun 	reg_write16(priv, REG_HS_PIX_START_MSB, hs_pix_s);
1622*4882a593Smuzhiyun 	reg_write16(priv, REG_HS_PIX_STOP_MSB, hs_pix_e);
1623*4882a593Smuzhiyun 	reg_write16(priv, REG_VWIN_START_1_MSB, vwin1_line_s);
1624*4882a593Smuzhiyun 	reg_write16(priv, REG_VWIN_END_1_MSB, vwin1_line_e);
1625*4882a593Smuzhiyun 	reg_write16(priv, REG_VWIN_START_2_MSB, vwin2_line_s);
1626*4882a593Smuzhiyun 	reg_write16(priv, REG_VWIN_END_2_MSB, vwin2_line_e);
1627*4882a593Smuzhiyun 	reg_write16(priv, REG_DE_START_MSB, de_pix_s);
1628*4882a593Smuzhiyun 	reg_write16(priv, REG_DE_STOP_MSB, de_pix_e);
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun 	if (priv->rev == TDA19988) {
1631*4882a593Smuzhiyun 		/* let incoming pixels fill the active space (if any) */
1632*4882a593Smuzhiyun 		reg_write(priv, REG_ENABLE_SPACE, 0x00);
1633*4882a593Smuzhiyun 	}
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 	/*
1636*4882a593Smuzhiyun 	 * Always generate sync polarity relative to input sync and
1637*4882a593Smuzhiyun 	 * revert input stage toggled sync at output stage
1638*4882a593Smuzhiyun 	 */
1639*4882a593Smuzhiyun 	reg = TBG_CNTRL_1_DWIN_DIS | TBG_CNTRL_1_TGL_EN;
1640*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1641*4882a593Smuzhiyun 		reg |= TBG_CNTRL_1_H_TGL;
1642*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1643*4882a593Smuzhiyun 		reg |= TBG_CNTRL_1_V_TGL;
1644*4882a593Smuzhiyun 	reg_write(priv, REG_TBG_CNTRL_1, reg);
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun 	/* must be last register set: */
1647*4882a593Smuzhiyun 	reg_write(priv, REG_TBG_CNTRL_0, 0);
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun 	/* CEA-861B section 6 says that:
1650*4882a593Smuzhiyun 	 * CEA version 1 (CEA-861) has no support for infoframes.
1651*4882a593Smuzhiyun 	 * CEA version 2 (CEA-861A) supports version 1 AVI infoframes,
1652*4882a593Smuzhiyun 	 * and optional basic audio.
1653*4882a593Smuzhiyun 	 * CEA version 3 (CEA-861B) supports version 1 and 2 AVI infoframes,
1654*4882a593Smuzhiyun 	 * and optional digital audio, with audio infoframes.
1655*4882a593Smuzhiyun 	 *
1656*4882a593Smuzhiyun 	 * Since we only support generation of version 2 AVI infoframes,
1657*4882a593Smuzhiyun 	 * ignore CEA version 2 and below (iow, behave as if we're a
1658*4882a593Smuzhiyun 	 * CEA-861 source.)
1659*4882a593Smuzhiyun 	 */
1660*4882a593Smuzhiyun 	priv->supports_infoframes = priv->connector.display_info.cea_rev >= 3;
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun 	if (priv->supports_infoframes) {
1663*4882a593Smuzhiyun 		/* We need to turn HDMI HDCP stuff on to get audio through */
1664*4882a593Smuzhiyun 		reg &= ~TBG_CNTRL_1_DWIN_DIS;
1665*4882a593Smuzhiyun 		reg_write(priv, REG_TBG_CNTRL_1, reg);
1666*4882a593Smuzhiyun 		reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(1));
1667*4882a593Smuzhiyun 		reg_set(priv, REG_TX33, TX33_HDMI);
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 		tda998x_write_avi(priv, adjusted_mode);
1670*4882a593Smuzhiyun 		tda998x_write_vsi(priv, adjusted_mode);
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 		if (priv->sink_has_audio)
1673*4882a593Smuzhiyun 			tda998x_configure_audio(priv);
1674*4882a593Smuzhiyun 	}
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun 	mutex_unlock(&priv->audio_mutex);
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun static const struct drm_bridge_funcs tda998x_bridge_funcs = {
1680*4882a593Smuzhiyun 	.attach = tda998x_bridge_attach,
1681*4882a593Smuzhiyun 	.detach = tda998x_bridge_detach,
1682*4882a593Smuzhiyun 	.mode_valid = tda998x_bridge_mode_valid,
1683*4882a593Smuzhiyun 	.disable = tda998x_bridge_disable,
1684*4882a593Smuzhiyun 	.mode_set = tda998x_bridge_mode_set,
1685*4882a593Smuzhiyun 	.enable = tda998x_bridge_enable,
1686*4882a593Smuzhiyun };
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun /* I2C driver functions */
1689*4882a593Smuzhiyun 
tda998x_get_audio_ports(struct tda998x_priv * priv,struct device_node * np)1690*4882a593Smuzhiyun static int tda998x_get_audio_ports(struct tda998x_priv *priv,
1691*4882a593Smuzhiyun 				   struct device_node *np)
1692*4882a593Smuzhiyun {
1693*4882a593Smuzhiyun 	const u32 *port_data;
1694*4882a593Smuzhiyun 	u32 size;
1695*4882a593Smuzhiyun 	int i;
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun 	port_data = of_get_property(np, "audio-ports", &size);
1698*4882a593Smuzhiyun 	if (!port_data)
1699*4882a593Smuzhiyun 		return 0;
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	size /= sizeof(u32);
1702*4882a593Smuzhiyun 	if (size > 2 * ARRAY_SIZE(priv->audio_port_enable) || size % 2 != 0) {
1703*4882a593Smuzhiyun 		dev_err(&priv->hdmi->dev,
1704*4882a593Smuzhiyun 			"Bad number of elements in audio-ports dt-property\n");
1705*4882a593Smuzhiyun 		return -EINVAL;
1706*4882a593Smuzhiyun 	}
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun 	size /= 2;
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 	for (i = 0; i < size; i++) {
1711*4882a593Smuzhiyun 		unsigned int route;
1712*4882a593Smuzhiyun 		u8 afmt = be32_to_cpup(&port_data[2*i]);
1713*4882a593Smuzhiyun 		u8 ena_ap = be32_to_cpup(&port_data[2*i+1]);
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 		switch (afmt) {
1716*4882a593Smuzhiyun 		case AFMT_I2S:
1717*4882a593Smuzhiyun 			route = AUDIO_ROUTE_I2S;
1718*4882a593Smuzhiyun 			break;
1719*4882a593Smuzhiyun 		case AFMT_SPDIF:
1720*4882a593Smuzhiyun 			route = AUDIO_ROUTE_SPDIF;
1721*4882a593Smuzhiyun 			break;
1722*4882a593Smuzhiyun 		default:
1723*4882a593Smuzhiyun 			dev_err(&priv->hdmi->dev,
1724*4882a593Smuzhiyun 				"Bad audio format %u\n", afmt);
1725*4882a593Smuzhiyun 			return -EINVAL;
1726*4882a593Smuzhiyun 		}
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 		if (!ena_ap) {
1729*4882a593Smuzhiyun 			dev_err(&priv->hdmi->dev, "invalid zero port config\n");
1730*4882a593Smuzhiyun 			continue;
1731*4882a593Smuzhiyun 		}
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 		if (priv->audio_port_enable[route]) {
1734*4882a593Smuzhiyun 			dev_err(&priv->hdmi->dev,
1735*4882a593Smuzhiyun 				"%s format already configured\n",
1736*4882a593Smuzhiyun 				route == AUDIO_ROUTE_SPDIF ? "SPDIF" : "I2S");
1737*4882a593Smuzhiyun 			return -EINVAL;
1738*4882a593Smuzhiyun 		}
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 		priv->audio_port_enable[route] = ena_ap;
1741*4882a593Smuzhiyun 	}
1742*4882a593Smuzhiyun 	return 0;
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun 
tda998x_set_config(struct tda998x_priv * priv,const struct tda998x_encoder_params * p)1745*4882a593Smuzhiyun static int tda998x_set_config(struct tda998x_priv *priv,
1746*4882a593Smuzhiyun 			      const struct tda998x_encoder_params *p)
1747*4882a593Smuzhiyun {
1748*4882a593Smuzhiyun 	priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(p->swap_a) |
1749*4882a593Smuzhiyun 			    (p->mirr_a ? VIP_CNTRL_0_MIRR_A : 0) |
1750*4882a593Smuzhiyun 			    VIP_CNTRL_0_SWAP_B(p->swap_b) |
1751*4882a593Smuzhiyun 			    (p->mirr_b ? VIP_CNTRL_0_MIRR_B : 0);
1752*4882a593Smuzhiyun 	priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(p->swap_c) |
1753*4882a593Smuzhiyun 			    (p->mirr_c ? VIP_CNTRL_1_MIRR_C : 0) |
1754*4882a593Smuzhiyun 			    VIP_CNTRL_1_SWAP_D(p->swap_d) |
1755*4882a593Smuzhiyun 			    (p->mirr_d ? VIP_CNTRL_1_MIRR_D : 0);
1756*4882a593Smuzhiyun 	priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(p->swap_e) |
1757*4882a593Smuzhiyun 			    (p->mirr_e ? VIP_CNTRL_2_MIRR_E : 0) |
1758*4882a593Smuzhiyun 			    VIP_CNTRL_2_SWAP_F(p->swap_f) |
1759*4882a593Smuzhiyun 			    (p->mirr_f ? VIP_CNTRL_2_MIRR_F : 0);
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 	if (p->audio_params.format != AFMT_UNUSED) {
1762*4882a593Smuzhiyun 		unsigned int ratio, route;
1763*4882a593Smuzhiyun 		bool spdif = p->audio_params.format == AFMT_SPDIF;
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun 		route = AUDIO_ROUTE_I2S + spdif;
1766*4882a593Smuzhiyun 
1767*4882a593Smuzhiyun 		priv->audio.route = &tda998x_audio_route[route];
1768*4882a593Smuzhiyun 		priv->audio.cea = p->audio_params.cea;
1769*4882a593Smuzhiyun 		priv->audio.sample_rate = p->audio_params.sample_rate;
1770*4882a593Smuzhiyun 		memcpy(priv->audio.status, p->audio_params.status,
1771*4882a593Smuzhiyun 		       min(sizeof(priv->audio.status),
1772*4882a593Smuzhiyun 			   sizeof(p->audio_params.status)));
1773*4882a593Smuzhiyun 		priv->audio.ena_ap = p->audio_params.config;
1774*4882a593Smuzhiyun 		priv->audio.i2s_format = I2S_FORMAT_PHILIPS;
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 		ratio = spdif ? 64 : p->audio_params.sample_width * 2;
1777*4882a593Smuzhiyun 		return tda998x_derive_cts_n(priv, &priv->audio, ratio);
1778*4882a593Smuzhiyun 	}
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	return 0;
1781*4882a593Smuzhiyun }
1782*4882a593Smuzhiyun 
tda998x_destroy(struct device * dev)1783*4882a593Smuzhiyun static void tda998x_destroy(struct device *dev)
1784*4882a593Smuzhiyun {
1785*4882a593Smuzhiyun 	struct tda998x_priv *priv = dev_get_drvdata(dev);
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun 	drm_bridge_remove(&priv->bridge);
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 	/* disable all IRQs and free the IRQ handler */
1790*4882a593Smuzhiyun 	cec_write(priv, REG_CEC_RXSHPDINTENA, 0);
1791*4882a593Smuzhiyun 	reg_clear(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	if (priv->audio_pdev)
1794*4882a593Smuzhiyun 		platform_device_unregister(priv->audio_pdev);
1795*4882a593Smuzhiyun 
1796*4882a593Smuzhiyun 	if (priv->hdmi->irq)
1797*4882a593Smuzhiyun 		free_irq(priv->hdmi->irq, priv);
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun 	del_timer_sync(&priv->edid_delay_timer);
1800*4882a593Smuzhiyun 	cancel_work_sync(&priv->detect_work);
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	i2c_unregister_device(priv->cec);
1803*4882a593Smuzhiyun 
1804*4882a593Smuzhiyun 	cec_notifier_conn_unregister(priv->cec_notify);
1805*4882a593Smuzhiyun }
1806*4882a593Smuzhiyun 
tda998x_create(struct device * dev)1807*4882a593Smuzhiyun static int tda998x_create(struct device *dev)
1808*4882a593Smuzhiyun {
1809*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
1810*4882a593Smuzhiyun 	struct device_node *np = client->dev.of_node;
1811*4882a593Smuzhiyun 	struct i2c_board_info cec_info;
1812*4882a593Smuzhiyun 	struct tda998x_priv *priv;
1813*4882a593Smuzhiyun 	u32 video;
1814*4882a593Smuzhiyun 	int rev_lo, rev_hi, ret;
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
1817*4882a593Smuzhiyun 	if (!priv)
1818*4882a593Smuzhiyun 		return -ENOMEM;
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun 	dev_set_drvdata(dev, priv);
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun 	mutex_init(&priv->mutex);	/* protect the page access */
1823*4882a593Smuzhiyun 	mutex_init(&priv->audio_mutex); /* protect access from audio thread */
1824*4882a593Smuzhiyun 	mutex_init(&priv->edid_mutex);
1825*4882a593Smuzhiyun 	INIT_LIST_HEAD(&priv->bridge.list);
1826*4882a593Smuzhiyun 	init_waitqueue_head(&priv->edid_delay_waitq);
1827*4882a593Smuzhiyun 	timer_setup(&priv->edid_delay_timer, tda998x_edid_delay_done, 0);
1828*4882a593Smuzhiyun 	INIT_WORK(&priv->detect_work, tda998x_detect_work);
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 	priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(2) | VIP_CNTRL_0_SWAP_B(3);
1831*4882a593Smuzhiyun 	priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(0) | VIP_CNTRL_1_SWAP_D(1);
1832*4882a593Smuzhiyun 	priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(4) | VIP_CNTRL_2_SWAP_F(5);
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun 	/* CEC I2C address bound to TDA998x I2C addr by configuration pins */
1835*4882a593Smuzhiyun 	priv->cec_addr = 0x34 + (client->addr & 0x03);
1836*4882a593Smuzhiyun 	priv->current_page = 0xff;
1837*4882a593Smuzhiyun 	priv->hdmi = client;
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 	/* wake up the device: */
1840*4882a593Smuzhiyun 	cec_write(priv, REG_CEC_ENAMODS,
1841*4882a593Smuzhiyun 			CEC_ENAMODS_EN_RXSENS | CEC_ENAMODS_EN_HDMI);
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun 	tda998x_reset(priv);
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun 	/* read version: */
1846*4882a593Smuzhiyun 	rev_lo = reg_read(priv, REG_VERSION_LSB);
1847*4882a593Smuzhiyun 	if (rev_lo < 0) {
1848*4882a593Smuzhiyun 		dev_err(dev, "failed to read version: %d\n", rev_lo);
1849*4882a593Smuzhiyun 		return rev_lo;
1850*4882a593Smuzhiyun 	}
1851*4882a593Smuzhiyun 
1852*4882a593Smuzhiyun 	rev_hi = reg_read(priv, REG_VERSION_MSB);
1853*4882a593Smuzhiyun 	if (rev_hi < 0) {
1854*4882a593Smuzhiyun 		dev_err(dev, "failed to read version: %d\n", rev_hi);
1855*4882a593Smuzhiyun 		return rev_hi;
1856*4882a593Smuzhiyun 	}
1857*4882a593Smuzhiyun 
1858*4882a593Smuzhiyun 	priv->rev = rev_lo | rev_hi << 8;
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun 	/* mask off feature bits: */
1861*4882a593Smuzhiyun 	priv->rev &= ~0x30; /* not-hdcp and not-scalar bit */
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 	switch (priv->rev) {
1864*4882a593Smuzhiyun 	case TDA9989N2:
1865*4882a593Smuzhiyun 		dev_info(dev, "found TDA9989 n2");
1866*4882a593Smuzhiyun 		break;
1867*4882a593Smuzhiyun 	case TDA19989:
1868*4882a593Smuzhiyun 		dev_info(dev, "found TDA19989");
1869*4882a593Smuzhiyun 		break;
1870*4882a593Smuzhiyun 	case TDA19989N2:
1871*4882a593Smuzhiyun 		dev_info(dev, "found TDA19989 n2");
1872*4882a593Smuzhiyun 		break;
1873*4882a593Smuzhiyun 	case TDA19988:
1874*4882a593Smuzhiyun 		dev_info(dev, "found TDA19988");
1875*4882a593Smuzhiyun 		break;
1876*4882a593Smuzhiyun 	default:
1877*4882a593Smuzhiyun 		dev_err(dev, "found unsupported device: %04x\n", priv->rev);
1878*4882a593Smuzhiyun 		return -ENXIO;
1879*4882a593Smuzhiyun 	}
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun 	/* after reset, enable DDC: */
1882*4882a593Smuzhiyun 	reg_write(priv, REG_DDC_DISABLE, 0x00);
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 	/* set clock on DDC channel: */
1885*4882a593Smuzhiyun 	reg_write(priv, REG_TX3, 39);
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun 	/* if necessary, disable multi-master: */
1888*4882a593Smuzhiyun 	if (priv->rev == TDA19989)
1889*4882a593Smuzhiyun 		reg_set(priv, REG_I2C_MASTER, I2C_MASTER_DIS_MM);
1890*4882a593Smuzhiyun 
1891*4882a593Smuzhiyun 	cec_write(priv, REG_CEC_FRO_IM_CLK_CTRL,
1892*4882a593Smuzhiyun 			CEC_FRO_IM_CLK_CTRL_GHOST_DIS | CEC_FRO_IM_CLK_CTRL_IMCLK_SEL);
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun 	/* ensure interrupts are disabled */
1895*4882a593Smuzhiyun 	cec_write(priv, REG_CEC_RXSHPDINTENA, 0);
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun 	/* clear pending interrupts */
1898*4882a593Smuzhiyun 	cec_read(priv, REG_CEC_RXSHPDINT);
1899*4882a593Smuzhiyun 	reg_read(priv, REG_INT_FLAGS_0);
1900*4882a593Smuzhiyun 	reg_read(priv, REG_INT_FLAGS_1);
1901*4882a593Smuzhiyun 	reg_read(priv, REG_INT_FLAGS_2);
1902*4882a593Smuzhiyun 
1903*4882a593Smuzhiyun 	/* initialize the optional IRQ */
1904*4882a593Smuzhiyun 	if (client->irq) {
1905*4882a593Smuzhiyun 		unsigned long irq_flags;
1906*4882a593Smuzhiyun 
1907*4882a593Smuzhiyun 		/* init read EDID waitqueue and HDP work */
1908*4882a593Smuzhiyun 		init_waitqueue_head(&priv->wq_edid);
1909*4882a593Smuzhiyun 
1910*4882a593Smuzhiyun 		irq_flags =
1911*4882a593Smuzhiyun 			irqd_get_trigger_type(irq_get_irq_data(client->irq));
1912*4882a593Smuzhiyun 
1913*4882a593Smuzhiyun 		priv->cec_glue.irq_flags = irq_flags;
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun 		irq_flags |= IRQF_SHARED | IRQF_ONESHOT;
1916*4882a593Smuzhiyun 		ret = request_threaded_irq(client->irq, NULL,
1917*4882a593Smuzhiyun 					   tda998x_irq_thread, irq_flags,
1918*4882a593Smuzhiyun 					   "tda998x", priv);
1919*4882a593Smuzhiyun 		if (ret) {
1920*4882a593Smuzhiyun 			dev_err(dev, "failed to request IRQ#%u: %d\n",
1921*4882a593Smuzhiyun 				client->irq, ret);
1922*4882a593Smuzhiyun 			goto err_irq;
1923*4882a593Smuzhiyun 		}
1924*4882a593Smuzhiyun 
1925*4882a593Smuzhiyun 		/* enable HPD irq */
1926*4882a593Smuzhiyun 		cec_write(priv, REG_CEC_RXSHPDINTENA, CEC_RXSHPDLEV_HPD);
1927*4882a593Smuzhiyun 	}
1928*4882a593Smuzhiyun 
1929*4882a593Smuzhiyun 	priv->cec_notify = cec_notifier_conn_register(dev, NULL, NULL);
1930*4882a593Smuzhiyun 	if (!priv->cec_notify) {
1931*4882a593Smuzhiyun 		ret = -ENOMEM;
1932*4882a593Smuzhiyun 		goto fail;
1933*4882a593Smuzhiyun 	}
1934*4882a593Smuzhiyun 
1935*4882a593Smuzhiyun 	priv->cec_glue.parent = dev;
1936*4882a593Smuzhiyun 	priv->cec_glue.data = priv;
1937*4882a593Smuzhiyun 	priv->cec_glue.init = tda998x_cec_hook_init;
1938*4882a593Smuzhiyun 	priv->cec_glue.exit = tda998x_cec_hook_exit;
1939*4882a593Smuzhiyun 	priv->cec_glue.open = tda998x_cec_hook_open;
1940*4882a593Smuzhiyun 	priv->cec_glue.release = tda998x_cec_hook_release;
1941*4882a593Smuzhiyun 
1942*4882a593Smuzhiyun 	/*
1943*4882a593Smuzhiyun 	 * Some TDA998x are actually two I2C devices merged onto one piece
1944*4882a593Smuzhiyun 	 * of silicon: TDA9989 and TDA19989 combine the HDMI transmitter
1945*4882a593Smuzhiyun 	 * with a slightly modified TDA9950 CEC device.  The CEC device
1946*4882a593Smuzhiyun 	 * is at the TDA9950 address, with the address pins strapped across
1947*4882a593Smuzhiyun 	 * to the TDA998x address pins.  Hence, it always has the same
1948*4882a593Smuzhiyun 	 * offset.
1949*4882a593Smuzhiyun 	 */
1950*4882a593Smuzhiyun 	memset(&cec_info, 0, sizeof(cec_info));
1951*4882a593Smuzhiyun 	strlcpy(cec_info.type, "tda9950", sizeof(cec_info.type));
1952*4882a593Smuzhiyun 	cec_info.addr = priv->cec_addr;
1953*4882a593Smuzhiyun 	cec_info.platform_data = &priv->cec_glue;
1954*4882a593Smuzhiyun 	cec_info.irq = client->irq;
1955*4882a593Smuzhiyun 
1956*4882a593Smuzhiyun 	priv->cec = i2c_new_client_device(client->adapter, &cec_info);
1957*4882a593Smuzhiyun 	if (IS_ERR(priv->cec)) {
1958*4882a593Smuzhiyun 		ret = PTR_ERR(priv->cec);
1959*4882a593Smuzhiyun 		goto fail;
1960*4882a593Smuzhiyun 	}
1961*4882a593Smuzhiyun 
1962*4882a593Smuzhiyun 	/* enable EDID read irq: */
1963*4882a593Smuzhiyun 	reg_set(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun 	if (np) {
1966*4882a593Smuzhiyun 		/* get the device tree parameters */
1967*4882a593Smuzhiyun 		ret = of_property_read_u32(np, "video-ports", &video);
1968*4882a593Smuzhiyun 		if (ret == 0) {
1969*4882a593Smuzhiyun 			priv->vip_cntrl_0 = video >> 16;
1970*4882a593Smuzhiyun 			priv->vip_cntrl_1 = video >> 8;
1971*4882a593Smuzhiyun 			priv->vip_cntrl_2 = video;
1972*4882a593Smuzhiyun 		}
1973*4882a593Smuzhiyun 
1974*4882a593Smuzhiyun 		ret = tda998x_get_audio_ports(priv, np);
1975*4882a593Smuzhiyun 		if (ret)
1976*4882a593Smuzhiyun 			goto fail;
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun 		if (priv->audio_port_enable[AUDIO_ROUTE_I2S] ||
1979*4882a593Smuzhiyun 		    priv->audio_port_enable[AUDIO_ROUTE_SPDIF])
1980*4882a593Smuzhiyun 			tda998x_audio_codec_init(priv, &client->dev);
1981*4882a593Smuzhiyun 	} else if (dev->platform_data) {
1982*4882a593Smuzhiyun 		ret = tda998x_set_config(priv, dev->platform_data);
1983*4882a593Smuzhiyun 		if (ret)
1984*4882a593Smuzhiyun 			goto fail;
1985*4882a593Smuzhiyun 	}
1986*4882a593Smuzhiyun 
1987*4882a593Smuzhiyun 	priv->bridge.funcs = &tda998x_bridge_funcs;
1988*4882a593Smuzhiyun #ifdef CONFIG_OF
1989*4882a593Smuzhiyun 	priv->bridge.of_node = dev->of_node;
1990*4882a593Smuzhiyun #endif
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun 	drm_bridge_add(&priv->bridge);
1993*4882a593Smuzhiyun 
1994*4882a593Smuzhiyun 	return 0;
1995*4882a593Smuzhiyun 
1996*4882a593Smuzhiyun fail:
1997*4882a593Smuzhiyun 	tda998x_destroy(dev);
1998*4882a593Smuzhiyun err_irq:
1999*4882a593Smuzhiyun 	return ret;
2000*4882a593Smuzhiyun }
2001*4882a593Smuzhiyun 
2002*4882a593Smuzhiyun /* DRM encoder functions */
2003*4882a593Smuzhiyun 
tda998x_encoder_init(struct device * dev,struct drm_device * drm)2004*4882a593Smuzhiyun static int tda998x_encoder_init(struct device *dev, struct drm_device *drm)
2005*4882a593Smuzhiyun {
2006*4882a593Smuzhiyun 	struct tda998x_priv *priv = dev_get_drvdata(dev);
2007*4882a593Smuzhiyun 	u32 crtcs = 0;
2008*4882a593Smuzhiyun 	int ret;
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun 	if (dev->of_node)
2011*4882a593Smuzhiyun 		crtcs = drm_of_find_possible_crtcs(drm, dev->of_node);
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun 	/* If no CRTCs were found, fall back to our old behaviour */
2014*4882a593Smuzhiyun 	if (crtcs == 0) {
2015*4882a593Smuzhiyun 		dev_warn(dev, "Falling back to first CRTC\n");
2016*4882a593Smuzhiyun 		crtcs = 1 << 0;
2017*4882a593Smuzhiyun 	}
2018*4882a593Smuzhiyun 
2019*4882a593Smuzhiyun 	priv->encoder.possible_crtcs = crtcs;
2020*4882a593Smuzhiyun 
2021*4882a593Smuzhiyun 	ret = drm_simple_encoder_init(drm, &priv->encoder,
2022*4882a593Smuzhiyun 				      DRM_MODE_ENCODER_TMDS);
2023*4882a593Smuzhiyun 	if (ret)
2024*4882a593Smuzhiyun 		goto err_encoder;
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	ret = drm_bridge_attach(&priv->encoder, &priv->bridge, NULL, 0);
2027*4882a593Smuzhiyun 	if (ret)
2028*4882a593Smuzhiyun 		goto err_bridge;
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun 	return 0;
2031*4882a593Smuzhiyun 
2032*4882a593Smuzhiyun err_bridge:
2033*4882a593Smuzhiyun 	drm_encoder_cleanup(&priv->encoder);
2034*4882a593Smuzhiyun err_encoder:
2035*4882a593Smuzhiyun 	return ret;
2036*4882a593Smuzhiyun }
2037*4882a593Smuzhiyun 
tda998x_bind(struct device * dev,struct device * master,void * data)2038*4882a593Smuzhiyun static int tda998x_bind(struct device *dev, struct device *master, void *data)
2039*4882a593Smuzhiyun {
2040*4882a593Smuzhiyun 	struct drm_device *drm = data;
2041*4882a593Smuzhiyun 
2042*4882a593Smuzhiyun 	return tda998x_encoder_init(dev, drm);
2043*4882a593Smuzhiyun }
2044*4882a593Smuzhiyun 
tda998x_unbind(struct device * dev,struct device * master,void * data)2045*4882a593Smuzhiyun static void tda998x_unbind(struct device *dev, struct device *master,
2046*4882a593Smuzhiyun 			   void *data)
2047*4882a593Smuzhiyun {
2048*4882a593Smuzhiyun 	struct tda998x_priv *priv = dev_get_drvdata(dev);
2049*4882a593Smuzhiyun 
2050*4882a593Smuzhiyun 	drm_encoder_cleanup(&priv->encoder);
2051*4882a593Smuzhiyun }
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun static const struct component_ops tda998x_ops = {
2054*4882a593Smuzhiyun 	.bind = tda998x_bind,
2055*4882a593Smuzhiyun 	.unbind = tda998x_unbind,
2056*4882a593Smuzhiyun };
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun static int
tda998x_probe(struct i2c_client * client,const struct i2c_device_id * id)2059*4882a593Smuzhiyun tda998x_probe(struct i2c_client *client, const struct i2c_device_id *id)
2060*4882a593Smuzhiyun {
2061*4882a593Smuzhiyun 	int ret;
2062*4882a593Smuzhiyun 
2063*4882a593Smuzhiyun 	if (!i2c_check_functionality(client->adapter, I2C_FUNC_I2C)) {
2064*4882a593Smuzhiyun 		dev_warn(&client->dev, "adapter does not support I2C\n");
2065*4882a593Smuzhiyun 		return -EIO;
2066*4882a593Smuzhiyun 	}
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun 	ret = tda998x_create(&client->dev);
2069*4882a593Smuzhiyun 	if (ret)
2070*4882a593Smuzhiyun 		return ret;
2071*4882a593Smuzhiyun 
2072*4882a593Smuzhiyun 	ret = component_add(&client->dev, &tda998x_ops);
2073*4882a593Smuzhiyun 	if (ret)
2074*4882a593Smuzhiyun 		tda998x_destroy(&client->dev);
2075*4882a593Smuzhiyun 	return ret;
2076*4882a593Smuzhiyun }
2077*4882a593Smuzhiyun 
tda998x_remove(struct i2c_client * client)2078*4882a593Smuzhiyun static int tda998x_remove(struct i2c_client *client)
2079*4882a593Smuzhiyun {
2080*4882a593Smuzhiyun 	component_del(&client->dev, &tda998x_ops);
2081*4882a593Smuzhiyun 	tda998x_destroy(&client->dev);
2082*4882a593Smuzhiyun 	return 0;
2083*4882a593Smuzhiyun }
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun #ifdef CONFIG_OF
2086*4882a593Smuzhiyun static const struct of_device_id tda998x_dt_ids[] = {
2087*4882a593Smuzhiyun 	{ .compatible = "nxp,tda998x", },
2088*4882a593Smuzhiyun 	{ }
2089*4882a593Smuzhiyun };
2090*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tda998x_dt_ids);
2091*4882a593Smuzhiyun #endif
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun static const struct i2c_device_id tda998x_ids[] = {
2094*4882a593Smuzhiyun 	{ "tda998x", 0 },
2095*4882a593Smuzhiyun 	{ }
2096*4882a593Smuzhiyun };
2097*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, tda998x_ids);
2098*4882a593Smuzhiyun 
2099*4882a593Smuzhiyun static struct i2c_driver tda998x_driver = {
2100*4882a593Smuzhiyun 	.probe = tda998x_probe,
2101*4882a593Smuzhiyun 	.remove = tda998x_remove,
2102*4882a593Smuzhiyun 	.driver = {
2103*4882a593Smuzhiyun 		.name = "tda998x",
2104*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(tda998x_dt_ids),
2105*4882a593Smuzhiyun 	},
2106*4882a593Smuzhiyun 	.id_table = tda998x_ids,
2107*4882a593Smuzhiyun };
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun module_i2c_driver(tda998x_driver);
2110*4882a593Smuzhiyun 
2111*4882a593Smuzhiyun MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
2112*4882a593Smuzhiyun MODULE_DESCRIPTION("NXP Semiconductors TDA998X HDMI Encoder");
2113*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2114