1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2009 Francisco Jerez.
3*4882a593Smuzhiyun * All Rights Reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining
6*4882a593Smuzhiyun * a copy of this software and associated documentation files (the
7*4882a593Smuzhiyun * "Software"), to deal in the Software without restriction, including
8*4882a593Smuzhiyun * without limitation the rights to use, copy, modify, merge, publish,
9*4882a593Smuzhiyun * distribute, sublicense, and/or sell copies of the Software, and to
10*4882a593Smuzhiyun * permit persons to whom the Software is furnished to do so, subject to
11*4882a593Smuzhiyun * the following conditions:
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the
14*4882a593Smuzhiyun * next paragraph) shall be included in all copies or substantial
15*4882a593Smuzhiyun * portions of the Software.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
18*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
20*4882a593Smuzhiyun * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
21*4882a593Smuzhiyun * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
22*4882a593Smuzhiyun * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
23*4882a593Smuzhiyun * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #ifndef __DRM_I2C_CH7006_PRIV_H__
28*4882a593Smuzhiyun #define __DRM_I2C_CH7006_PRIV_H__
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
31*4882a593Smuzhiyun #include <drm/drm_encoder_slave.h>
32*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
33*4882a593Smuzhiyun #include <drm/i2c/ch7006.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun typedef int64_t fixed;
36*4882a593Smuzhiyun #define fixed1 (1LL << 32)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun enum ch7006_tv_norm {
39*4882a593Smuzhiyun TV_NORM_PAL,
40*4882a593Smuzhiyun TV_NORM_PAL_M,
41*4882a593Smuzhiyun TV_NORM_PAL_N,
42*4882a593Smuzhiyun TV_NORM_PAL_NC,
43*4882a593Smuzhiyun TV_NORM_PAL_60,
44*4882a593Smuzhiyun TV_NORM_NTSC_M,
45*4882a593Smuzhiyun TV_NORM_NTSC_J,
46*4882a593Smuzhiyun NUM_TV_NORMS
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun struct ch7006_tv_norm_info {
50*4882a593Smuzhiyun fixed vrefresh;
51*4882a593Smuzhiyun int vdisplay;
52*4882a593Smuzhiyun int vtotal;
53*4882a593Smuzhiyun int hvirtual;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun fixed subc_freq;
56*4882a593Smuzhiyun fixed black_level;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun uint32_t dispmode;
59*4882a593Smuzhiyun int voffset;
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun struct ch7006_mode {
63*4882a593Smuzhiyun struct drm_display_mode mode;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun int enc_hdisp;
66*4882a593Smuzhiyun int enc_vdisp;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun fixed subc_coeff;
69*4882a593Smuzhiyun uint32_t dispmode;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun uint32_t valid_scales;
72*4882a593Smuzhiyun uint32_t valid_norms;
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun struct ch7006_state {
76*4882a593Smuzhiyun uint8_t regs[0x26];
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun struct ch7006_priv {
80*4882a593Smuzhiyun struct ch7006_encoder_params params;
81*4882a593Smuzhiyun const struct ch7006_mode *mode;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun struct ch7006_state state;
84*4882a593Smuzhiyun struct ch7006_state saved_state;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun struct drm_property *scale_property;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun int select_subconnector;
89*4882a593Smuzhiyun int subconnector;
90*4882a593Smuzhiyun int hmargin;
91*4882a593Smuzhiyun int vmargin;
92*4882a593Smuzhiyun enum ch7006_tv_norm norm;
93*4882a593Smuzhiyun int brightness;
94*4882a593Smuzhiyun int contrast;
95*4882a593Smuzhiyun int flicker;
96*4882a593Smuzhiyun int scale;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun int chip_version;
99*4882a593Smuzhiyun int last_dpms;
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define to_ch7006_priv(x) \
103*4882a593Smuzhiyun ((struct ch7006_priv *)to_encoder_slave(x)->slave_priv)
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun extern int ch7006_debug;
106*4882a593Smuzhiyun extern char *ch7006_tv_norm;
107*4882a593Smuzhiyun extern int ch7006_scale;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun extern const char * const ch7006_tv_norm_names[];
110*4882a593Smuzhiyun extern const struct ch7006_tv_norm_info ch7006_tv_norms[];
111*4882a593Smuzhiyun extern const struct ch7006_mode ch7006_modes[];
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun const struct ch7006_mode *ch7006_lookup_mode(struct drm_encoder *encoder,
114*4882a593Smuzhiyun const struct drm_display_mode *drm_mode);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun void ch7006_setup_levels(struct drm_encoder *encoder);
117*4882a593Smuzhiyun void ch7006_setup_subcarrier(struct drm_encoder *encoder);
118*4882a593Smuzhiyun void ch7006_setup_pll(struct drm_encoder *encoder);
119*4882a593Smuzhiyun void ch7006_setup_power_state(struct drm_encoder *encoder);
120*4882a593Smuzhiyun void ch7006_setup_properties(struct drm_encoder *encoder);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun void ch7006_write(struct i2c_client *client, uint8_t addr, uint8_t val);
123*4882a593Smuzhiyun uint8_t ch7006_read(struct i2c_client *client, uint8_t addr);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun void ch7006_state_load(struct i2c_client *client,
126*4882a593Smuzhiyun struct ch7006_state *state);
127*4882a593Smuzhiyun void ch7006_state_save(struct i2c_client *client,
128*4882a593Smuzhiyun struct ch7006_state *state);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* Some helper macros */
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define ch7006_dbg(client, format, ...) do { \
133*4882a593Smuzhiyun if (ch7006_debug) \
134*4882a593Smuzhiyun dev_printk(KERN_DEBUG, &client->dev, \
135*4882a593Smuzhiyun "%s: " format, __func__, ## __VA_ARGS__); \
136*4882a593Smuzhiyun } while (0)
137*4882a593Smuzhiyun #define ch7006_info(client, format, ...) \
138*4882a593Smuzhiyun dev_info(&client->dev, format, __VA_ARGS__)
139*4882a593Smuzhiyun #define ch7006_err(client, format, ...) \
140*4882a593Smuzhiyun dev_err(&client->dev, format, __VA_ARGS__)
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun #define __mask(src, bitfield) \
143*4882a593Smuzhiyun (((2 << (1 ? bitfield)) - 1) & ~((1 << (0 ? bitfield)) - 1))
144*4882a593Smuzhiyun #define mask(bitfield) __mask(bitfield)
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define __bitf(src, bitfield, x) \
147*4882a593Smuzhiyun (((x) >> (src) << (0 ? bitfield)) & __mask(src, bitfield))
148*4882a593Smuzhiyun #define bitf(bitfield, x) __bitf(bitfield, x)
149*4882a593Smuzhiyun #define bitfs(bitfield, s) __bitf(bitfield, bitfield##_##s)
150*4882a593Smuzhiyun #define setbitf(state, reg, bitfield, x) \
151*4882a593Smuzhiyun state->regs[reg] = (state->regs[reg] & ~mask(reg##_##bitfield)) \
152*4882a593Smuzhiyun | bitf(reg##_##bitfield, x)
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun #define __unbitf(src, bitfield, x) \
155*4882a593Smuzhiyun ((x & __mask(src, bitfield)) >> (0 ? bitfield) << (src))
156*4882a593Smuzhiyun #define unbitf(bitfield, x) __unbitf(bitfield, x)
157*4882a593Smuzhiyun
interpolate(int y0,int y1,int y2,int x)158*4882a593Smuzhiyun static inline int interpolate(int y0, int y1, int y2, int x)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun return y1 + (x < 50 ? y1 - y0 : y2 - y1) * (x - 50) / 50;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
round_fixed(fixed x)163*4882a593Smuzhiyun static inline int32_t round_fixed(fixed x)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun return (x + fixed1/2) >> 32;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun #define ch7006_load_reg(client, state, reg) ch7006_write(client, reg, state->regs[reg])
169*4882a593Smuzhiyun #define ch7006_save_reg(client, state, reg) state->regs[reg] = ch7006_read(client, reg)
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* Fixed hardware specs */
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun #define CH7006_FREQ0 14318
174*4882a593Smuzhiyun #define CH7006_MAXN 650
175*4882a593Smuzhiyun #define CH7006_MAXM 315
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* Register definitions */
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun #define CH7006_DISPMODE 0x00
180*4882a593Smuzhiyun #define CH7006_DISPMODE_INPUT_RES 0, 7:5
181*4882a593Smuzhiyun #define CH7006_DISPMODE_INPUT_RES_512x384 0x0
182*4882a593Smuzhiyun #define CH7006_DISPMODE_INPUT_RES_720x400 0x1
183*4882a593Smuzhiyun #define CH7006_DISPMODE_INPUT_RES_640x400 0x2
184*4882a593Smuzhiyun #define CH7006_DISPMODE_INPUT_RES_640x480 0x3
185*4882a593Smuzhiyun #define CH7006_DISPMODE_INPUT_RES_800x600 0x4
186*4882a593Smuzhiyun #define CH7006_DISPMODE_INPUT_RES_NATIVE 0x5
187*4882a593Smuzhiyun #define CH7006_DISPMODE_OUTPUT_STD 0, 4:3
188*4882a593Smuzhiyun #define CH7006_DISPMODE_OUTPUT_STD_PAL 0x0
189*4882a593Smuzhiyun #define CH7006_DISPMODE_OUTPUT_STD_NTSC 0x1
190*4882a593Smuzhiyun #define CH7006_DISPMODE_OUTPUT_STD_PAL_M 0x2
191*4882a593Smuzhiyun #define CH7006_DISPMODE_OUTPUT_STD_NTSC_J 0x3
192*4882a593Smuzhiyun #define CH7006_DISPMODE_SCALING_RATIO 0, 2:0
193*4882a593Smuzhiyun #define CH7006_DISPMODE_SCALING_RATIO_5_4 0x0
194*4882a593Smuzhiyun #define CH7006_DISPMODE_SCALING_RATIO_1_1 0x1
195*4882a593Smuzhiyun #define CH7006_DISPMODE_SCALING_RATIO_7_8 0x2
196*4882a593Smuzhiyun #define CH7006_DISPMODE_SCALING_RATIO_5_6 0x3
197*4882a593Smuzhiyun #define CH7006_DISPMODE_SCALING_RATIO_3_4 0x4
198*4882a593Smuzhiyun #define CH7006_DISPMODE_SCALING_RATIO_7_10 0x5
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun #define CH7006_FFILTER 0x01
201*4882a593Smuzhiyun #define CH7006_FFILTER_TEXT 0, 5:4
202*4882a593Smuzhiyun #define CH7006_FFILTER_LUMA 0, 3:2
203*4882a593Smuzhiyun #define CH7006_FFILTER_CHROMA 0, 1:0
204*4882a593Smuzhiyun #define CH7006_FFILTER_CHROMA_NO_DCRAWL 0x3
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun #define CH7006_BWIDTH 0x03
207*4882a593Smuzhiyun #define CH7006_BWIDTH_5L_FFILER (1 << 7)
208*4882a593Smuzhiyun #define CH7006_BWIDTH_CVBS_NO_CHROMA (1 << 6)
209*4882a593Smuzhiyun #define CH7006_BWIDTH_CHROMA 0, 5:4
210*4882a593Smuzhiyun #define CH7006_BWIDTH_SVIDEO_YPEAK (1 << 3)
211*4882a593Smuzhiyun #define CH7006_BWIDTH_SVIDEO_LUMA 0, 2:1
212*4882a593Smuzhiyun #define CH7006_BWIDTH_CVBS_LUMA 0, 0:0
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun #define CH7006_INPUT_FORMAT 0x04
215*4882a593Smuzhiyun #define CH7006_INPUT_FORMAT_DAC_GAIN (1 << 6)
216*4882a593Smuzhiyun #define CH7006_INPUT_FORMAT_RGB_PASS_THROUGH (1 << 5)
217*4882a593Smuzhiyun #define CH7006_INPUT_FORMAT_FORMAT 0, 3:0
218*4882a593Smuzhiyun #define CH7006_INPUT_FORMAT_FORMAT_RGB16 0x0
219*4882a593Smuzhiyun #define CH7006_INPUT_FORMAT_FORMAT_YCrCb24m16 0x1
220*4882a593Smuzhiyun #define CH7006_INPUT_FORMAT_FORMAT_RGB24m16 0x2
221*4882a593Smuzhiyun #define CH7006_INPUT_FORMAT_FORMAT_RGB15 0x3
222*4882a593Smuzhiyun #define CH7006_INPUT_FORMAT_FORMAT_RGB24m12C 0x4
223*4882a593Smuzhiyun #define CH7006_INPUT_FORMAT_FORMAT_RGB24m12I 0x5
224*4882a593Smuzhiyun #define CH7006_INPUT_FORMAT_FORMAT_RGB24m8 0x6
225*4882a593Smuzhiyun #define CH7006_INPUT_FORMAT_FORMAT_RGB16m8 0x7
226*4882a593Smuzhiyun #define CH7006_INPUT_FORMAT_FORMAT_RGB15m8 0x8
227*4882a593Smuzhiyun #define CH7006_INPUT_FORMAT_FORMAT_YCrCb24m8 0x9
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun #define CH7006_CLKMODE 0x06
230*4882a593Smuzhiyun #define CH7006_CLKMODE_SUBC_LOCK (1 << 7)
231*4882a593Smuzhiyun #define CH7006_CLKMODE_MASTER (1 << 6)
232*4882a593Smuzhiyun #define CH7006_CLKMODE_POS_EDGE (1 << 4)
233*4882a593Smuzhiyun #define CH7006_CLKMODE_XCM 0, 3:2
234*4882a593Smuzhiyun #define CH7006_CLKMODE_PCM 0, 1:0
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun #define CH7006_START_ACTIVE 0x07
237*4882a593Smuzhiyun #define CH7006_START_ACTIVE_0 0, 7:0
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun #define CH7006_POV 0x08
240*4882a593Smuzhiyun #define CH7006_POV_START_ACTIVE_8 8, 2:2
241*4882a593Smuzhiyun #define CH7006_POV_HPOS_8 8, 1:1
242*4882a593Smuzhiyun #define CH7006_POV_VPOS_8 8, 0:0
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun #define CH7006_BLACK_LEVEL 0x09
245*4882a593Smuzhiyun #define CH7006_BLACK_LEVEL_0 0, 7:0
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun #define CH7006_HPOS 0x0a
248*4882a593Smuzhiyun #define CH7006_HPOS_0 0, 7:0
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun #define CH7006_VPOS 0x0b
251*4882a593Smuzhiyun #define CH7006_VPOS_0 0, 7:0
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun #define CH7006_INPUT_SYNC 0x0d
254*4882a593Smuzhiyun #define CH7006_INPUT_SYNC_EMBEDDED (1 << 3)
255*4882a593Smuzhiyun #define CH7006_INPUT_SYNC_OUTPUT (1 << 2)
256*4882a593Smuzhiyun #define CH7006_INPUT_SYNC_PVSYNC (1 << 1)
257*4882a593Smuzhiyun #define CH7006_INPUT_SYNC_PHSYNC (1 << 0)
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun #define CH7006_POWER 0x0e
260*4882a593Smuzhiyun #define CH7006_POWER_SCART (1 << 4)
261*4882a593Smuzhiyun #define CH7006_POWER_RESET (1 << 3)
262*4882a593Smuzhiyun #define CH7006_POWER_LEVEL 0, 2:0
263*4882a593Smuzhiyun #define CH7006_POWER_LEVEL_CVBS_OFF 0x0
264*4882a593Smuzhiyun #define CH7006_POWER_LEVEL_POWER_OFF 0x1
265*4882a593Smuzhiyun #define CH7006_POWER_LEVEL_SVIDEO_OFF 0x2
266*4882a593Smuzhiyun #define CH7006_POWER_LEVEL_NORMAL 0x3
267*4882a593Smuzhiyun #define CH7006_POWER_LEVEL_FULL_POWER_OFF 0x4
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun #define CH7006_DETECT 0x10
270*4882a593Smuzhiyun #define CH7006_DETECT_SVIDEO_Y_TEST (1 << 3)
271*4882a593Smuzhiyun #define CH7006_DETECT_SVIDEO_C_TEST (1 << 2)
272*4882a593Smuzhiyun #define CH7006_DETECT_CVBS_TEST (1 << 1)
273*4882a593Smuzhiyun #define CH7006_DETECT_SENSE (1 << 0)
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun #define CH7006_CONTRAST 0x11
276*4882a593Smuzhiyun #define CH7006_CONTRAST_0 0, 2:0
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun #define CH7006_PLLOV 0x13
279*4882a593Smuzhiyun #define CH7006_PLLOV_N_8 8, 2:1
280*4882a593Smuzhiyun #define CH7006_PLLOV_M_8 8, 0:0
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun #define CH7006_PLLM 0x14
283*4882a593Smuzhiyun #define CH7006_PLLM_0 0, 7:0
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun #define CH7006_PLLN 0x15
286*4882a593Smuzhiyun #define CH7006_PLLN_0 0, 7:0
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun #define CH7006_BCLKOUT 0x17
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun #define CH7006_SUBC_INC0 0x18
291*4882a593Smuzhiyun #define CH7006_SUBC_INC0_28 28, 3:0
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun #define CH7006_SUBC_INC1 0x19
294*4882a593Smuzhiyun #define CH7006_SUBC_INC1_24 24, 3:0
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun #define CH7006_SUBC_INC2 0x1a
297*4882a593Smuzhiyun #define CH7006_SUBC_INC2_20 20, 3:0
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun #define CH7006_SUBC_INC3 0x1b
300*4882a593Smuzhiyun #define CH7006_SUBC_INC3_GPIO1_VAL (1 << 7)
301*4882a593Smuzhiyun #define CH7006_SUBC_INC3_GPIO0_VAL (1 << 6)
302*4882a593Smuzhiyun #define CH7006_SUBC_INC3_POUT_3_3V (1 << 5)
303*4882a593Smuzhiyun #define CH7006_SUBC_INC3_POUT_INV (1 << 4)
304*4882a593Smuzhiyun #define CH7006_SUBC_INC3_16 16, 3:0
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun #define CH7006_SUBC_INC4 0x1c
307*4882a593Smuzhiyun #define CH7006_SUBC_INC4_GPIO1_IN (1 << 7)
308*4882a593Smuzhiyun #define CH7006_SUBC_INC4_GPIO0_IN (1 << 6)
309*4882a593Smuzhiyun #define CH7006_SUBC_INC4_DS_INPUT (1 << 4)
310*4882a593Smuzhiyun #define CH7006_SUBC_INC4_12 12, 3:0
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun #define CH7006_SUBC_INC5 0x1d
313*4882a593Smuzhiyun #define CH7006_SUBC_INC5_8 8, 3:0
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun #define CH7006_SUBC_INC6 0x1e
316*4882a593Smuzhiyun #define CH7006_SUBC_INC6_4 4, 3:0
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun #define CH7006_SUBC_INC7 0x1f
319*4882a593Smuzhiyun #define CH7006_SUBC_INC7_0 0, 3:0
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun #define CH7006_PLL_CONTROL 0x20
322*4882a593Smuzhiyun #define CH7006_PLL_CONTROL_CPI (1 << 5)
323*4882a593Smuzhiyun #define CH7006_PLL_CONTROL_CAPACITOR (1 << 4)
324*4882a593Smuzhiyun #define CH7006_PLL_CONTROL_7STAGES (1 << 3)
325*4882a593Smuzhiyun #define CH7006_PLL_CONTROL_DIGITAL_5V (1 << 2)
326*4882a593Smuzhiyun #define CH7006_PLL_CONTROL_ANALOG_5V (1 << 1)
327*4882a593Smuzhiyun #define CH7006_PLL_CONTROL_MEMORY_5V (1 << 0)
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun #define CH7006_CALC_SUBC_INC0 0x21
330*4882a593Smuzhiyun #define CH7006_CALC_SUBC_INC0_24 24, 4:3
331*4882a593Smuzhiyun #define CH7006_CALC_SUBC_INC0_HYST 0, 2:1
332*4882a593Smuzhiyun #define CH7006_CALC_SUBC_INC0_AUTO (1 << 0)
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun #define CH7006_CALC_SUBC_INC1 0x22
335*4882a593Smuzhiyun #define CH7006_CALC_SUBC_INC1_16 16, 7:0
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun #define CH7006_CALC_SUBC_INC2 0x23
338*4882a593Smuzhiyun #define CH7006_CALC_SUBC_INC2_8 8, 7:0
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun #define CH7006_CALC_SUBC_INC3 0x24
341*4882a593Smuzhiyun #define CH7006_CALC_SUBC_INC3_0 0, 7:0
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun #define CH7006_VERSION_ID 0x25
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun #endif
346