1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2009 Francisco Jerez.
3*4882a593Smuzhiyun * All Rights Reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining
6*4882a593Smuzhiyun * a copy of this software and associated documentation files (the
7*4882a593Smuzhiyun * "Software"), to deal in the Software without restriction, including
8*4882a593Smuzhiyun * without limitation the rights to use, copy, modify, merge, publish,
9*4882a593Smuzhiyun * distribute, sublicense, and/or sell copies of the Software, and to
10*4882a593Smuzhiyun * permit persons to whom the Software is furnished to do so, subject to
11*4882a593Smuzhiyun * the following conditions:
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the
14*4882a593Smuzhiyun * next paragraph) shall be included in all copies or substantial
15*4882a593Smuzhiyun * portions of the Software.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
18*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
20*4882a593Smuzhiyun * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
21*4882a593Smuzhiyun * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
22*4882a593Smuzhiyun * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
23*4882a593Smuzhiyun * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include "ch7006_priv.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun const char * const ch7006_tv_norm_names[] = {
30*4882a593Smuzhiyun [TV_NORM_PAL] = "PAL",
31*4882a593Smuzhiyun [TV_NORM_PAL_M] = "PAL-M",
32*4882a593Smuzhiyun [TV_NORM_PAL_N] = "PAL-N",
33*4882a593Smuzhiyun [TV_NORM_PAL_NC] = "PAL-Nc",
34*4882a593Smuzhiyun [TV_NORM_PAL_60] = "PAL-60",
35*4882a593Smuzhiyun [TV_NORM_NTSC_M] = "NTSC-M",
36*4882a593Smuzhiyun [TV_NORM_NTSC_J] = "NTSC-J",
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define NTSC_LIKE_TIMINGS .vrefresh = 60 * fixed1/1.001, \
40*4882a593Smuzhiyun .vdisplay = 480, \
41*4882a593Smuzhiyun .vtotal = 525, \
42*4882a593Smuzhiyun .hvirtual = 660
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define PAL_LIKE_TIMINGS .vrefresh = 50 * fixed1, \
45*4882a593Smuzhiyun .vdisplay = 576, \
46*4882a593Smuzhiyun .vtotal = 625, \
47*4882a593Smuzhiyun .hvirtual = 810
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun const struct ch7006_tv_norm_info ch7006_tv_norms[] = {
50*4882a593Smuzhiyun [TV_NORM_NTSC_M] = {
51*4882a593Smuzhiyun NTSC_LIKE_TIMINGS,
52*4882a593Smuzhiyun .black_level = 0.339 * fixed1,
53*4882a593Smuzhiyun .subc_freq = 3579545 * fixed1,
54*4882a593Smuzhiyun .dispmode = bitfs(CH7006_DISPMODE_OUTPUT_STD, NTSC),
55*4882a593Smuzhiyun .voffset = 0,
56*4882a593Smuzhiyun },
57*4882a593Smuzhiyun [TV_NORM_NTSC_J] = {
58*4882a593Smuzhiyun NTSC_LIKE_TIMINGS,
59*4882a593Smuzhiyun .black_level = 0.286 * fixed1,
60*4882a593Smuzhiyun .subc_freq = 3579545 * fixed1,
61*4882a593Smuzhiyun .dispmode = bitfs(CH7006_DISPMODE_OUTPUT_STD, NTSC_J),
62*4882a593Smuzhiyun .voffset = 0,
63*4882a593Smuzhiyun },
64*4882a593Smuzhiyun [TV_NORM_PAL] = {
65*4882a593Smuzhiyun PAL_LIKE_TIMINGS,
66*4882a593Smuzhiyun .black_level = 0.3 * fixed1,
67*4882a593Smuzhiyun .subc_freq = 4433618.75 * fixed1,
68*4882a593Smuzhiyun .dispmode = bitfs(CH7006_DISPMODE_OUTPUT_STD, PAL),
69*4882a593Smuzhiyun .voffset = 0,
70*4882a593Smuzhiyun },
71*4882a593Smuzhiyun [TV_NORM_PAL_M] = {
72*4882a593Smuzhiyun NTSC_LIKE_TIMINGS,
73*4882a593Smuzhiyun .black_level = 0.339 * fixed1,
74*4882a593Smuzhiyun .subc_freq = 3575611.433 * fixed1,
75*4882a593Smuzhiyun .dispmode = bitfs(CH7006_DISPMODE_OUTPUT_STD, PAL_M),
76*4882a593Smuzhiyun .voffset = 16,
77*4882a593Smuzhiyun },
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* The following modes seem to work right but they're
80*4882a593Smuzhiyun * undocumented */
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun [TV_NORM_PAL_N] = {
83*4882a593Smuzhiyun PAL_LIKE_TIMINGS,
84*4882a593Smuzhiyun .black_level = 0.339 * fixed1,
85*4882a593Smuzhiyun .subc_freq = 4433618.75 * fixed1,
86*4882a593Smuzhiyun .dispmode = bitfs(CH7006_DISPMODE_OUTPUT_STD, PAL),
87*4882a593Smuzhiyun .voffset = 0,
88*4882a593Smuzhiyun },
89*4882a593Smuzhiyun [TV_NORM_PAL_NC] = {
90*4882a593Smuzhiyun PAL_LIKE_TIMINGS,
91*4882a593Smuzhiyun .black_level = 0.3 * fixed1,
92*4882a593Smuzhiyun .subc_freq = 3582056.25 * fixed1,
93*4882a593Smuzhiyun .dispmode = bitfs(CH7006_DISPMODE_OUTPUT_STD, PAL),
94*4882a593Smuzhiyun .voffset = 0,
95*4882a593Smuzhiyun },
96*4882a593Smuzhiyun [TV_NORM_PAL_60] = {
97*4882a593Smuzhiyun NTSC_LIKE_TIMINGS,
98*4882a593Smuzhiyun .black_level = 0.3 * fixed1,
99*4882a593Smuzhiyun .subc_freq = 4433618.75 * fixed1,
100*4882a593Smuzhiyun .dispmode = bitfs(CH7006_DISPMODE_OUTPUT_STD, PAL_M),
101*4882a593Smuzhiyun .voffset = 16,
102*4882a593Smuzhiyun },
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define __MODE(f, hd, vd, ht, vt, hsynp, vsynp, \
106*4882a593Smuzhiyun subc, scale, scale_mask, norm_mask, e_hd, e_vd) { \
107*4882a593Smuzhiyun .mode = { \
108*4882a593Smuzhiyun .name = #hd "x" #vd, \
109*4882a593Smuzhiyun .status = 0, \
110*4882a593Smuzhiyun .type = DRM_MODE_TYPE_DRIVER, \
111*4882a593Smuzhiyun .clock = f, \
112*4882a593Smuzhiyun .hdisplay = hd, \
113*4882a593Smuzhiyun .hsync_start = e_hd + 16, \
114*4882a593Smuzhiyun .hsync_end = e_hd + 80, \
115*4882a593Smuzhiyun .htotal = ht, \
116*4882a593Smuzhiyun .hskew = 0, \
117*4882a593Smuzhiyun .vdisplay = vd, \
118*4882a593Smuzhiyun .vsync_start = vd + 10, \
119*4882a593Smuzhiyun .vsync_end = vd + 26, \
120*4882a593Smuzhiyun .vtotal = vt, \
121*4882a593Smuzhiyun .vscan = 0, \
122*4882a593Smuzhiyun .flags = DRM_MODE_FLAG_##hsynp##HSYNC | \
123*4882a593Smuzhiyun DRM_MODE_FLAG_##vsynp##VSYNC, \
124*4882a593Smuzhiyun }, \
125*4882a593Smuzhiyun .enc_hdisp = e_hd, \
126*4882a593Smuzhiyun .enc_vdisp = e_vd, \
127*4882a593Smuzhiyun .subc_coeff = subc * fixed1, \
128*4882a593Smuzhiyun .dispmode = bitfs(CH7006_DISPMODE_SCALING_RATIO, scale) | \
129*4882a593Smuzhiyun bitfs(CH7006_DISPMODE_INPUT_RES, e_hd##x##e_vd), \
130*4882a593Smuzhiyun .valid_scales = scale_mask, \
131*4882a593Smuzhiyun .valid_norms = norm_mask \
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun #define MODE(f, hd, vd, ht, vt, hsynp, vsynp, \
135*4882a593Smuzhiyun subc, scale, scale_mask, norm_mask) \
136*4882a593Smuzhiyun __MODE(f, hd, vd, ht, vt, hsynp, vsynp, subc, scale, \
137*4882a593Smuzhiyun scale_mask, norm_mask, hd, vd)
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #define NTSC_LIKE (1 << TV_NORM_NTSC_M | 1 << TV_NORM_NTSC_J | \
140*4882a593Smuzhiyun 1 << TV_NORM_PAL_M | 1 << TV_NORM_PAL_60)
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun #define PAL_LIKE (1 << TV_NORM_PAL | 1 << TV_NORM_PAL_N | 1 << TV_NORM_PAL_NC)
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun const struct ch7006_mode ch7006_modes[] = {
145*4882a593Smuzhiyun MODE(21000, 512, 384, 840, 500, N, N, 181.797557582, 5_4, 0x6, PAL_LIKE),
146*4882a593Smuzhiyun MODE(26250, 512, 384, 840, 625, N, N, 145.438046066, 1_1, 0x1, PAL_LIKE),
147*4882a593Smuzhiyun MODE(20140, 512, 384, 800, 420, N, N, 213.257083791, 5_4, 0x4, NTSC_LIKE),
148*4882a593Smuzhiyun MODE(24671, 512, 384, 784, 525, N, N, 174.0874153, 1_1, 0x3, NTSC_LIKE),
149*4882a593Smuzhiyun MODE(28125, 720, 400, 1125, 500, N, N, 135.742176298, 5_4, 0x6, PAL_LIKE),
150*4882a593Smuzhiyun MODE(34875, 720, 400, 1116, 625, N, N, 109.469496898, 1_1, 0x1, PAL_LIKE),
151*4882a593Smuzhiyun MODE(23790, 720, 400, 945, 420, N, N, 160.475642016, 5_4, 0x4, NTSC_LIKE),
152*4882a593Smuzhiyun MODE(29455, 720, 400, 936, 525, N, N, 129.614941843, 1_1, 0x3, NTSC_LIKE),
153*4882a593Smuzhiyun MODE(25000, 640, 400, 1000, 500, N, N, 152.709948279, 5_4, 0x6, PAL_LIKE),
154*4882a593Smuzhiyun MODE(31500, 640, 400, 1008, 625, N, N, 121.198371646, 1_1, 0x1, PAL_LIKE),
155*4882a593Smuzhiyun MODE(21147, 640, 400, 840, 420, N, N, 180.535097338, 5_4, 0x4, NTSC_LIKE),
156*4882a593Smuzhiyun MODE(26434, 640, 400, 840, 525, N, N, 144.42807787, 1_1, 0x2, NTSC_LIKE),
157*4882a593Smuzhiyun MODE(30210, 640, 400, 840, 600, N, N, 126.374568276, 7_8, 0x1, NTSC_LIKE),
158*4882a593Smuzhiyun MODE(21000, 640, 480, 840, 500, N, N, 181.797557582, 5_4, 0x4, PAL_LIKE),
159*4882a593Smuzhiyun MODE(26250, 640, 480, 840, 625, N, N, 145.438046066, 1_1, 0x2, PAL_LIKE),
160*4882a593Smuzhiyun MODE(31500, 640, 480, 840, 750, N, N, 121.198371646, 5_6, 0x1, PAL_LIKE),
161*4882a593Smuzhiyun MODE(24671, 640, 480, 784, 525, N, N, 174.0874153, 1_1, 0x4, NTSC_LIKE),
162*4882a593Smuzhiyun MODE(28196, 640, 480, 784, 600, N, N, 152.326488422, 7_8, 0x2, NTSC_LIKE),
163*4882a593Smuzhiyun MODE(30210, 640, 480, 800, 630, N, N, 142.171389101, 5_6, 0x1, NTSC_LIKE),
164*4882a593Smuzhiyun __MODE(29500, 720, 576, 944, 625, P, P, 145.592111636, 1_1, 0x7, PAL_LIKE, 800, 600),
165*4882a593Smuzhiyun MODE(36000, 800, 600, 960, 750, P, P, 119.304647022, 5_6, 0x6, PAL_LIKE),
166*4882a593Smuzhiyun MODE(39000, 800, 600, 936, 836, P, P, 110.127366499, 3_4, 0x1, PAL_LIKE),
167*4882a593Smuzhiyun MODE(39273, 800, 600, 1040, 630, P, P, 145.816809399, 5_6, 0x4, NTSC_LIKE),
168*4882a593Smuzhiyun MODE(43636, 800, 600, 1040, 700, P, P, 131.235128487, 3_4, 0x2, NTSC_LIKE),
169*4882a593Smuzhiyun MODE(47832, 800, 600, 1064, 750, P, P, 119.723275165, 7_10, 0x1, NTSC_LIKE),
170*4882a593Smuzhiyun {}
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
ch7006_lookup_mode(struct drm_encoder * encoder,const struct drm_display_mode * drm_mode)173*4882a593Smuzhiyun const struct ch7006_mode *ch7006_lookup_mode(struct drm_encoder *encoder,
174*4882a593Smuzhiyun const struct drm_display_mode *drm_mode)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun struct ch7006_priv *priv = to_ch7006_priv(encoder);
177*4882a593Smuzhiyun const struct ch7006_mode *mode;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun for (mode = ch7006_modes; mode->mode.clock; mode++) {
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (~mode->valid_norms & 1<<priv->norm)
182*4882a593Smuzhiyun continue;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun if (mode->mode.hdisplay != drm_mode->hdisplay ||
185*4882a593Smuzhiyun mode->mode.vdisplay != drm_mode->vdisplay ||
186*4882a593Smuzhiyun mode->mode.vtotal != drm_mode->vtotal ||
187*4882a593Smuzhiyun mode->mode.htotal != drm_mode->htotal ||
188*4882a593Smuzhiyun mode->mode.clock != drm_mode->clock)
189*4882a593Smuzhiyun continue;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun return mode;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun return NULL;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /* Some common HW state calculation code */
198*4882a593Smuzhiyun
ch7006_setup_levels(struct drm_encoder * encoder)199*4882a593Smuzhiyun void ch7006_setup_levels(struct drm_encoder *encoder)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct i2c_client *client = drm_i2c_encoder_get_client(encoder);
202*4882a593Smuzhiyun struct ch7006_priv *priv = to_ch7006_priv(encoder);
203*4882a593Smuzhiyun uint8_t *regs = priv->state.regs;
204*4882a593Smuzhiyun const struct ch7006_tv_norm_info *norm = &ch7006_tv_norms[priv->norm];
205*4882a593Smuzhiyun int gain;
206*4882a593Smuzhiyun int black_level;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* Set DAC_GAIN if the voltage drop between white and black is
209*4882a593Smuzhiyun * high enough. */
210*4882a593Smuzhiyun if (norm->black_level < 339*fixed1/1000) {
211*4882a593Smuzhiyun gain = 76;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun regs[CH7006_INPUT_FORMAT] |= CH7006_INPUT_FORMAT_DAC_GAIN;
214*4882a593Smuzhiyun } else {
215*4882a593Smuzhiyun gain = 71;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun regs[CH7006_INPUT_FORMAT] &= ~CH7006_INPUT_FORMAT_DAC_GAIN;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun black_level = round_fixed(norm->black_level*26625)/gain;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* Correct it with the specified brightness. */
223*4882a593Smuzhiyun black_level = interpolate(90, black_level, 208, priv->brightness);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun regs[CH7006_BLACK_LEVEL] = bitf(CH7006_BLACK_LEVEL_0, black_level);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun ch7006_dbg(client, "black level: %d\n", black_level);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
ch7006_setup_subcarrier(struct drm_encoder * encoder)230*4882a593Smuzhiyun void ch7006_setup_subcarrier(struct drm_encoder *encoder)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun struct i2c_client *client = drm_i2c_encoder_get_client(encoder);
233*4882a593Smuzhiyun struct ch7006_priv *priv = to_ch7006_priv(encoder);
234*4882a593Smuzhiyun struct ch7006_state *state = &priv->state;
235*4882a593Smuzhiyun const struct ch7006_tv_norm_info *norm = &ch7006_tv_norms[priv->norm];
236*4882a593Smuzhiyun const struct ch7006_mode *mode = priv->mode;
237*4882a593Smuzhiyun uint32_t subc_inc;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun subc_inc = round_fixed((mode->subc_coeff >> 8)
240*4882a593Smuzhiyun * (norm->subc_freq >> 24));
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun setbitf(state, CH7006_SUBC_INC0, 28, subc_inc);
243*4882a593Smuzhiyun setbitf(state, CH7006_SUBC_INC1, 24, subc_inc);
244*4882a593Smuzhiyun setbitf(state, CH7006_SUBC_INC2, 20, subc_inc);
245*4882a593Smuzhiyun setbitf(state, CH7006_SUBC_INC3, 16, subc_inc);
246*4882a593Smuzhiyun setbitf(state, CH7006_SUBC_INC4, 12, subc_inc);
247*4882a593Smuzhiyun setbitf(state, CH7006_SUBC_INC5, 8, subc_inc);
248*4882a593Smuzhiyun setbitf(state, CH7006_SUBC_INC6, 4, subc_inc);
249*4882a593Smuzhiyun setbitf(state, CH7006_SUBC_INC7, 0, subc_inc);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun ch7006_dbg(client, "subcarrier inc: %u\n", subc_inc);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
ch7006_setup_pll(struct drm_encoder * encoder)254*4882a593Smuzhiyun void ch7006_setup_pll(struct drm_encoder *encoder)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun struct i2c_client *client = drm_i2c_encoder_get_client(encoder);
257*4882a593Smuzhiyun struct ch7006_priv *priv = to_ch7006_priv(encoder);
258*4882a593Smuzhiyun uint8_t *regs = priv->state.regs;
259*4882a593Smuzhiyun const struct ch7006_mode *mode = priv->mode;
260*4882a593Smuzhiyun int n, best_n = 0;
261*4882a593Smuzhiyun int m, best_m = 0;
262*4882a593Smuzhiyun int freq, best_freq = 0;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun for (n = 0; n < CH7006_MAXN; n++) {
265*4882a593Smuzhiyun for (m = 0; m < CH7006_MAXM; m++) {
266*4882a593Smuzhiyun freq = CH7006_FREQ0*(n+2)/(m+2);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (abs(freq - mode->mode.clock) <
269*4882a593Smuzhiyun abs(best_freq - mode->mode.clock)) {
270*4882a593Smuzhiyun best_freq = freq;
271*4882a593Smuzhiyun best_n = n;
272*4882a593Smuzhiyun best_m = m;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun regs[CH7006_PLLOV] = bitf(CH7006_PLLOV_N_8, best_n) |
278*4882a593Smuzhiyun bitf(CH7006_PLLOV_M_8, best_m);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun regs[CH7006_PLLM] = bitf(CH7006_PLLM_0, best_m);
281*4882a593Smuzhiyun regs[CH7006_PLLN] = bitf(CH7006_PLLN_0, best_n);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun if (best_n < 108)
284*4882a593Smuzhiyun regs[CH7006_PLL_CONTROL] |= CH7006_PLL_CONTROL_CAPACITOR;
285*4882a593Smuzhiyun else
286*4882a593Smuzhiyun regs[CH7006_PLL_CONTROL] &= ~CH7006_PLL_CONTROL_CAPACITOR;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun ch7006_dbg(client, "n=%d m=%d f=%d c=%d\n",
289*4882a593Smuzhiyun best_n, best_m, best_freq, best_n < 108);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
ch7006_setup_power_state(struct drm_encoder * encoder)292*4882a593Smuzhiyun void ch7006_setup_power_state(struct drm_encoder *encoder)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun struct ch7006_priv *priv = to_ch7006_priv(encoder);
295*4882a593Smuzhiyun uint8_t *power = &priv->state.regs[CH7006_POWER];
296*4882a593Smuzhiyun int subconnector;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun subconnector = priv->select_subconnector ? priv->select_subconnector :
299*4882a593Smuzhiyun priv->subconnector;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun *power = CH7006_POWER_RESET;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun if (priv->last_dpms == DRM_MODE_DPMS_ON) {
304*4882a593Smuzhiyun switch (subconnector) {
305*4882a593Smuzhiyun case DRM_MODE_SUBCONNECTOR_SVIDEO:
306*4882a593Smuzhiyun *power |= bitfs(CH7006_POWER_LEVEL, CVBS_OFF);
307*4882a593Smuzhiyun break;
308*4882a593Smuzhiyun case DRM_MODE_SUBCONNECTOR_Composite:
309*4882a593Smuzhiyun *power |= bitfs(CH7006_POWER_LEVEL, SVIDEO_OFF);
310*4882a593Smuzhiyun break;
311*4882a593Smuzhiyun case DRM_MODE_SUBCONNECTOR_SCART:
312*4882a593Smuzhiyun *power |= bitfs(CH7006_POWER_LEVEL, NORMAL) |
313*4882a593Smuzhiyun CH7006_POWER_SCART;
314*4882a593Smuzhiyun break;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun } else {
318*4882a593Smuzhiyun if (priv->chip_version >= 0x20)
319*4882a593Smuzhiyun *power |= bitfs(CH7006_POWER_LEVEL, FULL_POWER_OFF);
320*4882a593Smuzhiyun else
321*4882a593Smuzhiyun *power |= bitfs(CH7006_POWER_LEVEL, POWER_OFF);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
ch7006_setup_properties(struct drm_encoder * encoder)325*4882a593Smuzhiyun void ch7006_setup_properties(struct drm_encoder *encoder)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun struct i2c_client *client = drm_i2c_encoder_get_client(encoder);
328*4882a593Smuzhiyun struct ch7006_priv *priv = to_ch7006_priv(encoder);
329*4882a593Smuzhiyun struct ch7006_state *state = &priv->state;
330*4882a593Smuzhiyun const struct ch7006_tv_norm_info *norm = &ch7006_tv_norms[priv->norm];
331*4882a593Smuzhiyun const struct ch7006_mode *ch_mode = priv->mode;
332*4882a593Smuzhiyun const struct drm_display_mode *mode = &ch_mode->mode;
333*4882a593Smuzhiyun uint8_t *regs = state->regs;
334*4882a593Smuzhiyun int flicker, contrast, hpos, vpos;
335*4882a593Smuzhiyun uint64_t scale, aspect;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun flicker = interpolate(0, 2, 3, priv->flicker);
338*4882a593Smuzhiyun regs[CH7006_FFILTER] = bitf(CH7006_FFILTER_TEXT, flicker) |
339*4882a593Smuzhiyun bitf(CH7006_FFILTER_LUMA, flicker) |
340*4882a593Smuzhiyun bitf(CH7006_FFILTER_CHROMA, 1);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun contrast = interpolate(0, 5, 7, priv->contrast);
343*4882a593Smuzhiyun regs[CH7006_CONTRAST] = bitf(CH7006_CONTRAST_0, contrast);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun scale = norm->vtotal*fixed1;
346*4882a593Smuzhiyun do_div(scale, mode->vtotal);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun aspect = ch_mode->enc_hdisp*fixed1;
349*4882a593Smuzhiyun do_div(aspect, ch_mode->enc_vdisp);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun hpos = round_fixed((norm->hvirtual * aspect - mode->hdisplay * scale)
352*4882a593Smuzhiyun * priv->hmargin * mode->vtotal) / norm->vtotal / 100 / 4;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun setbitf(state, CH7006_POV, HPOS_8, hpos);
355*4882a593Smuzhiyun setbitf(state, CH7006_HPOS, 0, hpos);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun vpos = max(0, norm->vdisplay - round_fixed(mode->vdisplay*scale)
358*4882a593Smuzhiyun + norm->voffset) * priv->vmargin / 100 / 2;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun setbitf(state, CH7006_POV, VPOS_8, vpos);
361*4882a593Smuzhiyun setbitf(state, CH7006_VPOS, 0, vpos);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun ch7006_dbg(client, "hpos: %d, vpos: %d\n", hpos, vpos);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* HW access functions */
367*4882a593Smuzhiyun
ch7006_write(struct i2c_client * client,uint8_t addr,uint8_t val)368*4882a593Smuzhiyun void ch7006_write(struct i2c_client *client, uint8_t addr, uint8_t val)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun uint8_t buf[] = {addr, val};
371*4882a593Smuzhiyun int ret;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun ret = i2c_master_send(client, buf, ARRAY_SIZE(buf));
374*4882a593Smuzhiyun if (ret < 0)
375*4882a593Smuzhiyun ch7006_err(client, "Error %d writing to subaddress 0x%x\n",
376*4882a593Smuzhiyun ret, addr);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
ch7006_read(struct i2c_client * client,uint8_t addr)379*4882a593Smuzhiyun uint8_t ch7006_read(struct i2c_client *client, uint8_t addr)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun uint8_t val;
382*4882a593Smuzhiyun int ret;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun ret = i2c_master_send(client, &addr, sizeof(addr));
385*4882a593Smuzhiyun if (ret < 0)
386*4882a593Smuzhiyun goto fail;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun ret = i2c_master_recv(client, &val, sizeof(val));
389*4882a593Smuzhiyun if (ret < 0)
390*4882a593Smuzhiyun goto fail;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun return val;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun fail:
395*4882a593Smuzhiyun ch7006_err(client, "Error %d reading from subaddress 0x%x\n",
396*4882a593Smuzhiyun ret, addr);
397*4882a593Smuzhiyun return 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
ch7006_state_load(struct i2c_client * client,struct ch7006_state * state)400*4882a593Smuzhiyun void ch7006_state_load(struct i2c_client *client,
401*4882a593Smuzhiyun struct ch7006_state *state)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_POWER);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_DISPMODE);
406*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_FFILTER);
407*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_BWIDTH);
408*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_INPUT_FORMAT);
409*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_CLKMODE);
410*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_START_ACTIVE);
411*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_POV);
412*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_BLACK_LEVEL);
413*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_HPOS);
414*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_VPOS);
415*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_INPUT_SYNC);
416*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_DETECT);
417*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_CONTRAST);
418*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_PLLOV);
419*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_PLLM);
420*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_PLLN);
421*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_BCLKOUT);
422*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_SUBC_INC0);
423*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_SUBC_INC1);
424*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_SUBC_INC2);
425*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_SUBC_INC3);
426*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_SUBC_INC4);
427*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_SUBC_INC5);
428*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_SUBC_INC6);
429*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_SUBC_INC7);
430*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_PLL_CONTROL);
431*4882a593Smuzhiyun ch7006_load_reg(client, state, CH7006_CALC_SUBC_INC0);
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
ch7006_state_save(struct i2c_client * client,struct ch7006_state * state)434*4882a593Smuzhiyun void ch7006_state_save(struct i2c_client *client,
435*4882a593Smuzhiyun struct ch7006_state *state)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_POWER);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_DISPMODE);
440*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_FFILTER);
441*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_BWIDTH);
442*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_INPUT_FORMAT);
443*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_CLKMODE);
444*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_START_ACTIVE);
445*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_POV);
446*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_BLACK_LEVEL);
447*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_HPOS);
448*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_VPOS);
449*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_INPUT_SYNC);
450*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_DETECT);
451*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_CONTRAST);
452*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_PLLOV);
453*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_PLLM);
454*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_PLLN);
455*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_BCLKOUT);
456*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_SUBC_INC0);
457*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_SUBC_INC1);
458*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_SUBC_INC2);
459*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_SUBC_INC3);
460*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_SUBC_INC4);
461*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_SUBC_INC5);
462*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_SUBC_INC6);
463*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_SUBC_INC7);
464*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_PLL_CONTROL);
465*4882a593Smuzhiyun ch7006_save_reg(client, state, CH7006_CALC_SUBC_INC0);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun state->regs[CH7006_FFILTER] = (state->regs[CH7006_FFILTER] & 0xf0) |
468*4882a593Smuzhiyun (state->regs[CH7006_FFILTER] & 0x0c) >> 2 |
469*4882a593Smuzhiyun (state->regs[CH7006_FFILTER] & 0x03) << 2;
470*4882a593Smuzhiyun }
471