xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/gma500/psb_reg.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /**************************************************************************
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (c) (2005-2007) Imagination Technologies Limited.
5*4882a593Smuzhiyun  * Copyright (c) 2007, Intel Corporation.
6*4882a593Smuzhiyun  * All Rights Reserved.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  **************************************************************************/
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef _PSB_REG_H_
11*4882a593Smuzhiyun #define _PSB_REG_H_
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define PSB_CR_CLKGATECTL		0x0000
14*4882a593Smuzhiyun #define _PSB_C_CLKGATECTL_AUTO_MAN_REG		(1 << 24)
15*4882a593Smuzhiyun #define _PSB_C_CLKGATECTL_USE_CLKG_SHIFT	(20)
16*4882a593Smuzhiyun #define _PSB_C_CLKGATECTL_USE_CLKG_MASK		(0x3 << 20)
17*4882a593Smuzhiyun #define _PSB_C_CLKGATECTL_DPM_CLKG_SHIFT	(16)
18*4882a593Smuzhiyun #define _PSB_C_CLKGATECTL_DPM_CLKG_MASK		(0x3 << 16)
19*4882a593Smuzhiyun #define _PSB_C_CLKGATECTL_TA_CLKG_SHIFT		(12)
20*4882a593Smuzhiyun #define _PSB_C_CLKGATECTL_TA_CLKG_MASK		(0x3 << 12)
21*4882a593Smuzhiyun #define _PSB_C_CLKGATECTL_TSP_CLKG_SHIFT	(8)
22*4882a593Smuzhiyun #define _PSB_C_CLKGATECTL_TSP_CLKG_MASK		(0x3 << 8)
23*4882a593Smuzhiyun #define _PSB_C_CLKGATECTL_ISP_CLKG_SHIFT	(4)
24*4882a593Smuzhiyun #define _PSB_C_CLKGATECTL_ISP_CLKG_MASK		(0x3 << 4)
25*4882a593Smuzhiyun #define _PSB_C_CLKGATECTL_2D_CLKG_SHIFT		(0)
26*4882a593Smuzhiyun #define _PSB_C_CLKGATECTL_2D_CLKG_MASK		(0x3 << 0)
27*4882a593Smuzhiyun #define _PSB_C_CLKGATECTL_CLKG_ENABLED		(0)
28*4882a593Smuzhiyun #define _PSB_C_CLKGATECTL_CLKG_DISABLED		(1)
29*4882a593Smuzhiyun #define _PSB_C_CLKGATECTL_CLKG_AUTO		(2)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define PSB_CR_CORE_ID			0x0010
32*4882a593Smuzhiyun #define _PSB_CC_ID_ID_SHIFT			(16)
33*4882a593Smuzhiyun #define _PSB_CC_ID_ID_MASK			(0xFFFF << 16)
34*4882a593Smuzhiyun #define _PSB_CC_ID_CONFIG_SHIFT			(0)
35*4882a593Smuzhiyun #define _PSB_CC_ID_CONFIG_MASK			(0xFFFF << 0)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define PSB_CR_CORE_REVISION		0x0014
38*4882a593Smuzhiyun #define _PSB_CC_REVISION_DESIGNER_SHIFT		(24)
39*4882a593Smuzhiyun #define _PSB_CC_REVISION_DESIGNER_MASK		(0xFF << 24)
40*4882a593Smuzhiyun #define _PSB_CC_REVISION_MAJOR_SHIFT		(16)
41*4882a593Smuzhiyun #define _PSB_CC_REVISION_MAJOR_MASK		(0xFF << 16)
42*4882a593Smuzhiyun #define _PSB_CC_REVISION_MINOR_SHIFT		(8)
43*4882a593Smuzhiyun #define _PSB_CC_REVISION_MINOR_MASK		(0xFF << 8)
44*4882a593Smuzhiyun #define _PSB_CC_REVISION_MAINTENANCE_SHIFT	(0)
45*4882a593Smuzhiyun #define _PSB_CC_REVISION_MAINTENANCE_MASK	(0xFF << 0)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define PSB_CR_DESIGNER_REV_FIELD1	0x0018
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define PSB_CR_SOFT_RESET		0x0080
50*4882a593Smuzhiyun #define _PSB_CS_RESET_TSP_RESET		(1 << 6)
51*4882a593Smuzhiyun #define _PSB_CS_RESET_ISP_RESET		(1 << 5)
52*4882a593Smuzhiyun #define _PSB_CS_RESET_USE_RESET		(1 << 4)
53*4882a593Smuzhiyun #define _PSB_CS_RESET_TA_RESET		(1 << 3)
54*4882a593Smuzhiyun #define _PSB_CS_RESET_DPM_RESET		(1 << 2)
55*4882a593Smuzhiyun #define _PSB_CS_RESET_TWOD_RESET	(1 << 1)
56*4882a593Smuzhiyun #define _PSB_CS_RESET_BIF_RESET			(1 << 0)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define PSB_CR_DESIGNER_REV_FIELD2	0x001C
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define PSB_CR_EVENT_HOST_ENABLE2	0x0110
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define PSB_CR_EVENT_STATUS2		0x0118
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define PSB_CR_EVENT_HOST_CLEAR2	0x0114
65*4882a593Smuzhiyun #define _PSB_CE2_BIF_REQUESTER_FAULT		(1 << 4)
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define PSB_CR_EVENT_STATUS		0x012C
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define PSB_CR_EVENT_HOST_ENABLE	0x0130
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define PSB_CR_EVENT_HOST_CLEAR		0x0134
72*4882a593Smuzhiyun #define _PSB_CE_MASTER_INTERRUPT		(1 << 31)
73*4882a593Smuzhiyun #define _PSB_CE_TA_DPM_FAULT			(1 << 28)
74*4882a593Smuzhiyun #define _PSB_CE_TWOD_COMPLETE			(1 << 27)
75*4882a593Smuzhiyun #define _PSB_CE_DPM_OUT_OF_MEMORY_ZLS		(1 << 25)
76*4882a593Smuzhiyun #define _PSB_CE_DPM_TA_MEM_FREE			(1 << 24)
77*4882a593Smuzhiyun #define _PSB_CE_PIXELBE_END_RENDER		(1 << 18)
78*4882a593Smuzhiyun #define _PSB_CE_SW_EVENT			(1 << 14)
79*4882a593Smuzhiyun #define _PSB_CE_TA_FINISHED			(1 << 13)
80*4882a593Smuzhiyun #define _PSB_CE_TA_TERMINATE			(1 << 12)
81*4882a593Smuzhiyun #define _PSB_CE_DPM_REACHED_MEM_THRESH		(1 << 3)
82*4882a593Smuzhiyun #define _PSB_CE_DPM_OUT_OF_MEMORY_GBL		(1 << 2)
83*4882a593Smuzhiyun #define _PSB_CE_DPM_OUT_OF_MEMORY_MT		(1 << 1)
84*4882a593Smuzhiyun #define _PSB_CE_DPM_3D_MEM_FREE			(1 << 0)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define PSB_USE_OFFSET_MASK		0x0007FFFF
88*4882a593Smuzhiyun #define PSB_USE_OFFSET_SIZE		(PSB_USE_OFFSET_MASK + 1)
89*4882a593Smuzhiyun #define PSB_CR_USE_CODE_BASE0		0x0A0C
90*4882a593Smuzhiyun #define PSB_CR_USE_CODE_BASE1		0x0A10
91*4882a593Smuzhiyun #define PSB_CR_USE_CODE_BASE2		0x0A14
92*4882a593Smuzhiyun #define PSB_CR_USE_CODE_BASE3		0x0A18
93*4882a593Smuzhiyun #define PSB_CR_USE_CODE_BASE4		0x0A1C
94*4882a593Smuzhiyun #define PSB_CR_USE_CODE_BASE5		0x0A20
95*4882a593Smuzhiyun #define PSB_CR_USE_CODE_BASE6		0x0A24
96*4882a593Smuzhiyun #define PSB_CR_USE_CODE_BASE7		0x0A28
97*4882a593Smuzhiyun #define PSB_CR_USE_CODE_BASE8		0x0A2C
98*4882a593Smuzhiyun #define PSB_CR_USE_CODE_BASE9		0x0A30
99*4882a593Smuzhiyun #define PSB_CR_USE_CODE_BASE10		0x0A34
100*4882a593Smuzhiyun #define PSB_CR_USE_CODE_BASE11		0x0A38
101*4882a593Smuzhiyun #define PSB_CR_USE_CODE_BASE12		0x0A3C
102*4882a593Smuzhiyun #define PSB_CR_USE_CODE_BASE13		0x0A40
103*4882a593Smuzhiyun #define PSB_CR_USE_CODE_BASE14		0x0A44
104*4882a593Smuzhiyun #define PSB_CR_USE_CODE_BASE15		0x0A48
105*4882a593Smuzhiyun #define PSB_CR_USE_CODE_BASE(_i)	(0x0A0C + ((_i) << 2))
106*4882a593Smuzhiyun #define _PSB_CUC_BASE_DM_SHIFT			(25)
107*4882a593Smuzhiyun #define _PSB_CUC_BASE_DM_MASK			(0x3 << 25)
108*4882a593Smuzhiyun #define _PSB_CUC_BASE_ADDR_SHIFT		(0)	/* 1024-bit aligned address? */
109*4882a593Smuzhiyun #define _PSB_CUC_BASE_ADDR_ALIGNSHIFT		(7)
110*4882a593Smuzhiyun #define _PSB_CUC_BASE_ADDR_MASK			(0x1FFFFFF << 0)
111*4882a593Smuzhiyun #define _PSB_CUC_DM_VERTEX			(0)
112*4882a593Smuzhiyun #define _PSB_CUC_DM_PIXEL			(1)
113*4882a593Smuzhiyun #define _PSB_CUC_DM_RESERVED			(2)
114*4882a593Smuzhiyun #define _PSB_CUC_DM_EDM				(3)
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define PSB_CR_PDS_EXEC_BASE		0x0AB8
117*4882a593Smuzhiyun #define _PSB_CR_PDS_EXEC_BASE_ADDR_SHIFT	(20)	/* 1MB aligned address */
118*4882a593Smuzhiyun #define _PSB_CR_PDS_EXEC_BASE_ADDR_ALIGNSHIFT	(20)
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define PSB_CR_EVENT_KICKER		0x0AC4
121*4882a593Smuzhiyun #define _PSB_CE_KICKER_ADDRESS_SHIFT		(4)	/* 128-bit aligned address */
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define PSB_CR_EVENT_KICK		0x0AC8
124*4882a593Smuzhiyun #define _PSB_CE_KICK_NOW			(1 << 0)
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define PSB_CR_BIF_DIR_LIST_BASE1	0x0C38
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define PSB_CR_BIF_CTRL			0x0C00
129*4882a593Smuzhiyun #define _PSB_CB_CTRL_CLEAR_FAULT		(1 << 4)
130*4882a593Smuzhiyun #define _PSB_CB_CTRL_INVALDC			(1 << 3)
131*4882a593Smuzhiyun #define _PSB_CB_CTRL_FLUSH			(1 << 2)
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define PSB_CR_BIF_INT_STAT		0x0C04
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define PSB_CR_BIF_FAULT		0x0C08
136*4882a593Smuzhiyun #define _PSB_CBI_STAT_PF_N_RW			(1 << 14)
137*4882a593Smuzhiyun #define _PSB_CBI_STAT_FAULT_SHIFT		(0)
138*4882a593Smuzhiyun #define _PSB_CBI_STAT_FAULT_MASK		(0x3FFF << 0)
139*4882a593Smuzhiyun #define _PSB_CBI_STAT_FAULT_CACHE		(1 << 1)
140*4882a593Smuzhiyun #define _PSB_CBI_STAT_FAULT_TA			(1 << 2)
141*4882a593Smuzhiyun #define _PSB_CBI_STAT_FAULT_VDM			(1 << 3)
142*4882a593Smuzhiyun #define _PSB_CBI_STAT_FAULT_2D			(1 << 4)
143*4882a593Smuzhiyun #define _PSB_CBI_STAT_FAULT_PBE			(1 << 5)
144*4882a593Smuzhiyun #define _PSB_CBI_STAT_FAULT_TSP			(1 << 6)
145*4882a593Smuzhiyun #define _PSB_CBI_STAT_FAULT_ISP			(1 << 7)
146*4882a593Smuzhiyun #define _PSB_CBI_STAT_FAULT_USSEPDS		(1 << 8)
147*4882a593Smuzhiyun #define _PSB_CBI_STAT_FAULT_HOST		(1 << 9)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define PSB_CR_BIF_BANK0		0x0C78
150*4882a593Smuzhiyun #define PSB_CR_BIF_BANK1		0x0C7C
151*4882a593Smuzhiyun #define PSB_CR_BIF_DIR_LIST_BASE0	0x0C84
152*4882a593Smuzhiyun #define PSB_CR_BIF_TWOD_REQ_BASE	0x0C88
153*4882a593Smuzhiyun #define PSB_CR_BIF_3D_REQ_BASE		0x0CAC
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define PSB_CR_2D_SOCIF			0x0E18
156*4882a593Smuzhiyun #define _PSB_C2_SOCIF_FREESPACE_SHIFT		(0)
157*4882a593Smuzhiyun #define _PSB_C2_SOCIF_FREESPACE_MASK		(0xFF << 0)
158*4882a593Smuzhiyun #define _PSB_C2_SOCIF_EMPTY			(0x80 << 0)
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define PSB_CR_2D_BLIT_STATUS		0x0E04
161*4882a593Smuzhiyun #define _PSB_C2B_STATUS_BUSY			(1 << 24)
162*4882a593Smuzhiyun #define _PSB_C2B_STATUS_COMPLETE_SHIFT		(0)
163*4882a593Smuzhiyun #define _PSB_C2B_STATUS_COMPLETE_MASK		(0xFFFFFF << 0)
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun  * 2D defs.
167*4882a593Smuzhiyun  */
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun  * 2D Slave Port Data : Block Header's Object Type
171*4882a593Smuzhiyun  */
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define	PSB_2D_CLIP_BH			(0x00000000)
174*4882a593Smuzhiyun #define	PSB_2D_PAT_BH			(0x10000000)
175*4882a593Smuzhiyun #define	PSB_2D_CTRL_BH			(0x20000000)
176*4882a593Smuzhiyun #define	PSB_2D_SRC_OFF_BH		(0x30000000)
177*4882a593Smuzhiyun #define	PSB_2D_MASK_OFF_BH		(0x40000000)
178*4882a593Smuzhiyun #define	PSB_2D_RESERVED1_BH		(0x50000000)
179*4882a593Smuzhiyun #define	PSB_2D_RESERVED2_BH		(0x60000000)
180*4882a593Smuzhiyun #define	PSB_2D_FENCE_BH			(0x70000000)
181*4882a593Smuzhiyun #define	PSB_2D_BLIT_BH			(0x80000000)
182*4882a593Smuzhiyun #define	PSB_2D_SRC_SURF_BH		(0x90000000)
183*4882a593Smuzhiyun #define	PSB_2D_DST_SURF_BH		(0xA0000000)
184*4882a593Smuzhiyun #define	PSB_2D_PAT_SURF_BH		(0xB0000000)
185*4882a593Smuzhiyun #define	PSB_2D_SRC_PAL_BH		(0xC0000000)
186*4882a593Smuzhiyun #define	PSB_2D_PAT_PAL_BH		(0xD0000000)
187*4882a593Smuzhiyun #define	PSB_2D_MASK_SURF_BH		(0xE0000000)
188*4882a593Smuzhiyun #define	PSB_2D_FLUSH_BH			(0xF0000000)
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /*
191*4882a593Smuzhiyun  * Clip Definition block (PSB_2D_CLIP_BH)
192*4882a593Smuzhiyun  */
193*4882a593Smuzhiyun #define PSB_2D_CLIPCOUNT_MAX		(1)
194*4882a593Smuzhiyun #define PSB_2D_CLIPCOUNT_MASK		(0x00000000)
195*4882a593Smuzhiyun #define PSB_2D_CLIPCOUNT_CLRMASK	(0xFFFFFFFF)
196*4882a593Smuzhiyun #define PSB_2D_CLIPCOUNT_SHIFT		(0)
197*4882a593Smuzhiyun /* clip rectangle min & max */
198*4882a593Smuzhiyun #define PSB_2D_CLIP_XMAX_MASK		(0x00FFF000)
199*4882a593Smuzhiyun #define PSB_2D_CLIP_XMAX_CLRMASK	(0xFF000FFF)
200*4882a593Smuzhiyun #define PSB_2D_CLIP_XMAX_SHIFT		(12)
201*4882a593Smuzhiyun #define PSB_2D_CLIP_XMIN_MASK		(0x00000FFF)
202*4882a593Smuzhiyun #define PSB_2D_CLIP_XMIN_CLRMASK	(0x00FFF000)
203*4882a593Smuzhiyun #define PSB_2D_CLIP_XMIN_SHIFT		(0)
204*4882a593Smuzhiyun /* clip rectangle offset */
205*4882a593Smuzhiyun #define PSB_2D_CLIP_YMAX_MASK		(0x00FFF000)
206*4882a593Smuzhiyun #define PSB_2D_CLIP_YMAX_CLRMASK	(0xFF000FFF)
207*4882a593Smuzhiyun #define PSB_2D_CLIP_YMAX_SHIFT		(12)
208*4882a593Smuzhiyun #define PSB_2D_CLIP_YMIN_MASK		(0x00000FFF)
209*4882a593Smuzhiyun #define PSB_2D_CLIP_YMIN_CLRMASK	(0x00FFF000)
210*4882a593Smuzhiyun #define PSB_2D_CLIP_YMIN_SHIFT		(0)
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun /*
213*4882a593Smuzhiyun  * Pattern Control (PSB_2D_PAT_BH)
214*4882a593Smuzhiyun  */
215*4882a593Smuzhiyun #define PSB_2D_PAT_HEIGHT_MASK		(0x0000001F)
216*4882a593Smuzhiyun #define PSB_2D_PAT_HEIGHT_SHIFT		(0)
217*4882a593Smuzhiyun #define PSB_2D_PAT_WIDTH_MASK		(0x000003E0)
218*4882a593Smuzhiyun #define PSB_2D_PAT_WIDTH_SHIFT		(5)
219*4882a593Smuzhiyun #define PSB_2D_PAT_YSTART_MASK		(0x00007C00)
220*4882a593Smuzhiyun #define PSB_2D_PAT_YSTART_SHIFT		(10)
221*4882a593Smuzhiyun #define PSB_2D_PAT_XSTART_MASK		(0x000F8000)
222*4882a593Smuzhiyun #define PSB_2D_PAT_XSTART_SHIFT		(15)
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun /*
225*4882a593Smuzhiyun  * 2D Control block (PSB_2D_CTRL_BH)
226*4882a593Smuzhiyun  */
227*4882a593Smuzhiyun /* Present Flags */
228*4882a593Smuzhiyun #define PSB_2D_SRCCK_CTRL		(0x00000001)
229*4882a593Smuzhiyun #define PSB_2D_DSTCK_CTRL		(0x00000002)
230*4882a593Smuzhiyun #define PSB_2D_ALPHA_CTRL		(0x00000004)
231*4882a593Smuzhiyun /* Colour Key Colour (SRC/DST)*/
232*4882a593Smuzhiyun #define PSB_2D_CK_COL_MASK		(0xFFFFFFFF)
233*4882a593Smuzhiyun #define PSB_2D_CK_COL_CLRMASK		(0x00000000)
234*4882a593Smuzhiyun #define PSB_2D_CK_COL_SHIFT		(0)
235*4882a593Smuzhiyun /* Colour Key Mask (SRC/DST)*/
236*4882a593Smuzhiyun #define PSB_2D_CK_MASK_MASK		(0xFFFFFFFF)
237*4882a593Smuzhiyun #define PSB_2D_CK_MASK_CLRMASK		(0x00000000)
238*4882a593Smuzhiyun #define PSB_2D_CK_MASK_SHIFT		(0)
239*4882a593Smuzhiyun /* Alpha Control (Alpha/RGB)*/
240*4882a593Smuzhiyun #define PSB_2D_GBLALPHA_MASK		(0x000FF000)
241*4882a593Smuzhiyun #define PSB_2D_GBLALPHA_CLRMASK		(0xFFF00FFF)
242*4882a593Smuzhiyun #define PSB_2D_GBLALPHA_SHIFT		(12)
243*4882a593Smuzhiyun #define PSB_2D_SRCALPHA_OP_MASK		(0x00700000)
244*4882a593Smuzhiyun #define PSB_2D_SRCALPHA_OP_CLRMASK	(0xFF8FFFFF)
245*4882a593Smuzhiyun #define PSB_2D_SRCALPHA_OP_SHIFT	(20)
246*4882a593Smuzhiyun #define PSB_2D_SRCALPHA_OP_ONE		(0x00000000)
247*4882a593Smuzhiyun #define PSB_2D_SRCALPHA_OP_SRC		(0x00100000)
248*4882a593Smuzhiyun #define PSB_2D_SRCALPHA_OP_DST		(0x00200000)
249*4882a593Smuzhiyun #define PSB_2D_SRCALPHA_OP_SG		(0x00300000)
250*4882a593Smuzhiyun #define PSB_2D_SRCALPHA_OP_DG		(0x00400000)
251*4882a593Smuzhiyun #define PSB_2D_SRCALPHA_OP_GBL		(0x00500000)
252*4882a593Smuzhiyun #define PSB_2D_SRCALPHA_OP_ZERO		(0x00600000)
253*4882a593Smuzhiyun #define PSB_2D_SRCALPHA_INVERT		(0x00800000)
254*4882a593Smuzhiyun #define PSB_2D_SRCALPHA_INVERT_CLR	(0xFF7FFFFF)
255*4882a593Smuzhiyun #define PSB_2D_DSTALPHA_OP_MASK		(0x07000000)
256*4882a593Smuzhiyun #define PSB_2D_DSTALPHA_OP_CLRMASK	(0xF8FFFFFF)
257*4882a593Smuzhiyun #define PSB_2D_DSTALPHA_OP_SHIFT	(24)
258*4882a593Smuzhiyun #define PSB_2D_DSTALPHA_OP_ONE		(0x00000000)
259*4882a593Smuzhiyun #define PSB_2D_DSTALPHA_OP_SRC		(0x01000000)
260*4882a593Smuzhiyun #define PSB_2D_DSTALPHA_OP_DST		(0x02000000)
261*4882a593Smuzhiyun #define PSB_2D_DSTALPHA_OP_SG		(0x03000000)
262*4882a593Smuzhiyun #define PSB_2D_DSTALPHA_OP_DG		(0x04000000)
263*4882a593Smuzhiyun #define PSB_2D_DSTALPHA_OP_GBL		(0x05000000)
264*4882a593Smuzhiyun #define PSB_2D_DSTALPHA_OP_ZERO		(0x06000000)
265*4882a593Smuzhiyun #define PSB_2D_DSTALPHA_INVERT		(0x08000000)
266*4882a593Smuzhiyun #define PSB_2D_DSTALPHA_INVERT_CLR	(0xF7FFFFFF)
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun #define PSB_2D_PRE_MULTIPLICATION_ENABLE	(0x10000000)
269*4882a593Smuzhiyun #define PSB_2D_PRE_MULTIPLICATION_CLRMASK	(0xEFFFFFFF)
270*4882a593Smuzhiyun #define PSB_2D_ZERO_SOURCE_ALPHA_ENABLE		(0x20000000)
271*4882a593Smuzhiyun #define PSB_2D_ZERO_SOURCE_ALPHA_CLRMASK	(0xDFFFFFFF)
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun /*
274*4882a593Smuzhiyun  *Source Offset (PSB_2D_SRC_OFF_BH)
275*4882a593Smuzhiyun  */
276*4882a593Smuzhiyun #define PSB_2D_SRCOFF_XSTART_MASK	((0x00000FFF) << 12)
277*4882a593Smuzhiyun #define PSB_2D_SRCOFF_XSTART_SHIFT	(12)
278*4882a593Smuzhiyun #define PSB_2D_SRCOFF_YSTART_MASK	(0x00000FFF)
279*4882a593Smuzhiyun #define PSB_2D_SRCOFF_YSTART_SHIFT	(0)
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun /*
282*4882a593Smuzhiyun  * Mask Offset (PSB_2D_MASK_OFF_BH)
283*4882a593Smuzhiyun  */
284*4882a593Smuzhiyun #define PSB_2D_MASKOFF_XSTART_MASK	((0x00000FFF) << 12)
285*4882a593Smuzhiyun #define PSB_2D_MASKOFF_XSTART_SHIFT	(12)
286*4882a593Smuzhiyun #define PSB_2D_MASKOFF_YSTART_MASK	(0x00000FFF)
287*4882a593Smuzhiyun #define PSB_2D_MASKOFF_YSTART_SHIFT	(0)
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun /*
290*4882a593Smuzhiyun  * 2D Fence (see PSB_2D_FENCE_BH): bits 0:27 are ignored
291*4882a593Smuzhiyun  */
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun /*
294*4882a593Smuzhiyun  *Blit Rectangle (PSB_2D_BLIT_BH)
295*4882a593Smuzhiyun  */
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun #define PSB_2D_ROT_MASK			(3 << 25)
298*4882a593Smuzhiyun #define PSB_2D_ROT_CLRMASK		(~PSB_2D_ROT_MASK)
299*4882a593Smuzhiyun #define PSB_2D_ROT_NONE			(0 << 25)
300*4882a593Smuzhiyun #define PSB_2D_ROT_90DEGS		(1 << 25)
301*4882a593Smuzhiyun #define PSB_2D_ROT_180DEGS		(2 << 25)
302*4882a593Smuzhiyun #define PSB_2D_ROT_270DEGS		(3 << 25)
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun #define PSB_2D_COPYORDER_MASK		(3 << 23)
305*4882a593Smuzhiyun #define PSB_2D_COPYORDER_CLRMASK	(~PSB_2D_COPYORDER_MASK)
306*4882a593Smuzhiyun #define PSB_2D_COPYORDER_TL2BR		(0 << 23)
307*4882a593Smuzhiyun #define PSB_2D_COPYORDER_BR2TL		(1 << 23)
308*4882a593Smuzhiyun #define PSB_2D_COPYORDER_TR2BL		(2 << 23)
309*4882a593Smuzhiyun #define PSB_2D_COPYORDER_BL2TR		(3 << 23)
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #define PSB_2D_DSTCK_CLRMASK		(0xFF9FFFFF)
312*4882a593Smuzhiyun #define PSB_2D_DSTCK_DISABLE		(0x00000000)
313*4882a593Smuzhiyun #define PSB_2D_DSTCK_PASS		(0x00200000)
314*4882a593Smuzhiyun #define PSB_2D_DSTCK_REJECT		(0x00400000)
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #define PSB_2D_SRCCK_CLRMASK		(0xFFE7FFFF)
317*4882a593Smuzhiyun #define PSB_2D_SRCCK_DISABLE		(0x00000000)
318*4882a593Smuzhiyun #define PSB_2D_SRCCK_PASS		(0x00080000)
319*4882a593Smuzhiyun #define PSB_2D_SRCCK_REJECT		(0x00100000)
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun #define PSB_2D_CLIP_ENABLE		(0x00040000)
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #define PSB_2D_ALPHA_ENABLE		(0x00020000)
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun #define PSB_2D_PAT_CLRMASK		(0xFFFEFFFF)
326*4882a593Smuzhiyun #define PSB_2D_PAT_MASK			(0x00010000)
327*4882a593Smuzhiyun #define PSB_2D_USE_PAT			(0x00010000)
328*4882a593Smuzhiyun #define PSB_2D_USE_FILL			(0x00000000)
329*4882a593Smuzhiyun /*
330*4882a593Smuzhiyun  * Tungsten Graphics note on rop codes: If rop A and rop B are
331*4882a593Smuzhiyun  * identical, the mask surface will not be read and need not be
332*4882a593Smuzhiyun  * set up.
333*4882a593Smuzhiyun  */
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun #define PSB_2D_ROP3B_MASK		(0x0000FF00)
336*4882a593Smuzhiyun #define PSB_2D_ROP3B_CLRMASK		(0xFFFF00FF)
337*4882a593Smuzhiyun #define PSB_2D_ROP3B_SHIFT		(8)
338*4882a593Smuzhiyun /* rop code A */
339*4882a593Smuzhiyun #define PSB_2D_ROP3A_MASK		(0x000000FF)
340*4882a593Smuzhiyun #define PSB_2D_ROP3A_CLRMASK		(0xFFFFFF00)
341*4882a593Smuzhiyun #define PSB_2D_ROP3A_SHIFT		(0)
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun #define PSB_2D_ROP4_MASK		(0x0000FFFF)
344*4882a593Smuzhiyun /*
345*4882a593Smuzhiyun  *	DWORD0:	(Only pass if Pattern control == Use Fill Colour)
346*4882a593Smuzhiyun  *	Fill Colour RGBA8888
347*4882a593Smuzhiyun  */
348*4882a593Smuzhiyun #define PSB_2D_FILLCOLOUR_MASK		(0xFFFFFFFF)
349*4882a593Smuzhiyun #define PSB_2D_FILLCOLOUR_SHIFT		(0)
350*4882a593Smuzhiyun /*
351*4882a593Smuzhiyun  *	DWORD1: (Always Present)
352*4882a593Smuzhiyun  *	X Start (Dest)
353*4882a593Smuzhiyun  *	Y Start (Dest)
354*4882a593Smuzhiyun  */
355*4882a593Smuzhiyun #define PSB_2D_DST_XSTART_MASK		(0x00FFF000)
356*4882a593Smuzhiyun #define PSB_2D_DST_XSTART_CLRMASK	(0xFF000FFF)
357*4882a593Smuzhiyun #define PSB_2D_DST_XSTART_SHIFT		(12)
358*4882a593Smuzhiyun #define PSB_2D_DST_YSTART_MASK		(0x00000FFF)
359*4882a593Smuzhiyun #define PSB_2D_DST_YSTART_CLRMASK	(0xFFFFF000)
360*4882a593Smuzhiyun #define PSB_2D_DST_YSTART_SHIFT		(0)
361*4882a593Smuzhiyun /*
362*4882a593Smuzhiyun  *	DWORD2: (Always Present)
363*4882a593Smuzhiyun  *	X Size (Dest)
364*4882a593Smuzhiyun  *	Y Size (Dest)
365*4882a593Smuzhiyun  */
366*4882a593Smuzhiyun #define PSB_2D_DST_XSIZE_MASK		(0x00FFF000)
367*4882a593Smuzhiyun #define PSB_2D_DST_XSIZE_CLRMASK	(0xFF000FFF)
368*4882a593Smuzhiyun #define PSB_2D_DST_XSIZE_SHIFT		(12)
369*4882a593Smuzhiyun #define PSB_2D_DST_YSIZE_MASK		(0x00000FFF)
370*4882a593Smuzhiyun #define PSB_2D_DST_YSIZE_CLRMASK	(0xFFFFF000)
371*4882a593Smuzhiyun #define PSB_2D_DST_YSIZE_SHIFT		(0)
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun /*
374*4882a593Smuzhiyun  * Source Surface (PSB_2D_SRC_SURF_BH)
375*4882a593Smuzhiyun  */
376*4882a593Smuzhiyun /*
377*4882a593Smuzhiyun  * WORD 0
378*4882a593Smuzhiyun  */
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun #define PSB_2D_SRC_FORMAT_MASK		(0x00078000)
381*4882a593Smuzhiyun #define PSB_2D_SRC_1_PAL		(0x00000000)
382*4882a593Smuzhiyun #define PSB_2D_SRC_2_PAL		(0x00008000)
383*4882a593Smuzhiyun #define PSB_2D_SRC_4_PAL		(0x00010000)
384*4882a593Smuzhiyun #define PSB_2D_SRC_8_PAL		(0x00018000)
385*4882a593Smuzhiyun #define PSB_2D_SRC_8_ALPHA		(0x00020000)
386*4882a593Smuzhiyun #define PSB_2D_SRC_4_ALPHA		(0x00028000)
387*4882a593Smuzhiyun #define PSB_2D_SRC_332RGB		(0x00030000)
388*4882a593Smuzhiyun #define PSB_2D_SRC_4444ARGB		(0x00038000)
389*4882a593Smuzhiyun #define PSB_2D_SRC_555RGB		(0x00040000)
390*4882a593Smuzhiyun #define PSB_2D_SRC_1555ARGB		(0x00048000)
391*4882a593Smuzhiyun #define PSB_2D_SRC_565RGB		(0x00050000)
392*4882a593Smuzhiyun #define PSB_2D_SRC_0888ARGB		(0x00058000)
393*4882a593Smuzhiyun #define PSB_2D_SRC_8888ARGB		(0x00060000)
394*4882a593Smuzhiyun #define PSB_2D_SRC_8888UYVY		(0x00068000)
395*4882a593Smuzhiyun #define PSB_2D_SRC_RESERVED		(0x00070000)
396*4882a593Smuzhiyun #define PSB_2D_SRC_1555ARGB_LOOKUP	(0x00078000)
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun #define PSB_2D_SRC_STRIDE_MASK		(0x00007FFF)
400*4882a593Smuzhiyun #define PSB_2D_SRC_STRIDE_CLRMASK	(0xFFFF8000)
401*4882a593Smuzhiyun #define PSB_2D_SRC_STRIDE_SHIFT		(0)
402*4882a593Smuzhiyun /*
403*4882a593Smuzhiyun  *  WORD 1 - Base Address
404*4882a593Smuzhiyun  */
405*4882a593Smuzhiyun #define PSB_2D_SRC_ADDR_MASK		(0x0FFFFFFC)
406*4882a593Smuzhiyun #define PSB_2D_SRC_ADDR_CLRMASK		(0x00000003)
407*4882a593Smuzhiyun #define PSB_2D_SRC_ADDR_SHIFT		(2)
408*4882a593Smuzhiyun #define PSB_2D_SRC_ADDR_ALIGNSHIFT	(2)
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun /*
411*4882a593Smuzhiyun  * Pattern Surface (PSB_2D_PAT_SURF_BH)
412*4882a593Smuzhiyun  */
413*4882a593Smuzhiyun /*
414*4882a593Smuzhiyun  *  WORD 0
415*4882a593Smuzhiyun  */
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun #define PSB_2D_PAT_FORMAT_MASK		(0x00078000)
418*4882a593Smuzhiyun #define PSB_2D_PAT_1_PAL		(0x00000000)
419*4882a593Smuzhiyun #define PSB_2D_PAT_2_PAL		(0x00008000)
420*4882a593Smuzhiyun #define PSB_2D_PAT_4_PAL		(0x00010000)
421*4882a593Smuzhiyun #define PSB_2D_PAT_8_PAL		(0x00018000)
422*4882a593Smuzhiyun #define PSB_2D_PAT_8_ALPHA		(0x00020000)
423*4882a593Smuzhiyun #define PSB_2D_PAT_4_ALPHA		(0x00028000)
424*4882a593Smuzhiyun #define PSB_2D_PAT_332RGB		(0x00030000)
425*4882a593Smuzhiyun #define PSB_2D_PAT_4444ARGB		(0x00038000)
426*4882a593Smuzhiyun #define PSB_2D_PAT_555RGB		(0x00040000)
427*4882a593Smuzhiyun #define PSB_2D_PAT_1555ARGB		(0x00048000)
428*4882a593Smuzhiyun #define PSB_2D_PAT_565RGB		(0x00050000)
429*4882a593Smuzhiyun #define PSB_2D_PAT_0888ARGB		(0x00058000)
430*4882a593Smuzhiyun #define PSB_2D_PAT_8888ARGB		(0x00060000)
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun #define PSB_2D_PAT_STRIDE_MASK		(0x00007FFF)
433*4882a593Smuzhiyun #define PSB_2D_PAT_STRIDE_CLRMASK	(0xFFFF8000)
434*4882a593Smuzhiyun #define PSB_2D_PAT_STRIDE_SHIFT		(0)
435*4882a593Smuzhiyun /*
436*4882a593Smuzhiyun  *  WORD 1 - Base Address
437*4882a593Smuzhiyun  */
438*4882a593Smuzhiyun #define PSB_2D_PAT_ADDR_MASK		(0x0FFFFFFC)
439*4882a593Smuzhiyun #define PSB_2D_PAT_ADDR_CLRMASK		(0x00000003)
440*4882a593Smuzhiyun #define PSB_2D_PAT_ADDR_SHIFT		(2)
441*4882a593Smuzhiyun #define PSB_2D_PAT_ADDR_ALIGNSHIFT	(2)
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun /*
444*4882a593Smuzhiyun  * Destination Surface (PSB_2D_DST_SURF_BH)
445*4882a593Smuzhiyun  */
446*4882a593Smuzhiyun /*
447*4882a593Smuzhiyun  * WORD 0
448*4882a593Smuzhiyun  */
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun #define PSB_2D_DST_FORMAT_MASK		(0x00078000)
451*4882a593Smuzhiyun #define PSB_2D_DST_332RGB		(0x00030000)
452*4882a593Smuzhiyun #define PSB_2D_DST_4444ARGB		(0x00038000)
453*4882a593Smuzhiyun #define PSB_2D_DST_555RGB		(0x00040000)
454*4882a593Smuzhiyun #define PSB_2D_DST_1555ARGB		(0x00048000)
455*4882a593Smuzhiyun #define PSB_2D_DST_565RGB		(0x00050000)
456*4882a593Smuzhiyun #define PSB_2D_DST_0888ARGB		(0x00058000)
457*4882a593Smuzhiyun #define PSB_2D_DST_8888ARGB		(0x00060000)
458*4882a593Smuzhiyun #define PSB_2D_DST_8888AYUV		(0x00070000)
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun #define PSB_2D_DST_STRIDE_MASK		(0x00007FFF)
461*4882a593Smuzhiyun #define PSB_2D_DST_STRIDE_CLRMASK	(0xFFFF8000)
462*4882a593Smuzhiyun #define PSB_2D_DST_STRIDE_SHIFT		(0)
463*4882a593Smuzhiyun /*
464*4882a593Smuzhiyun  * WORD 1 - Base Address
465*4882a593Smuzhiyun  */
466*4882a593Smuzhiyun #define PSB_2D_DST_ADDR_MASK		(0x0FFFFFFC)
467*4882a593Smuzhiyun #define PSB_2D_DST_ADDR_CLRMASK		(0x00000003)
468*4882a593Smuzhiyun #define PSB_2D_DST_ADDR_SHIFT		(2)
469*4882a593Smuzhiyun #define PSB_2D_DST_ADDR_ALIGNSHIFT	(2)
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun /*
472*4882a593Smuzhiyun  * Mask Surface (PSB_2D_MASK_SURF_BH)
473*4882a593Smuzhiyun  */
474*4882a593Smuzhiyun /*
475*4882a593Smuzhiyun  * WORD 0
476*4882a593Smuzhiyun  */
477*4882a593Smuzhiyun #define PSB_2D_MASK_STRIDE_MASK		(0x00007FFF)
478*4882a593Smuzhiyun #define PSB_2D_MASK_STRIDE_CLRMASK	(0xFFFF8000)
479*4882a593Smuzhiyun #define PSB_2D_MASK_STRIDE_SHIFT	(0)
480*4882a593Smuzhiyun /*
481*4882a593Smuzhiyun  *  WORD 1 - Base Address
482*4882a593Smuzhiyun  */
483*4882a593Smuzhiyun #define PSB_2D_MASK_ADDR_MASK		(0x0FFFFFFC)
484*4882a593Smuzhiyun #define PSB_2D_MASK_ADDR_CLRMASK	(0x00000003)
485*4882a593Smuzhiyun #define PSB_2D_MASK_ADDR_SHIFT		(2)
486*4882a593Smuzhiyun #define PSB_2D_MASK_ADDR_ALIGNSHIFT	(2)
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun /*
489*4882a593Smuzhiyun  * Source Palette (PSB_2D_SRC_PAL_BH)
490*4882a593Smuzhiyun  */
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun #define PSB_2D_SRCPAL_ADDR_SHIFT	(0)
493*4882a593Smuzhiyun #define PSB_2D_SRCPAL_ADDR_CLRMASK	(0xF0000007)
494*4882a593Smuzhiyun #define PSB_2D_SRCPAL_ADDR_MASK		(0x0FFFFFF8)
495*4882a593Smuzhiyun #define PSB_2D_SRCPAL_BYTEALIGN		(1024)
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun /*
498*4882a593Smuzhiyun  * Pattern Palette (PSB_2D_PAT_PAL_BH)
499*4882a593Smuzhiyun  */
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun #define PSB_2D_PATPAL_ADDR_SHIFT	(0)
502*4882a593Smuzhiyun #define PSB_2D_PATPAL_ADDR_CLRMASK	(0xF0000007)
503*4882a593Smuzhiyun #define PSB_2D_PATPAL_ADDR_MASK		(0x0FFFFFF8)
504*4882a593Smuzhiyun #define PSB_2D_PATPAL_BYTEALIGN		(1024)
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun /*
507*4882a593Smuzhiyun  * Rop3 Codes (2 LS bytes)
508*4882a593Smuzhiyun  */
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun #define PSB_2D_ROP3_SRCCOPY		(0xCCCC)
511*4882a593Smuzhiyun #define PSB_2D_ROP3_PATCOPY		(0xF0F0)
512*4882a593Smuzhiyun #define PSB_2D_ROP3_WHITENESS		(0xFFFF)
513*4882a593Smuzhiyun #define PSB_2D_ROP3_BLACKNESS		(0x0000)
514*4882a593Smuzhiyun #define PSB_2D_ROP3_SRC			(0xCC)
515*4882a593Smuzhiyun #define PSB_2D_ROP3_PAT			(0xF0)
516*4882a593Smuzhiyun #define PSB_2D_ROP3_DST			(0xAA)
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun /*
519*4882a593Smuzhiyun  * Sizes.
520*4882a593Smuzhiyun  */
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun #define PSB_SCENE_HW_COOKIE_SIZE	16
523*4882a593Smuzhiyun #define PSB_TA_MEM_HW_COOKIE_SIZE	16
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun /*
526*4882a593Smuzhiyun  * Scene stuff.
527*4882a593Smuzhiyun  */
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun #define PSB_NUM_HW_SCENES		2
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun /*
532*4882a593Smuzhiyun  * Scheduler completion actions.
533*4882a593Smuzhiyun  */
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun #define PSB_RASTER_BLOCK		0
536*4882a593Smuzhiyun #define PSB_RASTER			1
537*4882a593Smuzhiyun #define PSB_RETURN			2
538*4882a593Smuzhiyun #define PSB_TA				3
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun /* Power management */
541*4882a593Smuzhiyun #define PSB_PUNIT_PORT			0x04
542*4882a593Smuzhiyun #define PSB_OSPMBA			0x78
543*4882a593Smuzhiyun #define PSB_APMBA			0x7a
544*4882a593Smuzhiyun #define PSB_APM_CMD			0x0
545*4882a593Smuzhiyun #define PSB_APM_STS			0x04
546*4882a593Smuzhiyun #define PSB_PWRGT_VID_ENC_MASK		0x30
547*4882a593Smuzhiyun #define PSB_PWRGT_VID_DEC_MASK		0xc
548*4882a593Smuzhiyun #define PSB_PWRGT_GL3_MASK		0xc0
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun #define PSB_PM_SSC			0x20
551*4882a593Smuzhiyun #define PSB_PM_SSS			0x30
552*4882a593Smuzhiyun #define PSB_PWRGT_DISPLAY_MASK		0xc /*on a different BA than video/gfx*/
553*4882a593Smuzhiyun #define MDFLD_PWRGT_DISPLAY_A_CNTR	0x0000000c
554*4882a593Smuzhiyun #define MDFLD_PWRGT_DISPLAY_B_CNTR	0x0000c000
555*4882a593Smuzhiyun #define MDFLD_PWRGT_DISPLAY_C_CNTR	0x00030000
556*4882a593Smuzhiyun #define MDFLD_PWRGT_DISP_MIPI_CNTR	0x000c0000
557*4882a593Smuzhiyun #define MDFLD_PWRGT_DISPLAY_CNTR    (MDFLD_PWRGT_DISPLAY_A_CNTR | MDFLD_PWRGT_DISPLAY_B_CNTR | MDFLD_PWRGT_DISPLAY_C_CNTR | MDFLD_PWRGT_DISP_MIPI_CNTR) /* 0x000fc00c */
558*4882a593Smuzhiyun /* Display SSS register bits are different in A0 vs. B0 */
559*4882a593Smuzhiyun #define PSB_PWRGT_GFX_MASK		0x3
560*4882a593Smuzhiyun #define MDFLD_PWRGT_DISPLAY_A_STS	0x000000c0
561*4882a593Smuzhiyun #define MDFLD_PWRGT_DISPLAY_B_STS	0x00000300
562*4882a593Smuzhiyun #define MDFLD_PWRGT_DISPLAY_C_STS	0x00000c00
563*4882a593Smuzhiyun #define PSB_PWRGT_GFX_MASK_B0		0xc3
564*4882a593Smuzhiyun #define MDFLD_PWRGT_DISPLAY_A_STS_B0	0x0000000c
565*4882a593Smuzhiyun #define MDFLD_PWRGT_DISPLAY_B_STS_B0	0x0000c000
566*4882a593Smuzhiyun #define MDFLD_PWRGT_DISPLAY_C_STS_B0	0x00030000
567*4882a593Smuzhiyun #define MDFLD_PWRGT_DISP_MIPI_STS	0x000c0000
568*4882a593Smuzhiyun #define MDFLD_PWRGT_DISPLAY_STS_A0    (MDFLD_PWRGT_DISPLAY_A_STS | MDFLD_PWRGT_DISPLAY_B_STS | MDFLD_PWRGT_DISPLAY_C_STS | MDFLD_PWRGT_DISP_MIPI_STS) /* 0x000fc00c */
569*4882a593Smuzhiyun #define MDFLD_PWRGT_DISPLAY_STS_B0    (MDFLD_PWRGT_DISPLAY_A_STS_B0 | MDFLD_PWRGT_DISPLAY_B_STS_B0 | MDFLD_PWRGT_DISPLAY_C_STS_B0 | MDFLD_PWRGT_DISP_MIPI_STS) /* 0x000fc00c */
570*4882a593Smuzhiyun #endif
571